dce_dmcu.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819
  1. /*
  2. * Copyright 2012-16 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "core_types.h"
  26. #include "link_encoder.h"
  27. #include "dce_dmcu.h"
  28. #include "dm_services.h"
  29. #include "reg_helper.h"
  30. #include "fixed31_32.h"
  31. #include "dc.h"
  32. #define TO_DCE_DMCU(dmcu)\
  33. container_of(dmcu, struct dce_dmcu, base)
  34. #define REG(reg) \
  35. (dmcu_dce->regs->reg)
  36. #undef FN
  37. #define FN(reg_name, field_name) \
  38. dmcu_dce->dmcu_shift->field_name, dmcu_dce->dmcu_mask->field_name
  39. #define CTX \
  40. dmcu_dce->base.ctx
  41. /* PSR related commands */
  42. #define PSR_ENABLE 0x20
  43. #define PSR_EXIT 0x21
  44. #define PSR_SET 0x23
  45. #define PSR_SET_WAITLOOP 0x31
  46. #define MCP_INIT_DMCU 0x88
  47. #define MCP_INIT_IRAM 0x89
  48. #define MCP_DMCU_VERSION 0x90
  49. #define MASTER_COMM_CNTL_REG__MASTER_COMM_INTERRUPT_MASK 0x00000001L
  50. static bool dce_dmcu_init(struct dmcu *dmcu)
  51. {
  52. // Do nothing
  53. return true;
  54. }
  55. bool dce_dmcu_load_iram(struct dmcu *dmcu,
  56. unsigned int start_offset,
  57. const char *src,
  58. unsigned int bytes)
  59. {
  60. struct dce_dmcu *dmcu_dce = TO_DCE_DMCU(dmcu);
  61. unsigned int count = 0;
  62. /* Enable write access to IRAM */
  63. REG_UPDATE_2(DMCU_RAM_ACCESS_CTRL,
  64. IRAM_HOST_ACCESS_EN, 1,
  65. IRAM_WR_ADDR_AUTO_INC, 1);
  66. REG_WAIT(DCI_MEM_PWR_STATUS, DMCU_IRAM_MEM_PWR_STATE, 0, 2, 10);
  67. REG_WRITE(DMCU_IRAM_WR_CTRL, start_offset);
  68. for (count = 0; count < bytes; count++)
  69. REG_WRITE(DMCU_IRAM_WR_DATA, src[count]);
  70. /* Disable write access to IRAM to allow dynamic sleep state */
  71. REG_UPDATE_2(DMCU_RAM_ACCESS_CTRL,
  72. IRAM_HOST_ACCESS_EN, 0,
  73. IRAM_WR_ADDR_AUTO_INC, 0);
  74. return true;
  75. }
  76. static void dce_get_dmcu_psr_state(struct dmcu *dmcu, uint32_t *psr_state)
  77. {
  78. struct dce_dmcu *dmcu_dce = TO_DCE_DMCU(dmcu);
  79. uint32_t psr_state_offset = 0xf0;
  80. /* Enable write access to IRAM */
  81. REG_UPDATE(DMCU_RAM_ACCESS_CTRL, IRAM_HOST_ACCESS_EN, 1);
  82. REG_WAIT(DCI_MEM_PWR_STATUS, DMCU_IRAM_MEM_PWR_STATE, 0, 2, 10);
  83. /* Write address to IRAM_RD_ADDR in DMCU_IRAM_RD_CTRL */
  84. REG_WRITE(DMCU_IRAM_RD_CTRL, psr_state_offset);
  85. /* Read data from IRAM_RD_DATA in DMCU_IRAM_RD_DATA*/
  86. *psr_state = REG_READ(DMCU_IRAM_RD_DATA);
  87. /* Disable write access to IRAM after finished using IRAM
  88. * in order to allow dynamic sleep state
  89. */
  90. REG_UPDATE(DMCU_RAM_ACCESS_CTRL, IRAM_HOST_ACCESS_EN, 0);
  91. }
  92. static void dce_dmcu_set_psr_enable(struct dmcu *dmcu, bool enable, bool wait)
  93. {
  94. struct dce_dmcu *dmcu_dce = TO_DCE_DMCU(dmcu);
  95. unsigned int dmcu_max_retry_on_wait_reg_ready = 801;
  96. unsigned int dmcu_wait_reg_ready_interval = 100;
  97. unsigned int retryCount;
  98. uint32_t psr_state = 0;
  99. /* waitDMCUReadyForCmd */
  100. REG_WAIT(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 0,
  101. dmcu_wait_reg_ready_interval,
  102. dmcu_max_retry_on_wait_reg_ready);
  103. /* setDMCUParam_Cmd */
  104. if (enable)
  105. REG_UPDATE(MASTER_COMM_CMD_REG, MASTER_COMM_CMD_REG_BYTE0,
  106. PSR_ENABLE);
  107. else
  108. REG_UPDATE(MASTER_COMM_CMD_REG, MASTER_COMM_CMD_REG_BYTE0,
  109. PSR_EXIT);
  110. /* notifyDMCUMsg */
  111. REG_UPDATE(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 1);
  112. if (wait == true) {
  113. for (retryCount = 0; retryCount <= 100; retryCount++) {
  114. dce_get_dmcu_psr_state(dmcu, &psr_state);
  115. if (enable) {
  116. if (psr_state != 0)
  117. break;
  118. } else {
  119. if (psr_state == 0)
  120. break;
  121. }
  122. udelay(10);
  123. }
  124. }
  125. }
  126. static void dce_dmcu_setup_psr(struct dmcu *dmcu,
  127. struct dc_link *link,
  128. struct psr_context *psr_context)
  129. {
  130. struct dce_dmcu *dmcu_dce = TO_DCE_DMCU(dmcu);
  131. unsigned int dmcu_max_retry_on_wait_reg_ready = 801;
  132. unsigned int dmcu_wait_reg_ready_interval = 100;
  133. union dce_dmcu_psr_config_data_reg1 masterCmdData1;
  134. union dce_dmcu_psr_config_data_reg2 masterCmdData2;
  135. union dce_dmcu_psr_config_data_reg3 masterCmdData3;
  136. link->link_enc->funcs->psr_program_dp_dphy_fast_training(link->link_enc,
  137. psr_context->psrExitLinkTrainingRequired);
  138. /* Enable static screen interrupts for PSR supported display */
  139. /* Disable the interrupt coming from other displays. */
  140. REG_UPDATE_4(DMCU_INTERRUPT_TO_UC_EN_MASK,
  141. STATIC_SCREEN1_INT_TO_UC_EN, 0,
  142. STATIC_SCREEN2_INT_TO_UC_EN, 0,
  143. STATIC_SCREEN3_INT_TO_UC_EN, 0,
  144. STATIC_SCREEN4_INT_TO_UC_EN, 0);
  145. switch (psr_context->controllerId) {
  146. /* Driver uses case 1 for unconfigured */
  147. case 1:
  148. REG_UPDATE(DMCU_INTERRUPT_TO_UC_EN_MASK,
  149. STATIC_SCREEN1_INT_TO_UC_EN, 1);
  150. break;
  151. case 2:
  152. REG_UPDATE(DMCU_INTERRUPT_TO_UC_EN_MASK,
  153. STATIC_SCREEN2_INT_TO_UC_EN, 1);
  154. break;
  155. case 3:
  156. REG_UPDATE(DMCU_INTERRUPT_TO_UC_EN_MASK,
  157. STATIC_SCREEN3_INT_TO_UC_EN, 1);
  158. break;
  159. case 4:
  160. REG_UPDATE(DMCU_INTERRUPT_TO_UC_EN_MASK,
  161. STATIC_SCREEN4_INT_TO_UC_EN, 1);
  162. break;
  163. case 5:
  164. /* CZ/NL only has 4 CRTC!!
  165. * really valid.
  166. * There is no interrupt enable mask for these instances.
  167. */
  168. break;
  169. case 6:
  170. /* CZ/NL only has 4 CRTC!!
  171. * These are here because they are defined in HW regspec,
  172. * but not really valid. There is no interrupt enable mask
  173. * for these instances.
  174. */
  175. break;
  176. default:
  177. REG_UPDATE(DMCU_INTERRUPT_TO_UC_EN_MASK,
  178. STATIC_SCREEN1_INT_TO_UC_EN, 1);
  179. break;
  180. }
  181. link->link_enc->funcs->psr_program_secondary_packet(link->link_enc,
  182. psr_context->sdpTransmitLineNumDeadline);
  183. if (psr_context->psr_level.bits.SKIP_SMU_NOTIFICATION)
  184. REG_UPDATE(SMU_INTERRUPT_CONTROL, DC_SMU_INT_ENABLE, 1);
  185. /* waitDMCUReadyForCmd */
  186. REG_WAIT(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 0,
  187. dmcu_wait_reg_ready_interval,
  188. dmcu_max_retry_on_wait_reg_ready);
  189. /* setDMCUParam_PSRHostConfigData */
  190. masterCmdData1.u32All = 0;
  191. masterCmdData1.bits.timehyst_frames = psr_context->timehyst_frames;
  192. masterCmdData1.bits.hyst_lines = psr_context->hyst_lines;
  193. masterCmdData1.bits.rfb_update_auto_en =
  194. psr_context->rfb_update_auto_en;
  195. masterCmdData1.bits.dp_port_num = psr_context->transmitterId;
  196. masterCmdData1.bits.dcp_sel = psr_context->controllerId;
  197. masterCmdData1.bits.phy_type = psr_context->phyType;
  198. masterCmdData1.bits.frame_cap_ind =
  199. psr_context->psrFrameCaptureIndicationReq;
  200. masterCmdData1.bits.aux_chan = psr_context->channel;
  201. masterCmdData1.bits.aux_repeat = psr_context->aux_repeats;
  202. dm_write_reg(dmcu->ctx, REG(MASTER_COMM_DATA_REG1),
  203. masterCmdData1.u32All);
  204. masterCmdData2.u32All = 0;
  205. masterCmdData2.bits.dig_fe = psr_context->engineId;
  206. masterCmdData2.bits.dig_be = psr_context->transmitterId;
  207. masterCmdData2.bits.skip_wait_for_pll_lock =
  208. psr_context->skipPsrWaitForPllLock;
  209. masterCmdData2.bits.frame_delay = psr_context->frame_delay;
  210. masterCmdData2.bits.smu_phy_id = psr_context->smuPhyId;
  211. masterCmdData2.bits.num_of_controllers =
  212. psr_context->numberOfControllers;
  213. dm_write_reg(dmcu->ctx, REG(MASTER_COMM_DATA_REG2),
  214. masterCmdData2.u32All);
  215. masterCmdData3.u32All = 0;
  216. masterCmdData3.bits.psr_level = psr_context->psr_level.u32all;
  217. dm_write_reg(dmcu->ctx, REG(MASTER_COMM_DATA_REG3),
  218. masterCmdData3.u32All);
  219. /* setDMCUParam_Cmd */
  220. REG_UPDATE(MASTER_COMM_CMD_REG,
  221. MASTER_COMM_CMD_REG_BYTE0, PSR_SET);
  222. /* notifyDMCUMsg */
  223. REG_UPDATE(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 1);
  224. }
  225. static bool dce_is_dmcu_initialized(struct dmcu *dmcu)
  226. {
  227. struct dce_dmcu *dmcu_dce = TO_DCE_DMCU(dmcu);
  228. unsigned int dmcu_uc_reset;
  229. /* microcontroller is not running */
  230. REG_GET(DMCU_STATUS, UC_IN_RESET, &dmcu_uc_reset);
  231. /* DMCU is not running */
  232. if (dmcu_uc_reset)
  233. return false;
  234. return true;
  235. }
  236. static void dce_psr_wait_loop(
  237. struct dmcu *dmcu,
  238. unsigned int wait_loop_number)
  239. {
  240. struct dce_dmcu *dmcu_dce = TO_DCE_DMCU(dmcu);
  241. union dce_dmcu_psr_config_data_wait_loop_reg1 masterCmdData1;
  242. if (dmcu->cached_wait_loop_number == wait_loop_number)
  243. return;
  244. /* DMCU is not running */
  245. if (!dce_is_dmcu_initialized(dmcu))
  246. return;
  247. /* waitDMCUReadyForCmd */
  248. REG_WAIT(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 0, 1, 10000);
  249. masterCmdData1.u32 = 0;
  250. masterCmdData1.bits.wait_loop = wait_loop_number;
  251. dmcu->cached_wait_loop_number = wait_loop_number;
  252. dm_write_reg(dmcu->ctx, REG(MASTER_COMM_DATA_REG1), masterCmdData1.u32);
  253. /* setDMCUParam_Cmd */
  254. REG_UPDATE(MASTER_COMM_CMD_REG, MASTER_COMM_CMD_REG_BYTE0, PSR_SET_WAITLOOP);
  255. /* notifyDMCUMsg */
  256. REG_UPDATE(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 1);
  257. }
  258. static void dce_get_psr_wait_loop(
  259. struct dmcu *dmcu, unsigned int *psr_wait_loop_number)
  260. {
  261. *psr_wait_loop_number = dmcu->cached_wait_loop_number;
  262. return;
  263. }
  264. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  265. static void dcn10_get_dmcu_state(struct dmcu *dmcu)
  266. {
  267. struct dce_dmcu *dmcu_dce = TO_DCE_DMCU(dmcu);
  268. uint32_t dmcu_state_offset = 0xf6;
  269. /* Enable write access to IRAM */
  270. REG_UPDATE_2(DMCU_RAM_ACCESS_CTRL,
  271. IRAM_HOST_ACCESS_EN, 1,
  272. IRAM_RD_ADDR_AUTO_INC, 1);
  273. REG_WAIT(DMU_MEM_PWR_CNTL, DMCU_IRAM_MEM_PWR_STATE, 0, 2, 10);
  274. /* Write address to IRAM_RD_ADDR in DMCU_IRAM_RD_CTRL */
  275. REG_WRITE(DMCU_IRAM_RD_CTRL, dmcu_state_offset);
  276. /* Read data from IRAM_RD_DATA in DMCU_IRAM_RD_DATA*/
  277. dmcu->dmcu_state = REG_READ(DMCU_IRAM_RD_DATA);
  278. /* Disable write access to IRAM to allow dynamic sleep state */
  279. REG_UPDATE_2(DMCU_RAM_ACCESS_CTRL,
  280. IRAM_HOST_ACCESS_EN, 0,
  281. IRAM_RD_ADDR_AUTO_INC, 0);
  282. }
  283. static void dcn10_get_dmcu_version(struct dmcu *dmcu)
  284. {
  285. struct dce_dmcu *dmcu_dce = TO_DCE_DMCU(dmcu);
  286. uint32_t dmcu_version_offset = 0xf1;
  287. /* Clear scratch */
  288. REG_WRITE(DC_DMCU_SCRATCH, 0);
  289. /* Enable write access to IRAM */
  290. REG_UPDATE_2(DMCU_RAM_ACCESS_CTRL,
  291. IRAM_HOST_ACCESS_EN, 1,
  292. IRAM_RD_ADDR_AUTO_INC, 1);
  293. REG_WAIT(DMU_MEM_PWR_CNTL, DMCU_IRAM_MEM_PWR_STATE, 0, 2, 10);
  294. /* Write address to IRAM_RD_ADDR and read from DATA register */
  295. REG_WRITE(DMCU_IRAM_RD_CTRL, dmcu_version_offset);
  296. dmcu->dmcu_version.interface_version = REG_READ(DMCU_IRAM_RD_DATA);
  297. dmcu->dmcu_version.year = ((REG_READ(DMCU_IRAM_RD_DATA) << 8) |
  298. REG_READ(DMCU_IRAM_RD_DATA));
  299. dmcu->dmcu_version.month = REG_READ(DMCU_IRAM_RD_DATA);
  300. dmcu->dmcu_version.date = REG_READ(DMCU_IRAM_RD_DATA);
  301. /* Disable write access to IRAM to allow dynamic sleep state */
  302. REG_UPDATE_2(DMCU_RAM_ACCESS_CTRL,
  303. IRAM_HOST_ACCESS_EN, 0,
  304. IRAM_RD_ADDR_AUTO_INC, 0);
  305. /* Send MCP command message to DMCU to get version reply from FW.
  306. * We expect this version should match the one in IRAM, otherwise
  307. * something is wrong with DMCU and we should fail and disable UC.
  308. */
  309. REG_WAIT(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 0, 100, 800);
  310. /* Set command to get DMCU version from microcontroller */
  311. REG_UPDATE(MASTER_COMM_CMD_REG, MASTER_COMM_CMD_REG_BYTE0,
  312. MCP_DMCU_VERSION);
  313. /* Notify microcontroller of new command */
  314. REG_UPDATE(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 1);
  315. /* Ensure command has been executed before continuing */
  316. REG_WAIT(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 0, 100, 800);
  317. /* Somehow version does not match, so fail and return version 0 */
  318. if (dmcu->dmcu_version.interface_version != REG_READ(DC_DMCU_SCRATCH))
  319. dmcu->dmcu_version.interface_version = 0;
  320. }
  321. static bool dcn10_dmcu_init(struct dmcu *dmcu)
  322. {
  323. struct dce_dmcu *dmcu_dce = TO_DCE_DMCU(dmcu);
  324. /* DMCU FW should populate the scratch register if running */
  325. if (REG_READ(DC_DMCU_SCRATCH) == 0)
  326. return false;
  327. /* Check state is uninitialized */
  328. dcn10_get_dmcu_state(dmcu);
  329. /* If microcontroller is already initialized, do nothing */
  330. if (dmcu->dmcu_state == DMCU_RUNNING)
  331. return true;
  332. /* Retrieve and cache the DMCU firmware version. */
  333. dcn10_get_dmcu_version(dmcu);
  334. /* Check interface version to confirm firmware is loaded and running */
  335. if (dmcu->dmcu_version.interface_version == 0)
  336. return false;
  337. /* Wait until microcontroller is ready to process interrupt */
  338. REG_WAIT(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 0, 100, 800);
  339. /* Set initialized ramping boundary value */
  340. REG_WRITE(MASTER_COMM_DATA_REG1, 0xFFFF);
  341. /* Set command to initialize microcontroller */
  342. REG_UPDATE(MASTER_COMM_CMD_REG, MASTER_COMM_CMD_REG_BYTE0,
  343. MCP_INIT_DMCU);
  344. /* Notify microcontroller of new command */
  345. REG_UPDATE(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 1);
  346. /* Ensure command has been executed before continuing */
  347. REG_WAIT(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 0, 100, 800);
  348. // Check state is initialized
  349. dcn10_get_dmcu_state(dmcu);
  350. // If microcontroller is not in running state, fail
  351. if (dmcu->dmcu_state != DMCU_RUNNING)
  352. return false;
  353. return true;
  354. }
  355. static bool dcn10_dmcu_load_iram(struct dmcu *dmcu,
  356. unsigned int start_offset,
  357. const char *src,
  358. unsigned int bytes)
  359. {
  360. struct dce_dmcu *dmcu_dce = TO_DCE_DMCU(dmcu);
  361. unsigned int count = 0;
  362. /* If microcontroller is not running, do nothing */
  363. if (dmcu->dmcu_state != DMCU_RUNNING)
  364. return false;
  365. /* Enable write access to IRAM */
  366. REG_UPDATE_2(DMCU_RAM_ACCESS_CTRL,
  367. IRAM_HOST_ACCESS_EN, 1,
  368. IRAM_WR_ADDR_AUTO_INC, 1);
  369. REG_WAIT(DMU_MEM_PWR_CNTL, DMCU_IRAM_MEM_PWR_STATE, 0, 2, 10);
  370. REG_WRITE(DMCU_IRAM_WR_CTRL, start_offset);
  371. for (count = 0; count < bytes; count++)
  372. REG_WRITE(DMCU_IRAM_WR_DATA, src[count]);
  373. /* Disable write access to IRAM to allow dynamic sleep state */
  374. REG_UPDATE_2(DMCU_RAM_ACCESS_CTRL,
  375. IRAM_HOST_ACCESS_EN, 0,
  376. IRAM_WR_ADDR_AUTO_INC, 0);
  377. /* Wait until microcontroller is ready to process interrupt */
  378. REG_WAIT(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 0, 100, 800);
  379. /* Set command to signal IRAM is loaded and to initialize IRAM */
  380. REG_UPDATE(MASTER_COMM_CMD_REG, MASTER_COMM_CMD_REG_BYTE0,
  381. MCP_INIT_IRAM);
  382. /* Notify microcontroller of new command */
  383. REG_UPDATE(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 1);
  384. /* Ensure command has been executed before continuing */
  385. REG_WAIT(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 0, 100, 800);
  386. return true;
  387. }
  388. static void dcn10_get_dmcu_psr_state(struct dmcu *dmcu, uint32_t *psr_state)
  389. {
  390. struct dce_dmcu *dmcu_dce = TO_DCE_DMCU(dmcu);
  391. uint32_t psr_state_offset = 0xf0;
  392. /* If microcontroller is not running, do nothing */
  393. if (dmcu->dmcu_state != DMCU_RUNNING)
  394. return;
  395. /* Enable write access to IRAM */
  396. REG_UPDATE(DMCU_RAM_ACCESS_CTRL, IRAM_HOST_ACCESS_EN, 1);
  397. REG_WAIT(DMU_MEM_PWR_CNTL, DMCU_IRAM_MEM_PWR_STATE, 0, 2, 10);
  398. /* Write address to IRAM_RD_ADDR in DMCU_IRAM_RD_CTRL */
  399. REG_WRITE(DMCU_IRAM_RD_CTRL, psr_state_offset);
  400. /* Read data from IRAM_RD_DATA in DMCU_IRAM_RD_DATA*/
  401. *psr_state = REG_READ(DMCU_IRAM_RD_DATA);
  402. /* Disable write access to IRAM after finished using IRAM
  403. * in order to allow dynamic sleep state
  404. */
  405. REG_UPDATE(DMCU_RAM_ACCESS_CTRL, IRAM_HOST_ACCESS_EN, 0);
  406. }
  407. static void dcn10_dmcu_set_psr_enable(struct dmcu *dmcu, bool enable, bool wait)
  408. {
  409. struct dce_dmcu *dmcu_dce = TO_DCE_DMCU(dmcu);
  410. unsigned int dmcu_max_retry_on_wait_reg_ready = 801;
  411. unsigned int dmcu_wait_reg_ready_interval = 100;
  412. unsigned int retryCount;
  413. uint32_t psr_state = 0;
  414. /* If microcontroller is not running, do nothing */
  415. if (dmcu->dmcu_state != DMCU_RUNNING)
  416. return;
  417. dcn10_get_dmcu_psr_state(dmcu, &psr_state);
  418. if (psr_state == 0 && !enable)
  419. return;
  420. /* waitDMCUReadyForCmd */
  421. REG_WAIT(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 0,
  422. dmcu_wait_reg_ready_interval,
  423. dmcu_max_retry_on_wait_reg_ready);
  424. /* setDMCUParam_Cmd */
  425. if (enable)
  426. REG_UPDATE(MASTER_COMM_CMD_REG, MASTER_COMM_CMD_REG_BYTE0,
  427. PSR_ENABLE);
  428. else
  429. REG_UPDATE(MASTER_COMM_CMD_REG, MASTER_COMM_CMD_REG_BYTE0,
  430. PSR_EXIT);
  431. /* notifyDMCUMsg */
  432. REG_UPDATE(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 1);
  433. /* Below loops 1000 x 500us = 500 ms.
  434. * Exit PSR may need to wait 1-2 frames to power up. Timeout after at
  435. * least a few frames. Should never hit the max retry assert below.
  436. */
  437. if (wait == true) {
  438. for (retryCount = 0; retryCount <= 1000; retryCount++) {
  439. dcn10_get_dmcu_psr_state(dmcu, &psr_state);
  440. if (enable) {
  441. if (psr_state != 0)
  442. break;
  443. } else {
  444. if (psr_state == 0)
  445. break;
  446. }
  447. udelay(500);
  448. }
  449. /* assert if max retry hit */
  450. ASSERT(retryCount <= 1000);
  451. }
  452. }
  453. static void dcn10_dmcu_setup_psr(struct dmcu *dmcu,
  454. struct dc_link *link,
  455. struct psr_context *psr_context)
  456. {
  457. struct dce_dmcu *dmcu_dce = TO_DCE_DMCU(dmcu);
  458. unsigned int dmcu_max_retry_on_wait_reg_ready = 801;
  459. unsigned int dmcu_wait_reg_ready_interval = 100;
  460. union dce_dmcu_psr_config_data_reg1 masterCmdData1;
  461. union dce_dmcu_psr_config_data_reg2 masterCmdData2;
  462. union dce_dmcu_psr_config_data_reg3 masterCmdData3;
  463. /* If microcontroller is not running, do nothing */
  464. if (dmcu->dmcu_state != DMCU_RUNNING)
  465. return;
  466. link->link_enc->funcs->psr_program_dp_dphy_fast_training(link->link_enc,
  467. psr_context->psrExitLinkTrainingRequired);
  468. /* Enable static screen interrupts for PSR supported display */
  469. /* Disable the interrupt coming from other displays. */
  470. REG_UPDATE_4(DMCU_INTERRUPT_TO_UC_EN_MASK,
  471. STATIC_SCREEN1_INT_TO_UC_EN, 0,
  472. STATIC_SCREEN2_INT_TO_UC_EN, 0,
  473. STATIC_SCREEN3_INT_TO_UC_EN, 0,
  474. STATIC_SCREEN4_INT_TO_UC_EN, 0);
  475. switch (psr_context->controllerId) {
  476. /* Driver uses case 1 for unconfigured */
  477. case 1:
  478. REG_UPDATE(DMCU_INTERRUPT_TO_UC_EN_MASK,
  479. STATIC_SCREEN1_INT_TO_UC_EN, 1);
  480. break;
  481. case 2:
  482. REG_UPDATE(DMCU_INTERRUPT_TO_UC_EN_MASK,
  483. STATIC_SCREEN2_INT_TO_UC_EN, 1);
  484. break;
  485. case 3:
  486. REG_UPDATE(DMCU_INTERRUPT_TO_UC_EN_MASK,
  487. STATIC_SCREEN3_INT_TO_UC_EN, 1);
  488. break;
  489. case 4:
  490. REG_UPDATE(DMCU_INTERRUPT_TO_UC_EN_MASK,
  491. STATIC_SCREEN4_INT_TO_UC_EN, 1);
  492. break;
  493. case 5:
  494. /* CZ/NL only has 4 CRTC!!
  495. * really valid.
  496. * There is no interrupt enable mask for these instances.
  497. */
  498. break;
  499. case 6:
  500. /* CZ/NL only has 4 CRTC!!
  501. * These are here because they are defined in HW regspec,
  502. * but not really valid. There is no interrupt enable mask
  503. * for these instances.
  504. */
  505. break;
  506. default:
  507. REG_UPDATE(DMCU_INTERRUPT_TO_UC_EN_MASK,
  508. STATIC_SCREEN1_INT_TO_UC_EN, 1);
  509. break;
  510. }
  511. link->link_enc->funcs->psr_program_secondary_packet(link->link_enc,
  512. psr_context->sdpTransmitLineNumDeadline);
  513. if (psr_context->psr_level.bits.SKIP_SMU_NOTIFICATION)
  514. REG_UPDATE(SMU_INTERRUPT_CONTROL, DC_SMU_INT_ENABLE, 1);
  515. /* waitDMCUReadyForCmd */
  516. REG_WAIT(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 0,
  517. dmcu_wait_reg_ready_interval,
  518. dmcu_max_retry_on_wait_reg_ready);
  519. /* setDMCUParam_PSRHostConfigData */
  520. masterCmdData1.u32All = 0;
  521. masterCmdData1.bits.timehyst_frames = psr_context->timehyst_frames;
  522. masterCmdData1.bits.hyst_lines = psr_context->hyst_lines;
  523. masterCmdData1.bits.rfb_update_auto_en =
  524. psr_context->rfb_update_auto_en;
  525. masterCmdData1.bits.dp_port_num = psr_context->transmitterId;
  526. masterCmdData1.bits.dcp_sel = psr_context->controllerId;
  527. masterCmdData1.bits.phy_type = psr_context->phyType;
  528. masterCmdData1.bits.frame_cap_ind =
  529. psr_context->psrFrameCaptureIndicationReq;
  530. masterCmdData1.bits.aux_chan = psr_context->channel;
  531. masterCmdData1.bits.aux_repeat = psr_context->aux_repeats;
  532. dm_write_reg(dmcu->ctx, REG(MASTER_COMM_DATA_REG1),
  533. masterCmdData1.u32All);
  534. masterCmdData2.u32All = 0;
  535. masterCmdData2.bits.dig_fe = psr_context->engineId;
  536. masterCmdData2.bits.dig_be = psr_context->transmitterId;
  537. masterCmdData2.bits.skip_wait_for_pll_lock =
  538. psr_context->skipPsrWaitForPllLock;
  539. masterCmdData2.bits.frame_delay = psr_context->frame_delay;
  540. masterCmdData2.bits.smu_phy_id = psr_context->smuPhyId;
  541. masterCmdData2.bits.num_of_controllers =
  542. psr_context->numberOfControllers;
  543. dm_write_reg(dmcu->ctx, REG(MASTER_COMM_DATA_REG2),
  544. masterCmdData2.u32All);
  545. masterCmdData3.u32All = 0;
  546. masterCmdData3.bits.psr_level = psr_context->psr_level.u32all;
  547. dm_write_reg(dmcu->ctx, REG(MASTER_COMM_DATA_REG3),
  548. masterCmdData3.u32All);
  549. /* setDMCUParam_Cmd */
  550. REG_UPDATE(MASTER_COMM_CMD_REG,
  551. MASTER_COMM_CMD_REG_BYTE0, PSR_SET);
  552. /* notifyDMCUMsg */
  553. REG_UPDATE(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 1);
  554. }
  555. static void dcn10_psr_wait_loop(
  556. struct dmcu *dmcu,
  557. unsigned int wait_loop_number)
  558. {
  559. struct dce_dmcu *dmcu_dce = TO_DCE_DMCU(dmcu);
  560. union dce_dmcu_psr_config_data_wait_loop_reg1 masterCmdData1;
  561. /* If microcontroller is not running, do nothing */
  562. if (dmcu->dmcu_state != DMCU_RUNNING)
  563. return;
  564. if (wait_loop_number != 0) {
  565. /* waitDMCUReadyForCmd */
  566. REG_WAIT(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 0, 1, 10000);
  567. masterCmdData1.u32 = 0;
  568. masterCmdData1.bits.wait_loop = wait_loop_number;
  569. dmcu->cached_wait_loop_number = wait_loop_number;
  570. dm_write_reg(dmcu->ctx, REG(MASTER_COMM_DATA_REG1), masterCmdData1.u32);
  571. /* setDMCUParam_Cmd */
  572. REG_UPDATE(MASTER_COMM_CMD_REG, MASTER_COMM_CMD_REG_BYTE0, PSR_SET_WAITLOOP);
  573. /* notifyDMCUMsg */
  574. REG_UPDATE(MASTER_COMM_CNTL_REG, MASTER_COMM_INTERRUPT, 1);
  575. }
  576. }
  577. static void dcn10_get_psr_wait_loop(
  578. struct dmcu *dmcu, unsigned int *psr_wait_loop_number)
  579. {
  580. *psr_wait_loop_number = dmcu->cached_wait_loop_number;
  581. return;
  582. }
  583. static bool dcn10_is_dmcu_initialized(struct dmcu *dmcu)
  584. {
  585. /* microcontroller is not running */
  586. if (dmcu->dmcu_state != DMCU_RUNNING)
  587. return false;
  588. return true;
  589. }
  590. #endif
  591. static const struct dmcu_funcs dce_funcs = {
  592. .dmcu_init = dce_dmcu_init,
  593. .load_iram = dce_dmcu_load_iram,
  594. .set_psr_enable = dce_dmcu_set_psr_enable,
  595. .setup_psr = dce_dmcu_setup_psr,
  596. .get_psr_state = dce_get_dmcu_psr_state,
  597. .set_psr_wait_loop = dce_psr_wait_loop,
  598. .get_psr_wait_loop = dce_get_psr_wait_loop,
  599. .is_dmcu_initialized = dce_is_dmcu_initialized
  600. };
  601. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  602. static const struct dmcu_funcs dcn10_funcs = {
  603. .dmcu_init = dcn10_dmcu_init,
  604. .load_iram = dcn10_dmcu_load_iram,
  605. .set_psr_enable = dcn10_dmcu_set_psr_enable,
  606. .setup_psr = dcn10_dmcu_setup_psr,
  607. .get_psr_state = dcn10_get_dmcu_psr_state,
  608. .set_psr_wait_loop = dcn10_psr_wait_loop,
  609. .get_psr_wait_loop = dcn10_get_psr_wait_loop,
  610. .is_dmcu_initialized = dcn10_is_dmcu_initialized
  611. };
  612. #endif
  613. static void dce_dmcu_construct(
  614. struct dce_dmcu *dmcu_dce,
  615. struct dc_context *ctx,
  616. const struct dce_dmcu_registers *regs,
  617. const struct dce_dmcu_shift *dmcu_shift,
  618. const struct dce_dmcu_mask *dmcu_mask)
  619. {
  620. struct dmcu *base = &dmcu_dce->base;
  621. base->ctx = ctx;
  622. base->funcs = &dce_funcs;
  623. base->cached_wait_loop_number = 0;
  624. dmcu_dce->regs = regs;
  625. dmcu_dce->dmcu_shift = dmcu_shift;
  626. dmcu_dce->dmcu_mask = dmcu_mask;
  627. }
  628. struct dmcu *dce_dmcu_create(
  629. struct dc_context *ctx,
  630. const struct dce_dmcu_registers *regs,
  631. const struct dce_dmcu_shift *dmcu_shift,
  632. const struct dce_dmcu_mask *dmcu_mask)
  633. {
  634. struct dce_dmcu *dmcu_dce = kzalloc(sizeof(*dmcu_dce), GFP_KERNEL);
  635. if (dmcu_dce == NULL) {
  636. BREAK_TO_DEBUGGER();
  637. return NULL;
  638. }
  639. dce_dmcu_construct(
  640. dmcu_dce, ctx, regs, dmcu_shift, dmcu_mask);
  641. dmcu_dce->base.funcs = &dce_funcs;
  642. return &dmcu_dce->base;
  643. }
  644. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  645. struct dmcu *dcn10_dmcu_create(
  646. struct dc_context *ctx,
  647. const struct dce_dmcu_registers *regs,
  648. const struct dce_dmcu_shift *dmcu_shift,
  649. const struct dce_dmcu_mask *dmcu_mask)
  650. {
  651. struct dce_dmcu *dmcu_dce = kzalloc(sizeof(*dmcu_dce), GFP_KERNEL);
  652. if (dmcu_dce == NULL) {
  653. BREAK_TO_DEBUGGER();
  654. return NULL;
  655. }
  656. dce_dmcu_construct(
  657. dmcu_dce, ctx, regs, dmcu_shift, dmcu_mask);
  658. dmcu_dce->base.funcs = &dcn10_funcs;
  659. return &dmcu_dce->base;
  660. }
  661. #endif
  662. void dce_dmcu_destroy(struct dmcu **dmcu)
  663. {
  664. struct dce_dmcu *dmcu_dce = TO_DCE_DMCU(*dmcu);
  665. kfree(dmcu_dce);
  666. *dmcu = NULL;
  667. }