dc_helper.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257
  1. /*
  2. * Copyright 2017 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. /*
  24. * dc_helper.c
  25. *
  26. * Created on: Aug 30, 2016
  27. * Author: agrodzov
  28. */
  29. #include "dm_services.h"
  30. #include <stdarg.h>
  31. uint32_t generic_reg_update_ex(const struct dc_context *ctx,
  32. uint32_t addr, uint32_t reg_val, int n,
  33. uint8_t shift1, uint32_t mask1, uint32_t field_value1,
  34. ...)
  35. {
  36. uint32_t shift, mask, field_value;
  37. int i = 1;
  38. va_list ap;
  39. va_start(ap, field_value1);
  40. reg_val = set_reg_field_value_ex(reg_val, field_value1, mask1, shift1);
  41. while (i < n) {
  42. shift = va_arg(ap, uint32_t);
  43. mask = va_arg(ap, uint32_t);
  44. field_value = va_arg(ap, uint32_t);
  45. reg_val = set_reg_field_value_ex(reg_val, field_value, mask, shift);
  46. i++;
  47. }
  48. dm_write_reg(ctx, addr, reg_val);
  49. va_end(ap);
  50. return reg_val;
  51. }
  52. uint32_t generic_reg_get(const struct dc_context *ctx, uint32_t addr,
  53. uint8_t shift, uint32_t mask, uint32_t *field_value)
  54. {
  55. uint32_t reg_val = dm_read_reg(ctx, addr);
  56. *field_value = get_reg_field_value_ex(reg_val, mask, shift);
  57. return reg_val;
  58. }
  59. uint32_t generic_reg_get2(const struct dc_context *ctx, uint32_t addr,
  60. uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
  61. uint8_t shift2, uint32_t mask2, uint32_t *field_value2)
  62. {
  63. uint32_t reg_val = dm_read_reg(ctx, addr);
  64. *field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
  65. *field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
  66. return reg_val;
  67. }
  68. uint32_t generic_reg_get3(const struct dc_context *ctx, uint32_t addr,
  69. uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
  70. uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
  71. uint8_t shift3, uint32_t mask3, uint32_t *field_value3)
  72. {
  73. uint32_t reg_val = dm_read_reg(ctx, addr);
  74. *field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
  75. *field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
  76. *field_value3 = get_reg_field_value_ex(reg_val, mask3, shift3);
  77. return reg_val;
  78. }
  79. uint32_t generic_reg_get4(const struct dc_context *ctx, uint32_t addr,
  80. uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
  81. uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
  82. uint8_t shift3, uint32_t mask3, uint32_t *field_value3,
  83. uint8_t shift4, uint32_t mask4, uint32_t *field_value4)
  84. {
  85. uint32_t reg_val = dm_read_reg(ctx, addr);
  86. *field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
  87. *field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
  88. *field_value3 = get_reg_field_value_ex(reg_val, mask3, shift3);
  89. *field_value4 = get_reg_field_value_ex(reg_val, mask4, shift4);
  90. return reg_val;
  91. }
  92. uint32_t generic_reg_get5(const struct dc_context *ctx, uint32_t addr,
  93. uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
  94. uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
  95. uint8_t shift3, uint32_t mask3, uint32_t *field_value3,
  96. uint8_t shift4, uint32_t mask4, uint32_t *field_value4,
  97. uint8_t shift5, uint32_t mask5, uint32_t *field_value5)
  98. {
  99. uint32_t reg_val = dm_read_reg(ctx, addr);
  100. *field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
  101. *field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
  102. *field_value3 = get_reg_field_value_ex(reg_val, mask3, shift3);
  103. *field_value4 = get_reg_field_value_ex(reg_val, mask4, shift4);
  104. *field_value5 = get_reg_field_value_ex(reg_val, mask5, shift5);
  105. return reg_val;
  106. }
  107. uint32_t generic_reg_get6(const struct dc_context *ctx, uint32_t addr,
  108. uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
  109. uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
  110. uint8_t shift3, uint32_t mask3, uint32_t *field_value3,
  111. uint8_t shift4, uint32_t mask4, uint32_t *field_value4,
  112. uint8_t shift5, uint32_t mask5, uint32_t *field_value5,
  113. uint8_t shift6, uint32_t mask6, uint32_t *field_value6)
  114. {
  115. uint32_t reg_val = dm_read_reg(ctx, addr);
  116. *field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
  117. *field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
  118. *field_value3 = get_reg_field_value_ex(reg_val, mask3, shift3);
  119. *field_value4 = get_reg_field_value_ex(reg_val, mask4, shift4);
  120. *field_value5 = get_reg_field_value_ex(reg_val, mask5, shift5);
  121. *field_value6 = get_reg_field_value_ex(reg_val, mask6, shift6);
  122. return reg_val;
  123. }
  124. uint32_t generic_reg_get7(const struct dc_context *ctx, uint32_t addr,
  125. uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
  126. uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
  127. uint8_t shift3, uint32_t mask3, uint32_t *field_value3,
  128. uint8_t shift4, uint32_t mask4, uint32_t *field_value4,
  129. uint8_t shift5, uint32_t mask5, uint32_t *field_value5,
  130. uint8_t shift6, uint32_t mask6, uint32_t *field_value6,
  131. uint8_t shift7, uint32_t mask7, uint32_t *field_value7)
  132. {
  133. uint32_t reg_val = dm_read_reg(ctx, addr);
  134. *field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
  135. *field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
  136. *field_value3 = get_reg_field_value_ex(reg_val, mask3, shift3);
  137. *field_value4 = get_reg_field_value_ex(reg_val, mask4, shift4);
  138. *field_value5 = get_reg_field_value_ex(reg_val, mask5, shift5);
  139. *field_value6 = get_reg_field_value_ex(reg_val, mask6, shift6);
  140. *field_value7 = get_reg_field_value_ex(reg_val, mask7, shift7);
  141. return reg_val;
  142. }
  143. uint32_t generic_reg_get8(const struct dc_context *ctx, uint32_t addr,
  144. uint8_t shift1, uint32_t mask1, uint32_t *field_value1,
  145. uint8_t shift2, uint32_t mask2, uint32_t *field_value2,
  146. uint8_t shift3, uint32_t mask3, uint32_t *field_value3,
  147. uint8_t shift4, uint32_t mask4, uint32_t *field_value4,
  148. uint8_t shift5, uint32_t mask5, uint32_t *field_value5,
  149. uint8_t shift6, uint32_t mask6, uint32_t *field_value6,
  150. uint8_t shift7, uint32_t mask7, uint32_t *field_value7,
  151. uint8_t shift8, uint32_t mask8, uint32_t *field_value8)
  152. {
  153. uint32_t reg_val = dm_read_reg(ctx, addr);
  154. *field_value1 = get_reg_field_value_ex(reg_val, mask1, shift1);
  155. *field_value2 = get_reg_field_value_ex(reg_val, mask2, shift2);
  156. *field_value3 = get_reg_field_value_ex(reg_val, mask3, shift3);
  157. *field_value4 = get_reg_field_value_ex(reg_val, mask4, shift4);
  158. *field_value5 = get_reg_field_value_ex(reg_val, mask5, shift5);
  159. *field_value6 = get_reg_field_value_ex(reg_val, mask6, shift6);
  160. *field_value7 = get_reg_field_value_ex(reg_val, mask7, shift7);
  161. *field_value8 = get_reg_field_value_ex(reg_val, mask8, shift8);
  162. return reg_val;
  163. }
  164. /* note: va version of this is pretty bad idea, since there is a output parameter pass by pointer
  165. * compiler won't be able to check for size match and is prone to stack corruption type of bugs
  166. uint32_t generic_reg_get(const struct dc_context *ctx,
  167. uint32_t addr, int n, ...)
  168. {
  169. uint32_t shift, mask;
  170. uint32_t *field_value;
  171. uint32_t reg_val;
  172. int i = 0;
  173. reg_val = dm_read_reg(ctx, addr);
  174. va_list ap;
  175. va_start(ap, n);
  176. while (i < n) {
  177. shift = va_arg(ap, uint32_t);
  178. mask = va_arg(ap, uint32_t);
  179. field_value = va_arg(ap, uint32_t *);
  180. *field_value = get_reg_field_value_ex(reg_val, mask, shift);
  181. i++;
  182. }
  183. va_end(ap);
  184. return reg_val;
  185. }
  186. */
  187. uint32_t generic_reg_wait(const struct dc_context *ctx,
  188. uint32_t addr, uint32_t shift, uint32_t mask, uint32_t condition_value,
  189. unsigned int delay_between_poll_us, unsigned int time_out_num_tries,
  190. const char *func_name, int line)
  191. {
  192. uint32_t field_value;
  193. uint32_t reg_val;
  194. int i;
  195. /* something is terribly wrong if time out is > 200ms. (5Hz) */
  196. ASSERT(delay_between_poll_us * time_out_num_tries <= 200000);
  197. if (IS_FPGA_MAXIMUS_DC(ctx->dce_environment)) {
  198. /* 35 seconds */
  199. delay_between_poll_us = 35000;
  200. time_out_num_tries = 1000;
  201. }
  202. for (i = 0; i <= time_out_num_tries; i++) {
  203. if (i) {
  204. if (delay_between_poll_us >= 1000)
  205. msleep(delay_between_poll_us/1000);
  206. else if (delay_between_poll_us > 0)
  207. udelay(delay_between_poll_us);
  208. }
  209. reg_val = dm_read_reg(ctx, addr);
  210. field_value = get_reg_field_value_ex(reg_val, mask, shift);
  211. if (field_value == condition_value) {
  212. if (i * delay_between_poll_us > 1000)
  213. dm_output_to_console("REG_WAIT taking a while: %dms in %s line:%d\n",
  214. delay_between_poll_us * i / 1000,
  215. func_name, line);
  216. return reg_val;
  217. }
  218. }
  219. dm_error("REG_WAIT timeout %dus * %d tries - %s line:%d\n",
  220. delay_between_poll_us, time_out_num_tries,
  221. func_name, line);
  222. if (!IS_FPGA_MAXIMUS_DC(ctx->dce_environment))
  223. BREAK_TO_DEBUGGER();
  224. return reg_val;
  225. }