kfd_mqd_manager_vi.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/printk.h>
  24. #include <linux/slab.h>
  25. #include <linux/mm_types.h>
  26. #include "kfd_priv.h"
  27. #include "kfd_mqd_manager.h"
  28. #include "vi_structs.h"
  29. #include "gca/gfx_8_0_sh_mask.h"
  30. #include "gca/gfx_8_0_enum.h"
  31. #include "oss/oss_3_0_sh_mask.h"
  32. #define CP_MQD_CONTROL__PRIV_STATE__SHIFT 0x8
  33. static inline struct vi_mqd *get_mqd(void *mqd)
  34. {
  35. return (struct vi_mqd *)mqd;
  36. }
  37. static inline struct vi_sdma_mqd *get_sdma_mqd(void *mqd)
  38. {
  39. return (struct vi_sdma_mqd *)mqd;
  40. }
  41. static int init_mqd(struct mqd_manager *mm, void **mqd,
  42. struct kfd_mem_obj **mqd_mem_obj, uint64_t *gart_addr,
  43. struct queue_properties *q)
  44. {
  45. int retval;
  46. uint64_t addr;
  47. struct vi_mqd *m;
  48. retval = kfd_gtt_sa_allocate(mm->dev, sizeof(struct vi_mqd),
  49. mqd_mem_obj);
  50. if (retval != 0)
  51. return -ENOMEM;
  52. m = (struct vi_mqd *) (*mqd_mem_obj)->cpu_ptr;
  53. addr = (*mqd_mem_obj)->gpu_addr;
  54. memset(m, 0, sizeof(struct vi_mqd));
  55. m->header = 0xC0310800;
  56. m->compute_pipelinestat_enable = 1;
  57. m->compute_static_thread_mgmt_se0 = 0xFFFFFFFF;
  58. m->compute_static_thread_mgmt_se1 = 0xFFFFFFFF;
  59. m->compute_static_thread_mgmt_se2 = 0xFFFFFFFF;
  60. m->compute_static_thread_mgmt_se3 = 0xFFFFFFFF;
  61. m->cp_hqd_persistent_state = CP_HQD_PERSISTENT_STATE__PRELOAD_REQ_MASK |
  62. 0x53 << CP_HQD_PERSISTENT_STATE__PRELOAD_SIZE__SHIFT;
  63. m->cp_mqd_control = 1 << CP_MQD_CONTROL__PRIV_STATE__SHIFT |
  64. MTYPE_UC << CP_MQD_CONTROL__MTYPE__SHIFT;
  65. m->cp_mqd_base_addr_lo = lower_32_bits(addr);
  66. m->cp_mqd_base_addr_hi = upper_32_bits(addr);
  67. m->cp_hqd_quantum = 1 << CP_HQD_QUANTUM__QUANTUM_EN__SHIFT |
  68. 1 << CP_HQD_QUANTUM__QUANTUM_SCALE__SHIFT |
  69. 10 << CP_HQD_QUANTUM__QUANTUM_DURATION__SHIFT;
  70. m->cp_hqd_pipe_priority = 1;
  71. m->cp_hqd_queue_priority = 15;
  72. m->cp_hqd_eop_rptr = 1 << CP_HQD_EOP_RPTR__INIT_FETCHER__SHIFT;
  73. if (q->format == KFD_QUEUE_FORMAT_AQL)
  74. m->cp_hqd_iq_rptr = 1;
  75. if (q->tba_addr) {
  76. m->compute_tba_lo = lower_32_bits(q->tba_addr >> 8);
  77. m->compute_tba_hi = upper_32_bits(q->tba_addr >> 8);
  78. m->compute_tma_lo = lower_32_bits(q->tma_addr >> 8);
  79. m->compute_tma_hi = upper_32_bits(q->tma_addr >> 8);
  80. m->compute_pgm_rsrc2 |=
  81. (1 << COMPUTE_PGM_RSRC2__TRAP_PRESENT__SHIFT);
  82. }
  83. if (mm->dev->cwsr_enabled && q->ctx_save_restore_area_address) {
  84. m->cp_hqd_persistent_state |=
  85. (1 << CP_HQD_PERSISTENT_STATE__QSWITCH_MODE__SHIFT);
  86. m->cp_hqd_ctx_save_base_addr_lo =
  87. lower_32_bits(q->ctx_save_restore_area_address);
  88. m->cp_hqd_ctx_save_base_addr_hi =
  89. upper_32_bits(q->ctx_save_restore_area_address);
  90. m->cp_hqd_ctx_save_size = q->ctx_save_restore_area_size;
  91. m->cp_hqd_cntl_stack_size = q->ctl_stack_size;
  92. m->cp_hqd_cntl_stack_offset = q->ctl_stack_size;
  93. m->cp_hqd_wg_state_offset = q->ctl_stack_size;
  94. }
  95. *mqd = m;
  96. if (gart_addr)
  97. *gart_addr = addr;
  98. retval = mm->update_mqd(mm, m, q);
  99. return retval;
  100. }
  101. static int load_mqd(struct mqd_manager *mm, void *mqd,
  102. uint32_t pipe_id, uint32_t queue_id,
  103. struct queue_properties *p, struct mm_struct *mms)
  104. {
  105. /* AQL write pointer counts in 64B packets, PM4/CP counts in dwords. */
  106. uint32_t wptr_shift = (p->format == KFD_QUEUE_FORMAT_AQL ? 4 : 0);
  107. uint32_t wptr_mask = (uint32_t)((p->queue_size / 4) - 1);
  108. return mm->dev->kfd2kgd->hqd_load(mm->dev->kgd, mqd, pipe_id, queue_id,
  109. (uint32_t __user *)p->write_ptr,
  110. wptr_shift, wptr_mask, mms);
  111. }
  112. static int __update_mqd(struct mqd_manager *mm, void *mqd,
  113. struct queue_properties *q, unsigned int mtype,
  114. unsigned int atc_bit)
  115. {
  116. struct vi_mqd *m;
  117. m = get_mqd(mqd);
  118. m->cp_hqd_pq_control = 5 << CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE__SHIFT |
  119. atc_bit << CP_HQD_PQ_CONTROL__PQ_ATC__SHIFT |
  120. mtype << CP_HQD_PQ_CONTROL__MTYPE__SHIFT;
  121. m->cp_hqd_pq_control |= order_base_2(q->queue_size / 4) - 1;
  122. pr_debug("cp_hqd_pq_control 0x%x\n", m->cp_hqd_pq_control);
  123. m->cp_hqd_pq_base_lo = lower_32_bits((uint64_t)q->queue_address >> 8);
  124. m->cp_hqd_pq_base_hi = upper_32_bits((uint64_t)q->queue_address >> 8);
  125. m->cp_hqd_pq_rptr_report_addr_lo = lower_32_bits((uint64_t)q->read_ptr);
  126. m->cp_hqd_pq_rptr_report_addr_hi = upper_32_bits((uint64_t)q->read_ptr);
  127. m->cp_hqd_pq_wptr_poll_addr_lo = lower_32_bits((uint64_t)q->write_ptr);
  128. m->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits((uint64_t)q->write_ptr);
  129. m->cp_hqd_pq_doorbell_control =
  130. q->doorbell_off <<
  131. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT;
  132. pr_debug("cp_hqd_pq_doorbell_control 0x%x\n",
  133. m->cp_hqd_pq_doorbell_control);
  134. m->cp_hqd_eop_control = atc_bit << CP_HQD_EOP_CONTROL__EOP_ATC__SHIFT |
  135. mtype << CP_HQD_EOP_CONTROL__MTYPE__SHIFT;
  136. m->cp_hqd_ib_control = atc_bit << CP_HQD_IB_CONTROL__IB_ATC__SHIFT |
  137. 3 << CP_HQD_IB_CONTROL__MIN_IB_AVAIL_SIZE__SHIFT |
  138. mtype << CP_HQD_IB_CONTROL__MTYPE__SHIFT;
  139. /*
  140. * HW does not clamp this field correctly. Maximum EOP queue size
  141. * is constrained by per-SE EOP done signal count, which is 8-bit.
  142. * Limit is 0xFF EOP entries (= 0x7F8 dwords). CP will not submit
  143. * more than (EOP entry count - 1) so a queue size of 0x800 dwords
  144. * is safe, giving a maximum field value of 0xA.
  145. */
  146. m->cp_hqd_eop_control |= min(0xA,
  147. order_base_2(q->eop_ring_buffer_size / 4) - 1);
  148. m->cp_hqd_eop_base_addr_lo =
  149. lower_32_bits(q->eop_ring_buffer_address >> 8);
  150. m->cp_hqd_eop_base_addr_hi =
  151. upper_32_bits(q->eop_ring_buffer_address >> 8);
  152. m->cp_hqd_iq_timer = atc_bit << CP_HQD_IQ_TIMER__IQ_ATC__SHIFT |
  153. mtype << CP_HQD_IQ_TIMER__MTYPE__SHIFT;
  154. m->cp_hqd_vmid = q->vmid;
  155. if (q->format == KFD_QUEUE_FORMAT_AQL) {
  156. m->cp_hqd_pq_control |= CP_HQD_PQ_CONTROL__NO_UPDATE_RPTR_MASK |
  157. 2 << CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR__SHIFT;
  158. }
  159. if (mm->dev->cwsr_enabled && q->ctx_save_restore_area_address)
  160. m->cp_hqd_ctx_save_control =
  161. atc_bit << CP_HQD_CTX_SAVE_CONTROL__ATC__SHIFT |
  162. mtype << CP_HQD_CTX_SAVE_CONTROL__MTYPE__SHIFT;
  163. q->is_active = (q->queue_size > 0 &&
  164. q->queue_address != 0 &&
  165. q->queue_percent > 0 &&
  166. !q->is_evicted);
  167. return 0;
  168. }
  169. static int update_mqd(struct mqd_manager *mm, void *mqd,
  170. struct queue_properties *q)
  171. {
  172. return __update_mqd(mm, mqd, q, MTYPE_CC, 1);
  173. }
  174. static int update_mqd_tonga(struct mqd_manager *mm, void *mqd,
  175. struct queue_properties *q)
  176. {
  177. return __update_mqd(mm, mqd, q, MTYPE_UC, 0);
  178. }
  179. static int destroy_mqd(struct mqd_manager *mm, void *mqd,
  180. enum kfd_preempt_type type,
  181. unsigned int timeout, uint32_t pipe_id,
  182. uint32_t queue_id)
  183. {
  184. return mm->dev->kfd2kgd->hqd_destroy
  185. (mm->dev->kgd, mqd, type, timeout,
  186. pipe_id, queue_id);
  187. }
  188. static void uninit_mqd(struct mqd_manager *mm, void *mqd,
  189. struct kfd_mem_obj *mqd_mem_obj)
  190. {
  191. kfd_gtt_sa_free(mm->dev, mqd_mem_obj);
  192. }
  193. static bool is_occupied(struct mqd_manager *mm, void *mqd,
  194. uint64_t queue_address, uint32_t pipe_id,
  195. uint32_t queue_id)
  196. {
  197. return mm->dev->kfd2kgd->hqd_is_occupied(
  198. mm->dev->kgd, queue_address,
  199. pipe_id, queue_id);
  200. }
  201. static int init_mqd_hiq(struct mqd_manager *mm, void **mqd,
  202. struct kfd_mem_obj **mqd_mem_obj, uint64_t *gart_addr,
  203. struct queue_properties *q)
  204. {
  205. struct vi_mqd *m;
  206. int retval = init_mqd(mm, mqd, mqd_mem_obj, gart_addr, q);
  207. if (retval != 0)
  208. return retval;
  209. m = get_mqd(*mqd);
  210. m->cp_hqd_pq_control |= 1 << CP_HQD_PQ_CONTROL__PRIV_STATE__SHIFT |
  211. 1 << CP_HQD_PQ_CONTROL__KMD_QUEUE__SHIFT;
  212. return retval;
  213. }
  214. static int update_mqd_hiq(struct mqd_manager *mm, void *mqd,
  215. struct queue_properties *q)
  216. {
  217. struct vi_mqd *m;
  218. int retval = __update_mqd(mm, mqd, q, MTYPE_UC, 0);
  219. if (retval != 0)
  220. return retval;
  221. m = get_mqd(mqd);
  222. m->cp_hqd_vmid = q->vmid;
  223. return retval;
  224. }
  225. static int init_mqd_sdma(struct mqd_manager *mm, void **mqd,
  226. struct kfd_mem_obj **mqd_mem_obj, uint64_t *gart_addr,
  227. struct queue_properties *q)
  228. {
  229. int retval;
  230. struct vi_sdma_mqd *m;
  231. retval = kfd_gtt_sa_allocate(mm->dev,
  232. sizeof(struct vi_sdma_mqd),
  233. mqd_mem_obj);
  234. if (retval != 0)
  235. return -ENOMEM;
  236. m = (struct vi_sdma_mqd *) (*mqd_mem_obj)->cpu_ptr;
  237. memset(m, 0, sizeof(struct vi_sdma_mqd));
  238. *mqd = m;
  239. if (gart_addr != NULL)
  240. *gart_addr = (*mqd_mem_obj)->gpu_addr;
  241. retval = mm->update_mqd(mm, m, q);
  242. return retval;
  243. }
  244. static void uninit_mqd_sdma(struct mqd_manager *mm, void *mqd,
  245. struct kfd_mem_obj *mqd_mem_obj)
  246. {
  247. kfd_gtt_sa_free(mm->dev, mqd_mem_obj);
  248. }
  249. static int load_mqd_sdma(struct mqd_manager *mm, void *mqd,
  250. uint32_t pipe_id, uint32_t queue_id,
  251. struct queue_properties *p, struct mm_struct *mms)
  252. {
  253. return mm->dev->kfd2kgd->hqd_sdma_load(mm->dev->kgd, mqd,
  254. (uint32_t __user *)p->write_ptr,
  255. mms);
  256. }
  257. static int update_mqd_sdma(struct mqd_manager *mm, void *mqd,
  258. struct queue_properties *q)
  259. {
  260. struct vi_sdma_mqd *m;
  261. m = get_sdma_mqd(mqd);
  262. m->sdmax_rlcx_rb_cntl = order_base_2(q->queue_size / 4)
  263. << SDMA0_RLC0_RB_CNTL__RB_SIZE__SHIFT |
  264. q->vmid << SDMA0_RLC0_RB_CNTL__RB_VMID__SHIFT |
  265. 1 << SDMA0_RLC0_RB_CNTL__RPTR_WRITEBACK_ENABLE__SHIFT |
  266. 6 << SDMA0_RLC0_RB_CNTL__RPTR_WRITEBACK_TIMER__SHIFT;
  267. m->sdmax_rlcx_rb_base = lower_32_bits(q->queue_address >> 8);
  268. m->sdmax_rlcx_rb_base_hi = upper_32_bits(q->queue_address >> 8);
  269. m->sdmax_rlcx_rb_rptr_addr_lo = lower_32_bits((uint64_t)q->read_ptr);
  270. m->sdmax_rlcx_rb_rptr_addr_hi = upper_32_bits((uint64_t)q->read_ptr);
  271. m->sdmax_rlcx_doorbell =
  272. q->doorbell_off << SDMA0_RLC0_DOORBELL__OFFSET__SHIFT;
  273. m->sdmax_rlcx_virtual_addr = q->sdma_vm_addr;
  274. m->sdma_engine_id = q->sdma_engine_id;
  275. m->sdma_queue_id = q->sdma_queue_id;
  276. q->is_active = (q->queue_size > 0 &&
  277. q->queue_address != 0 &&
  278. q->queue_percent > 0 &&
  279. !q->is_evicted);
  280. return 0;
  281. }
  282. /*
  283. * * preempt type here is ignored because there is only one way
  284. * * to preempt sdma queue
  285. */
  286. static int destroy_mqd_sdma(struct mqd_manager *mm, void *mqd,
  287. enum kfd_preempt_type type,
  288. unsigned int timeout, uint32_t pipe_id,
  289. uint32_t queue_id)
  290. {
  291. return mm->dev->kfd2kgd->hqd_sdma_destroy(mm->dev->kgd, mqd, timeout);
  292. }
  293. static bool is_occupied_sdma(struct mqd_manager *mm, void *mqd,
  294. uint64_t queue_address, uint32_t pipe_id,
  295. uint32_t queue_id)
  296. {
  297. return mm->dev->kfd2kgd->hqd_sdma_is_occupied(mm->dev->kgd, mqd);
  298. }
  299. #if defined(CONFIG_DEBUG_FS)
  300. static int debugfs_show_mqd(struct seq_file *m, void *data)
  301. {
  302. seq_hex_dump(m, " ", DUMP_PREFIX_OFFSET, 32, 4,
  303. data, sizeof(struct vi_mqd), false);
  304. return 0;
  305. }
  306. static int debugfs_show_mqd_sdma(struct seq_file *m, void *data)
  307. {
  308. seq_hex_dump(m, " ", DUMP_PREFIX_OFFSET, 32, 4,
  309. data, sizeof(struct vi_sdma_mqd), false);
  310. return 0;
  311. }
  312. #endif
  313. struct mqd_manager *mqd_manager_init_vi(enum KFD_MQD_TYPE type,
  314. struct kfd_dev *dev)
  315. {
  316. struct mqd_manager *mqd;
  317. if (WARN_ON(type >= KFD_MQD_TYPE_MAX))
  318. return NULL;
  319. mqd = kzalloc(sizeof(*mqd), GFP_NOIO);
  320. if (!mqd)
  321. return NULL;
  322. mqd->dev = dev;
  323. switch (type) {
  324. case KFD_MQD_TYPE_CP:
  325. case KFD_MQD_TYPE_COMPUTE:
  326. mqd->init_mqd = init_mqd;
  327. mqd->uninit_mqd = uninit_mqd;
  328. mqd->load_mqd = load_mqd;
  329. mqd->update_mqd = update_mqd;
  330. mqd->destroy_mqd = destroy_mqd;
  331. mqd->is_occupied = is_occupied;
  332. #if defined(CONFIG_DEBUG_FS)
  333. mqd->debugfs_show_mqd = debugfs_show_mqd;
  334. #endif
  335. break;
  336. case KFD_MQD_TYPE_HIQ:
  337. mqd->init_mqd = init_mqd_hiq;
  338. mqd->uninit_mqd = uninit_mqd;
  339. mqd->load_mqd = load_mqd;
  340. mqd->update_mqd = update_mqd_hiq;
  341. mqd->destroy_mqd = destroy_mqd;
  342. mqd->is_occupied = is_occupied;
  343. #if defined(CONFIG_DEBUG_FS)
  344. mqd->debugfs_show_mqd = debugfs_show_mqd;
  345. #endif
  346. break;
  347. case KFD_MQD_TYPE_SDMA:
  348. mqd->init_mqd = init_mqd_sdma;
  349. mqd->uninit_mqd = uninit_mqd_sdma;
  350. mqd->load_mqd = load_mqd_sdma;
  351. mqd->update_mqd = update_mqd_sdma;
  352. mqd->destroy_mqd = destroy_mqd_sdma;
  353. mqd->is_occupied = is_occupied_sdma;
  354. #if defined(CONFIG_DEBUG_FS)
  355. mqd->debugfs_show_mqd = debugfs_show_mqd_sdma;
  356. #endif
  357. break;
  358. default:
  359. kfree(mqd);
  360. return NULL;
  361. }
  362. return mqd;
  363. }
  364. struct mqd_manager *mqd_manager_init_vi_tonga(enum KFD_MQD_TYPE type,
  365. struct kfd_dev *dev)
  366. {
  367. struct mqd_manager *mqd;
  368. mqd = mqd_manager_init_vi(type, dev);
  369. if (!mqd)
  370. return NULL;
  371. if ((type == KFD_MQD_TYPE_CP) || (type == KFD_MQD_TYPE_COMPUTE))
  372. mqd->update_mqd = update_mqd_tonga;
  373. return mqd;
  374. }