kfd_kernel_queue_v9.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340
  1. /*
  2. * Copyright 2016-2018 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "kfd_kernel_queue.h"
  24. #include "kfd_device_queue_manager.h"
  25. #include "kfd_pm4_headers_ai.h"
  26. #include "kfd_pm4_opcodes.h"
  27. static bool initialize_v9(struct kernel_queue *kq, struct kfd_dev *dev,
  28. enum kfd_queue_type type, unsigned int queue_size);
  29. static void uninitialize_v9(struct kernel_queue *kq);
  30. static void submit_packet_v9(struct kernel_queue *kq);
  31. void kernel_queue_init_v9(struct kernel_queue_ops *ops)
  32. {
  33. ops->initialize = initialize_v9;
  34. ops->uninitialize = uninitialize_v9;
  35. ops->submit_packet = submit_packet_v9;
  36. }
  37. static bool initialize_v9(struct kernel_queue *kq, struct kfd_dev *dev,
  38. enum kfd_queue_type type, unsigned int queue_size)
  39. {
  40. int retval;
  41. retval = kfd_gtt_sa_allocate(dev, PAGE_SIZE, &kq->eop_mem);
  42. if (retval)
  43. return false;
  44. kq->eop_gpu_addr = kq->eop_mem->gpu_addr;
  45. kq->eop_kernel_addr = kq->eop_mem->cpu_ptr;
  46. memset(kq->eop_kernel_addr, 0, PAGE_SIZE);
  47. return true;
  48. }
  49. static void uninitialize_v9(struct kernel_queue *kq)
  50. {
  51. kfd_gtt_sa_free(kq->dev, kq->eop_mem);
  52. }
  53. static void submit_packet_v9(struct kernel_queue *kq)
  54. {
  55. *kq->wptr64_kernel = kq->pending_wptr64;
  56. write_kernel_doorbell64(kq->queue->properties.doorbell_ptr,
  57. kq->pending_wptr64);
  58. }
  59. static int pm_map_process_v9(struct packet_manager *pm,
  60. uint32_t *buffer, struct qcm_process_device *qpd)
  61. {
  62. struct pm4_mes_map_process *packet;
  63. uint64_t vm_page_table_base_addr =
  64. (uint64_t)(qpd->page_table_base) << 12;
  65. packet = (struct pm4_mes_map_process *)buffer;
  66. memset(buffer, 0, sizeof(struct pm4_mes_map_process));
  67. packet->header.u32All = pm_build_pm4_header(IT_MAP_PROCESS,
  68. sizeof(struct pm4_mes_map_process));
  69. packet->bitfields2.diq_enable = (qpd->is_debug) ? 1 : 0;
  70. packet->bitfields2.process_quantum = 1;
  71. packet->bitfields2.pasid = qpd->pqm->process->pasid;
  72. packet->bitfields14.gds_size = qpd->gds_size;
  73. packet->bitfields14.num_gws = qpd->num_gws;
  74. packet->bitfields14.num_oac = qpd->num_oac;
  75. packet->bitfields14.sdma_enable = 1;
  76. packet->bitfields14.num_queues = (qpd->is_debug) ? 0 : qpd->queue_count;
  77. packet->sh_mem_config = qpd->sh_mem_config;
  78. packet->sh_mem_bases = qpd->sh_mem_bases;
  79. packet->sq_shader_tba_lo = lower_32_bits(qpd->tba_addr >> 8);
  80. packet->sq_shader_tba_hi = upper_32_bits(qpd->tba_addr >> 8);
  81. packet->sq_shader_tma_lo = lower_32_bits(qpd->tma_addr >> 8);
  82. packet->sq_shader_tma_hi = upper_32_bits(qpd->tma_addr >> 8);
  83. packet->gds_addr_lo = lower_32_bits(qpd->gds_context_area);
  84. packet->gds_addr_hi = upper_32_bits(qpd->gds_context_area);
  85. packet->vm_context_page_table_base_addr_lo32 =
  86. lower_32_bits(vm_page_table_base_addr);
  87. packet->vm_context_page_table_base_addr_hi32 =
  88. upper_32_bits(vm_page_table_base_addr);
  89. return 0;
  90. }
  91. static int pm_runlist_v9(struct packet_manager *pm, uint32_t *buffer,
  92. uint64_t ib, size_t ib_size_in_dwords, bool chain)
  93. {
  94. struct pm4_mes_runlist *packet;
  95. int concurrent_proc_cnt = 0;
  96. struct kfd_dev *kfd = pm->dqm->dev;
  97. /* Determine the number of processes to map together to HW:
  98. * it can not exceed the number of VMIDs available to the
  99. * scheduler, and it is determined by the smaller of the number
  100. * of processes in the runlist and kfd module parameter
  101. * hws_max_conc_proc.
  102. * Note: the arbitration between the number of VMIDs and
  103. * hws_max_conc_proc has been done in
  104. * kgd2kfd_device_init().
  105. */
  106. concurrent_proc_cnt = min(pm->dqm->processes_count,
  107. kfd->max_proc_per_quantum);
  108. packet = (struct pm4_mes_runlist *)buffer;
  109. memset(buffer, 0, sizeof(struct pm4_mes_runlist));
  110. packet->header.u32All = pm_build_pm4_header(IT_RUN_LIST,
  111. sizeof(struct pm4_mes_runlist));
  112. packet->bitfields4.ib_size = ib_size_in_dwords;
  113. packet->bitfields4.chain = chain ? 1 : 0;
  114. packet->bitfields4.offload_polling = 0;
  115. packet->bitfields4.valid = 1;
  116. packet->bitfields4.process_cnt = concurrent_proc_cnt;
  117. packet->ordinal2 = lower_32_bits(ib);
  118. packet->ib_base_hi = upper_32_bits(ib);
  119. return 0;
  120. }
  121. static int pm_map_queues_v9(struct packet_manager *pm, uint32_t *buffer,
  122. struct queue *q, bool is_static)
  123. {
  124. struct pm4_mes_map_queues *packet;
  125. bool use_static = is_static;
  126. packet = (struct pm4_mes_map_queues *)buffer;
  127. memset(buffer, 0, sizeof(struct pm4_mes_map_queues));
  128. packet->header.u32All = pm_build_pm4_header(IT_MAP_QUEUES,
  129. sizeof(struct pm4_mes_map_queues));
  130. packet->bitfields2.alloc_format =
  131. alloc_format__mes_map_queues__one_per_pipe_vi;
  132. packet->bitfields2.num_queues = 1;
  133. packet->bitfields2.queue_sel =
  134. queue_sel__mes_map_queues__map_to_hws_determined_queue_slots_vi;
  135. packet->bitfields2.engine_sel =
  136. engine_sel__mes_map_queues__compute_vi;
  137. packet->bitfields2.queue_type =
  138. queue_type__mes_map_queues__normal_compute_vi;
  139. switch (q->properties.type) {
  140. case KFD_QUEUE_TYPE_COMPUTE:
  141. if (use_static)
  142. packet->bitfields2.queue_type =
  143. queue_type__mes_map_queues__normal_latency_static_queue_vi;
  144. break;
  145. case KFD_QUEUE_TYPE_DIQ:
  146. packet->bitfields2.queue_type =
  147. queue_type__mes_map_queues__debug_interface_queue_vi;
  148. break;
  149. case KFD_QUEUE_TYPE_SDMA:
  150. packet->bitfields2.engine_sel = q->properties.sdma_engine_id +
  151. engine_sel__mes_map_queues__sdma0_vi;
  152. use_static = false; /* no static queues under SDMA */
  153. break;
  154. default:
  155. WARN(1, "queue type %d", q->properties.type);
  156. return -EINVAL;
  157. }
  158. packet->bitfields3.doorbell_offset =
  159. q->properties.doorbell_off;
  160. packet->mqd_addr_lo =
  161. lower_32_bits(q->gart_mqd_addr);
  162. packet->mqd_addr_hi =
  163. upper_32_bits(q->gart_mqd_addr);
  164. packet->wptr_addr_lo =
  165. lower_32_bits((uint64_t)q->properties.write_ptr);
  166. packet->wptr_addr_hi =
  167. upper_32_bits((uint64_t)q->properties.write_ptr);
  168. return 0;
  169. }
  170. static int pm_unmap_queues_v9(struct packet_manager *pm, uint32_t *buffer,
  171. enum kfd_queue_type type,
  172. enum kfd_unmap_queues_filter filter,
  173. uint32_t filter_param, bool reset,
  174. unsigned int sdma_engine)
  175. {
  176. struct pm4_mes_unmap_queues *packet;
  177. packet = (struct pm4_mes_unmap_queues *)buffer;
  178. memset(buffer, 0, sizeof(struct pm4_mes_unmap_queues));
  179. packet->header.u32All = pm_build_pm4_header(IT_UNMAP_QUEUES,
  180. sizeof(struct pm4_mes_unmap_queues));
  181. switch (type) {
  182. case KFD_QUEUE_TYPE_COMPUTE:
  183. case KFD_QUEUE_TYPE_DIQ:
  184. packet->bitfields2.engine_sel =
  185. engine_sel__mes_unmap_queues__compute;
  186. break;
  187. case KFD_QUEUE_TYPE_SDMA:
  188. packet->bitfields2.engine_sel =
  189. engine_sel__mes_unmap_queues__sdma0 + sdma_engine;
  190. break;
  191. default:
  192. WARN(1, "queue type %d", type);
  193. return -EINVAL;
  194. }
  195. if (reset)
  196. packet->bitfields2.action =
  197. action__mes_unmap_queues__reset_queues;
  198. else
  199. packet->bitfields2.action =
  200. action__mes_unmap_queues__preempt_queues;
  201. switch (filter) {
  202. case KFD_UNMAP_QUEUES_FILTER_SINGLE_QUEUE:
  203. packet->bitfields2.queue_sel =
  204. queue_sel__mes_unmap_queues__perform_request_on_specified_queues;
  205. packet->bitfields2.num_queues = 1;
  206. packet->bitfields3b.doorbell_offset0 = filter_param;
  207. break;
  208. case KFD_UNMAP_QUEUES_FILTER_BY_PASID:
  209. packet->bitfields2.queue_sel =
  210. queue_sel__mes_unmap_queues__perform_request_on_pasid_queues;
  211. packet->bitfields3a.pasid = filter_param;
  212. break;
  213. case KFD_UNMAP_QUEUES_FILTER_ALL_QUEUES:
  214. packet->bitfields2.queue_sel =
  215. queue_sel__mes_unmap_queues__unmap_all_queues;
  216. break;
  217. case KFD_UNMAP_QUEUES_FILTER_DYNAMIC_QUEUES:
  218. /* in this case, we do not preempt static queues */
  219. packet->bitfields2.queue_sel =
  220. queue_sel__mes_unmap_queues__unmap_all_non_static_queues;
  221. break;
  222. default:
  223. WARN(1, "filter %d", filter);
  224. return -EINVAL;
  225. }
  226. return 0;
  227. }
  228. static int pm_query_status_v9(struct packet_manager *pm, uint32_t *buffer,
  229. uint64_t fence_address, uint32_t fence_value)
  230. {
  231. struct pm4_mes_query_status *packet;
  232. packet = (struct pm4_mes_query_status *)buffer;
  233. memset(buffer, 0, sizeof(struct pm4_mes_query_status));
  234. packet->header.u32All = pm_build_pm4_header(IT_QUERY_STATUS,
  235. sizeof(struct pm4_mes_query_status));
  236. packet->bitfields2.context_id = 0;
  237. packet->bitfields2.interrupt_sel =
  238. interrupt_sel__mes_query_status__completion_status;
  239. packet->bitfields2.command =
  240. command__mes_query_status__fence_only_after_write_ack;
  241. packet->addr_hi = upper_32_bits((uint64_t)fence_address);
  242. packet->addr_lo = lower_32_bits((uint64_t)fence_address);
  243. packet->data_hi = upper_32_bits((uint64_t)fence_value);
  244. packet->data_lo = lower_32_bits((uint64_t)fence_value);
  245. return 0;
  246. }
  247. static int pm_release_mem_v9(uint64_t gpu_addr, uint32_t *buffer)
  248. {
  249. struct pm4_mec_release_mem *packet;
  250. packet = (struct pm4_mec_release_mem *)buffer;
  251. memset(buffer, 0, sizeof(struct pm4_mec_release_mem));
  252. packet->header.u32All = pm_build_pm4_header(IT_RELEASE_MEM,
  253. sizeof(struct pm4_mec_release_mem));
  254. packet->bitfields2.event_type = CACHE_FLUSH_AND_INV_TS_EVENT;
  255. packet->bitfields2.event_index = event_index__mec_release_mem__end_of_pipe;
  256. packet->bitfields2.tcl1_action_ena = 1;
  257. packet->bitfields2.tc_action_ena = 1;
  258. packet->bitfields2.cache_policy = cache_policy__mec_release_mem__lru;
  259. packet->bitfields3.data_sel = data_sel__mec_release_mem__send_32_bit_low;
  260. packet->bitfields3.int_sel =
  261. int_sel__mec_release_mem__send_interrupt_after_write_confirm;
  262. packet->bitfields4.address_lo_32b = (gpu_addr & 0xffffffff) >> 2;
  263. packet->address_hi = upper_32_bits(gpu_addr);
  264. packet->data_lo = 0;
  265. return 0;
  266. }
  267. const struct packet_manager_funcs kfd_v9_pm_funcs = {
  268. .map_process = pm_map_process_v9,
  269. .runlist = pm_runlist_v9,
  270. .set_resources = pm_set_resources_vi,
  271. .map_queues = pm_map_queues_v9,
  272. .unmap_queues = pm_unmap_queues_v9,
  273. .query_status = pm_query_status_v9,
  274. .release_mem = pm_release_mem_v9,
  275. .map_process_size = sizeof(struct pm4_mes_map_process),
  276. .runlist_size = sizeof(struct pm4_mes_runlist),
  277. .set_resources_size = sizeof(struct pm4_mes_set_resources),
  278. .map_queues_size = sizeof(struct pm4_mes_map_queues),
  279. .unmap_queues_size = sizeof(struct pm4_mes_unmap_queues),
  280. .query_status_size = sizeof(struct pm4_mes_query_status),
  281. .release_mem_size = sizeof(struct pm4_mec_release_mem)
  282. };