gmc_v8_0.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include <drm/drm_cache.h>
  26. #include "amdgpu.h"
  27. #include "gmc_v8_0.h"
  28. #include "amdgpu_ucode.h"
  29. #include "gmc/gmc_8_1_d.h"
  30. #include "gmc/gmc_8_1_sh_mask.h"
  31. #include "bif/bif_5_0_d.h"
  32. #include "bif/bif_5_0_sh_mask.h"
  33. #include "oss/oss_3_0_d.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "dce/dce_10_0_d.h"
  36. #include "dce/dce_10_0_sh_mask.h"
  37. #include "vid.h"
  38. #include "vi.h"
  39. #include "amdgpu_atombios.h"
  40. static void gmc_v8_0_set_gmc_funcs(struct amdgpu_device *adev);
  41. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  42. static int gmc_v8_0_wait_for_idle(void *handle);
  43. MODULE_FIRMWARE("amdgpu/tonga_mc.bin");
  44. MODULE_FIRMWARE("amdgpu/polaris11_mc.bin");
  45. MODULE_FIRMWARE("amdgpu/polaris10_mc.bin");
  46. MODULE_FIRMWARE("amdgpu/polaris12_mc.bin");
  47. static const u32 golden_settings_tonga_a11[] =
  48. {
  49. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  50. mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
  51. mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
  52. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  53. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  54. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  55. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  56. };
  57. static const u32 tonga_mgcg_cgcg_init[] =
  58. {
  59. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  60. };
  61. static const u32 golden_settings_fiji_a10[] =
  62. {
  63. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  64. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  65. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  66. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  67. };
  68. static const u32 fiji_mgcg_cgcg_init[] =
  69. {
  70. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  71. };
  72. static const u32 golden_settings_polaris11_a11[] =
  73. {
  74. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  75. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  76. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  77. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  78. };
  79. static const u32 golden_settings_polaris10_a11[] =
  80. {
  81. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  82. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  83. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  84. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  85. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  86. };
  87. static const u32 cz_mgcg_cgcg_init[] =
  88. {
  89. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  90. };
  91. static const u32 stoney_mgcg_cgcg_init[] =
  92. {
  93. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  94. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  95. };
  96. static const u32 golden_settings_stoney_common[] =
  97. {
  98. mmMC_HUB_RDREQ_UVD, MC_HUB_RDREQ_UVD__PRESCALE_MASK, 0x00000004,
  99. mmMC_RD_GRP_OTH, MC_RD_GRP_OTH__UVD_MASK, 0x00600000
  100. };
  101. static void gmc_v8_0_init_golden_registers(struct amdgpu_device *adev)
  102. {
  103. switch (adev->asic_type) {
  104. case CHIP_FIJI:
  105. amdgpu_device_program_register_sequence(adev,
  106. fiji_mgcg_cgcg_init,
  107. ARRAY_SIZE(fiji_mgcg_cgcg_init));
  108. amdgpu_device_program_register_sequence(adev,
  109. golden_settings_fiji_a10,
  110. ARRAY_SIZE(golden_settings_fiji_a10));
  111. break;
  112. case CHIP_TONGA:
  113. amdgpu_device_program_register_sequence(adev,
  114. tonga_mgcg_cgcg_init,
  115. ARRAY_SIZE(tonga_mgcg_cgcg_init));
  116. amdgpu_device_program_register_sequence(adev,
  117. golden_settings_tonga_a11,
  118. ARRAY_SIZE(golden_settings_tonga_a11));
  119. break;
  120. case CHIP_POLARIS11:
  121. case CHIP_POLARIS12:
  122. case CHIP_VEGAM:
  123. amdgpu_device_program_register_sequence(adev,
  124. golden_settings_polaris11_a11,
  125. ARRAY_SIZE(golden_settings_polaris11_a11));
  126. break;
  127. case CHIP_POLARIS10:
  128. amdgpu_device_program_register_sequence(adev,
  129. golden_settings_polaris10_a11,
  130. ARRAY_SIZE(golden_settings_polaris10_a11));
  131. break;
  132. case CHIP_CARRIZO:
  133. amdgpu_device_program_register_sequence(adev,
  134. cz_mgcg_cgcg_init,
  135. ARRAY_SIZE(cz_mgcg_cgcg_init));
  136. break;
  137. case CHIP_STONEY:
  138. amdgpu_device_program_register_sequence(adev,
  139. stoney_mgcg_cgcg_init,
  140. ARRAY_SIZE(stoney_mgcg_cgcg_init));
  141. amdgpu_device_program_register_sequence(adev,
  142. golden_settings_stoney_common,
  143. ARRAY_SIZE(golden_settings_stoney_common));
  144. break;
  145. default:
  146. break;
  147. }
  148. }
  149. static void gmc_v8_0_mc_stop(struct amdgpu_device *adev)
  150. {
  151. u32 blackout;
  152. gmc_v8_0_wait_for_idle(adev);
  153. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  154. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  155. /* Block CPU access */
  156. WREG32(mmBIF_FB_EN, 0);
  157. /* blackout the MC */
  158. blackout = REG_SET_FIELD(blackout,
  159. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 1);
  160. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  161. }
  162. /* wait for the MC to settle */
  163. udelay(100);
  164. }
  165. static void gmc_v8_0_mc_resume(struct amdgpu_device *adev)
  166. {
  167. u32 tmp;
  168. /* unblackout the MC */
  169. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  170. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  171. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  172. /* allow CPU access */
  173. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  174. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  175. WREG32(mmBIF_FB_EN, tmp);
  176. }
  177. /**
  178. * gmc_v8_0_init_microcode - load ucode images from disk
  179. *
  180. * @adev: amdgpu_device pointer
  181. *
  182. * Use the firmware interface to load the ucode images into
  183. * the driver (not loaded into hw).
  184. * Returns 0 on success, error on failure.
  185. */
  186. static int gmc_v8_0_init_microcode(struct amdgpu_device *adev)
  187. {
  188. const char *chip_name;
  189. char fw_name[30];
  190. int err;
  191. DRM_DEBUG("\n");
  192. switch (adev->asic_type) {
  193. case CHIP_TONGA:
  194. chip_name = "tonga";
  195. break;
  196. case CHIP_POLARIS11:
  197. chip_name = "polaris11";
  198. break;
  199. case CHIP_POLARIS10:
  200. chip_name = "polaris10";
  201. break;
  202. case CHIP_POLARIS12:
  203. chip_name = "polaris12";
  204. break;
  205. case CHIP_FIJI:
  206. case CHIP_CARRIZO:
  207. case CHIP_STONEY:
  208. case CHIP_VEGAM:
  209. return 0;
  210. default: BUG();
  211. }
  212. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  213. err = request_firmware(&adev->gmc.fw, fw_name, adev->dev);
  214. if (err)
  215. goto out;
  216. err = amdgpu_ucode_validate(adev->gmc.fw);
  217. out:
  218. if (err) {
  219. pr_err("mc: Failed to load firmware \"%s\"\n", fw_name);
  220. release_firmware(adev->gmc.fw);
  221. adev->gmc.fw = NULL;
  222. }
  223. return err;
  224. }
  225. /**
  226. * gmc_v8_0_tonga_mc_load_microcode - load tonga MC ucode into the hw
  227. *
  228. * @adev: amdgpu_device pointer
  229. *
  230. * Load the GDDR MC ucode into the hw (CIK).
  231. * Returns 0 on success, error on failure.
  232. */
  233. static int gmc_v8_0_tonga_mc_load_microcode(struct amdgpu_device *adev)
  234. {
  235. const struct mc_firmware_header_v1_0 *hdr;
  236. const __le32 *fw_data = NULL;
  237. const __le32 *io_mc_regs = NULL;
  238. u32 running;
  239. int i, ucode_size, regs_size;
  240. /* Skip MC ucode loading on SR-IOV capable boards.
  241. * vbios does this for us in asic_init in that case.
  242. * Skip MC ucode loading on VF, because hypervisor will do that
  243. * for this adaptor.
  244. */
  245. if (amdgpu_sriov_bios(adev))
  246. return 0;
  247. if (!adev->gmc.fw)
  248. return -EINVAL;
  249. hdr = (const struct mc_firmware_header_v1_0 *)adev->gmc.fw->data;
  250. amdgpu_ucode_print_mc_hdr(&hdr->header);
  251. adev->gmc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  252. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  253. io_mc_regs = (const __le32 *)
  254. (adev->gmc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  255. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  256. fw_data = (const __le32 *)
  257. (adev->gmc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  258. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  259. if (running == 0) {
  260. /* reset the engine and set to writable */
  261. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  262. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  263. /* load mc io regs */
  264. for (i = 0; i < regs_size; i++) {
  265. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  266. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  267. }
  268. /* load the MC ucode */
  269. for (i = 0; i < ucode_size; i++)
  270. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  271. /* put the engine back into the active state */
  272. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  273. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  274. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  275. /* wait for training to complete */
  276. for (i = 0; i < adev->usec_timeout; i++) {
  277. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  278. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  279. break;
  280. udelay(1);
  281. }
  282. for (i = 0; i < adev->usec_timeout; i++) {
  283. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  284. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  285. break;
  286. udelay(1);
  287. }
  288. }
  289. return 0;
  290. }
  291. static int gmc_v8_0_polaris_mc_load_microcode(struct amdgpu_device *adev)
  292. {
  293. const struct mc_firmware_header_v1_0 *hdr;
  294. const __le32 *fw_data = NULL;
  295. const __le32 *io_mc_regs = NULL;
  296. u32 data, vbios_version;
  297. int i, ucode_size, regs_size;
  298. /* Skip MC ucode loading on SR-IOV capable boards.
  299. * vbios does this for us in asic_init in that case.
  300. * Skip MC ucode loading on VF, because hypervisor will do that
  301. * for this adaptor.
  302. */
  303. if (amdgpu_sriov_bios(adev))
  304. return 0;
  305. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 0x9F);
  306. data = RREG32(mmMC_SEQ_IO_DEBUG_DATA);
  307. vbios_version = data & 0xf;
  308. if (vbios_version == 0)
  309. return 0;
  310. if (!adev->gmc.fw)
  311. return -EINVAL;
  312. hdr = (const struct mc_firmware_header_v1_0 *)adev->gmc.fw->data;
  313. amdgpu_ucode_print_mc_hdr(&hdr->header);
  314. adev->gmc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  315. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  316. io_mc_regs = (const __le32 *)
  317. (adev->gmc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  318. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  319. fw_data = (const __le32 *)
  320. (adev->gmc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  321. data = RREG32(mmMC_SEQ_MISC0);
  322. data &= ~(0x40);
  323. WREG32(mmMC_SEQ_MISC0, data);
  324. /* load mc io regs */
  325. for (i = 0; i < regs_size; i++) {
  326. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  327. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  328. }
  329. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  330. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  331. /* load the MC ucode */
  332. for (i = 0; i < ucode_size; i++)
  333. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  334. /* put the engine back into the active state */
  335. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  336. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  337. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  338. /* wait for training to complete */
  339. for (i = 0; i < adev->usec_timeout; i++) {
  340. data = RREG32(mmMC_SEQ_MISC0);
  341. if (data & 0x80)
  342. break;
  343. udelay(1);
  344. }
  345. return 0;
  346. }
  347. static void gmc_v8_0_vram_gtt_location(struct amdgpu_device *adev,
  348. struct amdgpu_gmc *mc)
  349. {
  350. u64 base = 0;
  351. if (!amdgpu_sriov_vf(adev))
  352. base = RREG32(mmMC_VM_FB_LOCATION) & 0xFFFF;
  353. base <<= 24;
  354. amdgpu_device_vram_location(adev, &adev->gmc, base);
  355. amdgpu_device_gart_location(adev, mc);
  356. }
  357. /**
  358. * gmc_v8_0_mc_program - program the GPU memory controller
  359. *
  360. * @adev: amdgpu_device pointer
  361. *
  362. * Set the location of vram, gart, and AGP in the GPU's
  363. * physical address space (CIK).
  364. */
  365. static void gmc_v8_0_mc_program(struct amdgpu_device *adev)
  366. {
  367. u32 tmp;
  368. int i, j;
  369. /* Initialize HDP */
  370. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  371. WREG32((0xb05 + j), 0x00000000);
  372. WREG32((0xb06 + j), 0x00000000);
  373. WREG32((0xb07 + j), 0x00000000);
  374. WREG32((0xb08 + j), 0x00000000);
  375. WREG32((0xb09 + j), 0x00000000);
  376. }
  377. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  378. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  379. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  380. }
  381. if (adev->mode_info.num_crtc) {
  382. /* Lockout access through VGA aperture*/
  383. tmp = RREG32(mmVGA_HDP_CONTROL);
  384. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  385. WREG32(mmVGA_HDP_CONTROL, tmp);
  386. /* disable VGA render */
  387. tmp = RREG32(mmVGA_RENDER_CONTROL);
  388. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  389. WREG32(mmVGA_RENDER_CONTROL, tmp);
  390. }
  391. /* Update configuration */
  392. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  393. adev->gmc.vram_start >> 12);
  394. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  395. adev->gmc.vram_end >> 12);
  396. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  397. adev->vram_scratch.gpu_addr >> 12);
  398. if (amdgpu_sriov_vf(adev)) {
  399. tmp = ((adev->gmc.vram_end >> 24) & 0xFFFF) << 16;
  400. tmp |= ((adev->gmc.vram_start >> 24) & 0xFFFF);
  401. WREG32(mmMC_VM_FB_LOCATION, tmp);
  402. /* XXX double check these! */
  403. WREG32(mmHDP_NONSURFACE_BASE, (adev->gmc.vram_start >> 8));
  404. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  405. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  406. }
  407. WREG32(mmMC_VM_AGP_BASE, 0);
  408. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  409. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  410. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  411. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  412. }
  413. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  414. tmp = RREG32(mmHDP_MISC_CNTL);
  415. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  416. WREG32(mmHDP_MISC_CNTL, tmp);
  417. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  418. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  419. }
  420. /**
  421. * gmc_v8_0_mc_init - initialize the memory controller driver params
  422. *
  423. * @adev: amdgpu_device pointer
  424. *
  425. * Look up the amount of vram, vram width, and decide how to place
  426. * vram and gart within the GPU's physical address space (CIK).
  427. * Returns 0 for success.
  428. */
  429. static int gmc_v8_0_mc_init(struct amdgpu_device *adev)
  430. {
  431. int r;
  432. adev->gmc.vram_width = amdgpu_atombios_get_vram_width(adev);
  433. if (!adev->gmc.vram_width) {
  434. u32 tmp;
  435. int chansize, numchan;
  436. /* Get VRAM informations */
  437. tmp = RREG32(mmMC_ARB_RAMCFG);
  438. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  439. chansize = 64;
  440. } else {
  441. chansize = 32;
  442. }
  443. tmp = RREG32(mmMC_SHARED_CHMAP);
  444. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  445. case 0:
  446. default:
  447. numchan = 1;
  448. break;
  449. case 1:
  450. numchan = 2;
  451. break;
  452. case 2:
  453. numchan = 4;
  454. break;
  455. case 3:
  456. numchan = 8;
  457. break;
  458. case 4:
  459. numchan = 3;
  460. break;
  461. case 5:
  462. numchan = 6;
  463. break;
  464. case 6:
  465. numchan = 10;
  466. break;
  467. case 7:
  468. numchan = 12;
  469. break;
  470. case 8:
  471. numchan = 16;
  472. break;
  473. }
  474. adev->gmc.vram_width = numchan * chansize;
  475. }
  476. /* size in MB on si */
  477. adev->gmc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  478. adev->gmc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  479. if (!(adev->flags & AMD_IS_APU)) {
  480. r = amdgpu_device_resize_fb_bar(adev);
  481. if (r)
  482. return r;
  483. }
  484. adev->gmc.aper_base = pci_resource_start(adev->pdev, 0);
  485. adev->gmc.aper_size = pci_resource_len(adev->pdev, 0);
  486. #ifdef CONFIG_X86_64
  487. if (adev->flags & AMD_IS_APU) {
  488. adev->gmc.aper_base = ((u64)RREG32(mmMC_VM_FB_OFFSET)) << 22;
  489. adev->gmc.aper_size = adev->gmc.real_vram_size;
  490. }
  491. #endif
  492. /* In case the PCI BAR is larger than the actual amount of vram */
  493. adev->gmc.visible_vram_size = adev->gmc.aper_size;
  494. if (adev->gmc.visible_vram_size > adev->gmc.real_vram_size)
  495. adev->gmc.visible_vram_size = adev->gmc.real_vram_size;
  496. /* set the gart size */
  497. if (amdgpu_gart_size == -1) {
  498. switch (adev->asic_type) {
  499. case CHIP_POLARIS10: /* all engines support GPUVM */
  500. case CHIP_POLARIS11: /* all engines support GPUVM */
  501. case CHIP_POLARIS12: /* all engines support GPUVM */
  502. case CHIP_VEGAM: /* all engines support GPUVM */
  503. default:
  504. adev->gmc.gart_size = 256ULL << 20;
  505. break;
  506. case CHIP_TONGA: /* UVD, VCE do not support GPUVM */
  507. case CHIP_FIJI: /* UVD, VCE do not support GPUVM */
  508. case CHIP_CARRIZO: /* UVD, VCE do not support GPUVM, DCE SG support */
  509. case CHIP_STONEY: /* UVD does not support GPUVM, DCE SG support */
  510. adev->gmc.gart_size = 1024ULL << 20;
  511. break;
  512. }
  513. } else {
  514. adev->gmc.gart_size = (u64)amdgpu_gart_size << 20;
  515. }
  516. gmc_v8_0_vram_gtt_location(adev, &adev->gmc);
  517. return 0;
  518. }
  519. /*
  520. * GART
  521. * VMID 0 is the physical GPU addresses as used by the kernel.
  522. * VMIDs 1-15 are used for userspace clients and are handled
  523. * by the amdgpu vm/hsa code.
  524. */
  525. /**
  526. * gmc_v8_0_flush_gpu_tlb - gart tlb flush callback
  527. *
  528. * @adev: amdgpu_device pointer
  529. * @vmid: vm instance to flush
  530. *
  531. * Flush the TLB for the requested page table (CIK).
  532. */
  533. static void gmc_v8_0_flush_gpu_tlb(struct amdgpu_device *adev,
  534. uint32_t vmid)
  535. {
  536. /* bits 0-15 are the VM contexts0-15 */
  537. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  538. }
  539. static uint64_t gmc_v8_0_emit_flush_gpu_tlb(struct amdgpu_ring *ring,
  540. unsigned vmid, uint64_t pd_addr)
  541. {
  542. uint32_t reg;
  543. if (vmid < 8)
  544. reg = mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vmid;
  545. else
  546. reg = mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vmid - 8;
  547. amdgpu_ring_emit_wreg(ring, reg, pd_addr >> 12);
  548. /* bits 0-15 are the VM contexts0-15 */
  549. amdgpu_ring_emit_wreg(ring, mmVM_INVALIDATE_REQUEST, 1 << vmid);
  550. return pd_addr;
  551. }
  552. static void gmc_v8_0_emit_pasid_mapping(struct amdgpu_ring *ring, unsigned vmid,
  553. unsigned pasid)
  554. {
  555. amdgpu_ring_emit_wreg(ring, mmIH_VMID_0_LUT + vmid, pasid);
  556. }
  557. /**
  558. * gmc_v8_0_set_pte_pde - update the page tables using MMIO
  559. *
  560. * @adev: amdgpu_device pointer
  561. * @cpu_pt_addr: cpu address of the page table
  562. * @gpu_page_idx: entry in the page table to update
  563. * @addr: dst addr to write into pte/pde
  564. * @flags: access flags
  565. *
  566. * Update the page tables using the CPU.
  567. */
  568. static int gmc_v8_0_set_pte_pde(struct amdgpu_device *adev, void *cpu_pt_addr,
  569. uint32_t gpu_page_idx, uint64_t addr,
  570. uint64_t flags)
  571. {
  572. void __iomem *ptr = (void *)cpu_pt_addr;
  573. uint64_t value;
  574. /*
  575. * PTE format on VI:
  576. * 63:40 reserved
  577. * 39:12 4k physical page base address
  578. * 11:7 fragment
  579. * 6 write
  580. * 5 read
  581. * 4 exe
  582. * 3 reserved
  583. * 2 snooped
  584. * 1 system
  585. * 0 valid
  586. *
  587. * PDE format on VI:
  588. * 63:59 block fragment size
  589. * 58:40 reserved
  590. * 39:1 physical base address of PTE
  591. * bits 5:1 must be 0.
  592. * 0 valid
  593. */
  594. value = addr & 0x000000FFFFFFF000ULL;
  595. value |= flags;
  596. writeq(value, ptr + (gpu_page_idx * 8));
  597. return 0;
  598. }
  599. static uint64_t gmc_v8_0_get_vm_pte_flags(struct amdgpu_device *adev,
  600. uint32_t flags)
  601. {
  602. uint64_t pte_flag = 0;
  603. if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
  604. pte_flag |= AMDGPU_PTE_EXECUTABLE;
  605. if (flags & AMDGPU_VM_PAGE_READABLE)
  606. pte_flag |= AMDGPU_PTE_READABLE;
  607. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  608. pte_flag |= AMDGPU_PTE_WRITEABLE;
  609. if (flags & AMDGPU_VM_PAGE_PRT)
  610. pte_flag |= AMDGPU_PTE_PRT;
  611. return pte_flag;
  612. }
  613. static void gmc_v8_0_get_vm_pde(struct amdgpu_device *adev, int level,
  614. uint64_t *addr, uint64_t *flags)
  615. {
  616. BUG_ON(*addr & 0xFFFFFF0000000FFFULL);
  617. }
  618. /**
  619. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  620. *
  621. * @adev: amdgpu_device pointer
  622. * @value: true redirects VM faults to the default page
  623. */
  624. static void gmc_v8_0_set_fault_enable_default(struct amdgpu_device *adev,
  625. bool value)
  626. {
  627. u32 tmp;
  628. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  629. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  630. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  631. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  632. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  633. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  634. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  635. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  636. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  637. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  638. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  639. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  640. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  641. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  642. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  643. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  644. }
  645. /**
  646. * gmc_v8_0_set_prt - set PRT VM fault
  647. *
  648. * @adev: amdgpu_device pointer
  649. * @enable: enable/disable VM fault handling for PRT
  650. */
  651. static void gmc_v8_0_set_prt(struct amdgpu_device *adev, bool enable)
  652. {
  653. u32 tmp;
  654. if (enable && !adev->gmc.prt_warning) {
  655. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  656. adev->gmc.prt_warning = true;
  657. }
  658. tmp = RREG32(mmVM_PRT_CNTL);
  659. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  660. CB_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  661. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  662. CB_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  663. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  664. TC_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  665. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  666. TC_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  667. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  668. L2_CACHE_STORE_INVALID_ENTRIES, enable);
  669. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  670. L1_TLB_STORE_INVALID_ENTRIES, enable);
  671. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  672. MASK_PDE0_FAULT, enable);
  673. WREG32(mmVM_PRT_CNTL, tmp);
  674. if (enable) {
  675. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  676. uint32_t high = adev->vm_manager.max_pfn -
  677. (AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT);
  678. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  679. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  680. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  681. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  682. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  683. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  684. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  685. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  686. } else {
  687. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  688. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  689. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  690. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  691. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  692. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  693. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  694. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  695. }
  696. }
  697. /**
  698. * gmc_v8_0_gart_enable - gart enable
  699. *
  700. * @adev: amdgpu_device pointer
  701. *
  702. * This sets up the TLBs, programs the page tables for VMID0,
  703. * sets up the hw for VMIDs 1-15 which are allocated on
  704. * demand, and sets up the global locations for the LDS, GDS,
  705. * and GPUVM for FSA64 clients (CIK).
  706. * Returns 0 for success, errors for failure.
  707. */
  708. static int gmc_v8_0_gart_enable(struct amdgpu_device *adev)
  709. {
  710. int r, i;
  711. u32 tmp, field;
  712. if (adev->gart.robj == NULL) {
  713. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  714. return -EINVAL;
  715. }
  716. r = amdgpu_gart_table_vram_pin(adev);
  717. if (r)
  718. return r;
  719. /* Setup TLB control */
  720. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  721. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  722. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  723. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  724. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  725. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  726. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  727. /* Setup L2 cache */
  728. tmp = RREG32(mmVM_L2_CNTL);
  729. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  730. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  731. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  732. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  733. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  734. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  735. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  736. WREG32(mmVM_L2_CNTL, tmp);
  737. tmp = RREG32(mmVM_L2_CNTL2);
  738. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  739. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  740. WREG32(mmVM_L2_CNTL2, tmp);
  741. field = adev->vm_manager.fragment_size;
  742. tmp = RREG32(mmVM_L2_CNTL3);
  743. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  744. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, field);
  745. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, field);
  746. WREG32(mmVM_L2_CNTL3, tmp);
  747. /* XXX: set to enable PTE/PDE in system memory */
  748. tmp = RREG32(mmVM_L2_CNTL4);
  749. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_PHYSICAL, 0);
  750. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SHARED, 0);
  751. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SNOOP, 0);
  752. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_PHYSICAL, 0);
  753. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SHARED, 0);
  754. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SNOOP, 0);
  755. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_PHYSICAL, 0);
  756. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SHARED, 0);
  757. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SNOOP, 0);
  758. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_PHYSICAL, 0);
  759. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SHARED, 0);
  760. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SNOOP, 0);
  761. WREG32(mmVM_L2_CNTL4, tmp);
  762. /* setup context0 */
  763. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->gmc.gart_start >> 12);
  764. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->gmc.gart_end >> 12);
  765. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  766. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  767. (u32)(adev->dummy_page_addr >> 12));
  768. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  769. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  770. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  771. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  772. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  773. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  774. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR, 0);
  775. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR, 0);
  776. WREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET, 0);
  777. /* empty context1-15 */
  778. /* FIXME start with 4G, once using 2 level pt switch to full
  779. * vm size space
  780. */
  781. /* set vm size, must be a multiple of 4 */
  782. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  783. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  784. for (i = 1; i < 16; i++) {
  785. if (i < 8)
  786. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  787. adev->gart.table_addr >> 12);
  788. else
  789. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  790. adev->gart.table_addr >> 12);
  791. }
  792. /* enable context1-15 */
  793. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  794. (u32)(adev->dummy_page_addr >> 12));
  795. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  796. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  797. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  798. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  799. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  800. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  801. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  802. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  803. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  804. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  805. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  806. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  807. adev->vm_manager.block_size - 9);
  808. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  809. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  810. gmc_v8_0_set_fault_enable_default(adev, false);
  811. else
  812. gmc_v8_0_set_fault_enable_default(adev, true);
  813. gmc_v8_0_flush_gpu_tlb(adev, 0);
  814. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  815. (unsigned)(adev->gmc.gart_size >> 20),
  816. (unsigned long long)adev->gart.table_addr);
  817. adev->gart.ready = true;
  818. return 0;
  819. }
  820. static int gmc_v8_0_gart_init(struct amdgpu_device *adev)
  821. {
  822. int r;
  823. if (adev->gart.robj) {
  824. WARN(1, "R600 PCIE GART already initialized\n");
  825. return 0;
  826. }
  827. /* Initialize common gart structure */
  828. r = amdgpu_gart_init(adev);
  829. if (r)
  830. return r;
  831. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  832. adev->gart.gart_pte_flags = AMDGPU_PTE_EXECUTABLE;
  833. return amdgpu_gart_table_vram_alloc(adev);
  834. }
  835. /**
  836. * gmc_v8_0_gart_disable - gart disable
  837. *
  838. * @adev: amdgpu_device pointer
  839. *
  840. * This disables all VM page table (CIK).
  841. */
  842. static void gmc_v8_0_gart_disable(struct amdgpu_device *adev)
  843. {
  844. u32 tmp;
  845. /* Disable all tables */
  846. WREG32(mmVM_CONTEXT0_CNTL, 0);
  847. WREG32(mmVM_CONTEXT1_CNTL, 0);
  848. /* Setup TLB control */
  849. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  850. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  851. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  852. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  853. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  854. /* Setup L2 cache */
  855. tmp = RREG32(mmVM_L2_CNTL);
  856. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  857. WREG32(mmVM_L2_CNTL, tmp);
  858. WREG32(mmVM_L2_CNTL2, 0);
  859. amdgpu_gart_table_vram_unpin(adev);
  860. }
  861. /**
  862. * gmc_v8_0_gart_fini - vm fini callback
  863. *
  864. * @adev: amdgpu_device pointer
  865. *
  866. * Tears down the driver GART/VM setup (CIK).
  867. */
  868. static void gmc_v8_0_gart_fini(struct amdgpu_device *adev)
  869. {
  870. amdgpu_gart_table_vram_free(adev);
  871. amdgpu_gart_fini(adev);
  872. }
  873. /**
  874. * gmc_v8_0_vm_decode_fault - print human readable fault info
  875. *
  876. * @adev: amdgpu_device pointer
  877. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  878. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  879. *
  880. * Print human readable fault information (CIK).
  881. */
  882. static void gmc_v8_0_vm_decode_fault(struct amdgpu_device *adev, u32 status,
  883. u32 addr, u32 mc_client, unsigned pasid)
  884. {
  885. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  886. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  887. PROTECTIONS);
  888. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  889. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  890. u32 mc_id;
  891. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  892. MEMORY_CLIENT_ID);
  893. dev_err(adev->dev, "VM fault (0x%02x, vmid %d, pasid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  894. protections, vmid, pasid, addr,
  895. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  896. MEMORY_CLIENT_RW) ?
  897. "write" : "read", block, mc_client, mc_id);
  898. }
  899. static int gmc_v8_0_convert_vram_type(int mc_seq_vram_type)
  900. {
  901. switch (mc_seq_vram_type) {
  902. case MC_SEQ_MISC0__MT__GDDR1:
  903. return AMDGPU_VRAM_TYPE_GDDR1;
  904. case MC_SEQ_MISC0__MT__DDR2:
  905. return AMDGPU_VRAM_TYPE_DDR2;
  906. case MC_SEQ_MISC0__MT__GDDR3:
  907. return AMDGPU_VRAM_TYPE_GDDR3;
  908. case MC_SEQ_MISC0__MT__GDDR4:
  909. return AMDGPU_VRAM_TYPE_GDDR4;
  910. case MC_SEQ_MISC0__MT__GDDR5:
  911. return AMDGPU_VRAM_TYPE_GDDR5;
  912. case MC_SEQ_MISC0__MT__HBM:
  913. return AMDGPU_VRAM_TYPE_HBM;
  914. case MC_SEQ_MISC0__MT__DDR3:
  915. return AMDGPU_VRAM_TYPE_DDR3;
  916. default:
  917. return AMDGPU_VRAM_TYPE_UNKNOWN;
  918. }
  919. }
  920. static int gmc_v8_0_early_init(void *handle)
  921. {
  922. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  923. gmc_v8_0_set_gmc_funcs(adev);
  924. gmc_v8_0_set_irq_funcs(adev);
  925. adev->gmc.shared_aperture_start = 0x2000000000000000ULL;
  926. adev->gmc.shared_aperture_end =
  927. adev->gmc.shared_aperture_start + (4ULL << 30) - 1;
  928. adev->gmc.private_aperture_start =
  929. adev->gmc.shared_aperture_end + 1;
  930. adev->gmc.private_aperture_end =
  931. adev->gmc.private_aperture_start + (4ULL << 30) - 1;
  932. return 0;
  933. }
  934. static int gmc_v8_0_late_init(void *handle)
  935. {
  936. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  937. amdgpu_bo_late_init(adev);
  938. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  939. return amdgpu_irq_get(adev, &adev->gmc.vm_fault, 0);
  940. else
  941. return 0;
  942. }
  943. static unsigned gmc_v8_0_get_vbios_fb_size(struct amdgpu_device *adev)
  944. {
  945. u32 d1vga_control = RREG32(mmD1VGA_CONTROL);
  946. unsigned size;
  947. if (REG_GET_FIELD(d1vga_control, D1VGA_CONTROL, D1VGA_MODE_ENABLE)) {
  948. size = 9 * 1024 * 1024; /* reserve 8MB for vga emulator and 1 MB for FB */
  949. } else {
  950. u32 viewport = RREG32(mmVIEWPORT_SIZE);
  951. size = (REG_GET_FIELD(viewport, VIEWPORT_SIZE, VIEWPORT_HEIGHT) *
  952. REG_GET_FIELD(viewport, VIEWPORT_SIZE, VIEWPORT_WIDTH) *
  953. 4);
  954. }
  955. /* return 0 if the pre-OS buffer uses up most of vram */
  956. if ((adev->gmc.real_vram_size - size) < (8 * 1024 * 1024))
  957. return 0;
  958. return size;
  959. }
  960. #define mmMC_SEQ_MISC0_FIJI 0xA71
  961. static int gmc_v8_0_sw_init(void *handle)
  962. {
  963. int r;
  964. int dma_bits;
  965. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  966. if (adev->flags & AMD_IS_APU) {
  967. adev->gmc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  968. } else {
  969. u32 tmp;
  970. if ((adev->asic_type == CHIP_FIJI) ||
  971. (adev->asic_type == CHIP_VEGAM))
  972. tmp = RREG32(mmMC_SEQ_MISC0_FIJI);
  973. else
  974. tmp = RREG32(mmMC_SEQ_MISC0);
  975. tmp &= MC_SEQ_MISC0__MT__MASK;
  976. adev->gmc.vram_type = gmc_v8_0_convert_vram_type(tmp);
  977. }
  978. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 146, &adev->gmc.vm_fault);
  979. if (r)
  980. return r;
  981. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 147, &adev->gmc.vm_fault);
  982. if (r)
  983. return r;
  984. /* Adjust VM size here.
  985. * Currently set to 4GB ((1 << 20) 4k pages).
  986. * Max GPUVM size for cayman and SI is 40 bits.
  987. */
  988. amdgpu_vm_adjust_size(adev, 64, 9, 1, 40);
  989. /* Set the internal MC address mask
  990. * This is the max address of the GPU's
  991. * internal address space.
  992. */
  993. adev->gmc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  994. /* set DMA mask + need_dma32 flags.
  995. * PCIE - can handle 40-bits.
  996. * IGP - can handle 40-bits
  997. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  998. */
  999. adev->need_dma32 = false;
  1000. dma_bits = adev->need_dma32 ? 32 : 40;
  1001. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  1002. if (r) {
  1003. adev->need_dma32 = true;
  1004. dma_bits = 32;
  1005. pr_warn("amdgpu: No suitable DMA available\n");
  1006. }
  1007. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  1008. if (r) {
  1009. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  1010. pr_warn("amdgpu: No coherent DMA available\n");
  1011. }
  1012. adev->need_swiotlb = drm_get_max_iomem() > ((u64)1 << dma_bits);
  1013. r = gmc_v8_0_init_microcode(adev);
  1014. if (r) {
  1015. DRM_ERROR("Failed to load mc firmware!\n");
  1016. return r;
  1017. }
  1018. r = gmc_v8_0_mc_init(adev);
  1019. if (r)
  1020. return r;
  1021. adev->gmc.stolen_size = gmc_v8_0_get_vbios_fb_size(adev);
  1022. /* Memory manager */
  1023. r = amdgpu_bo_init(adev);
  1024. if (r)
  1025. return r;
  1026. r = gmc_v8_0_gart_init(adev);
  1027. if (r)
  1028. return r;
  1029. /*
  1030. * number of VMs
  1031. * VMID 0 is reserved for System
  1032. * amdgpu graphics/compute will use VMIDs 1-7
  1033. * amdkfd will use VMIDs 8-15
  1034. */
  1035. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  1036. amdgpu_vm_manager_init(adev);
  1037. /* base offset of vram pages */
  1038. if (adev->flags & AMD_IS_APU) {
  1039. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  1040. tmp <<= 22;
  1041. adev->vm_manager.vram_base_offset = tmp;
  1042. } else {
  1043. adev->vm_manager.vram_base_offset = 0;
  1044. }
  1045. return 0;
  1046. }
  1047. static int gmc_v8_0_sw_fini(void *handle)
  1048. {
  1049. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1050. amdgpu_gem_force_release(adev);
  1051. amdgpu_vm_manager_fini(adev);
  1052. gmc_v8_0_gart_fini(adev);
  1053. amdgpu_bo_fini(adev);
  1054. release_firmware(adev->gmc.fw);
  1055. adev->gmc.fw = NULL;
  1056. return 0;
  1057. }
  1058. static int gmc_v8_0_hw_init(void *handle)
  1059. {
  1060. int r;
  1061. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1062. gmc_v8_0_init_golden_registers(adev);
  1063. gmc_v8_0_mc_program(adev);
  1064. if (adev->asic_type == CHIP_TONGA) {
  1065. r = gmc_v8_0_tonga_mc_load_microcode(adev);
  1066. if (r) {
  1067. DRM_ERROR("Failed to load MC firmware!\n");
  1068. return r;
  1069. }
  1070. } else if (adev->asic_type == CHIP_POLARIS11 ||
  1071. adev->asic_type == CHIP_POLARIS10 ||
  1072. adev->asic_type == CHIP_POLARIS12) {
  1073. r = gmc_v8_0_polaris_mc_load_microcode(adev);
  1074. if (r) {
  1075. DRM_ERROR("Failed to load MC firmware!\n");
  1076. return r;
  1077. }
  1078. }
  1079. r = gmc_v8_0_gart_enable(adev);
  1080. if (r)
  1081. return r;
  1082. return r;
  1083. }
  1084. static int gmc_v8_0_hw_fini(void *handle)
  1085. {
  1086. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1087. amdgpu_irq_put(adev, &adev->gmc.vm_fault, 0);
  1088. gmc_v8_0_gart_disable(adev);
  1089. return 0;
  1090. }
  1091. static int gmc_v8_0_suspend(void *handle)
  1092. {
  1093. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1094. gmc_v8_0_hw_fini(adev);
  1095. return 0;
  1096. }
  1097. static int gmc_v8_0_resume(void *handle)
  1098. {
  1099. int r;
  1100. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1101. r = gmc_v8_0_hw_init(adev);
  1102. if (r)
  1103. return r;
  1104. amdgpu_vmid_reset_all(adev);
  1105. return 0;
  1106. }
  1107. static bool gmc_v8_0_is_idle(void *handle)
  1108. {
  1109. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1110. u32 tmp = RREG32(mmSRBM_STATUS);
  1111. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1112. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  1113. return false;
  1114. return true;
  1115. }
  1116. static int gmc_v8_0_wait_for_idle(void *handle)
  1117. {
  1118. unsigned i;
  1119. u32 tmp;
  1120. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1121. for (i = 0; i < adev->usec_timeout; i++) {
  1122. /* read MC_STATUS */
  1123. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  1124. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1125. SRBM_STATUS__MCC_BUSY_MASK |
  1126. SRBM_STATUS__MCD_BUSY_MASK |
  1127. SRBM_STATUS__VMC_BUSY_MASK |
  1128. SRBM_STATUS__VMC1_BUSY_MASK);
  1129. if (!tmp)
  1130. return 0;
  1131. udelay(1);
  1132. }
  1133. return -ETIMEDOUT;
  1134. }
  1135. static bool gmc_v8_0_check_soft_reset(void *handle)
  1136. {
  1137. u32 srbm_soft_reset = 0;
  1138. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1139. u32 tmp = RREG32(mmSRBM_STATUS);
  1140. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  1141. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1142. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  1143. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1144. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1145. if (!(adev->flags & AMD_IS_APU))
  1146. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1147. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1148. }
  1149. if (srbm_soft_reset) {
  1150. adev->gmc.srbm_soft_reset = srbm_soft_reset;
  1151. return true;
  1152. } else {
  1153. adev->gmc.srbm_soft_reset = 0;
  1154. return false;
  1155. }
  1156. }
  1157. static int gmc_v8_0_pre_soft_reset(void *handle)
  1158. {
  1159. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1160. if (!adev->gmc.srbm_soft_reset)
  1161. return 0;
  1162. gmc_v8_0_mc_stop(adev);
  1163. if (gmc_v8_0_wait_for_idle(adev)) {
  1164. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1165. }
  1166. return 0;
  1167. }
  1168. static int gmc_v8_0_soft_reset(void *handle)
  1169. {
  1170. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1171. u32 srbm_soft_reset;
  1172. if (!adev->gmc.srbm_soft_reset)
  1173. return 0;
  1174. srbm_soft_reset = adev->gmc.srbm_soft_reset;
  1175. if (srbm_soft_reset) {
  1176. u32 tmp;
  1177. tmp = RREG32(mmSRBM_SOFT_RESET);
  1178. tmp |= srbm_soft_reset;
  1179. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1180. WREG32(mmSRBM_SOFT_RESET, tmp);
  1181. tmp = RREG32(mmSRBM_SOFT_RESET);
  1182. udelay(50);
  1183. tmp &= ~srbm_soft_reset;
  1184. WREG32(mmSRBM_SOFT_RESET, tmp);
  1185. tmp = RREG32(mmSRBM_SOFT_RESET);
  1186. /* Wait a little for things to settle down */
  1187. udelay(50);
  1188. }
  1189. return 0;
  1190. }
  1191. static int gmc_v8_0_post_soft_reset(void *handle)
  1192. {
  1193. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1194. if (!adev->gmc.srbm_soft_reset)
  1195. return 0;
  1196. gmc_v8_0_mc_resume(adev);
  1197. return 0;
  1198. }
  1199. static int gmc_v8_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1200. struct amdgpu_irq_src *src,
  1201. unsigned type,
  1202. enum amdgpu_interrupt_state state)
  1203. {
  1204. u32 tmp;
  1205. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1206. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1207. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1208. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1209. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1210. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1211. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1212. switch (state) {
  1213. case AMDGPU_IRQ_STATE_DISABLE:
  1214. /* system context */
  1215. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1216. tmp &= ~bits;
  1217. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1218. /* VMs */
  1219. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1220. tmp &= ~bits;
  1221. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1222. break;
  1223. case AMDGPU_IRQ_STATE_ENABLE:
  1224. /* system context */
  1225. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1226. tmp |= bits;
  1227. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1228. /* VMs */
  1229. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1230. tmp |= bits;
  1231. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1232. break;
  1233. default:
  1234. break;
  1235. }
  1236. return 0;
  1237. }
  1238. static int gmc_v8_0_process_interrupt(struct amdgpu_device *adev,
  1239. struct amdgpu_irq_src *source,
  1240. struct amdgpu_iv_entry *entry)
  1241. {
  1242. u32 addr, status, mc_client;
  1243. if (amdgpu_sriov_vf(adev)) {
  1244. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1245. entry->src_id, entry->src_data[0]);
  1246. dev_err(adev->dev, " Can't decode VM fault info here on SRIOV VF\n");
  1247. return 0;
  1248. }
  1249. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1250. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1251. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1252. /* reset addr and status */
  1253. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1254. if (!addr && !status)
  1255. return 0;
  1256. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1257. gmc_v8_0_set_fault_enable_default(adev, false);
  1258. if (printk_ratelimit()) {
  1259. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1260. entry->src_id, entry->src_data[0]);
  1261. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1262. addr);
  1263. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1264. status);
  1265. gmc_v8_0_vm_decode_fault(adev, status, addr, mc_client,
  1266. entry->pasid);
  1267. }
  1268. return 0;
  1269. }
  1270. static void fiji_update_mc_medium_grain_clock_gating(struct amdgpu_device *adev,
  1271. bool enable)
  1272. {
  1273. uint32_t data;
  1274. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  1275. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1276. data |= MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1277. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1278. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1279. data |= MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1280. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1281. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1282. data |= MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1283. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1284. data = RREG32(mmMC_XPB_CLK_GAT);
  1285. data |= MC_XPB_CLK_GAT__ENABLE_MASK;
  1286. WREG32(mmMC_XPB_CLK_GAT, data);
  1287. data = RREG32(mmATC_MISC_CG);
  1288. data |= ATC_MISC_CG__ENABLE_MASK;
  1289. WREG32(mmATC_MISC_CG, data);
  1290. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1291. data |= MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1292. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1293. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1294. data |= MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1295. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1296. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1297. data |= MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1298. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1299. data = RREG32(mmVM_L2_CG);
  1300. data |= VM_L2_CG__ENABLE_MASK;
  1301. WREG32(mmVM_L2_CG, data);
  1302. } else {
  1303. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1304. data &= ~MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1305. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1306. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1307. data &= ~MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1308. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1309. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1310. data &= ~MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1311. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1312. data = RREG32(mmMC_XPB_CLK_GAT);
  1313. data &= ~MC_XPB_CLK_GAT__ENABLE_MASK;
  1314. WREG32(mmMC_XPB_CLK_GAT, data);
  1315. data = RREG32(mmATC_MISC_CG);
  1316. data &= ~ATC_MISC_CG__ENABLE_MASK;
  1317. WREG32(mmATC_MISC_CG, data);
  1318. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1319. data &= ~MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1320. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1321. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1322. data &= ~MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1323. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1324. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1325. data &= ~MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1326. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1327. data = RREG32(mmVM_L2_CG);
  1328. data &= ~VM_L2_CG__ENABLE_MASK;
  1329. WREG32(mmVM_L2_CG, data);
  1330. }
  1331. }
  1332. static void fiji_update_mc_light_sleep(struct amdgpu_device *adev,
  1333. bool enable)
  1334. {
  1335. uint32_t data;
  1336. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS)) {
  1337. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1338. data |= MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1339. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1340. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1341. data |= MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1342. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1343. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1344. data |= MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1345. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1346. data = RREG32(mmMC_XPB_CLK_GAT);
  1347. data |= MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1348. WREG32(mmMC_XPB_CLK_GAT, data);
  1349. data = RREG32(mmATC_MISC_CG);
  1350. data |= ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1351. WREG32(mmATC_MISC_CG, data);
  1352. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1353. data |= MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1354. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1355. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1356. data |= MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1357. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1358. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1359. data |= MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1360. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1361. data = RREG32(mmVM_L2_CG);
  1362. data |= VM_L2_CG__MEM_LS_ENABLE_MASK;
  1363. WREG32(mmVM_L2_CG, data);
  1364. } else {
  1365. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1366. data &= ~MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1367. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1368. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1369. data &= ~MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1370. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1371. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1372. data &= ~MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1373. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1374. data = RREG32(mmMC_XPB_CLK_GAT);
  1375. data &= ~MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1376. WREG32(mmMC_XPB_CLK_GAT, data);
  1377. data = RREG32(mmATC_MISC_CG);
  1378. data &= ~ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1379. WREG32(mmATC_MISC_CG, data);
  1380. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1381. data &= ~MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1382. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1383. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1384. data &= ~MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1385. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1386. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1387. data &= ~MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1388. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1389. data = RREG32(mmVM_L2_CG);
  1390. data &= ~VM_L2_CG__MEM_LS_ENABLE_MASK;
  1391. WREG32(mmVM_L2_CG, data);
  1392. }
  1393. }
  1394. static int gmc_v8_0_set_clockgating_state(void *handle,
  1395. enum amd_clockgating_state state)
  1396. {
  1397. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1398. if (amdgpu_sriov_vf(adev))
  1399. return 0;
  1400. switch (adev->asic_type) {
  1401. case CHIP_FIJI:
  1402. fiji_update_mc_medium_grain_clock_gating(adev,
  1403. state == AMD_CG_STATE_GATE);
  1404. fiji_update_mc_light_sleep(adev,
  1405. state == AMD_CG_STATE_GATE);
  1406. break;
  1407. default:
  1408. break;
  1409. }
  1410. return 0;
  1411. }
  1412. static int gmc_v8_0_set_powergating_state(void *handle,
  1413. enum amd_powergating_state state)
  1414. {
  1415. return 0;
  1416. }
  1417. static void gmc_v8_0_get_clockgating_state(void *handle, u32 *flags)
  1418. {
  1419. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1420. int data;
  1421. if (amdgpu_sriov_vf(adev))
  1422. *flags = 0;
  1423. /* AMD_CG_SUPPORT_MC_MGCG */
  1424. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1425. if (data & MC_HUB_MISC_HUB_CG__ENABLE_MASK)
  1426. *flags |= AMD_CG_SUPPORT_MC_MGCG;
  1427. /* AMD_CG_SUPPORT_MC_LS */
  1428. if (data & MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK)
  1429. *flags |= AMD_CG_SUPPORT_MC_LS;
  1430. }
  1431. static const struct amd_ip_funcs gmc_v8_0_ip_funcs = {
  1432. .name = "gmc_v8_0",
  1433. .early_init = gmc_v8_0_early_init,
  1434. .late_init = gmc_v8_0_late_init,
  1435. .sw_init = gmc_v8_0_sw_init,
  1436. .sw_fini = gmc_v8_0_sw_fini,
  1437. .hw_init = gmc_v8_0_hw_init,
  1438. .hw_fini = gmc_v8_0_hw_fini,
  1439. .suspend = gmc_v8_0_suspend,
  1440. .resume = gmc_v8_0_resume,
  1441. .is_idle = gmc_v8_0_is_idle,
  1442. .wait_for_idle = gmc_v8_0_wait_for_idle,
  1443. .check_soft_reset = gmc_v8_0_check_soft_reset,
  1444. .pre_soft_reset = gmc_v8_0_pre_soft_reset,
  1445. .soft_reset = gmc_v8_0_soft_reset,
  1446. .post_soft_reset = gmc_v8_0_post_soft_reset,
  1447. .set_clockgating_state = gmc_v8_0_set_clockgating_state,
  1448. .set_powergating_state = gmc_v8_0_set_powergating_state,
  1449. .get_clockgating_state = gmc_v8_0_get_clockgating_state,
  1450. };
  1451. static const struct amdgpu_gmc_funcs gmc_v8_0_gmc_funcs = {
  1452. .flush_gpu_tlb = gmc_v8_0_flush_gpu_tlb,
  1453. .emit_flush_gpu_tlb = gmc_v8_0_emit_flush_gpu_tlb,
  1454. .emit_pasid_mapping = gmc_v8_0_emit_pasid_mapping,
  1455. .set_pte_pde = gmc_v8_0_set_pte_pde,
  1456. .set_prt = gmc_v8_0_set_prt,
  1457. .get_vm_pte_flags = gmc_v8_0_get_vm_pte_flags,
  1458. .get_vm_pde = gmc_v8_0_get_vm_pde
  1459. };
  1460. static const struct amdgpu_irq_src_funcs gmc_v8_0_irq_funcs = {
  1461. .set = gmc_v8_0_vm_fault_interrupt_state,
  1462. .process = gmc_v8_0_process_interrupt,
  1463. };
  1464. static void gmc_v8_0_set_gmc_funcs(struct amdgpu_device *adev)
  1465. {
  1466. if (adev->gmc.gmc_funcs == NULL)
  1467. adev->gmc.gmc_funcs = &gmc_v8_0_gmc_funcs;
  1468. }
  1469. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  1470. {
  1471. adev->gmc.vm_fault.num_types = 1;
  1472. adev->gmc.vm_fault.funcs = &gmc_v8_0_irq_funcs;
  1473. }
  1474. const struct amdgpu_ip_block_version gmc_v8_0_ip_block =
  1475. {
  1476. .type = AMD_IP_BLOCK_TYPE_GMC,
  1477. .major = 8,
  1478. .minor = 0,
  1479. .rev = 0,
  1480. .funcs = &gmc_v8_0_ip_funcs,
  1481. };
  1482. const struct amdgpu_ip_block_version gmc_v8_1_ip_block =
  1483. {
  1484. .type = AMD_IP_BLOCK_TYPE_GMC,
  1485. .major = 8,
  1486. .minor = 1,
  1487. .rev = 0,
  1488. .funcs = &gmc_v8_0_ip_funcs,
  1489. };
  1490. const struct amdgpu_ip_block_version gmc_v8_5_ip_block =
  1491. {
  1492. .type = AMD_IP_BLOCK_TYPE_GMC,
  1493. .major = 8,
  1494. .minor = 5,
  1495. .rev = 0,
  1496. .funcs = &gmc_v8_0_ip_funcs,
  1497. };