gpio-mxs.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386
  1. // SPDX-License-Identifier: GPL-2.0+
  2. //
  3. // MXC GPIO support. (c) 2008 Daniel Mack <daniel@caiaq.de>
  4. // Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  5. //
  6. // Based on code from Freescale,
  7. // Copyright (C) 2004-2010 Freescale Semiconductor, Inc. All Rights Reserved.
  8. #include <linux/err.h>
  9. #include <linux/init.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/io.h>
  12. #include <linux/irq.h>
  13. #include <linux/irqdomain.h>
  14. #include <linux/of.h>
  15. #include <linux/of_address.h>
  16. #include <linux/of_device.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/slab.h>
  19. #include <linux/gpio/driver.h>
  20. /* FIXME: for gpio_get_value(), replace this by direct register read */
  21. #include <linux/gpio.h>
  22. #include <linux/module.h>
  23. #define MXS_SET 0x4
  24. #define MXS_CLR 0x8
  25. #define PINCTRL_DOUT(p) ((is_imx23_gpio(p) ? 0x0500 : 0x0700) + (p->id) * 0x10)
  26. #define PINCTRL_DIN(p) ((is_imx23_gpio(p) ? 0x0600 : 0x0900) + (p->id) * 0x10)
  27. #define PINCTRL_DOE(p) ((is_imx23_gpio(p) ? 0x0700 : 0x0b00) + (p->id) * 0x10)
  28. #define PINCTRL_PIN2IRQ(p) ((is_imx23_gpio(p) ? 0x0800 : 0x1000) + (p->id) * 0x10)
  29. #define PINCTRL_IRQEN(p) ((is_imx23_gpio(p) ? 0x0900 : 0x1100) + (p->id) * 0x10)
  30. #define PINCTRL_IRQLEV(p) ((is_imx23_gpio(p) ? 0x0a00 : 0x1200) + (p->id) * 0x10)
  31. #define PINCTRL_IRQPOL(p) ((is_imx23_gpio(p) ? 0x0b00 : 0x1300) + (p->id) * 0x10)
  32. #define PINCTRL_IRQSTAT(p) ((is_imx23_gpio(p) ? 0x0c00 : 0x1400) + (p->id) * 0x10)
  33. #define GPIO_INT_FALL_EDGE 0x0
  34. #define GPIO_INT_LOW_LEV 0x1
  35. #define GPIO_INT_RISE_EDGE 0x2
  36. #define GPIO_INT_HIGH_LEV 0x3
  37. #define GPIO_INT_LEV_MASK (1 << 0)
  38. #define GPIO_INT_POL_MASK (1 << 1)
  39. enum mxs_gpio_id {
  40. IMX23_GPIO,
  41. IMX28_GPIO,
  42. };
  43. struct mxs_gpio_port {
  44. void __iomem *base;
  45. int id;
  46. int irq;
  47. struct irq_domain *domain;
  48. struct gpio_chip gc;
  49. struct device *dev;
  50. enum mxs_gpio_id devid;
  51. u32 both_edges;
  52. };
  53. static inline int is_imx23_gpio(struct mxs_gpio_port *port)
  54. {
  55. return port->devid == IMX23_GPIO;
  56. }
  57. static inline int is_imx28_gpio(struct mxs_gpio_port *port)
  58. {
  59. return port->devid == IMX28_GPIO;
  60. }
  61. /* Note: This driver assumes 32 GPIOs are handled in one register */
  62. static int mxs_gpio_set_irq_type(struct irq_data *d, unsigned int type)
  63. {
  64. u32 val;
  65. u32 pin_mask = 1 << d->hwirq;
  66. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  67. struct irq_chip_type *ct = irq_data_get_chip_type(d);
  68. struct mxs_gpio_port *port = gc->private;
  69. void __iomem *pin_addr;
  70. int edge;
  71. if (!(ct->type & type))
  72. if (irq_setup_alt_chip(d, type))
  73. return -EINVAL;
  74. port->both_edges &= ~pin_mask;
  75. switch (type) {
  76. case IRQ_TYPE_EDGE_BOTH:
  77. val = gpio_get_value(port->gc.base + d->hwirq);
  78. if (val)
  79. edge = GPIO_INT_FALL_EDGE;
  80. else
  81. edge = GPIO_INT_RISE_EDGE;
  82. port->both_edges |= pin_mask;
  83. break;
  84. case IRQ_TYPE_EDGE_RISING:
  85. edge = GPIO_INT_RISE_EDGE;
  86. break;
  87. case IRQ_TYPE_EDGE_FALLING:
  88. edge = GPIO_INT_FALL_EDGE;
  89. break;
  90. case IRQ_TYPE_LEVEL_LOW:
  91. edge = GPIO_INT_LOW_LEV;
  92. break;
  93. case IRQ_TYPE_LEVEL_HIGH:
  94. edge = GPIO_INT_HIGH_LEV;
  95. break;
  96. default:
  97. return -EINVAL;
  98. }
  99. /* set level or edge */
  100. pin_addr = port->base + PINCTRL_IRQLEV(port);
  101. if (edge & GPIO_INT_LEV_MASK) {
  102. writel(pin_mask, pin_addr + MXS_SET);
  103. writel(pin_mask, port->base + PINCTRL_IRQEN(port) + MXS_SET);
  104. } else {
  105. writel(pin_mask, pin_addr + MXS_CLR);
  106. writel(pin_mask, port->base + PINCTRL_PIN2IRQ(port) + MXS_SET);
  107. }
  108. /* set polarity */
  109. pin_addr = port->base + PINCTRL_IRQPOL(port);
  110. if (edge & GPIO_INT_POL_MASK)
  111. writel(pin_mask, pin_addr + MXS_SET);
  112. else
  113. writel(pin_mask, pin_addr + MXS_CLR);
  114. writel(pin_mask,
  115. port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
  116. return 0;
  117. }
  118. static void mxs_flip_edge(struct mxs_gpio_port *port, u32 gpio)
  119. {
  120. u32 bit, val, edge;
  121. void __iomem *pin_addr;
  122. bit = 1 << gpio;
  123. pin_addr = port->base + PINCTRL_IRQPOL(port);
  124. val = readl(pin_addr);
  125. edge = val & bit;
  126. if (edge)
  127. writel(bit, pin_addr + MXS_CLR);
  128. else
  129. writel(bit, pin_addr + MXS_SET);
  130. }
  131. /* MXS has one interrupt *per* gpio port */
  132. static void mxs_gpio_irq_handler(struct irq_desc *desc)
  133. {
  134. u32 irq_stat;
  135. struct mxs_gpio_port *port = irq_desc_get_handler_data(desc);
  136. desc->irq_data.chip->irq_ack(&desc->irq_data);
  137. irq_stat = readl(port->base + PINCTRL_IRQSTAT(port)) &
  138. readl(port->base + PINCTRL_IRQEN(port));
  139. while (irq_stat != 0) {
  140. int irqoffset = fls(irq_stat) - 1;
  141. if (port->both_edges & (1 << irqoffset))
  142. mxs_flip_edge(port, irqoffset);
  143. generic_handle_irq(irq_find_mapping(port->domain, irqoffset));
  144. irq_stat &= ~(1 << irqoffset);
  145. }
  146. }
  147. /*
  148. * Set interrupt number "irq" in the GPIO as a wake-up source.
  149. * While system is running, all registered GPIO interrupts need to have
  150. * wake-up enabled. When system is suspended, only selected GPIO interrupts
  151. * need to have wake-up enabled.
  152. * @param irq interrupt source number
  153. * @param enable enable as wake-up if equal to non-zero
  154. * @return This function returns 0 on success.
  155. */
  156. static int mxs_gpio_set_wake_irq(struct irq_data *d, unsigned int enable)
  157. {
  158. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  159. struct mxs_gpio_port *port = gc->private;
  160. if (enable)
  161. enable_irq_wake(port->irq);
  162. else
  163. disable_irq_wake(port->irq);
  164. return 0;
  165. }
  166. static int mxs_gpio_init_gc(struct mxs_gpio_port *port, int irq_base)
  167. {
  168. struct irq_chip_generic *gc;
  169. struct irq_chip_type *ct;
  170. int rv;
  171. gc = devm_irq_alloc_generic_chip(port->dev, "gpio-mxs", 2, irq_base,
  172. port->base, handle_level_irq);
  173. if (!gc)
  174. return -ENOMEM;
  175. gc->private = port;
  176. ct = &gc->chip_types[0];
  177. ct->type = IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW;
  178. ct->chip.irq_ack = irq_gc_ack_set_bit;
  179. ct->chip.irq_mask = irq_gc_mask_disable_reg;
  180. ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
  181. ct->chip.irq_set_type = mxs_gpio_set_irq_type;
  182. ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
  183. ct->chip.flags = IRQCHIP_SET_TYPE_MASKED;
  184. ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
  185. ct->regs.enable = PINCTRL_PIN2IRQ(port) + MXS_SET;
  186. ct->regs.disable = PINCTRL_PIN2IRQ(port) + MXS_CLR;
  187. ct = &gc->chip_types[1];
  188. ct->type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
  189. ct->chip.irq_ack = irq_gc_ack_set_bit;
  190. ct->chip.irq_mask = irq_gc_mask_disable_reg;
  191. ct->chip.irq_unmask = irq_gc_unmask_enable_reg;
  192. ct->chip.irq_set_type = mxs_gpio_set_irq_type;
  193. ct->chip.irq_set_wake = mxs_gpio_set_wake_irq;
  194. ct->chip.flags = IRQCHIP_SET_TYPE_MASKED;
  195. ct->regs.ack = PINCTRL_IRQSTAT(port) + MXS_CLR;
  196. ct->regs.enable = PINCTRL_IRQEN(port) + MXS_SET;
  197. ct->regs.disable = PINCTRL_IRQEN(port) + MXS_CLR;
  198. ct->handler = handle_level_irq;
  199. rv = devm_irq_setup_generic_chip(port->dev, gc, IRQ_MSK(32),
  200. IRQ_GC_INIT_NESTED_LOCK,
  201. IRQ_NOREQUEST, 0);
  202. return rv;
  203. }
  204. static int mxs_gpio_to_irq(struct gpio_chip *gc, unsigned offset)
  205. {
  206. struct mxs_gpio_port *port = gpiochip_get_data(gc);
  207. return irq_find_mapping(port->domain, offset);
  208. }
  209. static int mxs_gpio_get_direction(struct gpio_chip *gc, unsigned offset)
  210. {
  211. struct mxs_gpio_port *port = gpiochip_get_data(gc);
  212. u32 mask = 1 << offset;
  213. u32 dir;
  214. dir = readl(port->base + PINCTRL_DOE(port));
  215. return !(dir & mask);
  216. }
  217. static const struct platform_device_id mxs_gpio_ids[] = {
  218. {
  219. .name = "imx23-gpio",
  220. .driver_data = IMX23_GPIO,
  221. }, {
  222. .name = "imx28-gpio",
  223. .driver_data = IMX28_GPIO,
  224. }, {
  225. /* sentinel */
  226. }
  227. };
  228. MODULE_DEVICE_TABLE(platform, mxs_gpio_ids);
  229. static const struct of_device_id mxs_gpio_dt_ids[] = {
  230. { .compatible = "fsl,imx23-gpio", .data = (void *) IMX23_GPIO, },
  231. { .compatible = "fsl,imx28-gpio", .data = (void *) IMX28_GPIO, },
  232. { /* sentinel */ }
  233. };
  234. MODULE_DEVICE_TABLE(of, mxs_gpio_dt_ids);
  235. static int mxs_gpio_probe(struct platform_device *pdev)
  236. {
  237. struct device_node *np = pdev->dev.of_node;
  238. struct device_node *parent;
  239. static void __iomem *base;
  240. struct mxs_gpio_port *port;
  241. int irq_base;
  242. int err;
  243. port = devm_kzalloc(&pdev->dev, sizeof(*port), GFP_KERNEL);
  244. if (!port)
  245. return -ENOMEM;
  246. port->id = of_alias_get_id(np, "gpio");
  247. if (port->id < 0)
  248. return port->id;
  249. port->devid = (enum mxs_gpio_id)of_device_get_match_data(&pdev->dev);
  250. port->dev = &pdev->dev;
  251. port->irq = platform_get_irq(pdev, 0);
  252. if (port->irq < 0)
  253. return port->irq;
  254. /*
  255. * map memory region only once, as all the gpio ports
  256. * share the same one
  257. */
  258. if (!base) {
  259. parent = of_get_parent(np);
  260. base = of_iomap(parent, 0);
  261. of_node_put(parent);
  262. if (!base)
  263. return -EADDRNOTAVAIL;
  264. }
  265. port->base = base;
  266. /* initially disable the interrupts */
  267. writel(0, port->base + PINCTRL_PIN2IRQ(port));
  268. writel(0, port->base + PINCTRL_IRQEN(port));
  269. /* clear address has to be used to clear IRQSTAT bits */
  270. writel(~0U, port->base + PINCTRL_IRQSTAT(port) + MXS_CLR);
  271. irq_base = devm_irq_alloc_descs(&pdev->dev, -1, 0, 32, numa_node_id());
  272. if (irq_base < 0) {
  273. err = irq_base;
  274. goto out_iounmap;
  275. }
  276. port->domain = irq_domain_add_legacy(np, 32, irq_base, 0,
  277. &irq_domain_simple_ops, NULL);
  278. if (!port->domain) {
  279. err = -ENODEV;
  280. goto out_iounmap;
  281. }
  282. /* gpio-mxs can be a generic irq chip */
  283. err = mxs_gpio_init_gc(port, irq_base);
  284. if (err < 0)
  285. goto out_irqdomain_remove;
  286. /* setup one handler for each entry */
  287. irq_set_chained_handler_and_data(port->irq, mxs_gpio_irq_handler,
  288. port);
  289. err = bgpio_init(&port->gc, &pdev->dev, 4,
  290. port->base + PINCTRL_DIN(port),
  291. port->base + PINCTRL_DOUT(port) + MXS_SET,
  292. port->base + PINCTRL_DOUT(port) + MXS_CLR,
  293. port->base + PINCTRL_DOE(port), NULL, 0);
  294. if (err)
  295. goto out_irqdomain_remove;
  296. port->gc.to_irq = mxs_gpio_to_irq;
  297. port->gc.get_direction = mxs_gpio_get_direction;
  298. port->gc.base = port->id * 32;
  299. err = gpiochip_add_data(&port->gc, port);
  300. if (err)
  301. goto out_irqdomain_remove;
  302. return 0;
  303. out_irqdomain_remove:
  304. irq_domain_remove(port->domain);
  305. out_iounmap:
  306. iounmap(port->base);
  307. return err;
  308. }
  309. static struct platform_driver mxs_gpio_driver = {
  310. .driver = {
  311. .name = "gpio-mxs",
  312. .of_match_table = mxs_gpio_dt_ids,
  313. .suppress_bind_attrs = true,
  314. },
  315. .probe = mxs_gpio_probe,
  316. .id_table = mxs_gpio_ids,
  317. };
  318. static int __init mxs_gpio_init(void)
  319. {
  320. return platform_driver_register(&mxs_gpio_driver);
  321. }
  322. postcore_initcall(mxs_gpio_init);
  323. MODULE_AUTHOR("Freescale Semiconductor, "
  324. "Daniel Mack <danielncaiaq.de>, "
  325. "Juergen Beisert <kernel@pengutronix.de>");
  326. MODULE_DESCRIPTION("Freescale MXS GPIO");
  327. MODULE_LICENSE("GPL");