talitos.c 101 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/of_platform.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/io.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/rtnetlink.h>
  41. #include <linux/slab.h>
  42. #include <crypto/algapi.h>
  43. #include <crypto/aes.h>
  44. #include <crypto/des.h>
  45. #include <crypto/sha.h>
  46. #include <crypto/md5.h>
  47. #include <crypto/internal/aead.h>
  48. #include <crypto/authenc.h>
  49. #include <crypto/skcipher.h>
  50. #include <crypto/hash.h>
  51. #include <crypto/internal/hash.h>
  52. #include <crypto/scatterwalk.h>
  53. #include "talitos.h"
  54. static void to_talitos_ptr(struct talitos_ptr *ptr, dma_addr_t dma_addr,
  55. unsigned int len, bool is_sec1)
  56. {
  57. ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  58. if (is_sec1) {
  59. ptr->len1 = cpu_to_be16(len);
  60. } else {
  61. ptr->len = cpu_to_be16(len);
  62. ptr->eptr = upper_32_bits(dma_addr);
  63. }
  64. }
  65. static void copy_talitos_ptr(struct talitos_ptr *dst_ptr,
  66. struct talitos_ptr *src_ptr, bool is_sec1)
  67. {
  68. dst_ptr->ptr = src_ptr->ptr;
  69. if (is_sec1) {
  70. dst_ptr->len1 = src_ptr->len1;
  71. } else {
  72. dst_ptr->len = src_ptr->len;
  73. dst_ptr->eptr = src_ptr->eptr;
  74. }
  75. }
  76. static unsigned short from_talitos_ptr_len(struct talitos_ptr *ptr,
  77. bool is_sec1)
  78. {
  79. if (is_sec1)
  80. return be16_to_cpu(ptr->len1);
  81. else
  82. return be16_to_cpu(ptr->len);
  83. }
  84. static void to_talitos_ptr_ext_set(struct talitos_ptr *ptr, u8 val,
  85. bool is_sec1)
  86. {
  87. if (!is_sec1)
  88. ptr->j_extent = val;
  89. }
  90. static void to_talitos_ptr_ext_or(struct talitos_ptr *ptr, u8 val, bool is_sec1)
  91. {
  92. if (!is_sec1)
  93. ptr->j_extent |= val;
  94. }
  95. /*
  96. * map virtual single (contiguous) pointer to h/w descriptor pointer
  97. */
  98. static void __map_single_talitos_ptr(struct device *dev,
  99. struct talitos_ptr *ptr,
  100. unsigned int len, void *data,
  101. enum dma_data_direction dir,
  102. unsigned long attrs)
  103. {
  104. dma_addr_t dma_addr = dma_map_single_attrs(dev, data, len, dir, attrs);
  105. struct talitos_private *priv = dev_get_drvdata(dev);
  106. bool is_sec1 = has_ftr_sec1(priv);
  107. to_talitos_ptr(ptr, dma_addr, len, is_sec1);
  108. }
  109. static void map_single_talitos_ptr(struct device *dev,
  110. struct talitos_ptr *ptr,
  111. unsigned int len, void *data,
  112. enum dma_data_direction dir)
  113. {
  114. __map_single_talitos_ptr(dev, ptr, len, data, dir, 0);
  115. }
  116. static void map_single_talitos_ptr_nosync(struct device *dev,
  117. struct talitos_ptr *ptr,
  118. unsigned int len, void *data,
  119. enum dma_data_direction dir)
  120. {
  121. __map_single_talitos_ptr(dev, ptr, len, data, dir,
  122. DMA_ATTR_SKIP_CPU_SYNC);
  123. }
  124. /*
  125. * unmap bus single (contiguous) h/w descriptor pointer
  126. */
  127. static void unmap_single_talitos_ptr(struct device *dev,
  128. struct talitos_ptr *ptr,
  129. enum dma_data_direction dir)
  130. {
  131. struct talitos_private *priv = dev_get_drvdata(dev);
  132. bool is_sec1 = has_ftr_sec1(priv);
  133. dma_unmap_single(dev, be32_to_cpu(ptr->ptr),
  134. from_talitos_ptr_len(ptr, is_sec1), dir);
  135. }
  136. static int reset_channel(struct device *dev, int ch)
  137. {
  138. struct talitos_private *priv = dev_get_drvdata(dev);
  139. unsigned int timeout = TALITOS_TIMEOUT;
  140. bool is_sec1 = has_ftr_sec1(priv);
  141. if (is_sec1) {
  142. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  143. TALITOS1_CCCR_LO_RESET);
  144. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR_LO) &
  145. TALITOS1_CCCR_LO_RESET) && --timeout)
  146. cpu_relax();
  147. } else {
  148. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  149. TALITOS2_CCCR_RESET);
  150. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  151. TALITOS2_CCCR_RESET) && --timeout)
  152. cpu_relax();
  153. }
  154. if (timeout == 0) {
  155. dev_err(dev, "failed to reset channel %d\n", ch);
  156. return -EIO;
  157. }
  158. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  159. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  160. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  161. /* enable chaining descriptors */
  162. if (is_sec1)
  163. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  164. TALITOS_CCCR_LO_NE);
  165. /* and ICCR writeback, if available */
  166. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  167. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  168. TALITOS_CCCR_LO_IWSE);
  169. return 0;
  170. }
  171. static int reset_device(struct device *dev)
  172. {
  173. struct talitos_private *priv = dev_get_drvdata(dev);
  174. unsigned int timeout = TALITOS_TIMEOUT;
  175. bool is_sec1 = has_ftr_sec1(priv);
  176. u32 mcr = is_sec1 ? TALITOS1_MCR_SWR : TALITOS2_MCR_SWR;
  177. setbits32(priv->reg + TALITOS_MCR, mcr);
  178. while ((in_be32(priv->reg + TALITOS_MCR) & mcr)
  179. && --timeout)
  180. cpu_relax();
  181. if (priv->irq[1]) {
  182. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  183. setbits32(priv->reg + TALITOS_MCR, mcr);
  184. }
  185. if (timeout == 0) {
  186. dev_err(dev, "failed to reset device\n");
  187. return -EIO;
  188. }
  189. return 0;
  190. }
  191. /*
  192. * Reset and initialize the device
  193. */
  194. static int init_device(struct device *dev)
  195. {
  196. struct talitos_private *priv = dev_get_drvdata(dev);
  197. int ch, err;
  198. bool is_sec1 = has_ftr_sec1(priv);
  199. /*
  200. * Master reset
  201. * errata documentation: warning: certain SEC interrupts
  202. * are not fully cleared by writing the MCR:SWR bit,
  203. * set bit twice to completely reset
  204. */
  205. err = reset_device(dev);
  206. if (err)
  207. return err;
  208. err = reset_device(dev);
  209. if (err)
  210. return err;
  211. /* reset channels */
  212. for (ch = 0; ch < priv->num_channels; ch++) {
  213. err = reset_channel(dev, ch);
  214. if (err)
  215. return err;
  216. }
  217. /* enable channel done and error interrupts */
  218. if (is_sec1) {
  219. clrbits32(priv->reg + TALITOS_IMR, TALITOS1_IMR_INIT);
  220. clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT);
  221. /* disable parity error check in DEU (erroneous? test vect.) */
  222. setbits32(priv->reg_deu + TALITOS_EUICR, TALITOS1_DEUICR_KPE);
  223. } else {
  224. setbits32(priv->reg + TALITOS_IMR, TALITOS2_IMR_INIT);
  225. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT);
  226. }
  227. /* disable integrity check error interrupts (use writeback instead) */
  228. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  229. setbits32(priv->reg_mdeu + TALITOS_EUICR_LO,
  230. TALITOS_MDEUICR_LO_ICE);
  231. return 0;
  232. }
  233. /**
  234. * talitos_submit - submits a descriptor to the device for processing
  235. * @dev: the SEC device to be used
  236. * @ch: the SEC device channel to be used
  237. * @desc: the descriptor to be processed by the device
  238. * @callback: whom to call when processing is complete
  239. * @context: a handle for use by caller (optional)
  240. *
  241. * desc must contain valid dma-mapped (bus physical) address pointers.
  242. * callback must check err and feedback in descriptor header
  243. * for device processing status.
  244. */
  245. int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  246. void (*callback)(struct device *dev,
  247. struct talitos_desc *desc,
  248. void *context, int error),
  249. void *context)
  250. {
  251. struct talitos_private *priv = dev_get_drvdata(dev);
  252. struct talitos_request *request;
  253. unsigned long flags;
  254. int head;
  255. bool is_sec1 = has_ftr_sec1(priv);
  256. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  257. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  258. /* h/w fifo is full */
  259. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  260. return -EAGAIN;
  261. }
  262. head = priv->chan[ch].head;
  263. request = &priv->chan[ch].fifo[head];
  264. /* map descriptor and save caller data */
  265. if (is_sec1) {
  266. desc->hdr1 = desc->hdr;
  267. request->dma_desc = dma_map_single(dev, &desc->hdr1,
  268. TALITOS_DESC_SIZE,
  269. DMA_BIDIRECTIONAL);
  270. } else {
  271. request->dma_desc = dma_map_single(dev, desc,
  272. TALITOS_DESC_SIZE,
  273. DMA_BIDIRECTIONAL);
  274. }
  275. request->callback = callback;
  276. request->context = context;
  277. /* increment fifo head */
  278. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  279. smp_wmb();
  280. request->desc = desc;
  281. /* GO! */
  282. wmb();
  283. out_be32(priv->chan[ch].reg + TALITOS_FF,
  284. upper_32_bits(request->dma_desc));
  285. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  286. lower_32_bits(request->dma_desc));
  287. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  288. return -EINPROGRESS;
  289. }
  290. EXPORT_SYMBOL(talitos_submit);
  291. /*
  292. * process what was done, notify callback of error if not
  293. */
  294. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  295. {
  296. struct talitos_private *priv = dev_get_drvdata(dev);
  297. struct talitos_request *request, saved_req;
  298. unsigned long flags;
  299. int tail, status;
  300. bool is_sec1 = has_ftr_sec1(priv);
  301. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  302. tail = priv->chan[ch].tail;
  303. while (priv->chan[ch].fifo[tail].desc) {
  304. __be32 hdr;
  305. request = &priv->chan[ch].fifo[tail];
  306. /* descriptors with their done bits set don't get the error */
  307. rmb();
  308. if (!is_sec1)
  309. hdr = request->desc->hdr;
  310. else if (request->desc->next_desc)
  311. hdr = (request->desc + 1)->hdr1;
  312. else
  313. hdr = request->desc->hdr1;
  314. if ((hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  315. status = 0;
  316. else
  317. if (!error)
  318. break;
  319. else
  320. status = error;
  321. dma_unmap_single(dev, request->dma_desc,
  322. TALITOS_DESC_SIZE,
  323. DMA_BIDIRECTIONAL);
  324. /* copy entries so we can call callback outside lock */
  325. saved_req.desc = request->desc;
  326. saved_req.callback = request->callback;
  327. saved_req.context = request->context;
  328. /* release request entry in fifo */
  329. smp_wmb();
  330. request->desc = NULL;
  331. /* increment fifo tail */
  332. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  333. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  334. atomic_dec(&priv->chan[ch].submit_count);
  335. saved_req.callback(dev, saved_req.desc, saved_req.context,
  336. status);
  337. /* channel may resume processing in single desc error case */
  338. if (error && !reset_ch && status == error)
  339. return;
  340. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  341. tail = priv->chan[ch].tail;
  342. }
  343. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  344. }
  345. /*
  346. * process completed requests for channels that have done status
  347. */
  348. #define DEF_TALITOS1_DONE(name, ch_done_mask) \
  349. static void talitos1_done_##name(unsigned long data) \
  350. { \
  351. struct device *dev = (struct device *)data; \
  352. struct talitos_private *priv = dev_get_drvdata(dev); \
  353. unsigned long flags; \
  354. \
  355. if (ch_done_mask & 0x10000000) \
  356. flush_channel(dev, 0, 0, 0); \
  357. if (ch_done_mask & 0x40000000) \
  358. flush_channel(dev, 1, 0, 0); \
  359. if (ch_done_mask & 0x00010000) \
  360. flush_channel(dev, 2, 0, 0); \
  361. if (ch_done_mask & 0x00040000) \
  362. flush_channel(dev, 3, 0, 0); \
  363. \
  364. /* At this point, all completed channels have been processed */ \
  365. /* Unmask done interrupts for channels completed later on. */ \
  366. spin_lock_irqsave(&priv->reg_lock, flags); \
  367. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  368. clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT); \
  369. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  370. }
  371. DEF_TALITOS1_DONE(4ch, TALITOS1_ISR_4CHDONE)
  372. DEF_TALITOS1_DONE(ch0, TALITOS1_ISR_CH_0_DONE)
  373. #define DEF_TALITOS2_DONE(name, ch_done_mask) \
  374. static void talitos2_done_##name(unsigned long data) \
  375. { \
  376. struct device *dev = (struct device *)data; \
  377. struct talitos_private *priv = dev_get_drvdata(dev); \
  378. unsigned long flags; \
  379. \
  380. if (ch_done_mask & 1) \
  381. flush_channel(dev, 0, 0, 0); \
  382. if (ch_done_mask & (1 << 2)) \
  383. flush_channel(dev, 1, 0, 0); \
  384. if (ch_done_mask & (1 << 4)) \
  385. flush_channel(dev, 2, 0, 0); \
  386. if (ch_done_mask & (1 << 6)) \
  387. flush_channel(dev, 3, 0, 0); \
  388. \
  389. /* At this point, all completed channels have been processed */ \
  390. /* Unmask done interrupts for channels completed later on. */ \
  391. spin_lock_irqsave(&priv->reg_lock, flags); \
  392. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  393. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT); \
  394. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  395. }
  396. DEF_TALITOS2_DONE(4ch, TALITOS2_ISR_4CHDONE)
  397. DEF_TALITOS2_DONE(ch0, TALITOS2_ISR_CH_0_DONE)
  398. DEF_TALITOS2_DONE(ch0_2, TALITOS2_ISR_CH_0_2_DONE)
  399. DEF_TALITOS2_DONE(ch1_3, TALITOS2_ISR_CH_1_3_DONE)
  400. /*
  401. * locate current (offending) descriptor
  402. */
  403. static u32 current_desc_hdr(struct device *dev, int ch)
  404. {
  405. struct talitos_private *priv = dev_get_drvdata(dev);
  406. int tail, iter;
  407. dma_addr_t cur_desc;
  408. cur_desc = ((u64)in_be32(priv->chan[ch].reg + TALITOS_CDPR)) << 32;
  409. cur_desc |= in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  410. if (!cur_desc) {
  411. dev_err(dev, "CDPR is NULL, giving up search for offending descriptor\n");
  412. return 0;
  413. }
  414. tail = priv->chan[ch].tail;
  415. iter = tail;
  416. while (priv->chan[ch].fifo[iter].dma_desc != cur_desc &&
  417. priv->chan[ch].fifo[iter].desc->next_desc != cur_desc) {
  418. iter = (iter + 1) & (priv->fifo_len - 1);
  419. if (iter == tail) {
  420. dev_err(dev, "couldn't locate current descriptor\n");
  421. return 0;
  422. }
  423. }
  424. if (priv->chan[ch].fifo[iter].desc->next_desc == cur_desc)
  425. return (priv->chan[ch].fifo[iter].desc + 1)->hdr;
  426. return priv->chan[ch].fifo[iter].desc->hdr;
  427. }
  428. /*
  429. * user diagnostics; report root cause of error based on execution unit status
  430. */
  431. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  432. {
  433. struct talitos_private *priv = dev_get_drvdata(dev);
  434. int i;
  435. if (!desc_hdr)
  436. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  437. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  438. case DESC_HDR_SEL0_AFEU:
  439. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  440. in_be32(priv->reg_afeu + TALITOS_EUISR),
  441. in_be32(priv->reg_afeu + TALITOS_EUISR_LO));
  442. break;
  443. case DESC_HDR_SEL0_DEU:
  444. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  445. in_be32(priv->reg_deu + TALITOS_EUISR),
  446. in_be32(priv->reg_deu + TALITOS_EUISR_LO));
  447. break;
  448. case DESC_HDR_SEL0_MDEUA:
  449. case DESC_HDR_SEL0_MDEUB:
  450. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  451. in_be32(priv->reg_mdeu + TALITOS_EUISR),
  452. in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
  453. break;
  454. case DESC_HDR_SEL0_RNG:
  455. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  456. in_be32(priv->reg_rngu + TALITOS_ISR),
  457. in_be32(priv->reg_rngu + TALITOS_ISR_LO));
  458. break;
  459. case DESC_HDR_SEL0_PKEU:
  460. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  461. in_be32(priv->reg_pkeu + TALITOS_EUISR),
  462. in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
  463. break;
  464. case DESC_HDR_SEL0_AESU:
  465. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  466. in_be32(priv->reg_aesu + TALITOS_EUISR),
  467. in_be32(priv->reg_aesu + TALITOS_EUISR_LO));
  468. break;
  469. case DESC_HDR_SEL0_CRCU:
  470. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  471. in_be32(priv->reg_crcu + TALITOS_EUISR),
  472. in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
  473. break;
  474. case DESC_HDR_SEL0_KEU:
  475. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  476. in_be32(priv->reg_pkeu + TALITOS_EUISR),
  477. in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
  478. break;
  479. }
  480. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  481. case DESC_HDR_SEL1_MDEUA:
  482. case DESC_HDR_SEL1_MDEUB:
  483. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  484. in_be32(priv->reg_mdeu + TALITOS_EUISR),
  485. in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
  486. break;
  487. case DESC_HDR_SEL1_CRCU:
  488. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  489. in_be32(priv->reg_crcu + TALITOS_EUISR),
  490. in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
  491. break;
  492. }
  493. for (i = 0; i < 8; i++)
  494. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  495. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  496. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  497. }
  498. /*
  499. * recover from error interrupts
  500. */
  501. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  502. {
  503. struct talitos_private *priv = dev_get_drvdata(dev);
  504. unsigned int timeout = TALITOS_TIMEOUT;
  505. int ch, error, reset_dev = 0;
  506. u32 v_lo;
  507. bool is_sec1 = has_ftr_sec1(priv);
  508. int reset_ch = is_sec1 ? 1 : 0; /* only SEC2 supports continuation */
  509. for (ch = 0; ch < priv->num_channels; ch++) {
  510. /* skip channels without errors */
  511. if (is_sec1) {
  512. /* bits 29, 31, 17, 19 */
  513. if (!(isr & (1 << (29 + (ch & 1) * 2 - (ch & 2) * 6))))
  514. continue;
  515. } else {
  516. if (!(isr & (1 << (ch * 2 + 1))))
  517. continue;
  518. }
  519. error = -EINVAL;
  520. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  521. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  522. dev_err(dev, "double fetch fifo overflow error\n");
  523. error = -EAGAIN;
  524. reset_ch = 1;
  525. }
  526. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  527. /* h/w dropped descriptor */
  528. dev_err(dev, "single fetch fifo overflow error\n");
  529. error = -EAGAIN;
  530. }
  531. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  532. dev_err(dev, "master data transfer error\n");
  533. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  534. dev_err(dev, is_sec1 ? "pointer not complete error\n"
  535. : "s/g data length zero error\n");
  536. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  537. dev_err(dev, is_sec1 ? "parity error\n"
  538. : "fetch pointer zero error\n");
  539. if (v_lo & TALITOS_CCPSR_LO_IDH)
  540. dev_err(dev, "illegal descriptor header error\n");
  541. if (v_lo & TALITOS_CCPSR_LO_IEU)
  542. dev_err(dev, is_sec1 ? "static assignment error\n"
  543. : "invalid exec unit error\n");
  544. if (v_lo & TALITOS_CCPSR_LO_EU)
  545. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  546. if (!is_sec1) {
  547. if (v_lo & TALITOS_CCPSR_LO_GB)
  548. dev_err(dev, "gather boundary error\n");
  549. if (v_lo & TALITOS_CCPSR_LO_GRL)
  550. dev_err(dev, "gather return/length error\n");
  551. if (v_lo & TALITOS_CCPSR_LO_SB)
  552. dev_err(dev, "scatter boundary error\n");
  553. if (v_lo & TALITOS_CCPSR_LO_SRL)
  554. dev_err(dev, "scatter return/length error\n");
  555. }
  556. flush_channel(dev, ch, error, reset_ch);
  557. if (reset_ch) {
  558. reset_channel(dev, ch);
  559. } else {
  560. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  561. TALITOS2_CCCR_CONT);
  562. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  563. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  564. TALITOS2_CCCR_CONT) && --timeout)
  565. cpu_relax();
  566. if (timeout == 0) {
  567. dev_err(dev, "failed to restart channel %d\n",
  568. ch);
  569. reset_dev = 1;
  570. }
  571. }
  572. }
  573. if (reset_dev || (is_sec1 && isr & ~TALITOS1_ISR_4CHERR) ||
  574. (!is_sec1 && isr & ~TALITOS2_ISR_4CHERR) || isr_lo) {
  575. if (is_sec1 && (isr_lo & TALITOS1_ISR_TEA_ERR))
  576. dev_err(dev, "TEA error: ISR 0x%08x_%08x\n",
  577. isr, isr_lo);
  578. else
  579. dev_err(dev, "done overflow, internal time out, or "
  580. "rngu error: ISR 0x%08x_%08x\n", isr, isr_lo);
  581. /* purge request queues */
  582. for (ch = 0; ch < priv->num_channels; ch++)
  583. flush_channel(dev, ch, -EIO, 1);
  584. /* reset and reinitialize the device */
  585. init_device(dev);
  586. }
  587. }
  588. #define DEF_TALITOS1_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  589. static irqreturn_t talitos1_interrupt_##name(int irq, void *data) \
  590. { \
  591. struct device *dev = data; \
  592. struct talitos_private *priv = dev_get_drvdata(dev); \
  593. u32 isr, isr_lo; \
  594. unsigned long flags; \
  595. \
  596. spin_lock_irqsave(&priv->reg_lock, flags); \
  597. isr = in_be32(priv->reg + TALITOS_ISR); \
  598. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  599. /* Acknowledge interrupt */ \
  600. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  601. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  602. \
  603. if (unlikely(isr & ch_err_mask || isr_lo & TALITOS1_IMR_LO_INIT)) { \
  604. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  605. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  606. } \
  607. else { \
  608. if (likely(isr & ch_done_mask)) { \
  609. /* mask further done interrupts. */ \
  610. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  611. /* done_task will unmask done interrupts at exit */ \
  612. tasklet_schedule(&priv->done_task[tlet]); \
  613. } \
  614. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  615. } \
  616. \
  617. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  618. IRQ_NONE; \
  619. }
  620. DEF_TALITOS1_INTERRUPT(4ch, TALITOS1_ISR_4CHDONE, TALITOS1_ISR_4CHERR, 0)
  621. #define DEF_TALITOS2_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  622. static irqreturn_t talitos2_interrupt_##name(int irq, void *data) \
  623. { \
  624. struct device *dev = data; \
  625. struct talitos_private *priv = dev_get_drvdata(dev); \
  626. u32 isr, isr_lo; \
  627. unsigned long flags; \
  628. \
  629. spin_lock_irqsave(&priv->reg_lock, flags); \
  630. isr = in_be32(priv->reg + TALITOS_ISR); \
  631. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  632. /* Acknowledge interrupt */ \
  633. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  634. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  635. \
  636. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  637. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  638. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  639. } \
  640. else { \
  641. if (likely(isr & ch_done_mask)) { \
  642. /* mask further done interrupts. */ \
  643. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  644. /* done_task will unmask done interrupts at exit */ \
  645. tasklet_schedule(&priv->done_task[tlet]); \
  646. } \
  647. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  648. } \
  649. \
  650. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  651. IRQ_NONE; \
  652. }
  653. DEF_TALITOS2_INTERRUPT(4ch, TALITOS2_ISR_4CHDONE, TALITOS2_ISR_4CHERR, 0)
  654. DEF_TALITOS2_INTERRUPT(ch0_2, TALITOS2_ISR_CH_0_2_DONE, TALITOS2_ISR_CH_0_2_ERR,
  655. 0)
  656. DEF_TALITOS2_INTERRUPT(ch1_3, TALITOS2_ISR_CH_1_3_DONE, TALITOS2_ISR_CH_1_3_ERR,
  657. 1)
  658. /*
  659. * hwrng
  660. */
  661. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  662. {
  663. struct device *dev = (struct device *)rng->priv;
  664. struct talitos_private *priv = dev_get_drvdata(dev);
  665. u32 ofl;
  666. int i;
  667. for (i = 0; i < 20; i++) {
  668. ofl = in_be32(priv->reg_rngu + TALITOS_EUSR_LO) &
  669. TALITOS_RNGUSR_LO_OFL;
  670. if (ofl || !wait)
  671. break;
  672. udelay(10);
  673. }
  674. return !!ofl;
  675. }
  676. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  677. {
  678. struct device *dev = (struct device *)rng->priv;
  679. struct talitos_private *priv = dev_get_drvdata(dev);
  680. /* rng fifo requires 64-bit accesses */
  681. *data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO);
  682. *data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO_LO);
  683. return sizeof(u32);
  684. }
  685. static int talitos_rng_init(struct hwrng *rng)
  686. {
  687. struct device *dev = (struct device *)rng->priv;
  688. struct talitos_private *priv = dev_get_drvdata(dev);
  689. unsigned int timeout = TALITOS_TIMEOUT;
  690. setbits32(priv->reg_rngu + TALITOS_EURCR_LO, TALITOS_RNGURCR_LO_SR);
  691. while (!(in_be32(priv->reg_rngu + TALITOS_EUSR_LO)
  692. & TALITOS_RNGUSR_LO_RD)
  693. && --timeout)
  694. cpu_relax();
  695. if (timeout == 0) {
  696. dev_err(dev, "failed to reset rng hw\n");
  697. return -ENODEV;
  698. }
  699. /* start generating */
  700. setbits32(priv->reg_rngu + TALITOS_EUDSR_LO, 0);
  701. return 0;
  702. }
  703. static int talitos_register_rng(struct device *dev)
  704. {
  705. struct talitos_private *priv = dev_get_drvdata(dev);
  706. int err;
  707. priv->rng.name = dev_driver_string(dev),
  708. priv->rng.init = talitos_rng_init,
  709. priv->rng.data_present = talitos_rng_data_present,
  710. priv->rng.data_read = talitos_rng_data_read,
  711. priv->rng.priv = (unsigned long)dev;
  712. err = hwrng_register(&priv->rng);
  713. if (!err)
  714. priv->rng_registered = true;
  715. return err;
  716. }
  717. static void talitos_unregister_rng(struct device *dev)
  718. {
  719. struct talitos_private *priv = dev_get_drvdata(dev);
  720. if (!priv->rng_registered)
  721. return;
  722. hwrng_unregister(&priv->rng);
  723. priv->rng_registered = false;
  724. }
  725. /*
  726. * crypto alg
  727. */
  728. #define TALITOS_CRA_PRIORITY 3000
  729. /*
  730. * Defines a priority for doing AEAD with descriptors type
  731. * HMAC_SNOOP_NO_AFEA (HSNA) instead of type IPSEC_ESP
  732. */
  733. #define TALITOS_CRA_PRIORITY_AEAD_HSNA (TALITOS_CRA_PRIORITY - 1)
  734. #define TALITOS_MAX_KEY_SIZE (AES_MAX_KEY_SIZE + SHA512_BLOCK_SIZE)
  735. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  736. struct talitos_ctx {
  737. struct device *dev;
  738. int ch;
  739. __be32 desc_hdr_template;
  740. u8 key[TALITOS_MAX_KEY_SIZE];
  741. u8 iv[TALITOS_MAX_IV_LENGTH];
  742. dma_addr_t dma_key;
  743. unsigned int keylen;
  744. unsigned int enckeylen;
  745. unsigned int authkeylen;
  746. };
  747. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  748. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  749. struct talitos_ahash_req_ctx {
  750. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  751. unsigned int hw_context_size;
  752. u8 buf[2][HASH_MAX_BLOCK_SIZE];
  753. int buf_idx;
  754. unsigned int swinit;
  755. unsigned int first;
  756. unsigned int last;
  757. unsigned int to_hash_later;
  758. unsigned int nbuf;
  759. struct scatterlist bufsl[2];
  760. struct scatterlist *psrc;
  761. };
  762. struct talitos_export_state {
  763. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  764. u8 buf[HASH_MAX_BLOCK_SIZE];
  765. unsigned int swinit;
  766. unsigned int first;
  767. unsigned int last;
  768. unsigned int to_hash_later;
  769. unsigned int nbuf;
  770. };
  771. static int aead_setkey(struct crypto_aead *authenc,
  772. const u8 *key, unsigned int keylen)
  773. {
  774. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  775. struct device *dev = ctx->dev;
  776. struct crypto_authenc_keys keys;
  777. if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
  778. goto badkey;
  779. if (keys.authkeylen + keys.enckeylen > TALITOS_MAX_KEY_SIZE)
  780. goto badkey;
  781. if (ctx->keylen)
  782. dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
  783. memcpy(ctx->key, keys.authkey, keys.authkeylen);
  784. memcpy(&ctx->key[keys.authkeylen], keys.enckey, keys.enckeylen);
  785. ctx->keylen = keys.authkeylen + keys.enckeylen;
  786. ctx->enckeylen = keys.enckeylen;
  787. ctx->authkeylen = keys.authkeylen;
  788. ctx->dma_key = dma_map_single(dev, ctx->key, ctx->keylen,
  789. DMA_TO_DEVICE);
  790. memzero_explicit(&keys, sizeof(keys));
  791. return 0;
  792. badkey:
  793. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  794. memzero_explicit(&keys, sizeof(keys));
  795. return -EINVAL;
  796. }
  797. /*
  798. * talitos_edesc - s/w-extended descriptor
  799. * @src_nents: number of segments in input scatterlist
  800. * @dst_nents: number of segments in output scatterlist
  801. * @icv_ool: whether ICV is out-of-line
  802. * @iv_dma: dma address of iv for checking continuity and link table
  803. * @dma_len: length of dma mapped link_tbl space
  804. * @dma_link_tbl: bus physical address of link_tbl/buf
  805. * @desc: h/w descriptor
  806. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1) (SEC2)
  807. * @buf: input and output buffeur (if {src,dst}_nents > 1) (SEC1)
  808. *
  809. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  810. * is greater than 1, an integrity check value is concatenated to the end
  811. * of link_tbl data
  812. */
  813. struct talitos_edesc {
  814. int src_nents;
  815. int dst_nents;
  816. bool icv_ool;
  817. dma_addr_t iv_dma;
  818. int dma_len;
  819. dma_addr_t dma_link_tbl;
  820. struct talitos_desc desc;
  821. union {
  822. struct talitos_ptr link_tbl[0];
  823. u8 buf[0];
  824. };
  825. };
  826. static void talitos_sg_unmap(struct device *dev,
  827. struct talitos_edesc *edesc,
  828. struct scatterlist *src,
  829. struct scatterlist *dst,
  830. unsigned int len, unsigned int offset)
  831. {
  832. struct talitos_private *priv = dev_get_drvdata(dev);
  833. bool is_sec1 = has_ftr_sec1(priv);
  834. unsigned int src_nents = edesc->src_nents ? : 1;
  835. unsigned int dst_nents = edesc->dst_nents ? : 1;
  836. if (is_sec1 && dst && dst_nents > 1) {
  837. dma_sync_single_for_device(dev, edesc->dma_link_tbl + offset,
  838. len, DMA_FROM_DEVICE);
  839. sg_pcopy_from_buffer(dst, dst_nents, edesc->buf + offset, len,
  840. offset);
  841. }
  842. if (src != dst) {
  843. if (src_nents == 1 || !is_sec1)
  844. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  845. if (dst && (dst_nents == 1 || !is_sec1))
  846. dma_unmap_sg(dev, dst, dst_nents, DMA_FROM_DEVICE);
  847. } else if (src_nents == 1 || !is_sec1) {
  848. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  849. }
  850. }
  851. static void ipsec_esp_unmap(struct device *dev,
  852. struct talitos_edesc *edesc,
  853. struct aead_request *areq)
  854. {
  855. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  856. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  857. unsigned int ivsize = crypto_aead_ivsize(aead);
  858. bool is_ipsec_esp = edesc->desc.hdr & DESC_HDR_TYPE_IPSEC_ESP;
  859. struct talitos_ptr *civ_ptr = &edesc->desc.ptr[is_ipsec_esp ? 2 : 3];
  860. if (is_ipsec_esp)
  861. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6],
  862. DMA_FROM_DEVICE);
  863. unmap_single_talitos_ptr(dev, civ_ptr, DMA_TO_DEVICE);
  864. talitos_sg_unmap(dev, edesc, areq->src, areq->dst, areq->cryptlen,
  865. areq->assoclen);
  866. if (edesc->dma_len)
  867. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  868. DMA_BIDIRECTIONAL);
  869. if (!is_ipsec_esp) {
  870. unsigned int dst_nents = edesc->dst_nents ? : 1;
  871. sg_pcopy_to_buffer(areq->dst, dst_nents, ctx->iv, ivsize,
  872. areq->assoclen + areq->cryptlen - ivsize);
  873. }
  874. }
  875. /*
  876. * ipsec_esp descriptor callbacks
  877. */
  878. static void ipsec_esp_encrypt_done(struct device *dev,
  879. struct talitos_desc *desc, void *context,
  880. int err)
  881. {
  882. struct talitos_private *priv = dev_get_drvdata(dev);
  883. bool is_sec1 = has_ftr_sec1(priv);
  884. struct aead_request *areq = context;
  885. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  886. unsigned int authsize = crypto_aead_authsize(authenc);
  887. unsigned int ivsize = crypto_aead_ivsize(authenc);
  888. struct talitos_edesc *edesc;
  889. struct scatterlist *sg;
  890. void *icvdata;
  891. edesc = container_of(desc, struct talitos_edesc, desc);
  892. ipsec_esp_unmap(dev, edesc, areq);
  893. /* copy the generated ICV to dst */
  894. if (edesc->icv_ool) {
  895. if (is_sec1)
  896. icvdata = edesc->buf + areq->assoclen + areq->cryptlen;
  897. else
  898. icvdata = &edesc->link_tbl[edesc->src_nents +
  899. edesc->dst_nents + 2];
  900. sg = sg_last(areq->dst, edesc->dst_nents);
  901. memcpy((char *)sg_virt(sg) + sg->length - authsize,
  902. icvdata, authsize);
  903. }
  904. dma_unmap_single(dev, edesc->iv_dma, ivsize, DMA_TO_DEVICE);
  905. kfree(edesc);
  906. aead_request_complete(areq, err);
  907. }
  908. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  909. struct talitos_desc *desc,
  910. void *context, int err)
  911. {
  912. struct aead_request *req = context;
  913. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  914. unsigned int authsize = crypto_aead_authsize(authenc);
  915. struct talitos_edesc *edesc;
  916. struct scatterlist *sg;
  917. char *oicv, *icv;
  918. struct talitos_private *priv = dev_get_drvdata(dev);
  919. bool is_sec1 = has_ftr_sec1(priv);
  920. edesc = container_of(desc, struct talitos_edesc, desc);
  921. ipsec_esp_unmap(dev, edesc, req);
  922. if (!err) {
  923. /* auth check */
  924. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  925. icv = (char *)sg_virt(sg) + sg->length - authsize;
  926. if (edesc->dma_len) {
  927. if (is_sec1)
  928. oicv = (char *)&edesc->dma_link_tbl +
  929. req->assoclen + req->cryptlen;
  930. else
  931. oicv = (char *)
  932. &edesc->link_tbl[edesc->src_nents +
  933. edesc->dst_nents + 2];
  934. if (edesc->icv_ool)
  935. icv = oicv + authsize;
  936. } else
  937. oicv = (char *)&edesc->link_tbl[0];
  938. err = crypto_memneq(oicv, icv, authsize) ? -EBADMSG : 0;
  939. }
  940. kfree(edesc);
  941. aead_request_complete(req, err);
  942. }
  943. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  944. struct talitos_desc *desc,
  945. void *context, int err)
  946. {
  947. struct aead_request *req = context;
  948. struct talitos_edesc *edesc;
  949. edesc = container_of(desc, struct talitos_edesc, desc);
  950. ipsec_esp_unmap(dev, edesc, req);
  951. /* check ICV auth status */
  952. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  953. DESC_HDR_LO_ICCR1_PASS))
  954. err = -EBADMSG;
  955. kfree(edesc);
  956. aead_request_complete(req, err);
  957. }
  958. /*
  959. * convert scatterlist to SEC h/w link table format
  960. * stop at cryptlen bytes
  961. */
  962. static int sg_to_link_tbl_offset(struct scatterlist *sg, int sg_count,
  963. unsigned int offset, int cryptlen,
  964. struct talitos_ptr *link_tbl_ptr)
  965. {
  966. int n_sg = sg_count;
  967. int count = 0;
  968. while (cryptlen && sg && n_sg--) {
  969. unsigned int len = sg_dma_len(sg);
  970. if (offset >= len) {
  971. offset -= len;
  972. goto next;
  973. }
  974. len -= offset;
  975. if (len > cryptlen)
  976. len = cryptlen;
  977. to_talitos_ptr(link_tbl_ptr + count,
  978. sg_dma_address(sg) + offset, len, 0);
  979. to_talitos_ptr_ext_set(link_tbl_ptr + count, 0, 0);
  980. count++;
  981. cryptlen -= len;
  982. offset = 0;
  983. next:
  984. sg = sg_next(sg);
  985. }
  986. /* tag end of link table */
  987. if (count > 0)
  988. to_talitos_ptr_ext_set(link_tbl_ptr + count - 1,
  989. DESC_PTR_LNKTBL_RETURN, 0);
  990. return count;
  991. }
  992. static int talitos_sg_map_ext(struct device *dev, struct scatterlist *src,
  993. unsigned int len, struct talitos_edesc *edesc,
  994. struct talitos_ptr *ptr, int sg_count,
  995. unsigned int offset, int tbl_off, int elen)
  996. {
  997. struct talitos_private *priv = dev_get_drvdata(dev);
  998. bool is_sec1 = has_ftr_sec1(priv);
  999. if (!src) {
  1000. to_talitos_ptr(ptr, 0, 0, is_sec1);
  1001. return 1;
  1002. }
  1003. to_talitos_ptr_ext_set(ptr, elen, is_sec1);
  1004. if (sg_count == 1) {
  1005. to_talitos_ptr(ptr, sg_dma_address(src) + offset, len, is_sec1);
  1006. return sg_count;
  1007. }
  1008. if (is_sec1) {
  1009. to_talitos_ptr(ptr, edesc->dma_link_tbl + offset, len, is_sec1);
  1010. return sg_count;
  1011. }
  1012. sg_count = sg_to_link_tbl_offset(src, sg_count, offset, len + elen,
  1013. &edesc->link_tbl[tbl_off]);
  1014. if (sg_count == 1) {
  1015. /* Only one segment now, so no link tbl needed*/
  1016. copy_talitos_ptr(ptr, &edesc->link_tbl[tbl_off], is_sec1);
  1017. return sg_count;
  1018. }
  1019. to_talitos_ptr(ptr, edesc->dma_link_tbl +
  1020. tbl_off * sizeof(struct talitos_ptr), len, is_sec1);
  1021. to_talitos_ptr_ext_or(ptr, DESC_PTR_LNKTBL_JUMP, is_sec1);
  1022. return sg_count;
  1023. }
  1024. static int talitos_sg_map(struct device *dev, struct scatterlist *src,
  1025. unsigned int len, struct talitos_edesc *edesc,
  1026. struct talitos_ptr *ptr, int sg_count,
  1027. unsigned int offset, int tbl_off)
  1028. {
  1029. return talitos_sg_map_ext(dev, src, len, edesc, ptr, sg_count, offset,
  1030. tbl_off, 0);
  1031. }
  1032. /*
  1033. * fill in and submit ipsec_esp descriptor
  1034. */
  1035. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  1036. void (*callback)(struct device *dev,
  1037. struct talitos_desc *desc,
  1038. void *context, int error))
  1039. {
  1040. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  1041. unsigned int authsize = crypto_aead_authsize(aead);
  1042. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  1043. struct device *dev = ctx->dev;
  1044. struct talitos_desc *desc = &edesc->desc;
  1045. unsigned int cryptlen = areq->cryptlen;
  1046. unsigned int ivsize = crypto_aead_ivsize(aead);
  1047. int tbl_off = 0;
  1048. int sg_count, ret;
  1049. int elen = 0;
  1050. bool sync_needed = false;
  1051. struct talitos_private *priv = dev_get_drvdata(dev);
  1052. bool is_sec1 = has_ftr_sec1(priv);
  1053. bool is_ipsec_esp = desc->hdr & DESC_HDR_TYPE_IPSEC_ESP;
  1054. struct talitos_ptr *civ_ptr = &desc->ptr[is_ipsec_esp ? 2 : 3];
  1055. struct talitos_ptr *ckey_ptr = &desc->ptr[is_ipsec_esp ? 3 : 2];
  1056. /* hmac key */
  1057. to_talitos_ptr(&desc->ptr[0], ctx->dma_key, ctx->authkeylen, is_sec1);
  1058. sg_count = edesc->src_nents ?: 1;
  1059. if (is_sec1 && sg_count > 1)
  1060. sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
  1061. areq->assoclen + cryptlen);
  1062. else
  1063. sg_count = dma_map_sg(dev, areq->src, sg_count,
  1064. (areq->src == areq->dst) ?
  1065. DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
  1066. /* hmac data */
  1067. ret = talitos_sg_map(dev, areq->src, areq->assoclen, edesc,
  1068. &desc->ptr[1], sg_count, 0, tbl_off);
  1069. if (ret > 1) {
  1070. tbl_off += ret;
  1071. sync_needed = true;
  1072. }
  1073. /* cipher iv */
  1074. to_talitos_ptr(civ_ptr, edesc->iv_dma, ivsize, is_sec1);
  1075. /* cipher key */
  1076. to_talitos_ptr(ckey_ptr, ctx->dma_key + ctx->authkeylen,
  1077. ctx->enckeylen, is_sec1);
  1078. /*
  1079. * cipher in
  1080. * map and adjust cipher len to aead request cryptlen.
  1081. * extent is bytes of HMAC postpended to ciphertext,
  1082. * typically 12 for ipsec
  1083. */
  1084. if (is_ipsec_esp && (desc->hdr & DESC_HDR_MODE1_MDEU_CICV))
  1085. elen = authsize;
  1086. ret = talitos_sg_map_ext(dev, areq->src, cryptlen, edesc, &desc->ptr[4],
  1087. sg_count, areq->assoclen, tbl_off, elen);
  1088. if (ret > 1) {
  1089. tbl_off += ret;
  1090. sync_needed = true;
  1091. }
  1092. /* cipher out */
  1093. if (areq->src != areq->dst) {
  1094. sg_count = edesc->dst_nents ? : 1;
  1095. if (!is_sec1 || sg_count == 1)
  1096. dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
  1097. }
  1098. ret = talitos_sg_map(dev, areq->dst, cryptlen, edesc, &desc->ptr[5],
  1099. sg_count, areq->assoclen, tbl_off);
  1100. if (is_ipsec_esp)
  1101. to_talitos_ptr_ext_or(&desc->ptr[5], authsize, is_sec1);
  1102. /* ICV data */
  1103. if (ret > 1) {
  1104. tbl_off += ret;
  1105. edesc->icv_ool = true;
  1106. sync_needed = true;
  1107. if (is_ipsec_esp) {
  1108. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  1109. int offset = (edesc->src_nents + edesc->dst_nents + 2) *
  1110. sizeof(struct talitos_ptr) + authsize;
  1111. /* Add an entry to the link table for ICV data */
  1112. to_talitos_ptr_ext_set(tbl_ptr - 1, 0, is_sec1);
  1113. to_talitos_ptr_ext_set(tbl_ptr, DESC_PTR_LNKTBL_RETURN,
  1114. is_sec1);
  1115. /* icv data follows link tables */
  1116. to_talitos_ptr(tbl_ptr, edesc->dma_link_tbl + offset,
  1117. authsize, is_sec1);
  1118. } else {
  1119. dma_addr_t addr = edesc->dma_link_tbl;
  1120. if (is_sec1)
  1121. addr += areq->assoclen + cryptlen;
  1122. else
  1123. addr += sizeof(struct talitos_ptr) * tbl_off;
  1124. to_talitos_ptr(&desc->ptr[6], addr, authsize, is_sec1);
  1125. }
  1126. } else if (!is_ipsec_esp) {
  1127. ret = talitos_sg_map(dev, areq->dst, authsize, edesc,
  1128. &desc->ptr[6], sg_count, areq->assoclen +
  1129. cryptlen,
  1130. tbl_off);
  1131. if (ret > 1) {
  1132. tbl_off += ret;
  1133. edesc->icv_ool = true;
  1134. sync_needed = true;
  1135. } else {
  1136. edesc->icv_ool = false;
  1137. }
  1138. } else {
  1139. edesc->icv_ool = false;
  1140. }
  1141. /* iv out */
  1142. if (is_ipsec_esp)
  1143. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv,
  1144. DMA_FROM_DEVICE);
  1145. if (sync_needed)
  1146. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1147. edesc->dma_len,
  1148. DMA_BIDIRECTIONAL);
  1149. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1150. if (ret != -EINPROGRESS) {
  1151. ipsec_esp_unmap(dev, edesc, areq);
  1152. kfree(edesc);
  1153. }
  1154. return ret;
  1155. }
  1156. /*
  1157. * allocate and map the extended descriptor
  1158. */
  1159. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1160. struct scatterlist *src,
  1161. struct scatterlist *dst,
  1162. u8 *iv,
  1163. unsigned int assoclen,
  1164. unsigned int cryptlen,
  1165. unsigned int authsize,
  1166. unsigned int ivsize,
  1167. int icv_stashing,
  1168. u32 cryptoflags,
  1169. bool encrypt)
  1170. {
  1171. struct talitos_edesc *edesc;
  1172. int src_nents, dst_nents, alloc_len, dma_len, src_len, dst_len;
  1173. dma_addr_t iv_dma = 0;
  1174. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1175. GFP_ATOMIC;
  1176. struct talitos_private *priv = dev_get_drvdata(dev);
  1177. bool is_sec1 = has_ftr_sec1(priv);
  1178. int max_len = is_sec1 ? TALITOS1_MAX_DATA_LEN : TALITOS2_MAX_DATA_LEN;
  1179. void *err;
  1180. if (cryptlen + authsize > max_len) {
  1181. dev_err(dev, "length exceeds h/w max limit\n");
  1182. return ERR_PTR(-EINVAL);
  1183. }
  1184. if (ivsize)
  1185. iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);
  1186. if (!dst || dst == src) {
  1187. src_len = assoclen + cryptlen + authsize;
  1188. src_nents = sg_nents_for_len(src, src_len);
  1189. if (src_nents < 0) {
  1190. dev_err(dev, "Invalid number of src SG.\n");
  1191. err = ERR_PTR(-EINVAL);
  1192. goto error_sg;
  1193. }
  1194. src_nents = (src_nents == 1) ? 0 : src_nents;
  1195. dst_nents = dst ? src_nents : 0;
  1196. dst_len = 0;
  1197. } else { /* dst && dst != src*/
  1198. src_len = assoclen + cryptlen + (encrypt ? 0 : authsize);
  1199. src_nents = sg_nents_for_len(src, src_len);
  1200. if (src_nents < 0) {
  1201. dev_err(dev, "Invalid number of src SG.\n");
  1202. err = ERR_PTR(-EINVAL);
  1203. goto error_sg;
  1204. }
  1205. src_nents = (src_nents == 1) ? 0 : src_nents;
  1206. dst_len = assoclen + cryptlen + (encrypt ? authsize : 0);
  1207. dst_nents = sg_nents_for_len(dst, dst_len);
  1208. if (dst_nents < 0) {
  1209. dev_err(dev, "Invalid number of dst SG.\n");
  1210. err = ERR_PTR(-EINVAL);
  1211. goto error_sg;
  1212. }
  1213. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1214. }
  1215. /*
  1216. * allocate space for base edesc plus the link tables,
  1217. * allowing for two separate entries for AD and generated ICV (+ 2),
  1218. * and space for two sets of ICVs (stashed and generated)
  1219. */
  1220. alloc_len = sizeof(struct talitos_edesc);
  1221. if (src_nents || dst_nents) {
  1222. if (is_sec1)
  1223. dma_len = (src_nents ? src_len : 0) +
  1224. (dst_nents ? dst_len : 0);
  1225. else
  1226. dma_len = (src_nents + dst_nents + 2) *
  1227. sizeof(struct talitos_ptr) + authsize * 2;
  1228. alloc_len += dma_len;
  1229. } else {
  1230. dma_len = 0;
  1231. alloc_len += icv_stashing ? authsize : 0;
  1232. }
  1233. /* if its a ahash, add space for a second desc next to the first one */
  1234. if (is_sec1 && !dst)
  1235. alloc_len += sizeof(struct talitos_desc);
  1236. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1237. if (!edesc) {
  1238. err = ERR_PTR(-ENOMEM);
  1239. goto error_sg;
  1240. }
  1241. memset(&edesc->desc, 0, sizeof(edesc->desc));
  1242. edesc->src_nents = src_nents;
  1243. edesc->dst_nents = dst_nents;
  1244. edesc->iv_dma = iv_dma;
  1245. edesc->dma_len = dma_len;
  1246. if (dma_len) {
  1247. void *addr = &edesc->link_tbl[0];
  1248. if (is_sec1 && !dst)
  1249. addr += sizeof(struct talitos_desc);
  1250. edesc->dma_link_tbl = dma_map_single(dev, addr,
  1251. edesc->dma_len,
  1252. DMA_BIDIRECTIONAL);
  1253. }
  1254. return edesc;
  1255. error_sg:
  1256. if (iv_dma)
  1257. dma_unmap_single(dev, iv_dma, ivsize, DMA_TO_DEVICE);
  1258. return err;
  1259. }
  1260. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
  1261. int icv_stashing, bool encrypt)
  1262. {
  1263. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1264. unsigned int authsize = crypto_aead_authsize(authenc);
  1265. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1266. unsigned int ivsize = crypto_aead_ivsize(authenc);
  1267. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  1268. iv, areq->assoclen, areq->cryptlen,
  1269. authsize, ivsize, icv_stashing,
  1270. areq->base.flags, encrypt);
  1271. }
  1272. static int aead_encrypt(struct aead_request *req)
  1273. {
  1274. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1275. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1276. struct talitos_edesc *edesc;
  1277. /* allocate extended descriptor */
  1278. edesc = aead_edesc_alloc(req, req->iv, 0, true);
  1279. if (IS_ERR(edesc))
  1280. return PTR_ERR(edesc);
  1281. /* set encrypt */
  1282. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1283. return ipsec_esp(edesc, req, ipsec_esp_encrypt_done);
  1284. }
  1285. static int aead_decrypt(struct aead_request *req)
  1286. {
  1287. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1288. unsigned int authsize = crypto_aead_authsize(authenc);
  1289. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1290. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1291. struct talitos_edesc *edesc;
  1292. struct scatterlist *sg;
  1293. void *icvdata;
  1294. req->cryptlen -= authsize;
  1295. /* allocate extended descriptor */
  1296. edesc = aead_edesc_alloc(req, req->iv, 1, false);
  1297. if (IS_ERR(edesc))
  1298. return PTR_ERR(edesc);
  1299. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1300. ((!edesc->src_nents && !edesc->dst_nents) ||
  1301. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1302. /* decrypt and check the ICV */
  1303. edesc->desc.hdr = ctx->desc_hdr_template |
  1304. DESC_HDR_DIR_INBOUND |
  1305. DESC_HDR_MODE1_MDEU_CICV;
  1306. /* reset integrity check result bits */
  1307. return ipsec_esp(edesc, req, ipsec_esp_decrypt_hwauth_done);
  1308. }
  1309. /* Have to check the ICV with software */
  1310. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1311. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1312. if (edesc->dma_len)
  1313. icvdata = (char *)&edesc->link_tbl[edesc->src_nents +
  1314. edesc->dst_nents + 2];
  1315. else
  1316. icvdata = &edesc->link_tbl[0];
  1317. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1318. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - authsize, authsize);
  1319. return ipsec_esp(edesc, req, ipsec_esp_decrypt_swauth_done);
  1320. }
  1321. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1322. const u8 *key, unsigned int keylen)
  1323. {
  1324. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1325. struct device *dev = ctx->dev;
  1326. u32 tmp[DES_EXPKEY_WORDS];
  1327. if (keylen > TALITOS_MAX_KEY_SIZE) {
  1328. crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1329. return -EINVAL;
  1330. }
  1331. if (unlikely(crypto_ablkcipher_get_flags(cipher) &
  1332. CRYPTO_TFM_REQ_WEAK_KEY) &&
  1333. !des_ekey(tmp, key)) {
  1334. crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_WEAK_KEY);
  1335. return -EINVAL;
  1336. }
  1337. if (ctx->keylen)
  1338. dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
  1339. memcpy(&ctx->key, key, keylen);
  1340. ctx->keylen = keylen;
  1341. ctx->dma_key = dma_map_single(dev, ctx->key, keylen, DMA_TO_DEVICE);
  1342. return 0;
  1343. }
  1344. static void common_nonsnoop_unmap(struct device *dev,
  1345. struct talitos_edesc *edesc,
  1346. struct ablkcipher_request *areq)
  1347. {
  1348. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1349. talitos_sg_unmap(dev, edesc, areq->src, areq->dst, areq->nbytes, 0);
  1350. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1351. if (edesc->dma_len)
  1352. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1353. DMA_BIDIRECTIONAL);
  1354. }
  1355. static void ablkcipher_done(struct device *dev,
  1356. struct talitos_desc *desc, void *context,
  1357. int err)
  1358. {
  1359. struct ablkcipher_request *areq = context;
  1360. struct talitos_edesc *edesc;
  1361. edesc = container_of(desc, struct talitos_edesc, desc);
  1362. common_nonsnoop_unmap(dev, edesc, areq);
  1363. kfree(edesc);
  1364. areq->base.complete(&areq->base, err);
  1365. }
  1366. static int common_nonsnoop(struct talitos_edesc *edesc,
  1367. struct ablkcipher_request *areq,
  1368. void (*callback) (struct device *dev,
  1369. struct talitos_desc *desc,
  1370. void *context, int error))
  1371. {
  1372. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1373. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1374. struct device *dev = ctx->dev;
  1375. struct talitos_desc *desc = &edesc->desc;
  1376. unsigned int cryptlen = areq->nbytes;
  1377. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1378. int sg_count, ret;
  1379. bool sync_needed = false;
  1380. struct talitos_private *priv = dev_get_drvdata(dev);
  1381. bool is_sec1 = has_ftr_sec1(priv);
  1382. /* first DWORD empty */
  1383. /* cipher iv */
  1384. to_talitos_ptr(&desc->ptr[1], edesc->iv_dma, ivsize, is_sec1);
  1385. /* cipher key */
  1386. to_talitos_ptr(&desc->ptr[2], ctx->dma_key, ctx->keylen, is_sec1);
  1387. sg_count = edesc->src_nents ?: 1;
  1388. if (is_sec1 && sg_count > 1)
  1389. sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
  1390. cryptlen);
  1391. else
  1392. sg_count = dma_map_sg(dev, areq->src, sg_count,
  1393. (areq->src == areq->dst) ?
  1394. DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
  1395. /*
  1396. * cipher in
  1397. */
  1398. sg_count = talitos_sg_map(dev, areq->src, cryptlen, edesc,
  1399. &desc->ptr[3], sg_count, 0, 0);
  1400. if (sg_count > 1)
  1401. sync_needed = true;
  1402. /* cipher out */
  1403. if (areq->src != areq->dst) {
  1404. sg_count = edesc->dst_nents ? : 1;
  1405. if (!is_sec1 || sg_count == 1)
  1406. dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
  1407. }
  1408. ret = talitos_sg_map(dev, areq->dst, cryptlen, edesc, &desc->ptr[4],
  1409. sg_count, 0, (edesc->src_nents + 1));
  1410. if (ret > 1)
  1411. sync_needed = true;
  1412. /* iv out */
  1413. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv,
  1414. DMA_FROM_DEVICE);
  1415. /* last DWORD empty */
  1416. if (sync_needed)
  1417. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1418. edesc->dma_len, DMA_BIDIRECTIONAL);
  1419. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1420. if (ret != -EINPROGRESS) {
  1421. common_nonsnoop_unmap(dev, edesc, areq);
  1422. kfree(edesc);
  1423. }
  1424. return ret;
  1425. }
  1426. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1427. areq, bool encrypt)
  1428. {
  1429. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1430. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1431. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1432. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  1433. areq->info, 0, areq->nbytes, 0, ivsize, 0,
  1434. areq->base.flags, encrypt);
  1435. }
  1436. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1437. {
  1438. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1439. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1440. struct talitos_edesc *edesc;
  1441. /* allocate extended descriptor */
  1442. edesc = ablkcipher_edesc_alloc(areq, true);
  1443. if (IS_ERR(edesc))
  1444. return PTR_ERR(edesc);
  1445. /* set encrypt */
  1446. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1447. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1448. }
  1449. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1450. {
  1451. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1452. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1453. struct talitos_edesc *edesc;
  1454. /* allocate extended descriptor */
  1455. edesc = ablkcipher_edesc_alloc(areq, false);
  1456. if (IS_ERR(edesc))
  1457. return PTR_ERR(edesc);
  1458. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1459. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1460. }
  1461. static void common_nonsnoop_hash_unmap(struct device *dev,
  1462. struct talitos_edesc *edesc,
  1463. struct ahash_request *areq)
  1464. {
  1465. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1466. struct talitos_private *priv = dev_get_drvdata(dev);
  1467. bool is_sec1 = has_ftr_sec1(priv);
  1468. struct talitos_desc *desc = &edesc->desc;
  1469. struct talitos_desc *desc2 = desc + 1;
  1470. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1471. if (desc->next_desc &&
  1472. desc->ptr[5].ptr != desc2->ptr[5].ptr)
  1473. unmap_single_talitos_ptr(dev, &desc2->ptr[5], DMA_FROM_DEVICE);
  1474. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL, 0, 0);
  1475. /* When using hashctx-in, must unmap it. */
  1476. if (from_talitos_ptr_len(&edesc->desc.ptr[1], is_sec1))
  1477. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1478. DMA_TO_DEVICE);
  1479. else if (desc->next_desc)
  1480. unmap_single_talitos_ptr(dev, &desc2->ptr[1],
  1481. DMA_TO_DEVICE);
  1482. if (is_sec1 && req_ctx->nbuf)
  1483. unmap_single_talitos_ptr(dev, &desc->ptr[3],
  1484. DMA_TO_DEVICE);
  1485. if (edesc->dma_len)
  1486. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1487. DMA_BIDIRECTIONAL);
  1488. if (edesc->desc.next_desc)
  1489. dma_unmap_single(dev, be32_to_cpu(edesc->desc.next_desc),
  1490. TALITOS_DESC_SIZE, DMA_BIDIRECTIONAL);
  1491. }
  1492. static void ahash_done(struct device *dev,
  1493. struct talitos_desc *desc, void *context,
  1494. int err)
  1495. {
  1496. struct ahash_request *areq = context;
  1497. struct talitos_edesc *edesc =
  1498. container_of(desc, struct talitos_edesc, desc);
  1499. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1500. if (!req_ctx->last && req_ctx->to_hash_later) {
  1501. /* Position any partial block for next update/final/finup */
  1502. req_ctx->buf_idx = (req_ctx->buf_idx + 1) & 1;
  1503. req_ctx->nbuf = req_ctx->to_hash_later;
  1504. }
  1505. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1506. kfree(edesc);
  1507. areq->base.complete(&areq->base, err);
  1508. }
  1509. /*
  1510. * SEC1 doesn't like hashing of 0 sized message, so we do the padding
  1511. * ourself and submit a padded block
  1512. */
  1513. static void talitos_handle_buggy_hash(struct talitos_ctx *ctx,
  1514. struct talitos_edesc *edesc,
  1515. struct talitos_ptr *ptr)
  1516. {
  1517. static u8 padded_hash[64] = {
  1518. 0x80, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1519. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1520. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1521. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1522. };
  1523. pr_err_once("Bug in SEC1, padding ourself\n");
  1524. edesc->desc.hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
  1525. map_single_talitos_ptr(ctx->dev, ptr, sizeof(padded_hash),
  1526. (char *)padded_hash, DMA_TO_DEVICE);
  1527. }
  1528. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1529. struct ahash_request *areq, unsigned int length,
  1530. unsigned int offset,
  1531. void (*callback) (struct device *dev,
  1532. struct talitos_desc *desc,
  1533. void *context, int error))
  1534. {
  1535. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1536. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1537. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1538. struct device *dev = ctx->dev;
  1539. struct talitos_desc *desc = &edesc->desc;
  1540. int ret;
  1541. bool sync_needed = false;
  1542. struct talitos_private *priv = dev_get_drvdata(dev);
  1543. bool is_sec1 = has_ftr_sec1(priv);
  1544. int sg_count;
  1545. /* first DWORD empty */
  1546. /* hash context in */
  1547. if (!req_ctx->first || req_ctx->swinit) {
  1548. map_single_talitos_ptr_nosync(dev, &desc->ptr[1],
  1549. req_ctx->hw_context_size,
  1550. req_ctx->hw_context,
  1551. DMA_TO_DEVICE);
  1552. req_ctx->swinit = 0;
  1553. }
  1554. /* Indicate next op is not the first. */
  1555. req_ctx->first = 0;
  1556. /* HMAC key */
  1557. if (ctx->keylen)
  1558. to_talitos_ptr(&desc->ptr[2], ctx->dma_key, ctx->keylen,
  1559. is_sec1);
  1560. if (is_sec1 && req_ctx->nbuf)
  1561. length -= req_ctx->nbuf;
  1562. sg_count = edesc->src_nents ?: 1;
  1563. if (is_sec1 && sg_count > 1)
  1564. sg_pcopy_to_buffer(req_ctx->psrc, sg_count,
  1565. edesc->buf + sizeof(struct talitos_desc),
  1566. length, req_ctx->nbuf);
  1567. else if (length)
  1568. sg_count = dma_map_sg(dev, req_ctx->psrc, sg_count,
  1569. DMA_TO_DEVICE);
  1570. /*
  1571. * data in
  1572. */
  1573. if (is_sec1 && req_ctx->nbuf) {
  1574. map_single_talitos_ptr(dev, &desc->ptr[3], req_ctx->nbuf,
  1575. req_ctx->buf[req_ctx->buf_idx],
  1576. DMA_TO_DEVICE);
  1577. } else {
  1578. sg_count = talitos_sg_map(dev, req_ctx->psrc, length, edesc,
  1579. &desc->ptr[3], sg_count, offset, 0);
  1580. if (sg_count > 1)
  1581. sync_needed = true;
  1582. }
  1583. /* fifth DWORD empty */
  1584. /* hash/HMAC out -or- hash context out */
  1585. if (req_ctx->last)
  1586. map_single_talitos_ptr(dev, &desc->ptr[5],
  1587. crypto_ahash_digestsize(tfm),
  1588. areq->result, DMA_FROM_DEVICE);
  1589. else
  1590. map_single_talitos_ptr_nosync(dev, &desc->ptr[5],
  1591. req_ctx->hw_context_size,
  1592. req_ctx->hw_context,
  1593. DMA_FROM_DEVICE);
  1594. /* last DWORD empty */
  1595. if (is_sec1 && from_talitos_ptr_len(&desc->ptr[3], true) == 0)
  1596. talitos_handle_buggy_hash(ctx, edesc, &desc->ptr[3]);
  1597. if (is_sec1 && req_ctx->nbuf && length) {
  1598. struct talitos_desc *desc2 = desc + 1;
  1599. dma_addr_t next_desc;
  1600. memset(desc2, 0, sizeof(*desc2));
  1601. desc2->hdr = desc->hdr;
  1602. desc2->hdr &= ~DESC_HDR_MODE0_MDEU_INIT;
  1603. desc2->hdr1 = desc2->hdr;
  1604. desc->hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
  1605. desc->hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1606. desc->hdr &= ~DESC_HDR_DONE_NOTIFY;
  1607. if (desc->ptr[1].ptr)
  1608. copy_talitos_ptr(&desc2->ptr[1], &desc->ptr[1],
  1609. is_sec1);
  1610. else
  1611. map_single_talitos_ptr_nosync(dev, &desc2->ptr[1],
  1612. req_ctx->hw_context_size,
  1613. req_ctx->hw_context,
  1614. DMA_TO_DEVICE);
  1615. copy_talitos_ptr(&desc2->ptr[2], &desc->ptr[2], is_sec1);
  1616. sg_count = talitos_sg_map(dev, req_ctx->psrc, length, edesc,
  1617. &desc2->ptr[3], sg_count, offset, 0);
  1618. if (sg_count > 1)
  1619. sync_needed = true;
  1620. copy_talitos_ptr(&desc2->ptr[5], &desc->ptr[5], is_sec1);
  1621. if (req_ctx->last)
  1622. map_single_talitos_ptr_nosync(dev, &desc->ptr[5],
  1623. req_ctx->hw_context_size,
  1624. req_ctx->hw_context,
  1625. DMA_FROM_DEVICE);
  1626. next_desc = dma_map_single(dev, &desc2->hdr1, TALITOS_DESC_SIZE,
  1627. DMA_BIDIRECTIONAL);
  1628. desc->next_desc = cpu_to_be32(next_desc);
  1629. }
  1630. if (sync_needed)
  1631. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1632. edesc->dma_len, DMA_BIDIRECTIONAL);
  1633. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1634. if (ret != -EINPROGRESS) {
  1635. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1636. kfree(edesc);
  1637. }
  1638. return ret;
  1639. }
  1640. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1641. unsigned int nbytes)
  1642. {
  1643. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1644. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1645. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1646. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1647. bool is_sec1 = has_ftr_sec1(priv);
  1648. if (is_sec1)
  1649. nbytes -= req_ctx->nbuf;
  1650. return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, NULL, 0,
  1651. nbytes, 0, 0, 0, areq->base.flags, false);
  1652. }
  1653. static int ahash_init(struct ahash_request *areq)
  1654. {
  1655. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1656. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1657. struct device *dev = ctx->dev;
  1658. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1659. unsigned int size;
  1660. dma_addr_t dma;
  1661. /* Initialize the context */
  1662. req_ctx->buf_idx = 0;
  1663. req_ctx->nbuf = 0;
  1664. req_ctx->first = 1; /* first indicates h/w must init its context */
  1665. req_ctx->swinit = 0; /* assume h/w init of context */
  1666. size = (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1667. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1668. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1669. req_ctx->hw_context_size = size;
  1670. dma = dma_map_single(dev, req_ctx->hw_context, req_ctx->hw_context_size,
  1671. DMA_TO_DEVICE);
  1672. dma_unmap_single(dev, dma, req_ctx->hw_context_size, DMA_TO_DEVICE);
  1673. return 0;
  1674. }
  1675. /*
  1676. * on h/w without explicit sha224 support, we initialize h/w context
  1677. * manually with sha224 constants, and tell it to run sha256.
  1678. */
  1679. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1680. {
  1681. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1682. req_ctx->hw_context[0] = SHA224_H0;
  1683. req_ctx->hw_context[1] = SHA224_H1;
  1684. req_ctx->hw_context[2] = SHA224_H2;
  1685. req_ctx->hw_context[3] = SHA224_H3;
  1686. req_ctx->hw_context[4] = SHA224_H4;
  1687. req_ctx->hw_context[5] = SHA224_H5;
  1688. req_ctx->hw_context[6] = SHA224_H6;
  1689. req_ctx->hw_context[7] = SHA224_H7;
  1690. /* init 64-bit count */
  1691. req_ctx->hw_context[8] = 0;
  1692. req_ctx->hw_context[9] = 0;
  1693. ahash_init(areq);
  1694. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1695. return 0;
  1696. }
  1697. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1698. {
  1699. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1700. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1701. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1702. struct talitos_edesc *edesc;
  1703. unsigned int blocksize =
  1704. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1705. unsigned int nbytes_to_hash;
  1706. unsigned int to_hash_later;
  1707. unsigned int nsg;
  1708. int nents;
  1709. struct device *dev = ctx->dev;
  1710. struct talitos_private *priv = dev_get_drvdata(dev);
  1711. bool is_sec1 = has_ftr_sec1(priv);
  1712. int offset = 0;
  1713. u8 *ctx_buf = req_ctx->buf[req_ctx->buf_idx];
  1714. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1715. /* Buffer up to one whole block */
  1716. nents = sg_nents_for_len(areq->src, nbytes);
  1717. if (nents < 0) {
  1718. dev_err(ctx->dev, "Invalid number of src SG.\n");
  1719. return nents;
  1720. }
  1721. sg_copy_to_buffer(areq->src, nents,
  1722. ctx_buf + req_ctx->nbuf, nbytes);
  1723. req_ctx->nbuf += nbytes;
  1724. return 0;
  1725. }
  1726. /* At least (blocksize + 1) bytes are available to hash */
  1727. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1728. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1729. if (req_ctx->last)
  1730. to_hash_later = 0;
  1731. else if (to_hash_later)
  1732. /* There is a partial block. Hash the full block(s) now */
  1733. nbytes_to_hash -= to_hash_later;
  1734. else {
  1735. /* Keep one block buffered */
  1736. nbytes_to_hash -= blocksize;
  1737. to_hash_later = blocksize;
  1738. }
  1739. /* Chain in any previously buffered data */
  1740. if (!is_sec1 && req_ctx->nbuf) {
  1741. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1742. sg_init_table(req_ctx->bufsl, nsg);
  1743. sg_set_buf(req_ctx->bufsl, ctx_buf, req_ctx->nbuf);
  1744. if (nsg > 1)
  1745. sg_chain(req_ctx->bufsl, 2, areq->src);
  1746. req_ctx->psrc = req_ctx->bufsl;
  1747. } else if (is_sec1 && req_ctx->nbuf && req_ctx->nbuf < blocksize) {
  1748. if (nbytes_to_hash > blocksize)
  1749. offset = blocksize - req_ctx->nbuf;
  1750. else
  1751. offset = nbytes_to_hash - req_ctx->nbuf;
  1752. nents = sg_nents_for_len(areq->src, offset);
  1753. if (nents < 0) {
  1754. dev_err(ctx->dev, "Invalid number of src SG.\n");
  1755. return nents;
  1756. }
  1757. sg_copy_to_buffer(areq->src, nents,
  1758. ctx_buf + req_ctx->nbuf, offset);
  1759. req_ctx->nbuf += offset;
  1760. req_ctx->psrc = areq->src;
  1761. } else
  1762. req_ctx->psrc = areq->src;
  1763. if (to_hash_later) {
  1764. nents = sg_nents_for_len(areq->src, nbytes);
  1765. if (nents < 0) {
  1766. dev_err(ctx->dev, "Invalid number of src SG.\n");
  1767. return nents;
  1768. }
  1769. sg_pcopy_to_buffer(areq->src, nents,
  1770. req_ctx->buf[(req_ctx->buf_idx + 1) & 1],
  1771. to_hash_later,
  1772. nbytes - to_hash_later);
  1773. }
  1774. req_ctx->to_hash_later = to_hash_later;
  1775. /* Allocate extended descriptor */
  1776. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1777. if (IS_ERR(edesc))
  1778. return PTR_ERR(edesc);
  1779. edesc->desc.hdr = ctx->desc_hdr_template;
  1780. /* On last one, request SEC to pad; otherwise continue */
  1781. if (req_ctx->last)
  1782. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1783. else
  1784. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1785. /* request SEC to INIT hash. */
  1786. if (req_ctx->first && !req_ctx->swinit)
  1787. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1788. /* When the tfm context has a keylen, it's an HMAC.
  1789. * A first or last (ie. not middle) descriptor must request HMAC.
  1790. */
  1791. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1792. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1793. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash, offset,
  1794. ahash_done);
  1795. }
  1796. static int ahash_update(struct ahash_request *areq)
  1797. {
  1798. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1799. req_ctx->last = 0;
  1800. return ahash_process_req(areq, areq->nbytes);
  1801. }
  1802. static int ahash_final(struct ahash_request *areq)
  1803. {
  1804. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1805. req_ctx->last = 1;
  1806. return ahash_process_req(areq, 0);
  1807. }
  1808. static int ahash_finup(struct ahash_request *areq)
  1809. {
  1810. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1811. req_ctx->last = 1;
  1812. return ahash_process_req(areq, areq->nbytes);
  1813. }
  1814. static int ahash_digest(struct ahash_request *areq)
  1815. {
  1816. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1817. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1818. ahash->init(areq);
  1819. req_ctx->last = 1;
  1820. return ahash_process_req(areq, areq->nbytes);
  1821. }
  1822. static int ahash_export(struct ahash_request *areq, void *out)
  1823. {
  1824. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1825. struct talitos_export_state *export = out;
  1826. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1827. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1828. struct device *dev = ctx->dev;
  1829. dma_addr_t dma;
  1830. dma = dma_map_single(dev, req_ctx->hw_context, req_ctx->hw_context_size,
  1831. DMA_FROM_DEVICE);
  1832. dma_unmap_single(dev, dma, req_ctx->hw_context_size, DMA_FROM_DEVICE);
  1833. memcpy(export->hw_context, req_ctx->hw_context,
  1834. req_ctx->hw_context_size);
  1835. memcpy(export->buf, req_ctx->buf[req_ctx->buf_idx], req_ctx->nbuf);
  1836. export->swinit = req_ctx->swinit;
  1837. export->first = req_ctx->first;
  1838. export->last = req_ctx->last;
  1839. export->to_hash_later = req_ctx->to_hash_later;
  1840. export->nbuf = req_ctx->nbuf;
  1841. return 0;
  1842. }
  1843. static int ahash_import(struct ahash_request *areq, const void *in)
  1844. {
  1845. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1846. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1847. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1848. struct device *dev = ctx->dev;
  1849. const struct talitos_export_state *export = in;
  1850. unsigned int size;
  1851. dma_addr_t dma;
  1852. memset(req_ctx, 0, sizeof(*req_ctx));
  1853. size = (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1854. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1855. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1856. req_ctx->hw_context_size = size;
  1857. memcpy(req_ctx->hw_context, export->hw_context, size);
  1858. memcpy(req_ctx->buf[0], export->buf, export->nbuf);
  1859. req_ctx->swinit = export->swinit;
  1860. req_ctx->first = export->first;
  1861. req_ctx->last = export->last;
  1862. req_ctx->to_hash_later = export->to_hash_later;
  1863. req_ctx->nbuf = export->nbuf;
  1864. dma = dma_map_single(dev, req_ctx->hw_context, req_ctx->hw_context_size,
  1865. DMA_TO_DEVICE);
  1866. dma_unmap_single(dev, dma, req_ctx->hw_context_size, DMA_TO_DEVICE);
  1867. return 0;
  1868. }
  1869. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1870. u8 *hash)
  1871. {
  1872. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1873. struct scatterlist sg[1];
  1874. struct ahash_request *req;
  1875. struct crypto_wait wait;
  1876. int ret;
  1877. crypto_init_wait(&wait);
  1878. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1879. if (!req)
  1880. return -ENOMEM;
  1881. /* Keep tfm keylen == 0 during hash of the long key */
  1882. ctx->keylen = 0;
  1883. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1884. crypto_req_done, &wait);
  1885. sg_init_one(&sg[0], key, keylen);
  1886. ahash_request_set_crypt(req, sg, hash, keylen);
  1887. ret = crypto_wait_req(crypto_ahash_digest(req), &wait);
  1888. ahash_request_free(req);
  1889. return ret;
  1890. }
  1891. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1892. unsigned int keylen)
  1893. {
  1894. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1895. struct device *dev = ctx->dev;
  1896. unsigned int blocksize =
  1897. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1898. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1899. unsigned int keysize = keylen;
  1900. u8 hash[SHA512_DIGEST_SIZE];
  1901. int ret;
  1902. if (keylen <= blocksize)
  1903. memcpy(ctx->key, key, keysize);
  1904. else {
  1905. /* Must get the hash of the long key */
  1906. ret = keyhash(tfm, key, keylen, hash);
  1907. if (ret) {
  1908. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1909. return -EINVAL;
  1910. }
  1911. keysize = digestsize;
  1912. memcpy(ctx->key, hash, digestsize);
  1913. }
  1914. if (ctx->keylen)
  1915. dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
  1916. ctx->keylen = keysize;
  1917. ctx->dma_key = dma_map_single(dev, ctx->key, keysize, DMA_TO_DEVICE);
  1918. return 0;
  1919. }
  1920. struct talitos_alg_template {
  1921. u32 type;
  1922. u32 priority;
  1923. union {
  1924. struct crypto_alg crypto;
  1925. struct ahash_alg hash;
  1926. struct aead_alg aead;
  1927. } alg;
  1928. __be32 desc_hdr_template;
  1929. };
  1930. static struct talitos_alg_template driver_algs[] = {
  1931. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1932. { .type = CRYPTO_ALG_TYPE_AEAD,
  1933. .alg.aead = {
  1934. .base = {
  1935. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1936. .cra_driver_name = "authenc-hmac-sha1-"
  1937. "cbc-aes-talitos",
  1938. .cra_blocksize = AES_BLOCK_SIZE,
  1939. .cra_flags = CRYPTO_ALG_ASYNC,
  1940. },
  1941. .ivsize = AES_BLOCK_SIZE,
  1942. .maxauthsize = SHA1_DIGEST_SIZE,
  1943. },
  1944. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1945. DESC_HDR_SEL0_AESU |
  1946. DESC_HDR_MODE0_AESU_CBC |
  1947. DESC_HDR_SEL1_MDEUA |
  1948. DESC_HDR_MODE1_MDEU_INIT |
  1949. DESC_HDR_MODE1_MDEU_PAD |
  1950. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1951. },
  1952. { .type = CRYPTO_ALG_TYPE_AEAD,
  1953. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  1954. .alg.aead = {
  1955. .base = {
  1956. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1957. .cra_driver_name = "authenc-hmac-sha1-"
  1958. "cbc-aes-talitos",
  1959. .cra_blocksize = AES_BLOCK_SIZE,
  1960. .cra_flags = CRYPTO_ALG_ASYNC,
  1961. },
  1962. .ivsize = AES_BLOCK_SIZE,
  1963. .maxauthsize = SHA1_DIGEST_SIZE,
  1964. },
  1965. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  1966. DESC_HDR_SEL0_AESU |
  1967. DESC_HDR_MODE0_AESU_CBC |
  1968. DESC_HDR_SEL1_MDEUA |
  1969. DESC_HDR_MODE1_MDEU_INIT |
  1970. DESC_HDR_MODE1_MDEU_PAD |
  1971. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1972. },
  1973. { .type = CRYPTO_ALG_TYPE_AEAD,
  1974. .alg.aead = {
  1975. .base = {
  1976. .cra_name = "authenc(hmac(sha1),"
  1977. "cbc(des3_ede))",
  1978. .cra_driver_name = "authenc-hmac-sha1-"
  1979. "cbc-3des-talitos",
  1980. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1981. .cra_flags = CRYPTO_ALG_ASYNC,
  1982. },
  1983. .ivsize = DES3_EDE_BLOCK_SIZE,
  1984. .maxauthsize = SHA1_DIGEST_SIZE,
  1985. },
  1986. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1987. DESC_HDR_SEL0_DEU |
  1988. DESC_HDR_MODE0_DEU_CBC |
  1989. DESC_HDR_MODE0_DEU_3DES |
  1990. DESC_HDR_SEL1_MDEUA |
  1991. DESC_HDR_MODE1_MDEU_INIT |
  1992. DESC_HDR_MODE1_MDEU_PAD |
  1993. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1994. },
  1995. { .type = CRYPTO_ALG_TYPE_AEAD,
  1996. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  1997. .alg.aead = {
  1998. .base = {
  1999. .cra_name = "authenc(hmac(sha1),"
  2000. "cbc(des3_ede))",
  2001. .cra_driver_name = "authenc-hmac-sha1-"
  2002. "cbc-3des-talitos",
  2003. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2004. .cra_flags = CRYPTO_ALG_ASYNC,
  2005. },
  2006. .ivsize = DES3_EDE_BLOCK_SIZE,
  2007. .maxauthsize = SHA1_DIGEST_SIZE,
  2008. },
  2009. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2010. DESC_HDR_SEL0_DEU |
  2011. DESC_HDR_MODE0_DEU_CBC |
  2012. DESC_HDR_MODE0_DEU_3DES |
  2013. DESC_HDR_SEL1_MDEUA |
  2014. DESC_HDR_MODE1_MDEU_INIT |
  2015. DESC_HDR_MODE1_MDEU_PAD |
  2016. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  2017. },
  2018. { .type = CRYPTO_ALG_TYPE_AEAD,
  2019. .alg.aead = {
  2020. .base = {
  2021. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  2022. .cra_driver_name = "authenc-hmac-sha224-"
  2023. "cbc-aes-talitos",
  2024. .cra_blocksize = AES_BLOCK_SIZE,
  2025. .cra_flags = CRYPTO_ALG_ASYNC,
  2026. },
  2027. .ivsize = AES_BLOCK_SIZE,
  2028. .maxauthsize = SHA224_DIGEST_SIZE,
  2029. },
  2030. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2031. DESC_HDR_SEL0_AESU |
  2032. DESC_HDR_MODE0_AESU_CBC |
  2033. DESC_HDR_SEL1_MDEUA |
  2034. DESC_HDR_MODE1_MDEU_INIT |
  2035. DESC_HDR_MODE1_MDEU_PAD |
  2036. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  2037. },
  2038. { .type = CRYPTO_ALG_TYPE_AEAD,
  2039. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2040. .alg.aead = {
  2041. .base = {
  2042. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  2043. .cra_driver_name = "authenc-hmac-sha224-"
  2044. "cbc-aes-talitos",
  2045. .cra_blocksize = AES_BLOCK_SIZE,
  2046. .cra_flags = CRYPTO_ALG_ASYNC,
  2047. },
  2048. .ivsize = AES_BLOCK_SIZE,
  2049. .maxauthsize = SHA224_DIGEST_SIZE,
  2050. },
  2051. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2052. DESC_HDR_SEL0_AESU |
  2053. DESC_HDR_MODE0_AESU_CBC |
  2054. DESC_HDR_SEL1_MDEUA |
  2055. DESC_HDR_MODE1_MDEU_INIT |
  2056. DESC_HDR_MODE1_MDEU_PAD |
  2057. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  2058. },
  2059. { .type = CRYPTO_ALG_TYPE_AEAD,
  2060. .alg.aead = {
  2061. .base = {
  2062. .cra_name = "authenc(hmac(sha224),"
  2063. "cbc(des3_ede))",
  2064. .cra_driver_name = "authenc-hmac-sha224-"
  2065. "cbc-3des-talitos",
  2066. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2067. .cra_flags = CRYPTO_ALG_ASYNC,
  2068. },
  2069. .ivsize = DES3_EDE_BLOCK_SIZE,
  2070. .maxauthsize = SHA224_DIGEST_SIZE,
  2071. },
  2072. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2073. DESC_HDR_SEL0_DEU |
  2074. DESC_HDR_MODE0_DEU_CBC |
  2075. DESC_HDR_MODE0_DEU_3DES |
  2076. DESC_HDR_SEL1_MDEUA |
  2077. DESC_HDR_MODE1_MDEU_INIT |
  2078. DESC_HDR_MODE1_MDEU_PAD |
  2079. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  2080. },
  2081. { .type = CRYPTO_ALG_TYPE_AEAD,
  2082. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2083. .alg.aead = {
  2084. .base = {
  2085. .cra_name = "authenc(hmac(sha224),"
  2086. "cbc(des3_ede))",
  2087. .cra_driver_name = "authenc-hmac-sha224-"
  2088. "cbc-3des-talitos",
  2089. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2090. .cra_flags = CRYPTO_ALG_ASYNC,
  2091. },
  2092. .ivsize = DES3_EDE_BLOCK_SIZE,
  2093. .maxauthsize = SHA224_DIGEST_SIZE,
  2094. },
  2095. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2096. DESC_HDR_SEL0_DEU |
  2097. DESC_HDR_MODE0_DEU_CBC |
  2098. DESC_HDR_MODE0_DEU_3DES |
  2099. DESC_HDR_SEL1_MDEUA |
  2100. DESC_HDR_MODE1_MDEU_INIT |
  2101. DESC_HDR_MODE1_MDEU_PAD |
  2102. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  2103. },
  2104. { .type = CRYPTO_ALG_TYPE_AEAD,
  2105. .alg.aead = {
  2106. .base = {
  2107. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  2108. .cra_driver_name = "authenc-hmac-sha256-"
  2109. "cbc-aes-talitos",
  2110. .cra_blocksize = AES_BLOCK_SIZE,
  2111. .cra_flags = CRYPTO_ALG_ASYNC,
  2112. },
  2113. .ivsize = AES_BLOCK_SIZE,
  2114. .maxauthsize = SHA256_DIGEST_SIZE,
  2115. },
  2116. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2117. DESC_HDR_SEL0_AESU |
  2118. DESC_HDR_MODE0_AESU_CBC |
  2119. DESC_HDR_SEL1_MDEUA |
  2120. DESC_HDR_MODE1_MDEU_INIT |
  2121. DESC_HDR_MODE1_MDEU_PAD |
  2122. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2123. },
  2124. { .type = CRYPTO_ALG_TYPE_AEAD,
  2125. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2126. .alg.aead = {
  2127. .base = {
  2128. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  2129. .cra_driver_name = "authenc-hmac-sha256-"
  2130. "cbc-aes-talitos",
  2131. .cra_blocksize = AES_BLOCK_SIZE,
  2132. .cra_flags = CRYPTO_ALG_ASYNC,
  2133. },
  2134. .ivsize = AES_BLOCK_SIZE,
  2135. .maxauthsize = SHA256_DIGEST_SIZE,
  2136. },
  2137. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2138. DESC_HDR_SEL0_AESU |
  2139. DESC_HDR_MODE0_AESU_CBC |
  2140. DESC_HDR_SEL1_MDEUA |
  2141. DESC_HDR_MODE1_MDEU_INIT |
  2142. DESC_HDR_MODE1_MDEU_PAD |
  2143. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2144. },
  2145. { .type = CRYPTO_ALG_TYPE_AEAD,
  2146. .alg.aead = {
  2147. .base = {
  2148. .cra_name = "authenc(hmac(sha256),"
  2149. "cbc(des3_ede))",
  2150. .cra_driver_name = "authenc-hmac-sha256-"
  2151. "cbc-3des-talitos",
  2152. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2153. .cra_flags = CRYPTO_ALG_ASYNC,
  2154. },
  2155. .ivsize = DES3_EDE_BLOCK_SIZE,
  2156. .maxauthsize = SHA256_DIGEST_SIZE,
  2157. },
  2158. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2159. DESC_HDR_SEL0_DEU |
  2160. DESC_HDR_MODE0_DEU_CBC |
  2161. DESC_HDR_MODE0_DEU_3DES |
  2162. DESC_HDR_SEL1_MDEUA |
  2163. DESC_HDR_MODE1_MDEU_INIT |
  2164. DESC_HDR_MODE1_MDEU_PAD |
  2165. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2166. },
  2167. { .type = CRYPTO_ALG_TYPE_AEAD,
  2168. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2169. .alg.aead = {
  2170. .base = {
  2171. .cra_name = "authenc(hmac(sha256),"
  2172. "cbc(des3_ede))",
  2173. .cra_driver_name = "authenc-hmac-sha256-"
  2174. "cbc-3des-talitos",
  2175. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2176. .cra_flags = CRYPTO_ALG_ASYNC,
  2177. },
  2178. .ivsize = DES3_EDE_BLOCK_SIZE,
  2179. .maxauthsize = SHA256_DIGEST_SIZE,
  2180. },
  2181. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2182. DESC_HDR_SEL0_DEU |
  2183. DESC_HDR_MODE0_DEU_CBC |
  2184. DESC_HDR_MODE0_DEU_3DES |
  2185. DESC_HDR_SEL1_MDEUA |
  2186. DESC_HDR_MODE1_MDEU_INIT |
  2187. DESC_HDR_MODE1_MDEU_PAD |
  2188. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2189. },
  2190. { .type = CRYPTO_ALG_TYPE_AEAD,
  2191. .alg.aead = {
  2192. .base = {
  2193. .cra_name = "authenc(hmac(sha384),cbc(aes))",
  2194. .cra_driver_name = "authenc-hmac-sha384-"
  2195. "cbc-aes-talitos",
  2196. .cra_blocksize = AES_BLOCK_SIZE,
  2197. .cra_flags = CRYPTO_ALG_ASYNC,
  2198. },
  2199. .ivsize = AES_BLOCK_SIZE,
  2200. .maxauthsize = SHA384_DIGEST_SIZE,
  2201. },
  2202. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2203. DESC_HDR_SEL0_AESU |
  2204. DESC_HDR_MODE0_AESU_CBC |
  2205. DESC_HDR_SEL1_MDEUB |
  2206. DESC_HDR_MODE1_MDEU_INIT |
  2207. DESC_HDR_MODE1_MDEU_PAD |
  2208. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  2209. },
  2210. { .type = CRYPTO_ALG_TYPE_AEAD,
  2211. .alg.aead = {
  2212. .base = {
  2213. .cra_name = "authenc(hmac(sha384),"
  2214. "cbc(des3_ede))",
  2215. .cra_driver_name = "authenc-hmac-sha384-"
  2216. "cbc-3des-talitos",
  2217. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2218. .cra_flags = CRYPTO_ALG_ASYNC,
  2219. },
  2220. .ivsize = DES3_EDE_BLOCK_SIZE,
  2221. .maxauthsize = SHA384_DIGEST_SIZE,
  2222. },
  2223. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2224. DESC_HDR_SEL0_DEU |
  2225. DESC_HDR_MODE0_DEU_CBC |
  2226. DESC_HDR_MODE0_DEU_3DES |
  2227. DESC_HDR_SEL1_MDEUB |
  2228. DESC_HDR_MODE1_MDEU_INIT |
  2229. DESC_HDR_MODE1_MDEU_PAD |
  2230. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  2231. },
  2232. { .type = CRYPTO_ALG_TYPE_AEAD,
  2233. .alg.aead = {
  2234. .base = {
  2235. .cra_name = "authenc(hmac(sha512),cbc(aes))",
  2236. .cra_driver_name = "authenc-hmac-sha512-"
  2237. "cbc-aes-talitos",
  2238. .cra_blocksize = AES_BLOCK_SIZE,
  2239. .cra_flags = CRYPTO_ALG_ASYNC,
  2240. },
  2241. .ivsize = AES_BLOCK_SIZE,
  2242. .maxauthsize = SHA512_DIGEST_SIZE,
  2243. },
  2244. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2245. DESC_HDR_SEL0_AESU |
  2246. DESC_HDR_MODE0_AESU_CBC |
  2247. DESC_HDR_SEL1_MDEUB |
  2248. DESC_HDR_MODE1_MDEU_INIT |
  2249. DESC_HDR_MODE1_MDEU_PAD |
  2250. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  2251. },
  2252. { .type = CRYPTO_ALG_TYPE_AEAD,
  2253. .alg.aead = {
  2254. .base = {
  2255. .cra_name = "authenc(hmac(sha512),"
  2256. "cbc(des3_ede))",
  2257. .cra_driver_name = "authenc-hmac-sha512-"
  2258. "cbc-3des-talitos",
  2259. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2260. .cra_flags = CRYPTO_ALG_ASYNC,
  2261. },
  2262. .ivsize = DES3_EDE_BLOCK_SIZE,
  2263. .maxauthsize = SHA512_DIGEST_SIZE,
  2264. },
  2265. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2266. DESC_HDR_SEL0_DEU |
  2267. DESC_HDR_MODE0_DEU_CBC |
  2268. DESC_HDR_MODE0_DEU_3DES |
  2269. DESC_HDR_SEL1_MDEUB |
  2270. DESC_HDR_MODE1_MDEU_INIT |
  2271. DESC_HDR_MODE1_MDEU_PAD |
  2272. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  2273. },
  2274. { .type = CRYPTO_ALG_TYPE_AEAD,
  2275. .alg.aead = {
  2276. .base = {
  2277. .cra_name = "authenc(hmac(md5),cbc(aes))",
  2278. .cra_driver_name = "authenc-hmac-md5-"
  2279. "cbc-aes-talitos",
  2280. .cra_blocksize = AES_BLOCK_SIZE,
  2281. .cra_flags = CRYPTO_ALG_ASYNC,
  2282. },
  2283. .ivsize = AES_BLOCK_SIZE,
  2284. .maxauthsize = MD5_DIGEST_SIZE,
  2285. },
  2286. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2287. DESC_HDR_SEL0_AESU |
  2288. DESC_HDR_MODE0_AESU_CBC |
  2289. DESC_HDR_SEL1_MDEUA |
  2290. DESC_HDR_MODE1_MDEU_INIT |
  2291. DESC_HDR_MODE1_MDEU_PAD |
  2292. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2293. },
  2294. { .type = CRYPTO_ALG_TYPE_AEAD,
  2295. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2296. .alg.aead = {
  2297. .base = {
  2298. .cra_name = "authenc(hmac(md5),cbc(aes))",
  2299. .cra_driver_name = "authenc-hmac-md5-"
  2300. "cbc-aes-talitos",
  2301. .cra_blocksize = AES_BLOCK_SIZE,
  2302. .cra_flags = CRYPTO_ALG_ASYNC,
  2303. },
  2304. .ivsize = AES_BLOCK_SIZE,
  2305. .maxauthsize = MD5_DIGEST_SIZE,
  2306. },
  2307. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2308. DESC_HDR_SEL0_AESU |
  2309. DESC_HDR_MODE0_AESU_CBC |
  2310. DESC_HDR_SEL1_MDEUA |
  2311. DESC_HDR_MODE1_MDEU_INIT |
  2312. DESC_HDR_MODE1_MDEU_PAD |
  2313. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2314. },
  2315. { .type = CRYPTO_ALG_TYPE_AEAD,
  2316. .alg.aead = {
  2317. .base = {
  2318. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  2319. .cra_driver_name = "authenc-hmac-md5-"
  2320. "cbc-3des-talitos",
  2321. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2322. .cra_flags = CRYPTO_ALG_ASYNC,
  2323. },
  2324. .ivsize = DES3_EDE_BLOCK_SIZE,
  2325. .maxauthsize = MD5_DIGEST_SIZE,
  2326. },
  2327. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2328. DESC_HDR_SEL0_DEU |
  2329. DESC_HDR_MODE0_DEU_CBC |
  2330. DESC_HDR_MODE0_DEU_3DES |
  2331. DESC_HDR_SEL1_MDEUA |
  2332. DESC_HDR_MODE1_MDEU_INIT |
  2333. DESC_HDR_MODE1_MDEU_PAD |
  2334. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2335. },
  2336. { .type = CRYPTO_ALG_TYPE_AEAD,
  2337. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2338. .alg.aead = {
  2339. .base = {
  2340. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  2341. .cra_driver_name = "authenc-hmac-md5-"
  2342. "cbc-3des-talitos",
  2343. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2344. .cra_flags = CRYPTO_ALG_ASYNC,
  2345. },
  2346. .ivsize = DES3_EDE_BLOCK_SIZE,
  2347. .maxauthsize = MD5_DIGEST_SIZE,
  2348. },
  2349. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2350. DESC_HDR_SEL0_DEU |
  2351. DESC_HDR_MODE0_DEU_CBC |
  2352. DESC_HDR_MODE0_DEU_3DES |
  2353. DESC_HDR_SEL1_MDEUA |
  2354. DESC_HDR_MODE1_MDEU_INIT |
  2355. DESC_HDR_MODE1_MDEU_PAD |
  2356. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2357. },
  2358. /* ABLKCIPHER algorithms. */
  2359. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2360. .alg.crypto = {
  2361. .cra_name = "ecb(aes)",
  2362. .cra_driver_name = "ecb-aes-talitos",
  2363. .cra_blocksize = AES_BLOCK_SIZE,
  2364. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2365. CRYPTO_ALG_ASYNC,
  2366. .cra_ablkcipher = {
  2367. .min_keysize = AES_MIN_KEY_SIZE,
  2368. .max_keysize = AES_MAX_KEY_SIZE,
  2369. .ivsize = AES_BLOCK_SIZE,
  2370. }
  2371. },
  2372. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2373. DESC_HDR_SEL0_AESU,
  2374. },
  2375. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2376. .alg.crypto = {
  2377. .cra_name = "cbc(aes)",
  2378. .cra_driver_name = "cbc-aes-talitos",
  2379. .cra_blocksize = AES_BLOCK_SIZE,
  2380. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2381. CRYPTO_ALG_ASYNC,
  2382. .cra_ablkcipher = {
  2383. .min_keysize = AES_MIN_KEY_SIZE,
  2384. .max_keysize = AES_MAX_KEY_SIZE,
  2385. .ivsize = AES_BLOCK_SIZE,
  2386. }
  2387. },
  2388. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2389. DESC_HDR_SEL0_AESU |
  2390. DESC_HDR_MODE0_AESU_CBC,
  2391. },
  2392. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2393. .alg.crypto = {
  2394. .cra_name = "ctr(aes)",
  2395. .cra_driver_name = "ctr-aes-talitos",
  2396. .cra_blocksize = AES_BLOCK_SIZE,
  2397. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2398. CRYPTO_ALG_ASYNC,
  2399. .cra_ablkcipher = {
  2400. .min_keysize = AES_MIN_KEY_SIZE,
  2401. .max_keysize = AES_MAX_KEY_SIZE,
  2402. .ivsize = AES_BLOCK_SIZE,
  2403. }
  2404. },
  2405. .desc_hdr_template = DESC_HDR_TYPE_AESU_CTR_NONSNOOP |
  2406. DESC_HDR_SEL0_AESU |
  2407. DESC_HDR_MODE0_AESU_CTR,
  2408. },
  2409. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2410. .alg.crypto = {
  2411. .cra_name = "ecb(des)",
  2412. .cra_driver_name = "ecb-des-talitos",
  2413. .cra_blocksize = DES_BLOCK_SIZE,
  2414. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2415. CRYPTO_ALG_ASYNC,
  2416. .cra_ablkcipher = {
  2417. .min_keysize = DES_KEY_SIZE,
  2418. .max_keysize = DES_KEY_SIZE,
  2419. .ivsize = DES_BLOCK_SIZE,
  2420. }
  2421. },
  2422. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2423. DESC_HDR_SEL0_DEU,
  2424. },
  2425. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2426. .alg.crypto = {
  2427. .cra_name = "cbc(des)",
  2428. .cra_driver_name = "cbc-des-talitos",
  2429. .cra_blocksize = DES_BLOCK_SIZE,
  2430. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2431. CRYPTO_ALG_ASYNC,
  2432. .cra_ablkcipher = {
  2433. .min_keysize = DES_KEY_SIZE,
  2434. .max_keysize = DES_KEY_SIZE,
  2435. .ivsize = DES_BLOCK_SIZE,
  2436. }
  2437. },
  2438. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2439. DESC_HDR_SEL0_DEU |
  2440. DESC_HDR_MODE0_DEU_CBC,
  2441. },
  2442. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2443. .alg.crypto = {
  2444. .cra_name = "ecb(des3_ede)",
  2445. .cra_driver_name = "ecb-3des-talitos",
  2446. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2447. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2448. CRYPTO_ALG_ASYNC,
  2449. .cra_ablkcipher = {
  2450. .min_keysize = DES3_EDE_KEY_SIZE,
  2451. .max_keysize = DES3_EDE_KEY_SIZE,
  2452. .ivsize = DES3_EDE_BLOCK_SIZE,
  2453. }
  2454. },
  2455. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2456. DESC_HDR_SEL0_DEU |
  2457. DESC_HDR_MODE0_DEU_3DES,
  2458. },
  2459. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2460. .alg.crypto = {
  2461. .cra_name = "cbc(des3_ede)",
  2462. .cra_driver_name = "cbc-3des-talitos",
  2463. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2464. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2465. CRYPTO_ALG_ASYNC,
  2466. .cra_ablkcipher = {
  2467. .min_keysize = DES3_EDE_KEY_SIZE,
  2468. .max_keysize = DES3_EDE_KEY_SIZE,
  2469. .ivsize = DES3_EDE_BLOCK_SIZE,
  2470. }
  2471. },
  2472. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2473. DESC_HDR_SEL0_DEU |
  2474. DESC_HDR_MODE0_DEU_CBC |
  2475. DESC_HDR_MODE0_DEU_3DES,
  2476. },
  2477. /* AHASH algorithms. */
  2478. { .type = CRYPTO_ALG_TYPE_AHASH,
  2479. .alg.hash = {
  2480. .halg.digestsize = MD5_DIGEST_SIZE,
  2481. .halg.statesize = sizeof(struct talitos_export_state),
  2482. .halg.base = {
  2483. .cra_name = "md5",
  2484. .cra_driver_name = "md5-talitos",
  2485. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  2486. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2487. CRYPTO_ALG_ASYNC,
  2488. }
  2489. },
  2490. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2491. DESC_HDR_SEL0_MDEUA |
  2492. DESC_HDR_MODE0_MDEU_MD5,
  2493. },
  2494. { .type = CRYPTO_ALG_TYPE_AHASH,
  2495. .alg.hash = {
  2496. .halg.digestsize = SHA1_DIGEST_SIZE,
  2497. .halg.statesize = sizeof(struct talitos_export_state),
  2498. .halg.base = {
  2499. .cra_name = "sha1",
  2500. .cra_driver_name = "sha1-talitos",
  2501. .cra_blocksize = SHA1_BLOCK_SIZE,
  2502. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2503. CRYPTO_ALG_ASYNC,
  2504. }
  2505. },
  2506. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2507. DESC_HDR_SEL0_MDEUA |
  2508. DESC_HDR_MODE0_MDEU_SHA1,
  2509. },
  2510. { .type = CRYPTO_ALG_TYPE_AHASH,
  2511. .alg.hash = {
  2512. .halg.digestsize = SHA224_DIGEST_SIZE,
  2513. .halg.statesize = sizeof(struct talitos_export_state),
  2514. .halg.base = {
  2515. .cra_name = "sha224",
  2516. .cra_driver_name = "sha224-talitos",
  2517. .cra_blocksize = SHA224_BLOCK_SIZE,
  2518. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2519. CRYPTO_ALG_ASYNC,
  2520. }
  2521. },
  2522. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2523. DESC_HDR_SEL0_MDEUA |
  2524. DESC_HDR_MODE0_MDEU_SHA224,
  2525. },
  2526. { .type = CRYPTO_ALG_TYPE_AHASH,
  2527. .alg.hash = {
  2528. .halg.digestsize = SHA256_DIGEST_SIZE,
  2529. .halg.statesize = sizeof(struct talitos_export_state),
  2530. .halg.base = {
  2531. .cra_name = "sha256",
  2532. .cra_driver_name = "sha256-talitos",
  2533. .cra_blocksize = SHA256_BLOCK_SIZE,
  2534. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2535. CRYPTO_ALG_ASYNC,
  2536. }
  2537. },
  2538. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2539. DESC_HDR_SEL0_MDEUA |
  2540. DESC_HDR_MODE0_MDEU_SHA256,
  2541. },
  2542. { .type = CRYPTO_ALG_TYPE_AHASH,
  2543. .alg.hash = {
  2544. .halg.digestsize = SHA384_DIGEST_SIZE,
  2545. .halg.statesize = sizeof(struct talitos_export_state),
  2546. .halg.base = {
  2547. .cra_name = "sha384",
  2548. .cra_driver_name = "sha384-talitos",
  2549. .cra_blocksize = SHA384_BLOCK_SIZE,
  2550. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2551. CRYPTO_ALG_ASYNC,
  2552. }
  2553. },
  2554. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2555. DESC_HDR_SEL0_MDEUB |
  2556. DESC_HDR_MODE0_MDEUB_SHA384,
  2557. },
  2558. { .type = CRYPTO_ALG_TYPE_AHASH,
  2559. .alg.hash = {
  2560. .halg.digestsize = SHA512_DIGEST_SIZE,
  2561. .halg.statesize = sizeof(struct talitos_export_state),
  2562. .halg.base = {
  2563. .cra_name = "sha512",
  2564. .cra_driver_name = "sha512-talitos",
  2565. .cra_blocksize = SHA512_BLOCK_SIZE,
  2566. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2567. CRYPTO_ALG_ASYNC,
  2568. }
  2569. },
  2570. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2571. DESC_HDR_SEL0_MDEUB |
  2572. DESC_HDR_MODE0_MDEUB_SHA512,
  2573. },
  2574. { .type = CRYPTO_ALG_TYPE_AHASH,
  2575. .alg.hash = {
  2576. .halg.digestsize = MD5_DIGEST_SIZE,
  2577. .halg.statesize = sizeof(struct talitos_export_state),
  2578. .halg.base = {
  2579. .cra_name = "hmac(md5)",
  2580. .cra_driver_name = "hmac-md5-talitos",
  2581. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  2582. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2583. CRYPTO_ALG_ASYNC,
  2584. }
  2585. },
  2586. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2587. DESC_HDR_SEL0_MDEUA |
  2588. DESC_HDR_MODE0_MDEU_MD5,
  2589. },
  2590. { .type = CRYPTO_ALG_TYPE_AHASH,
  2591. .alg.hash = {
  2592. .halg.digestsize = SHA1_DIGEST_SIZE,
  2593. .halg.statesize = sizeof(struct talitos_export_state),
  2594. .halg.base = {
  2595. .cra_name = "hmac(sha1)",
  2596. .cra_driver_name = "hmac-sha1-talitos",
  2597. .cra_blocksize = SHA1_BLOCK_SIZE,
  2598. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2599. CRYPTO_ALG_ASYNC,
  2600. }
  2601. },
  2602. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2603. DESC_HDR_SEL0_MDEUA |
  2604. DESC_HDR_MODE0_MDEU_SHA1,
  2605. },
  2606. { .type = CRYPTO_ALG_TYPE_AHASH,
  2607. .alg.hash = {
  2608. .halg.digestsize = SHA224_DIGEST_SIZE,
  2609. .halg.statesize = sizeof(struct talitos_export_state),
  2610. .halg.base = {
  2611. .cra_name = "hmac(sha224)",
  2612. .cra_driver_name = "hmac-sha224-talitos",
  2613. .cra_blocksize = SHA224_BLOCK_SIZE,
  2614. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2615. CRYPTO_ALG_ASYNC,
  2616. }
  2617. },
  2618. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2619. DESC_HDR_SEL0_MDEUA |
  2620. DESC_HDR_MODE0_MDEU_SHA224,
  2621. },
  2622. { .type = CRYPTO_ALG_TYPE_AHASH,
  2623. .alg.hash = {
  2624. .halg.digestsize = SHA256_DIGEST_SIZE,
  2625. .halg.statesize = sizeof(struct talitos_export_state),
  2626. .halg.base = {
  2627. .cra_name = "hmac(sha256)",
  2628. .cra_driver_name = "hmac-sha256-talitos",
  2629. .cra_blocksize = SHA256_BLOCK_SIZE,
  2630. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2631. CRYPTO_ALG_ASYNC,
  2632. }
  2633. },
  2634. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2635. DESC_HDR_SEL0_MDEUA |
  2636. DESC_HDR_MODE0_MDEU_SHA256,
  2637. },
  2638. { .type = CRYPTO_ALG_TYPE_AHASH,
  2639. .alg.hash = {
  2640. .halg.digestsize = SHA384_DIGEST_SIZE,
  2641. .halg.statesize = sizeof(struct talitos_export_state),
  2642. .halg.base = {
  2643. .cra_name = "hmac(sha384)",
  2644. .cra_driver_name = "hmac-sha384-talitos",
  2645. .cra_blocksize = SHA384_BLOCK_SIZE,
  2646. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2647. CRYPTO_ALG_ASYNC,
  2648. }
  2649. },
  2650. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2651. DESC_HDR_SEL0_MDEUB |
  2652. DESC_HDR_MODE0_MDEUB_SHA384,
  2653. },
  2654. { .type = CRYPTO_ALG_TYPE_AHASH,
  2655. .alg.hash = {
  2656. .halg.digestsize = SHA512_DIGEST_SIZE,
  2657. .halg.statesize = sizeof(struct talitos_export_state),
  2658. .halg.base = {
  2659. .cra_name = "hmac(sha512)",
  2660. .cra_driver_name = "hmac-sha512-talitos",
  2661. .cra_blocksize = SHA512_BLOCK_SIZE,
  2662. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2663. CRYPTO_ALG_ASYNC,
  2664. }
  2665. },
  2666. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2667. DESC_HDR_SEL0_MDEUB |
  2668. DESC_HDR_MODE0_MDEUB_SHA512,
  2669. }
  2670. };
  2671. struct talitos_crypto_alg {
  2672. struct list_head entry;
  2673. struct device *dev;
  2674. struct talitos_alg_template algt;
  2675. };
  2676. static int talitos_init_common(struct talitos_ctx *ctx,
  2677. struct talitos_crypto_alg *talitos_alg)
  2678. {
  2679. struct talitos_private *priv;
  2680. /* update context with ptr to dev */
  2681. ctx->dev = talitos_alg->dev;
  2682. /* assign SEC channel to tfm in round-robin fashion */
  2683. priv = dev_get_drvdata(ctx->dev);
  2684. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2685. (priv->num_channels - 1);
  2686. /* copy descriptor header template value */
  2687. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2688. /* select done notification */
  2689. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2690. return 0;
  2691. }
  2692. static int talitos_cra_init(struct crypto_tfm *tfm)
  2693. {
  2694. struct crypto_alg *alg = tfm->__crt_alg;
  2695. struct talitos_crypto_alg *talitos_alg;
  2696. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2697. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2698. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2699. struct talitos_crypto_alg,
  2700. algt.alg.hash);
  2701. else
  2702. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2703. algt.alg.crypto);
  2704. return talitos_init_common(ctx, talitos_alg);
  2705. }
  2706. static int talitos_cra_init_aead(struct crypto_aead *tfm)
  2707. {
  2708. struct aead_alg *alg = crypto_aead_alg(tfm);
  2709. struct talitos_crypto_alg *talitos_alg;
  2710. struct talitos_ctx *ctx = crypto_aead_ctx(tfm);
  2711. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2712. algt.alg.aead);
  2713. return talitos_init_common(ctx, talitos_alg);
  2714. }
  2715. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2716. {
  2717. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2718. talitos_cra_init(tfm);
  2719. ctx->keylen = 0;
  2720. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2721. sizeof(struct talitos_ahash_req_ctx));
  2722. return 0;
  2723. }
  2724. static void talitos_cra_exit(struct crypto_tfm *tfm)
  2725. {
  2726. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2727. struct device *dev = ctx->dev;
  2728. if (ctx->keylen)
  2729. dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
  2730. }
  2731. /*
  2732. * given the alg's descriptor header template, determine whether descriptor
  2733. * type and primary/secondary execution units required match the hw
  2734. * capabilities description provided in the device tree node.
  2735. */
  2736. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2737. {
  2738. struct talitos_private *priv = dev_get_drvdata(dev);
  2739. int ret;
  2740. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2741. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2742. if (SECONDARY_EU(desc_hdr_template))
  2743. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2744. & priv->exec_units);
  2745. return ret;
  2746. }
  2747. static int talitos_remove(struct platform_device *ofdev)
  2748. {
  2749. struct device *dev = &ofdev->dev;
  2750. struct talitos_private *priv = dev_get_drvdata(dev);
  2751. struct talitos_crypto_alg *t_alg, *n;
  2752. int i;
  2753. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2754. switch (t_alg->algt.type) {
  2755. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2756. break;
  2757. case CRYPTO_ALG_TYPE_AEAD:
  2758. crypto_unregister_aead(&t_alg->algt.alg.aead);
  2759. case CRYPTO_ALG_TYPE_AHASH:
  2760. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2761. break;
  2762. }
  2763. list_del(&t_alg->entry);
  2764. }
  2765. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2766. talitos_unregister_rng(dev);
  2767. for (i = 0; i < 2; i++)
  2768. if (priv->irq[i]) {
  2769. free_irq(priv->irq[i], dev);
  2770. irq_dispose_mapping(priv->irq[i]);
  2771. }
  2772. tasklet_kill(&priv->done_task[0]);
  2773. if (priv->irq[1])
  2774. tasklet_kill(&priv->done_task[1]);
  2775. return 0;
  2776. }
  2777. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2778. struct talitos_alg_template
  2779. *template)
  2780. {
  2781. struct talitos_private *priv = dev_get_drvdata(dev);
  2782. struct talitos_crypto_alg *t_alg;
  2783. struct crypto_alg *alg;
  2784. t_alg = devm_kzalloc(dev, sizeof(struct talitos_crypto_alg),
  2785. GFP_KERNEL);
  2786. if (!t_alg)
  2787. return ERR_PTR(-ENOMEM);
  2788. t_alg->algt = *template;
  2789. switch (t_alg->algt.type) {
  2790. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2791. alg = &t_alg->algt.alg.crypto;
  2792. alg->cra_init = talitos_cra_init;
  2793. alg->cra_exit = talitos_cra_exit;
  2794. alg->cra_type = &crypto_ablkcipher_type;
  2795. alg->cra_ablkcipher.setkey = ablkcipher_setkey;
  2796. alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
  2797. alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
  2798. alg->cra_ablkcipher.geniv = "eseqiv";
  2799. break;
  2800. case CRYPTO_ALG_TYPE_AEAD:
  2801. alg = &t_alg->algt.alg.aead.base;
  2802. alg->cra_exit = talitos_cra_exit;
  2803. t_alg->algt.alg.aead.init = talitos_cra_init_aead;
  2804. t_alg->algt.alg.aead.setkey = aead_setkey;
  2805. t_alg->algt.alg.aead.encrypt = aead_encrypt;
  2806. t_alg->algt.alg.aead.decrypt = aead_decrypt;
  2807. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2808. !strncmp(alg->cra_name, "authenc(hmac(sha224)", 20)) {
  2809. devm_kfree(dev, t_alg);
  2810. return ERR_PTR(-ENOTSUPP);
  2811. }
  2812. break;
  2813. case CRYPTO_ALG_TYPE_AHASH:
  2814. alg = &t_alg->algt.alg.hash.halg.base;
  2815. alg->cra_init = talitos_cra_init_ahash;
  2816. alg->cra_exit = talitos_cra_exit;
  2817. alg->cra_type = &crypto_ahash_type;
  2818. t_alg->algt.alg.hash.init = ahash_init;
  2819. t_alg->algt.alg.hash.update = ahash_update;
  2820. t_alg->algt.alg.hash.final = ahash_final;
  2821. t_alg->algt.alg.hash.finup = ahash_finup;
  2822. t_alg->algt.alg.hash.digest = ahash_digest;
  2823. if (!strncmp(alg->cra_name, "hmac", 4))
  2824. t_alg->algt.alg.hash.setkey = ahash_setkey;
  2825. t_alg->algt.alg.hash.import = ahash_import;
  2826. t_alg->algt.alg.hash.export = ahash_export;
  2827. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2828. !strncmp(alg->cra_name, "hmac", 4)) {
  2829. devm_kfree(dev, t_alg);
  2830. return ERR_PTR(-ENOTSUPP);
  2831. }
  2832. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2833. (!strcmp(alg->cra_name, "sha224") ||
  2834. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2835. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2836. t_alg->algt.desc_hdr_template =
  2837. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2838. DESC_HDR_SEL0_MDEUA |
  2839. DESC_HDR_MODE0_MDEU_SHA256;
  2840. }
  2841. break;
  2842. default:
  2843. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2844. devm_kfree(dev, t_alg);
  2845. return ERR_PTR(-EINVAL);
  2846. }
  2847. alg->cra_module = THIS_MODULE;
  2848. if (t_alg->algt.priority)
  2849. alg->cra_priority = t_alg->algt.priority;
  2850. else
  2851. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2852. alg->cra_alignmask = 0;
  2853. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2854. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2855. t_alg->dev = dev;
  2856. return t_alg;
  2857. }
  2858. static int talitos_probe_irq(struct platform_device *ofdev)
  2859. {
  2860. struct device *dev = &ofdev->dev;
  2861. struct device_node *np = ofdev->dev.of_node;
  2862. struct talitos_private *priv = dev_get_drvdata(dev);
  2863. int err;
  2864. bool is_sec1 = has_ftr_sec1(priv);
  2865. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2866. if (!priv->irq[0]) {
  2867. dev_err(dev, "failed to map irq\n");
  2868. return -EINVAL;
  2869. }
  2870. if (is_sec1) {
  2871. err = request_irq(priv->irq[0], talitos1_interrupt_4ch, 0,
  2872. dev_driver_string(dev), dev);
  2873. goto primary_out;
  2874. }
  2875. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2876. /* get the primary irq line */
  2877. if (!priv->irq[1]) {
  2878. err = request_irq(priv->irq[0], talitos2_interrupt_4ch, 0,
  2879. dev_driver_string(dev), dev);
  2880. goto primary_out;
  2881. }
  2882. err = request_irq(priv->irq[0], talitos2_interrupt_ch0_2, 0,
  2883. dev_driver_string(dev), dev);
  2884. if (err)
  2885. goto primary_out;
  2886. /* get the secondary irq line */
  2887. err = request_irq(priv->irq[1], talitos2_interrupt_ch1_3, 0,
  2888. dev_driver_string(dev), dev);
  2889. if (err) {
  2890. dev_err(dev, "failed to request secondary irq\n");
  2891. irq_dispose_mapping(priv->irq[1]);
  2892. priv->irq[1] = 0;
  2893. }
  2894. return err;
  2895. primary_out:
  2896. if (err) {
  2897. dev_err(dev, "failed to request primary irq\n");
  2898. irq_dispose_mapping(priv->irq[0]);
  2899. priv->irq[0] = 0;
  2900. }
  2901. return err;
  2902. }
  2903. static int talitos_probe(struct platform_device *ofdev)
  2904. {
  2905. struct device *dev = &ofdev->dev;
  2906. struct device_node *np = ofdev->dev.of_node;
  2907. struct talitos_private *priv;
  2908. int i, err;
  2909. int stride;
  2910. struct resource *res;
  2911. priv = devm_kzalloc(dev, sizeof(struct talitos_private), GFP_KERNEL);
  2912. if (!priv)
  2913. return -ENOMEM;
  2914. INIT_LIST_HEAD(&priv->alg_list);
  2915. dev_set_drvdata(dev, priv);
  2916. priv->ofdev = ofdev;
  2917. spin_lock_init(&priv->reg_lock);
  2918. res = platform_get_resource(ofdev, IORESOURCE_MEM, 0);
  2919. if (!res)
  2920. return -ENXIO;
  2921. priv->reg = devm_ioremap(dev, res->start, resource_size(res));
  2922. if (!priv->reg) {
  2923. dev_err(dev, "failed to of_iomap\n");
  2924. err = -ENOMEM;
  2925. goto err_out;
  2926. }
  2927. /* get SEC version capabilities from device tree */
  2928. of_property_read_u32(np, "fsl,num-channels", &priv->num_channels);
  2929. of_property_read_u32(np, "fsl,channel-fifo-len", &priv->chfifo_len);
  2930. of_property_read_u32(np, "fsl,exec-units-mask", &priv->exec_units);
  2931. of_property_read_u32(np, "fsl,descriptor-types-mask",
  2932. &priv->desc_types);
  2933. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2934. !priv->exec_units || !priv->desc_types) {
  2935. dev_err(dev, "invalid property data in device tree node\n");
  2936. err = -EINVAL;
  2937. goto err_out;
  2938. }
  2939. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2940. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2941. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2942. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2943. TALITOS_FTR_SHA224_HWINIT |
  2944. TALITOS_FTR_HMAC_OK;
  2945. if (of_device_is_compatible(np, "fsl,sec1.0"))
  2946. priv->features |= TALITOS_FTR_SEC1;
  2947. if (of_device_is_compatible(np, "fsl,sec1.2")) {
  2948. priv->reg_deu = priv->reg + TALITOS12_DEU;
  2949. priv->reg_aesu = priv->reg + TALITOS12_AESU;
  2950. priv->reg_mdeu = priv->reg + TALITOS12_MDEU;
  2951. stride = TALITOS1_CH_STRIDE;
  2952. } else if (of_device_is_compatible(np, "fsl,sec1.0")) {
  2953. priv->reg_deu = priv->reg + TALITOS10_DEU;
  2954. priv->reg_aesu = priv->reg + TALITOS10_AESU;
  2955. priv->reg_mdeu = priv->reg + TALITOS10_MDEU;
  2956. priv->reg_afeu = priv->reg + TALITOS10_AFEU;
  2957. priv->reg_rngu = priv->reg + TALITOS10_RNGU;
  2958. priv->reg_pkeu = priv->reg + TALITOS10_PKEU;
  2959. stride = TALITOS1_CH_STRIDE;
  2960. } else {
  2961. priv->reg_deu = priv->reg + TALITOS2_DEU;
  2962. priv->reg_aesu = priv->reg + TALITOS2_AESU;
  2963. priv->reg_mdeu = priv->reg + TALITOS2_MDEU;
  2964. priv->reg_afeu = priv->reg + TALITOS2_AFEU;
  2965. priv->reg_rngu = priv->reg + TALITOS2_RNGU;
  2966. priv->reg_pkeu = priv->reg + TALITOS2_PKEU;
  2967. priv->reg_keu = priv->reg + TALITOS2_KEU;
  2968. priv->reg_crcu = priv->reg + TALITOS2_CRCU;
  2969. stride = TALITOS2_CH_STRIDE;
  2970. }
  2971. err = talitos_probe_irq(ofdev);
  2972. if (err)
  2973. goto err_out;
  2974. if (of_device_is_compatible(np, "fsl,sec1.0")) {
  2975. if (priv->num_channels == 1)
  2976. tasklet_init(&priv->done_task[0], talitos1_done_ch0,
  2977. (unsigned long)dev);
  2978. else
  2979. tasklet_init(&priv->done_task[0], talitos1_done_4ch,
  2980. (unsigned long)dev);
  2981. } else {
  2982. if (priv->irq[1]) {
  2983. tasklet_init(&priv->done_task[0], talitos2_done_ch0_2,
  2984. (unsigned long)dev);
  2985. tasklet_init(&priv->done_task[1], talitos2_done_ch1_3,
  2986. (unsigned long)dev);
  2987. } else if (priv->num_channels == 1) {
  2988. tasklet_init(&priv->done_task[0], talitos2_done_ch0,
  2989. (unsigned long)dev);
  2990. } else {
  2991. tasklet_init(&priv->done_task[0], talitos2_done_4ch,
  2992. (unsigned long)dev);
  2993. }
  2994. }
  2995. priv->chan = devm_kcalloc(dev,
  2996. priv->num_channels,
  2997. sizeof(struct talitos_channel),
  2998. GFP_KERNEL);
  2999. if (!priv->chan) {
  3000. dev_err(dev, "failed to allocate channel management space\n");
  3001. err = -ENOMEM;
  3002. goto err_out;
  3003. }
  3004. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  3005. for (i = 0; i < priv->num_channels; i++) {
  3006. priv->chan[i].reg = priv->reg + stride * (i + 1);
  3007. if (!priv->irq[1] || !(i & 1))
  3008. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  3009. spin_lock_init(&priv->chan[i].head_lock);
  3010. spin_lock_init(&priv->chan[i].tail_lock);
  3011. priv->chan[i].fifo = devm_kcalloc(dev,
  3012. priv->fifo_len,
  3013. sizeof(struct talitos_request),
  3014. GFP_KERNEL);
  3015. if (!priv->chan[i].fifo) {
  3016. dev_err(dev, "failed to allocate request fifo %d\n", i);
  3017. err = -ENOMEM;
  3018. goto err_out;
  3019. }
  3020. atomic_set(&priv->chan[i].submit_count,
  3021. -(priv->chfifo_len - 1));
  3022. }
  3023. dma_set_mask(dev, DMA_BIT_MASK(36));
  3024. /* reset and initialize the h/w */
  3025. err = init_device(dev);
  3026. if (err) {
  3027. dev_err(dev, "failed to initialize device\n");
  3028. goto err_out;
  3029. }
  3030. /* register the RNG, if available */
  3031. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  3032. err = talitos_register_rng(dev);
  3033. if (err) {
  3034. dev_err(dev, "failed to register hwrng: %d\n", err);
  3035. goto err_out;
  3036. } else
  3037. dev_info(dev, "hwrng\n");
  3038. }
  3039. /* register crypto algorithms the device supports */
  3040. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  3041. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  3042. struct talitos_crypto_alg *t_alg;
  3043. struct crypto_alg *alg = NULL;
  3044. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  3045. if (IS_ERR(t_alg)) {
  3046. err = PTR_ERR(t_alg);
  3047. if (err == -ENOTSUPP)
  3048. continue;
  3049. goto err_out;
  3050. }
  3051. switch (t_alg->algt.type) {
  3052. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  3053. err = crypto_register_alg(
  3054. &t_alg->algt.alg.crypto);
  3055. alg = &t_alg->algt.alg.crypto;
  3056. break;
  3057. case CRYPTO_ALG_TYPE_AEAD:
  3058. err = crypto_register_aead(
  3059. &t_alg->algt.alg.aead);
  3060. alg = &t_alg->algt.alg.aead.base;
  3061. break;
  3062. case CRYPTO_ALG_TYPE_AHASH:
  3063. err = crypto_register_ahash(
  3064. &t_alg->algt.alg.hash);
  3065. alg = &t_alg->algt.alg.hash.halg.base;
  3066. break;
  3067. }
  3068. if (err) {
  3069. dev_err(dev, "%s alg registration failed\n",
  3070. alg->cra_driver_name);
  3071. devm_kfree(dev, t_alg);
  3072. } else
  3073. list_add_tail(&t_alg->entry, &priv->alg_list);
  3074. }
  3075. }
  3076. if (!list_empty(&priv->alg_list))
  3077. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  3078. (char *)of_get_property(np, "compatible", NULL));
  3079. return 0;
  3080. err_out:
  3081. talitos_remove(ofdev);
  3082. return err;
  3083. }
  3084. static const struct of_device_id talitos_match[] = {
  3085. #ifdef CONFIG_CRYPTO_DEV_TALITOS1
  3086. {
  3087. .compatible = "fsl,sec1.0",
  3088. },
  3089. #endif
  3090. #ifdef CONFIG_CRYPTO_DEV_TALITOS2
  3091. {
  3092. .compatible = "fsl,sec2.0",
  3093. },
  3094. #endif
  3095. {},
  3096. };
  3097. MODULE_DEVICE_TABLE(of, talitos_match);
  3098. static struct platform_driver talitos_driver = {
  3099. .driver = {
  3100. .name = "talitos",
  3101. .of_match_table = talitos_match,
  3102. },
  3103. .probe = talitos_probe,
  3104. .remove = talitos_remove,
  3105. };
  3106. module_platform_driver(talitos_driver);
  3107. MODULE_LICENSE("GPL");
  3108. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  3109. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");