sun4i-ss-core.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457
  1. /*
  2. * sun4i-ss-core.c - hardware cryptographic accelerator for Allwinner A20 SoC
  3. *
  4. * Copyright (C) 2013-2015 Corentin LABBE <clabbe.montjoie@gmail.com>
  5. *
  6. * Core file which registers crypto algorithms supported by the SS.
  7. *
  8. * You could find a link for the datasheet in Documentation/arm/sunxi/README
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. */
  15. #include <linux/clk.h>
  16. #include <linux/crypto.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/of.h>
  20. #include <linux/platform_device.h>
  21. #include <crypto/scatterwalk.h>
  22. #include <linux/scatterlist.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/delay.h>
  25. #include <linux/reset.h>
  26. #include "sun4i-ss.h"
  27. static struct sun4i_ss_alg_template ss_algs[] = {
  28. { .type = CRYPTO_ALG_TYPE_AHASH,
  29. .mode = SS_OP_MD5,
  30. .alg.hash = {
  31. .init = sun4i_hash_init,
  32. .update = sun4i_hash_update,
  33. .final = sun4i_hash_final,
  34. .finup = sun4i_hash_finup,
  35. .digest = sun4i_hash_digest,
  36. .export = sun4i_hash_export_md5,
  37. .import = sun4i_hash_import_md5,
  38. .halg = {
  39. .digestsize = MD5_DIGEST_SIZE,
  40. .statesize = sizeof(struct md5_state),
  41. .base = {
  42. .cra_name = "md5",
  43. .cra_driver_name = "md5-sun4i-ss",
  44. .cra_priority = 300,
  45. .cra_alignmask = 3,
  46. .cra_flags = CRYPTO_ALG_TYPE_AHASH,
  47. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  48. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  49. .cra_module = THIS_MODULE,
  50. .cra_type = &crypto_ahash_type,
  51. .cra_init = sun4i_hash_crainit
  52. }
  53. }
  54. }
  55. },
  56. { .type = CRYPTO_ALG_TYPE_AHASH,
  57. .mode = SS_OP_SHA1,
  58. .alg.hash = {
  59. .init = sun4i_hash_init,
  60. .update = sun4i_hash_update,
  61. .final = sun4i_hash_final,
  62. .finup = sun4i_hash_finup,
  63. .digest = sun4i_hash_digest,
  64. .export = sun4i_hash_export_sha1,
  65. .import = sun4i_hash_import_sha1,
  66. .halg = {
  67. .digestsize = SHA1_DIGEST_SIZE,
  68. .statesize = sizeof(struct sha1_state),
  69. .base = {
  70. .cra_name = "sha1",
  71. .cra_driver_name = "sha1-sun4i-ss",
  72. .cra_priority = 300,
  73. .cra_alignmask = 3,
  74. .cra_flags = CRYPTO_ALG_TYPE_AHASH,
  75. .cra_blocksize = SHA1_BLOCK_SIZE,
  76. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  77. .cra_module = THIS_MODULE,
  78. .cra_type = &crypto_ahash_type,
  79. .cra_init = sun4i_hash_crainit
  80. }
  81. }
  82. }
  83. },
  84. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  85. .alg.crypto = {
  86. .setkey = sun4i_ss_aes_setkey,
  87. .encrypt = sun4i_ss_cbc_aes_encrypt,
  88. .decrypt = sun4i_ss_cbc_aes_decrypt,
  89. .min_keysize = AES_MIN_KEY_SIZE,
  90. .max_keysize = AES_MAX_KEY_SIZE,
  91. .ivsize = AES_BLOCK_SIZE,
  92. .base = {
  93. .cra_name = "cbc(aes)",
  94. .cra_driver_name = "cbc-aes-sun4i-ss",
  95. .cra_priority = 300,
  96. .cra_blocksize = AES_BLOCK_SIZE,
  97. .cra_flags = CRYPTO_ALG_TYPE_SKCIPHER |
  98. CRYPTO_ALG_KERN_DRIVER_ONLY,
  99. .cra_ctxsize = sizeof(struct sun4i_tfm_ctx),
  100. .cra_module = THIS_MODULE,
  101. .cra_alignmask = 3,
  102. .cra_init = sun4i_ss_cipher_init,
  103. }
  104. }
  105. },
  106. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  107. .alg.crypto = {
  108. .setkey = sun4i_ss_aes_setkey,
  109. .encrypt = sun4i_ss_ecb_aes_encrypt,
  110. .decrypt = sun4i_ss_ecb_aes_decrypt,
  111. .min_keysize = AES_MIN_KEY_SIZE,
  112. .max_keysize = AES_MAX_KEY_SIZE,
  113. .ivsize = AES_BLOCK_SIZE,
  114. .base = {
  115. .cra_name = "ecb(aes)",
  116. .cra_driver_name = "ecb-aes-sun4i-ss",
  117. .cra_priority = 300,
  118. .cra_blocksize = AES_BLOCK_SIZE,
  119. .cra_flags = CRYPTO_ALG_TYPE_SKCIPHER |
  120. CRYPTO_ALG_KERN_DRIVER_ONLY,
  121. .cra_ctxsize = sizeof(struct sun4i_tfm_ctx),
  122. .cra_module = THIS_MODULE,
  123. .cra_alignmask = 3,
  124. .cra_init = sun4i_ss_cipher_init,
  125. }
  126. }
  127. },
  128. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  129. .alg.crypto = {
  130. .setkey = sun4i_ss_des_setkey,
  131. .encrypt = sun4i_ss_cbc_des_encrypt,
  132. .decrypt = sun4i_ss_cbc_des_decrypt,
  133. .min_keysize = DES_KEY_SIZE,
  134. .max_keysize = DES_KEY_SIZE,
  135. .ivsize = DES_BLOCK_SIZE,
  136. .base = {
  137. .cra_name = "cbc(des)",
  138. .cra_driver_name = "cbc-des-sun4i-ss",
  139. .cra_priority = 300,
  140. .cra_blocksize = DES_BLOCK_SIZE,
  141. .cra_flags = CRYPTO_ALG_TYPE_SKCIPHER |
  142. CRYPTO_ALG_KERN_DRIVER_ONLY,
  143. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  144. .cra_module = THIS_MODULE,
  145. .cra_alignmask = 3,
  146. .cra_init = sun4i_ss_cipher_init,
  147. }
  148. }
  149. },
  150. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  151. .alg.crypto = {
  152. .setkey = sun4i_ss_des_setkey,
  153. .encrypt = sun4i_ss_ecb_des_encrypt,
  154. .decrypt = sun4i_ss_ecb_des_decrypt,
  155. .min_keysize = DES_KEY_SIZE,
  156. .max_keysize = DES_KEY_SIZE,
  157. .base = {
  158. .cra_name = "ecb(des)",
  159. .cra_driver_name = "ecb-des-sun4i-ss",
  160. .cra_priority = 300,
  161. .cra_blocksize = DES_BLOCK_SIZE,
  162. .cra_flags = CRYPTO_ALG_TYPE_SKCIPHER |
  163. CRYPTO_ALG_KERN_DRIVER_ONLY,
  164. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  165. .cra_module = THIS_MODULE,
  166. .cra_alignmask = 3,
  167. .cra_init = sun4i_ss_cipher_init,
  168. }
  169. }
  170. },
  171. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  172. .alg.crypto = {
  173. .setkey = sun4i_ss_des3_setkey,
  174. .encrypt = sun4i_ss_cbc_des3_encrypt,
  175. .decrypt = sun4i_ss_cbc_des3_decrypt,
  176. .min_keysize = DES3_EDE_KEY_SIZE,
  177. .max_keysize = DES3_EDE_KEY_SIZE,
  178. .ivsize = DES3_EDE_BLOCK_SIZE,
  179. .base = {
  180. .cra_name = "cbc(des3_ede)",
  181. .cra_driver_name = "cbc-des3-sun4i-ss",
  182. .cra_priority = 300,
  183. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  184. .cra_flags = CRYPTO_ALG_TYPE_SKCIPHER |
  185. CRYPTO_ALG_KERN_DRIVER_ONLY,
  186. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  187. .cra_module = THIS_MODULE,
  188. .cra_alignmask = 3,
  189. .cra_init = sun4i_ss_cipher_init,
  190. }
  191. }
  192. },
  193. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  194. .alg.crypto = {
  195. .setkey = sun4i_ss_des3_setkey,
  196. .encrypt = sun4i_ss_ecb_des3_encrypt,
  197. .decrypt = sun4i_ss_ecb_des3_decrypt,
  198. .min_keysize = DES3_EDE_KEY_SIZE,
  199. .max_keysize = DES3_EDE_KEY_SIZE,
  200. .ivsize = DES3_EDE_BLOCK_SIZE,
  201. .base = {
  202. .cra_name = "ecb(des3_ede)",
  203. .cra_driver_name = "ecb-des3-sun4i-ss",
  204. .cra_priority = 300,
  205. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  206. .cra_flags = CRYPTO_ALG_TYPE_SKCIPHER,
  207. .cra_ctxsize = sizeof(struct sun4i_req_ctx),
  208. .cra_module = THIS_MODULE,
  209. .cra_alignmask = 3,
  210. .cra_init = sun4i_ss_cipher_init,
  211. }
  212. }
  213. },
  214. #ifdef CONFIG_CRYPTO_DEV_SUN4I_SS_PRNG
  215. {
  216. .type = CRYPTO_ALG_TYPE_RNG,
  217. .alg.rng = {
  218. .base = {
  219. .cra_name = "stdrng",
  220. .cra_driver_name = "sun4i_ss_rng",
  221. .cra_priority = 300,
  222. .cra_ctxsize = 0,
  223. .cra_module = THIS_MODULE,
  224. },
  225. .generate = sun4i_ss_prng_generate,
  226. .seed = sun4i_ss_prng_seed,
  227. .seedsize = SS_SEED_LEN / BITS_PER_BYTE,
  228. }
  229. },
  230. #endif
  231. };
  232. static int sun4i_ss_probe(struct platform_device *pdev)
  233. {
  234. struct resource *res;
  235. u32 v;
  236. int err, i;
  237. unsigned long cr;
  238. const unsigned long cr_ahb = 24 * 1000 * 1000;
  239. const unsigned long cr_mod = 150 * 1000 * 1000;
  240. struct sun4i_ss_ctx *ss;
  241. if (!pdev->dev.of_node)
  242. return -ENODEV;
  243. ss = devm_kzalloc(&pdev->dev, sizeof(*ss), GFP_KERNEL);
  244. if (!ss)
  245. return -ENOMEM;
  246. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  247. ss->base = devm_ioremap_resource(&pdev->dev, res);
  248. if (IS_ERR(ss->base)) {
  249. dev_err(&pdev->dev, "Cannot request MMIO\n");
  250. return PTR_ERR(ss->base);
  251. }
  252. ss->ssclk = devm_clk_get(&pdev->dev, "mod");
  253. if (IS_ERR(ss->ssclk)) {
  254. err = PTR_ERR(ss->ssclk);
  255. dev_err(&pdev->dev, "Cannot get SS clock err=%d\n", err);
  256. return err;
  257. }
  258. dev_dbg(&pdev->dev, "clock ss acquired\n");
  259. ss->busclk = devm_clk_get(&pdev->dev, "ahb");
  260. if (IS_ERR(ss->busclk)) {
  261. err = PTR_ERR(ss->busclk);
  262. dev_err(&pdev->dev, "Cannot get AHB SS clock err=%d\n", err);
  263. return err;
  264. }
  265. dev_dbg(&pdev->dev, "clock ahb_ss acquired\n");
  266. ss->reset = devm_reset_control_get_optional(&pdev->dev, "ahb");
  267. if (IS_ERR(ss->reset)) {
  268. if (PTR_ERR(ss->reset) == -EPROBE_DEFER)
  269. return PTR_ERR(ss->reset);
  270. dev_info(&pdev->dev, "no reset control found\n");
  271. ss->reset = NULL;
  272. }
  273. /* Enable both clocks */
  274. err = clk_prepare_enable(ss->busclk);
  275. if (err) {
  276. dev_err(&pdev->dev, "Cannot prepare_enable busclk\n");
  277. return err;
  278. }
  279. err = clk_prepare_enable(ss->ssclk);
  280. if (err) {
  281. dev_err(&pdev->dev, "Cannot prepare_enable ssclk\n");
  282. goto error_ssclk;
  283. }
  284. /*
  285. * Check that clock have the correct rates given in the datasheet
  286. * Try to set the clock to the maximum allowed
  287. */
  288. err = clk_set_rate(ss->ssclk, cr_mod);
  289. if (err) {
  290. dev_err(&pdev->dev, "Cannot set clock rate to ssclk\n");
  291. goto error_clk;
  292. }
  293. /* Deassert reset if we have a reset control */
  294. if (ss->reset) {
  295. err = reset_control_deassert(ss->reset);
  296. if (err) {
  297. dev_err(&pdev->dev, "Cannot deassert reset control\n");
  298. goto error_clk;
  299. }
  300. }
  301. /*
  302. * The only impact on clocks below requirement are bad performance,
  303. * so do not print "errors"
  304. * warn on Overclocked clocks
  305. */
  306. cr = clk_get_rate(ss->busclk);
  307. if (cr >= cr_ahb)
  308. dev_dbg(&pdev->dev, "Clock bus %lu (%lu MHz) (must be >= %lu)\n",
  309. cr, cr / 1000000, cr_ahb);
  310. else
  311. dev_warn(&pdev->dev, "Clock bus %lu (%lu MHz) (must be >= %lu)\n",
  312. cr, cr / 1000000, cr_ahb);
  313. cr = clk_get_rate(ss->ssclk);
  314. if (cr <= cr_mod)
  315. if (cr < cr_mod)
  316. dev_warn(&pdev->dev, "Clock ss %lu (%lu MHz) (must be <= %lu)\n",
  317. cr, cr / 1000000, cr_mod);
  318. else
  319. dev_dbg(&pdev->dev, "Clock ss %lu (%lu MHz) (must be <= %lu)\n",
  320. cr, cr / 1000000, cr_mod);
  321. else
  322. dev_warn(&pdev->dev, "Clock ss is at %lu (%lu MHz) (must be <= %lu)\n",
  323. cr, cr / 1000000, cr_mod);
  324. /*
  325. * Datasheet named it "Die Bonding ID"
  326. * I expect to be a sort of Security System Revision number.
  327. * Since the A80 seems to have an other version of SS
  328. * this info could be useful
  329. */
  330. writel(SS_ENABLED, ss->base + SS_CTL);
  331. v = readl(ss->base + SS_CTL);
  332. v >>= 16;
  333. v &= 0x07;
  334. dev_info(&pdev->dev, "Die ID %d\n", v);
  335. writel(0, ss->base + SS_CTL);
  336. ss->dev = &pdev->dev;
  337. spin_lock_init(&ss->slock);
  338. for (i = 0; i < ARRAY_SIZE(ss_algs); i++) {
  339. ss_algs[i].ss = ss;
  340. switch (ss_algs[i].type) {
  341. case CRYPTO_ALG_TYPE_SKCIPHER:
  342. err = crypto_register_skcipher(&ss_algs[i].alg.crypto);
  343. if (err) {
  344. dev_err(ss->dev, "Fail to register %s\n",
  345. ss_algs[i].alg.crypto.base.cra_name);
  346. goto error_alg;
  347. }
  348. break;
  349. case CRYPTO_ALG_TYPE_AHASH:
  350. err = crypto_register_ahash(&ss_algs[i].alg.hash);
  351. if (err) {
  352. dev_err(ss->dev, "Fail to register %s\n",
  353. ss_algs[i].alg.hash.halg.base.cra_name);
  354. goto error_alg;
  355. }
  356. break;
  357. case CRYPTO_ALG_TYPE_RNG:
  358. err = crypto_register_rng(&ss_algs[i].alg.rng);
  359. if (err) {
  360. dev_err(ss->dev, "Fail to register %s\n",
  361. ss_algs[i].alg.rng.base.cra_name);
  362. }
  363. break;
  364. }
  365. }
  366. platform_set_drvdata(pdev, ss);
  367. return 0;
  368. error_alg:
  369. i--;
  370. for (; i >= 0; i--) {
  371. switch (ss_algs[i].type) {
  372. case CRYPTO_ALG_TYPE_SKCIPHER:
  373. crypto_unregister_skcipher(&ss_algs[i].alg.crypto);
  374. break;
  375. case CRYPTO_ALG_TYPE_AHASH:
  376. crypto_unregister_ahash(&ss_algs[i].alg.hash);
  377. break;
  378. case CRYPTO_ALG_TYPE_RNG:
  379. crypto_unregister_rng(&ss_algs[i].alg.rng);
  380. break;
  381. }
  382. }
  383. if (ss->reset)
  384. reset_control_assert(ss->reset);
  385. error_clk:
  386. clk_disable_unprepare(ss->ssclk);
  387. error_ssclk:
  388. clk_disable_unprepare(ss->busclk);
  389. return err;
  390. }
  391. static int sun4i_ss_remove(struct platform_device *pdev)
  392. {
  393. int i;
  394. struct sun4i_ss_ctx *ss = platform_get_drvdata(pdev);
  395. for (i = 0; i < ARRAY_SIZE(ss_algs); i++) {
  396. switch (ss_algs[i].type) {
  397. case CRYPTO_ALG_TYPE_SKCIPHER:
  398. crypto_unregister_skcipher(&ss_algs[i].alg.crypto);
  399. break;
  400. case CRYPTO_ALG_TYPE_AHASH:
  401. crypto_unregister_ahash(&ss_algs[i].alg.hash);
  402. break;
  403. case CRYPTO_ALG_TYPE_RNG:
  404. crypto_unregister_rng(&ss_algs[i].alg.rng);
  405. break;
  406. }
  407. }
  408. writel(0, ss->base + SS_CTL);
  409. if (ss->reset)
  410. reset_control_assert(ss->reset);
  411. clk_disable_unprepare(ss->busclk);
  412. clk_disable_unprepare(ss->ssclk);
  413. return 0;
  414. }
  415. static const struct of_device_id a20ss_crypto_of_match_table[] = {
  416. { .compatible = "allwinner,sun4i-a10-crypto" },
  417. {}
  418. };
  419. MODULE_DEVICE_TABLE(of, a20ss_crypto_of_match_table);
  420. static struct platform_driver sun4i_ss_driver = {
  421. .probe = sun4i_ss_probe,
  422. .remove = sun4i_ss_remove,
  423. .driver = {
  424. .name = "sun4i-ss",
  425. .of_match_table = a20ss_crypto_of_match_table,
  426. },
  427. };
  428. module_platform_driver(sun4i_ss_driver);
  429. MODULE_ALIAS("platform:sun4i-ss");
  430. MODULE_DESCRIPTION("Allwinner Security System cryptographic accelerator");
  431. MODULE_LICENSE("GPL");
  432. MODULE_AUTHOR("Corentin LABBE <clabbe.montjoie@gmail.com>");