mmcc-msm8996.c 83 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394
  1. /*x
  2. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <linux/clk.h>
  24. #include <dt-bindings/clock/qcom,mmcc-msm8996.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-regmap-divider.h"
  28. #include "clk-alpha-pll.h"
  29. #include "clk-rcg.h"
  30. #include "clk-branch.h"
  31. #include "reset.h"
  32. #include "gdsc.h"
  33. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  34. enum {
  35. P_XO,
  36. P_MMPLL0,
  37. P_GPLL0,
  38. P_GPLL0_DIV,
  39. P_MMPLL1,
  40. P_MMPLL9,
  41. P_MMPLL2,
  42. P_MMPLL8,
  43. P_MMPLL3,
  44. P_DSI0PLL,
  45. P_DSI1PLL,
  46. P_MMPLL5,
  47. P_HDMIPLL,
  48. P_DSI0PLL_BYTE,
  49. P_DSI1PLL_BYTE,
  50. P_MMPLL4,
  51. };
  52. static const struct parent_map mmss_xo_hdmi_map[] = {
  53. { P_XO, 0 },
  54. { P_HDMIPLL, 1 }
  55. };
  56. static const char * const mmss_xo_hdmi[] = {
  57. "xo",
  58. "hdmipll"
  59. };
  60. static const struct parent_map mmss_xo_dsi0pll_dsi1pll_map[] = {
  61. { P_XO, 0 },
  62. { P_DSI0PLL, 1 },
  63. { P_DSI1PLL, 2 }
  64. };
  65. static const char * const mmss_xo_dsi0pll_dsi1pll[] = {
  66. "xo",
  67. "dsi0pll",
  68. "dsi1pll"
  69. };
  70. static const struct parent_map mmss_xo_gpll0_gpll0_div_map[] = {
  71. { P_XO, 0 },
  72. { P_GPLL0, 5 },
  73. { P_GPLL0_DIV, 6 }
  74. };
  75. static const char * const mmss_xo_gpll0_gpll0_div[] = {
  76. "xo",
  77. "gpll0",
  78. "gpll0_div"
  79. };
  80. static const struct parent_map mmss_xo_dsibyte_map[] = {
  81. { P_XO, 0 },
  82. { P_DSI0PLL_BYTE, 1 },
  83. { P_DSI1PLL_BYTE, 2 }
  84. };
  85. static const char * const mmss_xo_dsibyte[] = {
  86. "xo",
  87. "dsi0pllbyte",
  88. "dsi1pllbyte"
  89. };
  90. static const struct parent_map mmss_xo_mmpll0_gpll0_gpll0_div_map[] = {
  91. { P_XO, 0 },
  92. { P_MMPLL0, 1 },
  93. { P_GPLL0, 5 },
  94. { P_GPLL0_DIV, 6 }
  95. };
  96. static const char * const mmss_xo_mmpll0_gpll0_gpll0_div[] = {
  97. "xo",
  98. "mmpll0",
  99. "gpll0",
  100. "gpll0_div"
  101. };
  102. static const struct parent_map mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map[] = {
  103. { P_XO, 0 },
  104. { P_MMPLL0, 1 },
  105. { P_MMPLL1, 2 },
  106. { P_GPLL0, 5 },
  107. { P_GPLL0_DIV, 6 }
  108. };
  109. static const char * const mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div[] = {
  110. "xo",
  111. "mmpll0",
  112. "mmpll1",
  113. "gpll0",
  114. "gpll0_div"
  115. };
  116. static const struct parent_map mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map[] = {
  117. { P_XO, 0 },
  118. { P_MMPLL0, 1 },
  119. { P_MMPLL3, 3 },
  120. { P_GPLL0, 5 },
  121. { P_GPLL0_DIV, 6 }
  122. };
  123. static const char * const mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div[] = {
  124. "xo",
  125. "mmpll0",
  126. "mmpll3",
  127. "gpll0",
  128. "gpll0_div"
  129. };
  130. static const struct parent_map mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div_map[] = {
  131. { P_XO, 0 },
  132. { P_MMPLL0, 1 },
  133. { P_MMPLL5, 2 },
  134. { P_GPLL0, 5 },
  135. { P_GPLL0_DIV, 6 }
  136. };
  137. static const char * const mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div[] = {
  138. "xo",
  139. "mmpll0",
  140. "mmpll5",
  141. "gpll0",
  142. "gpll0_div"
  143. };
  144. static const struct parent_map mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map[] = {
  145. { P_XO, 0 },
  146. { P_MMPLL0, 1 },
  147. { P_MMPLL4, 3 },
  148. { P_GPLL0, 5 },
  149. { P_GPLL0_DIV, 6 }
  150. };
  151. static const char * const mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div[] = {
  152. "xo",
  153. "mmpll0",
  154. "mmpll4",
  155. "gpll0",
  156. "gpll0_div"
  157. };
  158. static const struct parent_map mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_map[] = {
  159. { P_XO, 0 },
  160. { P_MMPLL0, 1 },
  161. { P_MMPLL9, 2 },
  162. { P_MMPLL2, 3 },
  163. { P_MMPLL8, 4 },
  164. { P_GPLL0, 5 }
  165. };
  166. static const char * const mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0[] = {
  167. "xo",
  168. "mmpll0",
  169. "mmpll9",
  170. "mmpll2",
  171. "mmpll8",
  172. "gpll0"
  173. };
  174. static const struct parent_map mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div_map[] = {
  175. { P_XO, 0 },
  176. { P_MMPLL0, 1 },
  177. { P_MMPLL9, 2 },
  178. { P_MMPLL2, 3 },
  179. { P_MMPLL8, 4 },
  180. { P_GPLL0, 5 },
  181. { P_GPLL0_DIV, 6 }
  182. };
  183. static const char * const mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div[] = {
  184. "xo",
  185. "mmpll0",
  186. "mmpll9",
  187. "mmpll2",
  188. "mmpll8",
  189. "gpll0",
  190. "gpll0_div"
  191. };
  192. static const struct parent_map mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map[] = {
  193. { P_XO, 0 },
  194. { P_MMPLL0, 1 },
  195. { P_MMPLL1, 2 },
  196. { P_MMPLL4, 3 },
  197. { P_MMPLL3, 4 },
  198. { P_GPLL0, 5 },
  199. { P_GPLL0_DIV, 6 }
  200. };
  201. static const char * const mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div[] = {
  202. "xo",
  203. "mmpll0",
  204. "mmpll1",
  205. "mmpll4",
  206. "mmpll3",
  207. "gpll0",
  208. "gpll0_div"
  209. };
  210. static struct clk_fixed_factor gpll0_div = {
  211. .mult = 1,
  212. .div = 2,
  213. .hw.init = &(struct clk_init_data){
  214. .name = "gpll0_div",
  215. .parent_names = (const char *[]){ "gpll0" },
  216. .num_parents = 1,
  217. .ops = &clk_fixed_factor_ops,
  218. },
  219. };
  220. static struct pll_vco mmpll_p_vco[] = {
  221. { 250000000, 500000000, 3 },
  222. { 500000000, 1000000000, 2 },
  223. { 1000000000, 1500000000, 1 },
  224. { 1500000000, 2000000000, 0 },
  225. };
  226. static struct pll_vco mmpll_gfx_vco[] = {
  227. { 400000000, 1000000000, 2 },
  228. { 1000000000, 1500000000, 1 },
  229. { 1500000000, 2000000000, 0 },
  230. };
  231. static struct pll_vco mmpll_t_vco[] = {
  232. { 500000000, 1500000000, 0 },
  233. };
  234. static struct clk_alpha_pll mmpll0_early = {
  235. .offset = 0x0,
  236. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  237. .vco_table = mmpll_p_vco,
  238. .num_vco = ARRAY_SIZE(mmpll_p_vco),
  239. .clkr = {
  240. .enable_reg = 0x100,
  241. .enable_mask = BIT(0),
  242. .hw.init = &(struct clk_init_data){
  243. .name = "mmpll0_early",
  244. .parent_names = (const char *[]){ "xo" },
  245. .num_parents = 1,
  246. .ops = &clk_alpha_pll_ops,
  247. },
  248. },
  249. };
  250. static struct clk_alpha_pll_postdiv mmpll0 = {
  251. .offset = 0x0,
  252. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  253. .width = 4,
  254. .clkr.hw.init = &(struct clk_init_data){
  255. .name = "mmpll0",
  256. .parent_names = (const char *[]){ "mmpll0_early" },
  257. .num_parents = 1,
  258. .ops = &clk_alpha_pll_postdiv_ops,
  259. .flags = CLK_SET_RATE_PARENT,
  260. },
  261. };
  262. static struct clk_alpha_pll mmpll1_early = {
  263. .offset = 0x30,
  264. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  265. .vco_table = mmpll_p_vco,
  266. .num_vco = ARRAY_SIZE(mmpll_p_vco),
  267. .clkr = {
  268. .enable_reg = 0x100,
  269. .enable_mask = BIT(1),
  270. .hw.init = &(struct clk_init_data){
  271. .name = "mmpll1_early",
  272. .parent_names = (const char *[]){ "xo" },
  273. .num_parents = 1,
  274. .ops = &clk_alpha_pll_ops,
  275. }
  276. },
  277. };
  278. static struct clk_alpha_pll_postdiv mmpll1 = {
  279. .offset = 0x30,
  280. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  281. .width = 4,
  282. .clkr.hw.init = &(struct clk_init_data){
  283. .name = "mmpll1",
  284. .parent_names = (const char *[]){ "mmpll1_early" },
  285. .num_parents = 1,
  286. .ops = &clk_alpha_pll_postdiv_ops,
  287. .flags = CLK_SET_RATE_PARENT,
  288. },
  289. };
  290. static struct clk_alpha_pll mmpll2_early = {
  291. .offset = 0x4100,
  292. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  293. .vco_table = mmpll_gfx_vco,
  294. .num_vco = ARRAY_SIZE(mmpll_gfx_vco),
  295. .clkr.hw.init = &(struct clk_init_data){
  296. .name = "mmpll2_early",
  297. .parent_names = (const char *[]){ "xo" },
  298. .num_parents = 1,
  299. .ops = &clk_alpha_pll_ops,
  300. },
  301. };
  302. static struct clk_alpha_pll_postdiv mmpll2 = {
  303. .offset = 0x4100,
  304. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  305. .width = 4,
  306. .clkr.hw.init = &(struct clk_init_data){
  307. .name = "mmpll2",
  308. .parent_names = (const char *[]){ "mmpll2_early" },
  309. .num_parents = 1,
  310. .ops = &clk_alpha_pll_postdiv_ops,
  311. .flags = CLK_SET_RATE_PARENT,
  312. },
  313. };
  314. static struct clk_alpha_pll mmpll3_early = {
  315. .offset = 0x60,
  316. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  317. .vco_table = mmpll_p_vco,
  318. .num_vco = ARRAY_SIZE(mmpll_p_vco),
  319. .clkr.hw.init = &(struct clk_init_data){
  320. .name = "mmpll3_early",
  321. .parent_names = (const char *[]){ "xo" },
  322. .num_parents = 1,
  323. .ops = &clk_alpha_pll_ops,
  324. },
  325. };
  326. static struct clk_alpha_pll_postdiv mmpll3 = {
  327. .offset = 0x60,
  328. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  329. .width = 4,
  330. .clkr.hw.init = &(struct clk_init_data){
  331. .name = "mmpll3",
  332. .parent_names = (const char *[]){ "mmpll3_early" },
  333. .num_parents = 1,
  334. .ops = &clk_alpha_pll_postdiv_ops,
  335. .flags = CLK_SET_RATE_PARENT,
  336. },
  337. };
  338. static struct clk_alpha_pll mmpll4_early = {
  339. .offset = 0x90,
  340. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  341. .vco_table = mmpll_t_vco,
  342. .num_vco = ARRAY_SIZE(mmpll_t_vco),
  343. .clkr.hw.init = &(struct clk_init_data){
  344. .name = "mmpll4_early",
  345. .parent_names = (const char *[]){ "xo" },
  346. .num_parents = 1,
  347. .ops = &clk_alpha_pll_ops,
  348. },
  349. };
  350. static struct clk_alpha_pll_postdiv mmpll4 = {
  351. .offset = 0x90,
  352. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  353. .width = 2,
  354. .clkr.hw.init = &(struct clk_init_data){
  355. .name = "mmpll4",
  356. .parent_names = (const char *[]){ "mmpll4_early" },
  357. .num_parents = 1,
  358. .ops = &clk_alpha_pll_postdiv_ops,
  359. .flags = CLK_SET_RATE_PARENT,
  360. },
  361. };
  362. static struct clk_alpha_pll mmpll5_early = {
  363. .offset = 0xc0,
  364. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  365. .vco_table = mmpll_p_vco,
  366. .num_vco = ARRAY_SIZE(mmpll_p_vco),
  367. .clkr.hw.init = &(struct clk_init_data){
  368. .name = "mmpll5_early",
  369. .parent_names = (const char *[]){ "xo" },
  370. .num_parents = 1,
  371. .ops = &clk_alpha_pll_ops,
  372. },
  373. };
  374. static struct clk_alpha_pll_postdiv mmpll5 = {
  375. .offset = 0xc0,
  376. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  377. .width = 4,
  378. .clkr.hw.init = &(struct clk_init_data){
  379. .name = "mmpll5",
  380. .parent_names = (const char *[]){ "mmpll5_early" },
  381. .num_parents = 1,
  382. .ops = &clk_alpha_pll_postdiv_ops,
  383. .flags = CLK_SET_RATE_PARENT,
  384. },
  385. };
  386. static struct clk_alpha_pll mmpll8_early = {
  387. .offset = 0x4130,
  388. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  389. .vco_table = mmpll_gfx_vco,
  390. .num_vco = ARRAY_SIZE(mmpll_gfx_vco),
  391. .clkr.hw.init = &(struct clk_init_data){
  392. .name = "mmpll8_early",
  393. .parent_names = (const char *[]){ "xo" },
  394. .num_parents = 1,
  395. .ops = &clk_alpha_pll_ops,
  396. },
  397. };
  398. static struct clk_alpha_pll_postdiv mmpll8 = {
  399. .offset = 0x4130,
  400. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  401. .width = 4,
  402. .clkr.hw.init = &(struct clk_init_data){
  403. .name = "mmpll8",
  404. .parent_names = (const char *[]){ "mmpll8_early" },
  405. .num_parents = 1,
  406. .ops = &clk_alpha_pll_postdiv_ops,
  407. .flags = CLK_SET_RATE_PARENT,
  408. },
  409. };
  410. static struct clk_alpha_pll mmpll9_early = {
  411. .offset = 0x4200,
  412. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  413. .vco_table = mmpll_t_vco,
  414. .num_vco = ARRAY_SIZE(mmpll_t_vco),
  415. .clkr.hw.init = &(struct clk_init_data){
  416. .name = "mmpll9_early",
  417. .parent_names = (const char *[]){ "xo" },
  418. .num_parents = 1,
  419. .ops = &clk_alpha_pll_ops,
  420. },
  421. };
  422. static struct clk_alpha_pll_postdiv mmpll9 = {
  423. .offset = 0x4200,
  424. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  425. .width = 2,
  426. .clkr.hw.init = &(struct clk_init_data){
  427. .name = "mmpll9",
  428. .parent_names = (const char *[]){ "mmpll9_early" },
  429. .num_parents = 1,
  430. .ops = &clk_alpha_pll_postdiv_ops,
  431. .flags = CLK_SET_RATE_PARENT,
  432. },
  433. };
  434. static const struct freq_tbl ftbl_ahb_clk_src[] = {
  435. F(19200000, P_XO, 1, 0, 0),
  436. F(40000000, P_GPLL0_DIV, 7.5, 0, 0),
  437. F(80000000, P_MMPLL0, 10, 0, 0),
  438. { }
  439. };
  440. static struct clk_rcg2 ahb_clk_src = {
  441. .cmd_rcgr = 0x5000,
  442. .hid_width = 5,
  443. .parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
  444. .freq_tbl = ftbl_ahb_clk_src,
  445. .clkr.hw.init = &(struct clk_init_data){
  446. .name = "ahb_clk_src",
  447. .parent_names = mmss_xo_mmpll0_gpll0_gpll0_div,
  448. .num_parents = 4,
  449. .ops = &clk_rcg2_ops,
  450. },
  451. };
  452. static const struct freq_tbl ftbl_axi_clk_src[] = {
  453. F(19200000, P_XO, 1, 0, 0),
  454. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  455. F(100000000, P_GPLL0, 6, 0, 0),
  456. F(171430000, P_GPLL0, 3.5, 0, 0),
  457. F(200000000, P_GPLL0, 3, 0, 0),
  458. F(320000000, P_MMPLL0, 2.5, 0, 0),
  459. F(400000000, P_MMPLL0, 2, 0, 0),
  460. { }
  461. };
  462. static struct clk_rcg2 axi_clk_src = {
  463. .cmd_rcgr = 0x5040,
  464. .hid_width = 5,
  465. .parent_map = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map,
  466. .freq_tbl = ftbl_axi_clk_src,
  467. .clkr.hw.init = &(struct clk_init_data){
  468. .name = "axi_clk_src",
  469. .parent_names = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div,
  470. .num_parents = 5,
  471. .ops = &clk_rcg2_ops,
  472. },
  473. };
  474. static struct clk_rcg2 maxi_clk_src = {
  475. .cmd_rcgr = 0x5090,
  476. .hid_width = 5,
  477. .parent_map = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map,
  478. .freq_tbl = ftbl_axi_clk_src,
  479. .clkr.hw.init = &(struct clk_init_data){
  480. .name = "maxi_clk_src",
  481. .parent_names = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div,
  482. .num_parents = 5,
  483. .ops = &clk_rcg2_ops,
  484. },
  485. };
  486. static struct clk_rcg2 gfx3d_clk_src = {
  487. .cmd_rcgr = 0x4000,
  488. .hid_width = 5,
  489. .parent_map = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_map,
  490. .clkr.hw.init = &(struct clk_init_data){
  491. .name = "gfx3d_clk_src",
  492. .parent_names = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0,
  493. .num_parents = 6,
  494. .ops = &clk_gfx3d_ops,
  495. .flags = CLK_SET_RATE_PARENT,
  496. },
  497. };
  498. static const struct freq_tbl ftbl_rbbmtimer_clk_src[] = {
  499. F(19200000, P_XO, 1, 0, 0),
  500. { }
  501. };
  502. static struct clk_rcg2 rbbmtimer_clk_src = {
  503. .cmd_rcgr = 0x4090,
  504. .hid_width = 5,
  505. .parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
  506. .freq_tbl = ftbl_rbbmtimer_clk_src,
  507. .clkr.hw.init = &(struct clk_init_data){
  508. .name = "rbbmtimer_clk_src",
  509. .parent_names = mmss_xo_mmpll0_gpll0_gpll0_div,
  510. .num_parents = 4,
  511. .ops = &clk_rcg2_ops,
  512. },
  513. };
  514. static struct clk_rcg2 isense_clk_src = {
  515. .cmd_rcgr = 0x4010,
  516. .hid_width = 5,
  517. .parent_map = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div_map,
  518. .clkr.hw.init = &(struct clk_init_data){
  519. .name = "isense_clk_src",
  520. .parent_names = mmss_xo_mmpll0_mmpll9_mmpll2_mmpll8_gpll0_gpll0_div,
  521. .num_parents = 7,
  522. .ops = &clk_rcg2_ops,
  523. },
  524. };
  525. static const struct freq_tbl ftbl_rbcpr_clk_src[] = {
  526. F(19200000, P_XO, 1, 0, 0),
  527. F(50000000, P_GPLL0, 12, 0, 0),
  528. { }
  529. };
  530. static struct clk_rcg2 rbcpr_clk_src = {
  531. .cmd_rcgr = 0x4060,
  532. .hid_width = 5,
  533. .parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
  534. .freq_tbl = ftbl_rbcpr_clk_src,
  535. .clkr.hw.init = &(struct clk_init_data){
  536. .name = "rbcpr_clk_src",
  537. .parent_names = mmss_xo_mmpll0_gpll0_gpll0_div,
  538. .num_parents = 4,
  539. .ops = &clk_rcg2_ops,
  540. },
  541. };
  542. static const struct freq_tbl ftbl_video_core_clk_src[] = {
  543. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  544. F(150000000, P_GPLL0, 4, 0, 0),
  545. F(346666667, P_MMPLL3, 3, 0, 0),
  546. F(520000000, P_MMPLL3, 2, 0, 0),
  547. { }
  548. };
  549. static struct clk_rcg2 video_core_clk_src = {
  550. .cmd_rcgr = 0x1000,
  551. .mnd_width = 8,
  552. .hid_width = 5,
  553. .parent_map = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map,
  554. .freq_tbl = ftbl_video_core_clk_src,
  555. .clkr.hw.init = &(struct clk_init_data){
  556. .name = "video_core_clk_src",
  557. .parent_names = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div,
  558. .num_parents = 5,
  559. .ops = &clk_rcg2_ops,
  560. },
  561. };
  562. static struct clk_rcg2 video_subcore0_clk_src = {
  563. .cmd_rcgr = 0x1060,
  564. .mnd_width = 8,
  565. .hid_width = 5,
  566. .parent_map = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map,
  567. .freq_tbl = ftbl_video_core_clk_src,
  568. .clkr.hw.init = &(struct clk_init_data){
  569. .name = "video_subcore0_clk_src",
  570. .parent_names = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div,
  571. .num_parents = 5,
  572. .ops = &clk_rcg2_ops,
  573. },
  574. };
  575. static struct clk_rcg2 video_subcore1_clk_src = {
  576. .cmd_rcgr = 0x1080,
  577. .mnd_width = 8,
  578. .hid_width = 5,
  579. .parent_map = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div_map,
  580. .freq_tbl = ftbl_video_core_clk_src,
  581. .clkr.hw.init = &(struct clk_init_data){
  582. .name = "video_subcore1_clk_src",
  583. .parent_names = mmss_xo_mmpll0_mmpll3_gpll0_gpll0_div,
  584. .num_parents = 5,
  585. .ops = &clk_rcg2_ops,
  586. },
  587. };
  588. static struct clk_rcg2 pclk0_clk_src = {
  589. .cmd_rcgr = 0x2000,
  590. .mnd_width = 8,
  591. .hid_width = 5,
  592. .parent_map = mmss_xo_dsi0pll_dsi1pll_map,
  593. .clkr.hw.init = &(struct clk_init_data){
  594. .name = "pclk0_clk_src",
  595. .parent_names = mmss_xo_dsi0pll_dsi1pll,
  596. .num_parents = 3,
  597. .ops = &clk_pixel_ops,
  598. .flags = CLK_SET_RATE_PARENT,
  599. },
  600. };
  601. static struct clk_rcg2 pclk1_clk_src = {
  602. .cmd_rcgr = 0x2020,
  603. .mnd_width = 8,
  604. .hid_width = 5,
  605. .parent_map = mmss_xo_dsi0pll_dsi1pll_map,
  606. .clkr.hw.init = &(struct clk_init_data){
  607. .name = "pclk1_clk_src",
  608. .parent_names = mmss_xo_dsi0pll_dsi1pll,
  609. .num_parents = 3,
  610. .ops = &clk_pixel_ops,
  611. .flags = CLK_SET_RATE_PARENT,
  612. },
  613. };
  614. static const struct freq_tbl ftbl_mdp_clk_src[] = {
  615. F(85714286, P_GPLL0, 7, 0, 0),
  616. F(100000000, P_GPLL0, 6, 0, 0),
  617. F(150000000, P_GPLL0, 4, 0, 0),
  618. F(171428571, P_GPLL0, 3.5, 0, 0),
  619. F(200000000, P_GPLL0, 3, 0, 0),
  620. F(275000000, P_MMPLL5, 3, 0, 0),
  621. F(300000000, P_GPLL0, 2, 0, 0),
  622. F(330000000, P_MMPLL5, 2.5, 0, 0),
  623. F(412500000, P_MMPLL5, 2, 0, 0),
  624. { }
  625. };
  626. static struct clk_rcg2 mdp_clk_src = {
  627. .cmd_rcgr = 0x2040,
  628. .hid_width = 5,
  629. .parent_map = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div_map,
  630. .freq_tbl = ftbl_mdp_clk_src,
  631. .clkr.hw.init = &(struct clk_init_data){
  632. .name = "mdp_clk_src",
  633. .parent_names = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div,
  634. .num_parents = 5,
  635. .ops = &clk_rcg2_ops,
  636. },
  637. };
  638. static struct freq_tbl extpclk_freq_tbl[] = {
  639. { .src = P_HDMIPLL },
  640. { }
  641. };
  642. static struct clk_rcg2 extpclk_clk_src = {
  643. .cmd_rcgr = 0x2060,
  644. .hid_width = 5,
  645. .parent_map = mmss_xo_hdmi_map,
  646. .freq_tbl = extpclk_freq_tbl,
  647. .clkr.hw.init = &(struct clk_init_data){
  648. .name = "extpclk_clk_src",
  649. .parent_names = mmss_xo_hdmi,
  650. .num_parents = 2,
  651. .ops = &clk_byte_ops,
  652. .flags = CLK_SET_RATE_PARENT,
  653. },
  654. };
  655. static struct freq_tbl ftbl_mdss_vsync_clk[] = {
  656. F(19200000, P_XO, 1, 0, 0),
  657. { }
  658. };
  659. static struct clk_rcg2 vsync_clk_src = {
  660. .cmd_rcgr = 0x2080,
  661. .hid_width = 5,
  662. .parent_map = mmss_xo_gpll0_gpll0_div_map,
  663. .freq_tbl = ftbl_mdss_vsync_clk,
  664. .clkr.hw.init = &(struct clk_init_data){
  665. .name = "vsync_clk_src",
  666. .parent_names = mmss_xo_gpll0_gpll0_div,
  667. .num_parents = 3,
  668. .ops = &clk_rcg2_ops,
  669. },
  670. };
  671. static struct freq_tbl ftbl_mdss_hdmi_clk[] = {
  672. F(19200000, P_XO, 1, 0, 0),
  673. { }
  674. };
  675. static struct clk_rcg2 hdmi_clk_src = {
  676. .cmd_rcgr = 0x2100,
  677. .hid_width = 5,
  678. .parent_map = mmss_xo_gpll0_gpll0_div_map,
  679. .freq_tbl = ftbl_mdss_hdmi_clk,
  680. .clkr.hw.init = &(struct clk_init_data){
  681. .name = "hdmi_clk_src",
  682. .parent_names = mmss_xo_gpll0_gpll0_div,
  683. .num_parents = 3,
  684. .ops = &clk_rcg2_ops,
  685. },
  686. };
  687. static struct clk_rcg2 byte0_clk_src = {
  688. .cmd_rcgr = 0x2120,
  689. .hid_width = 5,
  690. .parent_map = mmss_xo_dsibyte_map,
  691. .clkr.hw.init = &(struct clk_init_data){
  692. .name = "byte0_clk_src",
  693. .parent_names = mmss_xo_dsibyte,
  694. .num_parents = 3,
  695. .ops = &clk_byte2_ops,
  696. .flags = CLK_SET_RATE_PARENT,
  697. },
  698. };
  699. static struct clk_rcg2 byte1_clk_src = {
  700. .cmd_rcgr = 0x2140,
  701. .hid_width = 5,
  702. .parent_map = mmss_xo_dsibyte_map,
  703. .clkr.hw.init = &(struct clk_init_data){
  704. .name = "byte1_clk_src",
  705. .parent_names = mmss_xo_dsibyte,
  706. .num_parents = 3,
  707. .ops = &clk_byte2_ops,
  708. .flags = CLK_SET_RATE_PARENT,
  709. },
  710. };
  711. static struct freq_tbl ftbl_mdss_esc0_1_clk[] = {
  712. F(19200000, P_XO, 1, 0, 0),
  713. { }
  714. };
  715. static struct clk_rcg2 esc0_clk_src = {
  716. .cmd_rcgr = 0x2160,
  717. .hid_width = 5,
  718. .parent_map = mmss_xo_dsibyte_map,
  719. .freq_tbl = ftbl_mdss_esc0_1_clk,
  720. .clkr.hw.init = &(struct clk_init_data){
  721. .name = "esc0_clk_src",
  722. .parent_names = mmss_xo_dsibyte,
  723. .num_parents = 3,
  724. .ops = &clk_rcg2_ops,
  725. },
  726. };
  727. static struct clk_rcg2 esc1_clk_src = {
  728. .cmd_rcgr = 0x2180,
  729. .hid_width = 5,
  730. .parent_map = mmss_xo_dsibyte_map,
  731. .freq_tbl = ftbl_mdss_esc0_1_clk,
  732. .clkr.hw.init = &(struct clk_init_data){
  733. .name = "esc1_clk_src",
  734. .parent_names = mmss_xo_dsibyte,
  735. .num_parents = 3,
  736. .ops = &clk_rcg2_ops,
  737. },
  738. };
  739. static const struct freq_tbl ftbl_camss_gp0_clk_src[] = {
  740. F(10000, P_XO, 16, 1, 120),
  741. F(24000, P_XO, 16, 1, 50),
  742. F(6000000, P_GPLL0_DIV, 10, 1, 5),
  743. F(12000000, P_GPLL0_DIV, 1, 1, 25),
  744. F(13000000, P_GPLL0_DIV, 2, 13, 150),
  745. F(24000000, P_GPLL0_DIV, 1, 2, 25),
  746. { }
  747. };
  748. static struct clk_rcg2 camss_gp0_clk_src = {
  749. .cmd_rcgr = 0x3420,
  750. .mnd_width = 8,
  751. .hid_width = 5,
  752. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  753. .freq_tbl = ftbl_camss_gp0_clk_src,
  754. .clkr.hw.init = &(struct clk_init_data){
  755. .name = "camss_gp0_clk_src",
  756. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  757. .num_parents = 5,
  758. .ops = &clk_rcg2_ops,
  759. },
  760. };
  761. static struct clk_rcg2 camss_gp1_clk_src = {
  762. .cmd_rcgr = 0x3450,
  763. .mnd_width = 8,
  764. .hid_width = 5,
  765. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  766. .freq_tbl = ftbl_camss_gp0_clk_src,
  767. .clkr.hw.init = &(struct clk_init_data){
  768. .name = "camss_gp1_clk_src",
  769. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  770. .num_parents = 5,
  771. .ops = &clk_rcg2_ops,
  772. },
  773. };
  774. static const struct freq_tbl ftbl_mclk0_clk_src[] = {
  775. F(4800000, P_XO, 4, 0, 0),
  776. F(6000000, P_GPLL0_DIV, 10, 1, 5),
  777. F(8000000, P_GPLL0_DIV, 1, 2, 75),
  778. F(9600000, P_XO, 2, 0, 0),
  779. F(16666667, P_GPLL0_DIV, 2, 1, 9),
  780. F(19200000, P_XO, 1, 0, 0),
  781. F(24000000, P_GPLL0_DIV, 1, 2, 25),
  782. F(33333333, P_GPLL0_DIV, 1, 1, 9),
  783. F(48000000, P_GPLL0, 1, 2, 25),
  784. F(66666667, P_GPLL0, 1, 1, 9),
  785. { }
  786. };
  787. static struct clk_rcg2 mclk0_clk_src = {
  788. .cmd_rcgr = 0x3360,
  789. .mnd_width = 8,
  790. .hid_width = 5,
  791. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  792. .freq_tbl = ftbl_mclk0_clk_src,
  793. .clkr.hw.init = &(struct clk_init_data){
  794. .name = "mclk0_clk_src",
  795. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  796. .num_parents = 5,
  797. .ops = &clk_rcg2_ops,
  798. },
  799. };
  800. static struct clk_rcg2 mclk1_clk_src = {
  801. .cmd_rcgr = 0x3390,
  802. .mnd_width = 8,
  803. .hid_width = 5,
  804. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  805. .freq_tbl = ftbl_mclk0_clk_src,
  806. .clkr.hw.init = &(struct clk_init_data){
  807. .name = "mclk1_clk_src",
  808. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  809. .num_parents = 5,
  810. .ops = &clk_rcg2_ops,
  811. },
  812. };
  813. static struct clk_rcg2 mclk2_clk_src = {
  814. .cmd_rcgr = 0x33c0,
  815. .mnd_width = 8,
  816. .hid_width = 5,
  817. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  818. .freq_tbl = ftbl_mclk0_clk_src,
  819. .clkr.hw.init = &(struct clk_init_data){
  820. .name = "mclk2_clk_src",
  821. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  822. .num_parents = 5,
  823. .ops = &clk_rcg2_ops,
  824. },
  825. };
  826. static struct clk_rcg2 mclk3_clk_src = {
  827. .cmd_rcgr = 0x33f0,
  828. .mnd_width = 8,
  829. .hid_width = 5,
  830. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  831. .freq_tbl = ftbl_mclk0_clk_src,
  832. .clkr.hw.init = &(struct clk_init_data){
  833. .name = "mclk3_clk_src",
  834. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  835. .num_parents = 5,
  836. .ops = &clk_rcg2_ops,
  837. },
  838. };
  839. static const struct freq_tbl ftbl_cci_clk_src[] = {
  840. F(19200000, P_XO, 1, 0, 0),
  841. F(37500000, P_GPLL0, 16, 0, 0),
  842. F(50000000, P_GPLL0, 12, 0, 0),
  843. F(100000000, P_GPLL0, 6, 0, 0),
  844. { }
  845. };
  846. static struct clk_rcg2 cci_clk_src = {
  847. .cmd_rcgr = 0x3300,
  848. .mnd_width = 8,
  849. .hid_width = 5,
  850. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  851. .freq_tbl = ftbl_cci_clk_src,
  852. .clkr.hw.init = &(struct clk_init_data){
  853. .name = "cci_clk_src",
  854. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  855. .num_parents = 5,
  856. .ops = &clk_rcg2_ops,
  857. },
  858. };
  859. static const struct freq_tbl ftbl_csi0phytimer_clk_src[] = {
  860. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  861. F(200000000, P_GPLL0, 3, 0, 0),
  862. F(266666667, P_MMPLL0, 3, 0, 0),
  863. { }
  864. };
  865. static struct clk_rcg2 csi0phytimer_clk_src = {
  866. .cmd_rcgr = 0x3000,
  867. .hid_width = 5,
  868. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  869. .freq_tbl = ftbl_csi0phytimer_clk_src,
  870. .clkr.hw.init = &(struct clk_init_data){
  871. .name = "csi0phytimer_clk_src",
  872. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  873. .num_parents = 7,
  874. .ops = &clk_rcg2_ops,
  875. },
  876. };
  877. static struct clk_rcg2 csi1phytimer_clk_src = {
  878. .cmd_rcgr = 0x3030,
  879. .hid_width = 5,
  880. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  881. .freq_tbl = ftbl_csi0phytimer_clk_src,
  882. .clkr.hw.init = &(struct clk_init_data){
  883. .name = "csi1phytimer_clk_src",
  884. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  885. .num_parents = 7,
  886. .ops = &clk_rcg2_ops,
  887. },
  888. };
  889. static struct clk_rcg2 csi2phytimer_clk_src = {
  890. .cmd_rcgr = 0x3060,
  891. .hid_width = 5,
  892. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  893. .freq_tbl = ftbl_csi0phytimer_clk_src,
  894. .clkr.hw.init = &(struct clk_init_data){
  895. .name = "csi2phytimer_clk_src",
  896. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  897. .num_parents = 7,
  898. .ops = &clk_rcg2_ops,
  899. },
  900. };
  901. static const struct freq_tbl ftbl_csiphy0_3p_clk_src[] = {
  902. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  903. F(200000000, P_GPLL0, 3, 0, 0),
  904. F(320000000, P_MMPLL4, 3, 0, 0),
  905. F(384000000, P_MMPLL4, 2.5, 0, 0),
  906. { }
  907. };
  908. static struct clk_rcg2 csiphy0_3p_clk_src = {
  909. .cmd_rcgr = 0x3240,
  910. .hid_width = 5,
  911. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  912. .freq_tbl = ftbl_csiphy0_3p_clk_src,
  913. .clkr.hw.init = &(struct clk_init_data){
  914. .name = "csiphy0_3p_clk_src",
  915. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  916. .num_parents = 7,
  917. .ops = &clk_rcg2_ops,
  918. },
  919. };
  920. static struct clk_rcg2 csiphy1_3p_clk_src = {
  921. .cmd_rcgr = 0x3260,
  922. .hid_width = 5,
  923. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  924. .freq_tbl = ftbl_csiphy0_3p_clk_src,
  925. .clkr.hw.init = &(struct clk_init_data){
  926. .name = "csiphy1_3p_clk_src",
  927. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  928. .num_parents = 7,
  929. .ops = &clk_rcg2_ops,
  930. },
  931. };
  932. static struct clk_rcg2 csiphy2_3p_clk_src = {
  933. .cmd_rcgr = 0x3280,
  934. .hid_width = 5,
  935. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  936. .freq_tbl = ftbl_csiphy0_3p_clk_src,
  937. .clkr.hw.init = &(struct clk_init_data){
  938. .name = "csiphy2_3p_clk_src",
  939. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  940. .num_parents = 7,
  941. .ops = &clk_rcg2_ops,
  942. },
  943. };
  944. static const struct freq_tbl ftbl_jpeg0_clk_src[] = {
  945. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  946. F(150000000, P_GPLL0, 4, 0, 0),
  947. F(228571429, P_MMPLL0, 3.5, 0, 0),
  948. F(266666667, P_MMPLL0, 3, 0, 0),
  949. F(320000000, P_MMPLL0, 2.5, 0, 0),
  950. F(480000000, P_MMPLL4, 2, 0, 0),
  951. { }
  952. };
  953. static struct clk_rcg2 jpeg0_clk_src = {
  954. .cmd_rcgr = 0x3500,
  955. .hid_width = 5,
  956. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  957. .freq_tbl = ftbl_jpeg0_clk_src,
  958. .clkr.hw.init = &(struct clk_init_data){
  959. .name = "jpeg0_clk_src",
  960. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  961. .num_parents = 7,
  962. .ops = &clk_rcg2_ops,
  963. },
  964. };
  965. static const struct freq_tbl ftbl_jpeg2_clk_src[] = {
  966. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  967. F(150000000, P_GPLL0, 4, 0, 0),
  968. F(228571429, P_MMPLL0, 3.5, 0, 0),
  969. F(266666667, P_MMPLL0, 3, 0, 0),
  970. F(320000000, P_MMPLL0, 2.5, 0, 0),
  971. { }
  972. };
  973. static struct clk_rcg2 jpeg2_clk_src = {
  974. .cmd_rcgr = 0x3540,
  975. .hid_width = 5,
  976. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  977. .freq_tbl = ftbl_jpeg2_clk_src,
  978. .clkr.hw.init = &(struct clk_init_data){
  979. .name = "jpeg2_clk_src",
  980. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  981. .num_parents = 7,
  982. .ops = &clk_rcg2_ops,
  983. },
  984. };
  985. static struct clk_rcg2 jpeg_dma_clk_src = {
  986. .cmd_rcgr = 0x3560,
  987. .hid_width = 5,
  988. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  989. .freq_tbl = ftbl_jpeg0_clk_src,
  990. .clkr.hw.init = &(struct clk_init_data){
  991. .name = "jpeg_dma_clk_src",
  992. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  993. .num_parents = 7,
  994. .ops = &clk_rcg2_ops,
  995. },
  996. };
  997. static const struct freq_tbl ftbl_vfe0_clk_src[] = {
  998. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  999. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  1000. F(300000000, P_GPLL0, 2, 0, 0),
  1001. F(320000000, P_MMPLL0, 2.5, 0, 0),
  1002. F(480000000, P_MMPLL4, 2, 0, 0),
  1003. F(600000000, P_GPLL0, 1, 0, 0),
  1004. { }
  1005. };
  1006. static struct clk_rcg2 vfe0_clk_src = {
  1007. .cmd_rcgr = 0x3600,
  1008. .hid_width = 5,
  1009. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1010. .freq_tbl = ftbl_vfe0_clk_src,
  1011. .clkr.hw.init = &(struct clk_init_data){
  1012. .name = "vfe0_clk_src",
  1013. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1014. .num_parents = 7,
  1015. .ops = &clk_rcg2_ops,
  1016. },
  1017. };
  1018. static struct clk_rcg2 vfe1_clk_src = {
  1019. .cmd_rcgr = 0x3620,
  1020. .hid_width = 5,
  1021. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1022. .freq_tbl = ftbl_vfe0_clk_src,
  1023. .clkr.hw.init = &(struct clk_init_data){
  1024. .name = "vfe1_clk_src",
  1025. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1026. .num_parents = 7,
  1027. .ops = &clk_rcg2_ops,
  1028. },
  1029. };
  1030. static const struct freq_tbl ftbl_cpp_clk_src[] = {
  1031. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  1032. F(200000000, P_GPLL0, 3, 0, 0),
  1033. F(320000000, P_MMPLL0, 2.5, 0, 0),
  1034. F(480000000, P_MMPLL4, 2, 0, 0),
  1035. F(640000000, P_MMPLL4, 1.5, 0, 0),
  1036. { }
  1037. };
  1038. static struct clk_rcg2 cpp_clk_src = {
  1039. .cmd_rcgr = 0x3640,
  1040. .hid_width = 5,
  1041. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1042. .freq_tbl = ftbl_cpp_clk_src,
  1043. .clkr.hw.init = &(struct clk_init_data){
  1044. .name = "cpp_clk_src",
  1045. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1046. .num_parents = 7,
  1047. .ops = &clk_rcg2_ops,
  1048. },
  1049. };
  1050. static const struct freq_tbl ftbl_csi0_clk_src[] = {
  1051. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  1052. F(200000000, P_GPLL0, 3, 0, 0),
  1053. F(266666667, P_MMPLL0, 3, 0, 0),
  1054. F(480000000, P_MMPLL4, 2, 0, 0),
  1055. F(600000000, P_GPLL0, 1, 0, 0),
  1056. { }
  1057. };
  1058. static struct clk_rcg2 csi0_clk_src = {
  1059. .cmd_rcgr = 0x3090,
  1060. .hid_width = 5,
  1061. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1062. .freq_tbl = ftbl_csi0_clk_src,
  1063. .clkr.hw.init = &(struct clk_init_data){
  1064. .name = "csi0_clk_src",
  1065. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1066. .num_parents = 7,
  1067. .ops = &clk_rcg2_ops,
  1068. },
  1069. };
  1070. static struct clk_rcg2 csi1_clk_src = {
  1071. .cmd_rcgr = 0x3100,
  1072. .hid_width = 5,
  1073. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1074. .freq_tbl = ftbl_csi0_clk_src,
  1075. .clkr.hw.init = &(struct clk_init_data){
  1076. .name = "csi1_clk_src",
  1077. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1078. .num_parents = 7,
  1079. .ops = &clk_rcg2_ops,
  1080. },
  1081. };
  1082. static struct clk_rcg2 csi2_clk_src = {
  1083. .cmd_rcgr = 0x3160,
  1084. .hid_width = 5,
  1085. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1086. .freq_tbl = ftbl_csi0_clk_src,
  1087. .clkr.hw.init = &(struct clk_init_data){
  1088. .name = "csi2_clk_src",
  1089. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1090. .num_parents = 7,
  1091. .ops = &clk_rcg2_ops,
  1092. },
  1093. };
  1094. static struct clk_rcg2 csi3_clk_src = {
  1095. .cmd_rcgr = 0x31c0,
  1096. .hid_width = 5,
  1097. .parent_map = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div_map,
  1098. .freq_tbl = ftbl_csi0_clk_src,
  1099. .clkr.hw.init = &(struct clk_init_data){
  1100. .name = "csi3_clk_src",
  1101. .parent_names = mmss_xo_mmpll0_mmpll1_mmpll4_mmpll3_gpll0_gpll0_div,
  1102. .num_parents = 7,
  1103. .ops = &clk_rcg2_ops,
  1104. },
  1105. };
  1106. static const struct freq_tbl ftbl_fd_core_clk_src[] = {
  1107. F(100000000, P_GPLL0_DIV, 3, 0, 0),
  1108. F(200000000, P_GPLL0, 3, 0, 0),
  1109. F(400000000, P_MMPLL0, 2, 0, 0),
  1110. { }
  1111. };
  1112. static struct clk_rcg2 fd_core_clk_src = {
  1113. .cmd_rcgr = 0x3b00,
  1114. .hid_width = 5,
  1115. .parent_map = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div_map,
  1116. .freq_tbl = ftbl_fd_core_clk_src,
  1117. .clkr.hw.init = &(struct clk_init_data){
  1118. .name = "fd_core_clk_src",
  1119. .parent_names = mmss_xo_mmpll0_mmpll4_gpll0_gpll0_div,
  1120. .num_parents = 5,
  1121. .ops = &clk_rcg2_ops,
  1122. },
  1123. };
  1124. static struct clk_branch mmss_mmagic_ahb_clk = {
  1125. .halt_reg = 0x5024,
  1126. .clkr = {
  1127. .enable_reg = 0x5024,
  1128. .enable_mask = BIT(0),
  1129. .hw.init = &(struct clk_init_data){
  1130. .name = "mmss_mmagic_ahb_clk",
  1131. .parent_names = (const char *[]){ "ahb_clk_src" },
  1132. .num_parents = 1,
  1133. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1134. .ops = &clk_branch2_ops,
  1135. },
  1136. },
  1137. };
  1138. static struct clk_branch mmss_mmagic_cfg_ahb_clk = {
  1139. .halt_reg = 0x5054,
  1140. .clkr = {
  1141. .enable_reg = 0x5054,
  1142. .enable_mask = BIT(0),
  1143. .hw.init = &(struct clk_init_data){
  1144. .name = "mmss_mmagic_cfg_ahb_clk",
  1145. .parent_names = (const char *[]){ "ahb_clk_src" },
  1146. .num_parents = 1,
  1147. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1148. .ops = &clk_branch2_ops,
  1149. },
  1150. },
  1151. };
  1152. static struct clk_branch mmss_misc_ahb_clk = {
  1153. .halt_reg = 0x5018,
  1154. .clkr = {
  1155. .enable_reg = 0x5018,
  1156. .enable_mask = BIT(0),
  1157. .hw.init = &(struct clk_init_data){
  1158. .name = "mmss_misc_ahb_clk",
  1159. .parent_names = (const char *[]){ "ahb_clk_src" },
  1160. .num_parents = 1,
  1161. .flags = CLK_SET_RATE_PARENT,
  1162. .ops = &clk_branch2_ops,
  1163. },
  1164. },
  1165. };
  1166. static struct clk_branch mmss_misc_cxo_clk = {
  1167. .halt_reg = 0x5014,
  1168. .clkr = {
  1169. .enable_reg = 0x5014,
  1170. .enable_mask = BIT(0),
  1171. .hw.init = &(struct clk_init_data){
  1172. .name = "mmss_misc_cxo_clk",
  1173. .parent_names = (const char *[]){ "xo" },
  1174. .num_parents = 1,
  1175. .ops = &clk_branch2_ops,
  1176. },
  1177. },
  1178. };
  1179. static struct clk_branch mmss_mmagic_maxi_clk = {
  1180. .halt_reg = 0x5074,
  1181. .clkr = {
  1182. .enable_reg = 0x5074,
  1183. .enable_mask = BIT(0),
  1184. .hw.init = &(struct clk_init_data){
  1185. .name = "mmss_mmagic_maxi_clk",
  1186. .parent_names = (const char *[]){ "maxi_clk_src" },
  1187. .num_parents = 1,
  1188. .flags = CLK_SET_RATE_PARENT,
  1189. .ops = &clk_branch2_ops,
  1190. },
  1191. },
  1192. };
  1193. static struct clk_branch mmagic_camss_axi_clk = {
  1194. .halt_reg = 0x3c44,
  1195. .clkr = {
  1196. .enable_reg = 0x3c44,
  1197. .enable_mask = BIT(0),
  1198. .hw.init = &(struct clk_init_data){
  1199. .name = "mmagic_camss_axi_clk",
  1200. .parent_names = (const char *[]){ "axi_clk_src" },
  1201. .num_parents = 1,
  1202. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1203. .ops = &clk_branch2_ops,
  1204. },
  1205. },
  1206. };
  1207. static struct clk_branch mmagic_camss_noc_cfg_ahb_clk = {
  1208. .halt_reg = 0x3c48,
  1209. .clkr = {
  1210. .enable_reg = 0x3c48,
  1211. .enable_mask = BIT(0),
  1212. .hw.init = &(struct clk_init_data){
  1213. .name = "mmagic_camss_noc_cfg_ahb_clk",
  1214. .parent_names = (const char *[]){ "gcc_mmss_noc_cfg_ahb_clk" },
  1215. .num_parents = 1,
  1216. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1217. .ops = &clk_branch2_ops,
  1218. },
  1219. },
  1220. };
  1221. static struct clk_branch smmu_vfe_ahb_clk = {
  1222. .halt_reg = 0x3c04,
  1223. .clkr = {
  1224. .enable_reg = 0x3c04,
  1225. .enable_mask = BIT(0),
  1226. .hw.init = &(struct clk_init_data){
  1227. .name = "smmu_vfe_ahb_clk",
  1228. .parent_names = (const char *[]){ "ahb_clk_src" },
  1229. .num_parents = 1,
  1230. .flags = CLK_SET_RATE_PARENT,
  1231. .ops = &clk_branch2_ops,
  1232. },
  1233. },
  1234. };
  1235. static struct clk_branch smmu_vfe_axi_clk = {
  1236. .halt_reg = 0x3c08,
  1237. .clkr = {
  1238. .enable_reg = 0x3c08,
  1239. .enable_mask = BIT(0),
  1240. .hw.init = &(struct clk_init_data){
  1241. .name = "smmu_vfe_axi_clk",
  1242. .parent_names = (const char *[]){ "axi_clk_src" },
  1243. .num_parents = 1,
  1244. .flags = CLK_SET_RATE_PARENT,
  1245. .ops = &clk_branch2_ops,
  1246. },
  1247. },
  1248. };
  1249. static struct clk_branch smmu_cpp_ahb_clk = {
  1250. .halt_reg = 0x3c14,
  1251. .clkr = {
  1252. .enable_reg = 0x3c14,
  1253. .enable_mask = BIT(0),
  1254. .hw.init = &(struct clk_init_data){
  1255. .name = "smmu_cpp_ahb_clk",
  1256. .parent_names = (const char *[]){ "ahb_clk_src" },
  1257. .num_parents = 1,
  1258. .flags = CLK_SET_RATE_PARENT,
  1259. .ops = &clk_branch2_ops,
  1260. },
  1261. },
  1262. };
  1263. static struct clk_branch smmu_cpp_axi_clk = {
  1264. .halt_reg = 0x3c18,
  1265. .clkr = {
  1266. .enable_reg = 0x3c18,
  1267. .enable_mask = BIT(0),
  1268. .hw.init = &(struct clk_init_data){
  1269. .name = "smmu_cpp_axi_clk",
  1270. .parent_names = (const char *[]){ "axi_clk_src" },
  1271. .num_parents = 1,
  1272. .flags = CLK_SET_RATE_PARENT,
  1273. .ops = &clk_branch2_ops,
  1274. },
  1275. },
  1276. };
  1277. static struct clk_branch smmu_jpeg_ahb_clk = {
  1278. .halt_reg = 0x3c24,
  1279. .clkr = {
  1280. .enable_reg = 0x3c24,
  1281. .enable_mask = BIT(0),
  1282. .hw.init = &(struct clk_init_data){
  1283. .name = "smmu_jpeg_ahb_clk",
  1284. .parent_names = (const char *[]){ "ahb_clk_src" },
  1285. .num_parents = 1,
  1286. .flags = CLK_SET_RATE_PARENT,
  1287. .ops = &clk_branch2_ops,
  1288. },
  1289. },
  1290. };
  1291. static struct clk_branch smmu_jpeg_axi_clk = {
  1292. .halt_reg = 0x3c28,
  1293. .clkr = {
  1294. .enable_reg = 0x3c28,
  1295. .enable_mask = BIT(0),
  1296. .hw.init = &(struct clk_init_data){
  1297. .name = "smmu_jpeg_axi_clk",
  1298. .parent_names = (const char *[]){ "axi_clk_src" },
  1299. .num_parents = 1,
  1300. .flags = CLK_SET_RATE_PARENT,
  1301. .ops = &clk_branch2_ops,
  1302. },
  1303. },
  1304. };
  1305. static struct clk_branch mmagic_mdss_axi_clk = {
  1306. .halt_reg = 0x2474,
  1307. .clkr = {
  1308. .enable_reg = 0x2474,
  1309. .enable_mask = BIT(0),
  1310. .hw.init = &(struct clk_init_data){
  1311. .name = "mmagic_mdss_axi_clk",
  1312. .parent_names = (const char *[]){ "axi_clk_src" },
  1313. .num_parents = 1,
  1314. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1315. .ops = &clk_branch2_ops,
  1316. },
  1317. },
  1318. };
  1319. static struct clk_branch mmagic_mdss_noc_cfg_ahb_clk = {
  1320. .halt_reg = 0x2478,
  1321. .clkr = {
  1322. .enable_reg = 0x2478,
  1323. .enable_mask = BIT(0),
  1324. .hw.init = &(struct clk_init_data){
  1325. .name = "mmagic_mdss_noc_cfg_ahb_clk",
  1326. .parent_names = (const char *[]){ "gcc_mmss_noc_cfg_ahb_clk" },
  1327. .num_parents = 1,
  1328. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1329. .ops = &clk_branch2_ops,
  1330. },
  1331. },
  1332. };
  1333. static struct clk_branch smmu_rot_ahb_clk = {
  1334. .halt_reg = 0x2444,
  1335. .clkr = {
  1336. .enable_reg = 0x2444,
  1337. .enable_mask = BIT(0),
  1338. .hw.init = &(struct clk_init_data){
  1339. .name = "smmu_rot_ahb_clk",
  1340. .parent_names = (const char *[]){ "ahb_clk_src" },
  1341. .num_parents = 1,
  1342. .flags = CLK_SET_RATE_PARENT,
  1343. .ops = &clk_branch2_ops,
  1344. },
  1345. },
  1346. };
  1347. static struct clk_branch smmu_rot_axi_clk = {
  1348. .halt_reg = 0x2448,
  1349. .clkr = {
  1350. .enable_reg = 0x2448,
  1351. .enable_mask = BIT(0),
  1352. .hw.init = &(struct clk_init_data){
  1353. .name = "smmu_rot_axi_clk",
  1354. .parent_names = (const char *[]){ "axi_clk_src" },
  1355. .num_parents = 1,
  1356. .flags = CLK_SET_RATE_PARENT,
  1357. .ops = &clk_branch2_ops,
  1358. },
  1359. },
  1360. };
  1361. static struct clk_branch smmu_mdp_ahb_clk = {
  1362. .halt_reg = 0x2454,
  1363. .clkr = {
  1364. .enable_reg = 0x2454,
  1365. .enable_mask = BIT(0),
  1366. .hw.init = &(struct clk_init_data){
  1367. .name = "smmu_mdp_ahb_clk",
  1368. .parent_names = (const char *[]){ "ahb_clk_src" },
  1369. .num_parents = 1,
  1370. .flags = CLK_SET_RATE_PARENT,
  1371. .ops = &clk_branch2_ops,
  1372. },
  1373. },
  1374. };
  1375. static struct clk_branch smmu_mdp_axi_clk = {
  1376. .halt_reg = 0x2458,
  1377. .clkr = {
  1378. .enable_reg = 0x2458,
  1379. .enable_mask = BIT(0),
  1380. .hw.init = &(struct clk_init_data){
  1381. .name = "smmu_mdp_axi_clk",
  1382. .parent_names = (const char *[]){ "axi_clk_src" },
  1383. .num_parents = 1,
  1384. .flags = CLK_SET_RATE_PARENT,
  1385. .ops = &clk_branch2_ops,
  1386. },
  1387. },
  1388. };
  1389. static struct clk_branch mmagic_video_axi_clk = {
  1390. .halt_reg = 0x1194,
  1391. .clkr = {
  1392. .enable_reg = 0x1194,
  1393. .enable_mask = BIT(0),
  1394. .hw.init = &(struct clk_init_data){
  1395. .name = "mmagic_video_axi_clk",
  1396. .parent_names = (const char *[]){ "axi_clk_src" },
  1397. .num_parents = 1,
  1398. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1399. .ops = &clk_branch2_ops,
  1400. },
  1401. },
  1402. };
  1403. static struct clk_branch mmagic_video_noc_cfg_ahb_clk = {
  1404. .halt_reg = 0x1198,
  1405. .clkr = {
  1406. .enable_reg = 0x1198,
  1407. .enable_mask = BIT(0),
  1408. .hw.init = &(struct clk_init_data){
  1409. .name = "mmagic_video_noc_cfg_ahb_clk",
  1410. .parent_names = (const char *[]){ "gcc_mmss_noc_cfg_ahb_clk" },
  1411. .num_parents = 1,
  1412. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1413. .ops = &clk_branch2_ops,
  1414. },
  1415. },
  1416. };
  1417. static struct clk_branch smmu_video_ahb_clk = {
  1418. .halt_reg = 0x1174,
  1419. .clkr = {
  1420. .enable_reg = 0x1174,
  1421. .enable_mask = BIT(0),
  1422. .hw.init = &(struct clk_init_data){
  1423. .name = "smmu_video_ahb_clk",
  1424. .parent_names = (const char *[]){ "ahb_clk_src" },
  1425. .num_parents = 1,
  1426. .flags = CLK_SET_RATE_PARENT,
  1427. .ops = &clk_branch2_ops,
  1428. },
  1429. },
  1430. };
  1431. static struct clk_branch smmu_video_axi_clk = {
  1432. .halt_reg = 0x1178,
  1433. .clkr = {
  1434. .enable_reg = 0x1178,
  1435. .enable_mask = BIT(0),
  1436. .hw.init = &(struct clk_init_data){
  1437. .name = "smmu_video_axi_clk",
  1438. .parent_names = (const char *[]){ "axi_clk_src" },
  1439. .num_parents = 1,
  1440. .flags = CLK_SET_RATE_PARENT,
  1441. .ops = &clk_branch2_ops,
  1442. },
  1443. },
  1444. };
  1445. static struct clk_branch mmagic_bimc_noc_cfg_ahb_clk = {
  1446. .halt_reg = 0x5298,
  1447. .clkr = {
  1448. .enable_reg = 0x5298,
  1449. .enable_mask = BIT(0),
  1450. .hw.init = &(struct clk_init_data){
  1451. .name = "mmagic_bimc_noc_cfg_ahb_clk",
  1452. .parent_names = (const char *[]){ "gcc_mmss_noc_cfg_ahb_clk" },
  1453. .num_parents = 1,
  1454. .flags = CLK_SET_RATE_PARENT,
  1455. .ops = &clk_branch2_ops,
  1456. },
  1457. },
  1458. };
  1459. static struct clk_branch gpu_gx_gfx3d_clk = {
  1460. .halt_reg = 0x4028,
  1461. .clkr = {
  1462. .enable_reg = 0x4028,
  1463. .enable_mask = BIT(0),
  1464. .hw.init = &(struct clk_init_data){
  1465. .name = "gpu_gx_gfx3d_clk",
  1466. .parent_names = (const char *[]){ "gfx3d_clk_src" },
  1467. .num_parents = 1,
  1468. .flags = CLK_SET_RATE_PARENT,
  1469. .ops = &clk_branch2_ops,
  1470. },
  1471. },
  1472. };
  1473. static struct clk_branch gpu_gx_rbbmtimer_clk = {
  1474. .halt_reg = 0x40b0,
  1475. .clkr = {
  1476. .enable_reg = 0x40b0,
  1477. .enable_mask = BIT(0),
  1478. .hw.init = &(struct clk_init_data){
  1479. .name = "gpu_gx_rbbmtimer_clk",
  1480. .parent_names = (const char *[]){ "rbbmtimer_clk_src" },
  1481. .num_parents = 1,
  1482. .flags = CLK_SET_RATE_PARENT,
  1483. .ops = &clk_branch2_ops,
  1484. },
  1485. },
  1486. };
  1487. static struct clk_branch gpu_ahb_clk = {
  1488. .halt_reg = 0x403c,
  1489. .clkr = {
  1490. .enable_reg = 0x403c,
  1491. .enable_mask = BIT(0),
  1492. .hw.init = &(struct clk_init_data){
  1493. .name = "gpu_ahb_clk",
  1494. .parent_names = (const char *[]){ "ahb_clk_src" },
  1495. .num_parents = 1,
  1496. .flags = CLK_SET_RATE_PARENT,
  1497. .ops = &clk_branch2_ops,
  1498. },
  1499. },
  1500. };
  1501. static struct clk_branch gpu_aon_isense_clk = {
  1502. .halt_reg = 0x4044,
  1503. .clkr = {
  1504. .enable_reg = 0x4044,
  1505. .enable_mask = BIT(0),
  1506. .hw.init = &(struct clk_init_data){
  1507. .name = "gpu_aon_isense_clk",
  1508. .parent_names = (const char *[]){ "isense_clk_src" },
  1509. .num_parents = 1,
  1510. .flags = CLK_SET_RATE_PARENT,
  1511. .ops = &clk_branch2_ops,
  1512. },
  1513. },
  1514. };
  1515. static struct clk_branch vmem_maxi_clk = {
  1516. .halt_reg = 0x1204,
  1517. .clkr = {
  1518. .enable_reg = 0x1204,
  1519. .enable_mask = BIT(0),
  1520. .hw.init = &(struct clk_init_data){
  1521. .name = "vmem_maxi_clk",
  1522. .parent_names = (const char *[]){ "maxi_clk_src" },
  1523. .num_parents = 1,
  1524. .flags = CLK_SET_RATE_PARENT,
  1525. .ops = &clk_branch2_ops,
  1526. },
  1527. },
  1528. };
  1529. static struct clk_branch vmem_ahb_clk = {
  1530. .halt_reg = 0x1208,
  1531. .clkr = {
  1532. .enable_reg = 0x1208,
  1533. .enable_mask = BIT(0),
  1534. .hw.init = &(struct clk_init_data){
  1535. .name = "vmem_ahb_clk",
  1536. .parent_names = (const char *[]){ "ahb_clk_src" },
  1537. .num_parents = 1,
  1538. .flags = CLK_SET_RATE_PARENT,
  1539. .ops = &clk_branch2_ops,
  1540. },
  1541. },
  1542. };
  1543. static struct clk_branch mmss_rbcpr_clk = {
  1544. .halt_reg = 0x4084,
  1545. .clkr = {
  1546. .enable_reg = 0x4084,
  1547. .enable_mask = BIT(0),
  1548. .hw.init = &(struct clk_init_data){
  1549. .name = "mmss_rbcpr_clk",
  1550. .parent_names = (const char *[]){ "rbcpr_clk_src" },
  1551. .num_parents = 1,
  1552. .flags = CLK_SET_RATE_PARENT,
  1553. .ops = &clk_branch2_ops,
  1554. },
  1555. },
  1556. };
  1557. static struct clk_branch mmss_rbcpr_ahb_clk = {
  1558. .halt_reg = 0x4088,
  1559. .clkr = {
  1560. .enable_reg = 0x4088,
  1561. .enable_mask = BIT(0),
  1562. .hw.init = &(struct clk_init_data){
  1563. .name = "mmss_rbcpr_ahb_clk",
  1564. .parent_names = (const char *[]){ "ahb_clk_src" },
  1565. .num_parents = 1,
  1566. .flags = CLK_SET_RATE_PARENT,
  1567. .ops = &clk_branch2_ops,
  1568. },
  1569. },
  1570. };
  1571. static struct clk_branch video_core_clk = {
  1572. .halt_reg = 0x1028,
  1573. .clkr = {
  1574. .enable_reg = 0x1028,
  1575. .enable_mask = BIT(0),
  1576. .hw.init = &(struct clk_init_data){
  1577. .name = "video_core_clk",
  1578. .parent_names = (const char *[]){ "video_core_clk_src" },
  1579. .num_parents = 1,
  1580. .flags = CLK_SET_RATE_PARENT,
  1581. .ops = &clk_branch2_ops,
  1582. },
  1583. },
  1584. };
  1585. static struct clk_branch video_axi_clk = {
  1586. .halt_reg = 0x1034,
  1587. .clkr = {
  1588. .enable_reg = 0x1034,
  1589. .enable_mask = BIT(0),
  1590. .hw.init = &(struct clk_init_data){
  1591. .name = "video_axi_clk",
  1592. .parent_names = (const char *[]){ "axi_clk_src" },
  1593. .num_parents = 1,
  1594. .flags = CLK_SET_RATE_PARENT,
  1595. .ops = &clk_branch2_ops,
  1596. },
  1597. },
  1598. };
  1599. static struct clk_branch video_maxi_clk = {
  1600. .halt_reg = 0x1038,
  1601. .clkr = {
  1602. .enable_reg = 0x1038,
  1603. .enable_mask = BIT(0),
  1604. .hw.init = &(struct clk_init_data){
  1605. .name = "video_maxi_clk",
  1606. .parent_names = (const char *[]){ "maxi_clk_src" },
  1607. .num_parents = 1,
  1608. .flags = CLK_SET_RATE_PARENT,
  1609. .ops = &clk_branch2_ops,
  1610. },
  1611. },
  1612. };
  1613. static struct clk_branch video_ahb_clk = {
  1614. .halt_reg = 0x1030,
  1615. .clkr = {
  1616. .enable_reg = 0x1030,
  1617. .enable_mask = BIT(0),
  1618. .hw.init = &(struct clk_init_data){
  1619. .name = "video_ahb_clk",
  1620. .parent_names = (const char *[]){ "ahb_clk_src" },
  1621. .num_parents = 1,
  1622. .flags = CLK_SET_RATE_PARENT,
  1623. .ops = &clk_branch2_ops,
  1624. },
  1625. },
  1626. };
  1627. static struct clk_branch video_subcore0_clk = {
  1628. .halt_reg = 0x1048,
  1629. .clkr = {
  1630. .enable_reg = 0x1048,
  1631. .enable_mask = BIT(0),
  1632. .hw.init = &(struct clk_init_data){
  1633. .name = "video_subcore0_clk",
  1634. .parent_names = (const char *[]){ "video_subcore0_clk_src" },
  1635. .num_parents = 1,
  1636. .flags = CLK_SET_RATE_PARENT,
  1637. .ops = &clk_branch2_ops,
  1638. },
  1639. },
  1640. };
  1641. static struct clk_branch video_subcore1_clk = {
  1642. .halt_reg = 0x104c,
  1643. .clkr = {
  1644. .enable_reg = 0x104c,
  1645. .enable_mask = BIT(0),
  1646. .hw.init = &(struct clk_init_data){
  1647. .name = "video_subcore1_clk",
  1648. .parent_names = (const char *[]){ "video_subcore1_clk_src" },
  1649. .num_parents = 1,
  1650. .flags = CLK_SET_RATE_PARENT,
  1651. .ops = &clk_branch2_ops,
  1652. },
  1653. },
  1654. };
  1655. static struct clk_branch mdss_ahb_clk = {
  1656. .halt_reg = 0x2308,
  1657. .clkr = {
  1658. .enable_reg = 0x2308,
  1659. .enable_mask = BIT(0),
  1660. .hw.init = &(struct clk_init_data){
  1661. .name = "mdss_ahb_clk",
  1662. .parent_names = (const char *[]){ "ahb_clk_src" },
  1663. .num_parents = 1,
  1664. .flags = CLK_SET_RATE_PARENT,
  1665. .ops = &clk_branch2_ops,
  1666. },
  1667. },
  1668. };
  1669. static struct clk_branch mdss_hdmi_ahb_clk = {
  1670. .halt_reg = 0x230c,
  1671. .clkr = {
  1672. .enable_reg = 0x230c,
  1673. .enable_mask = BIT(0),
  1674. .hw.init = &(struct clk_init_data){
  1675. .name = "mdss_hdmi_ahb_clk",
  1676. .parent_names = (const char *[]){ "ahb_clk_src" },
  1677. .num_parents = 1,
  1678. .flags = CLK_SET_RATE_PARENT,
  1679. .ops = &clk_branch2_ops,
  1680. },
  1681. },
  1682. };
  1683. static struct clk_branch mdss_axi_clk = {
  1684. .halt_reg = 0x2310,
  1685. .clkr = {
  1686. .enable_reg = 0x2310,
  1687. .enable_mask = BIT(0),
  1688. .hw.init = &(struct clk_init_data){
  1689. .name = "mdss_axi_clk",
  1690. .parent_names = (const char *[]){ "axi_clk_src" },
  1691. .num_parents = 1,
  1692. .flags = CLK_SET_RATE_PARENT,
  1693. .ops = &clk_branch2_ops,
  1694. },
  1695. },
  1696. };
  1697. static struct clk_branch mdss_pclk0_clk = {
  1698. .halt_reg = 0x2314,
  1699. .clkr = {
  1700. .enable_reg = 0x2314,
  1701. .enable_mask = BIT(0),
  1702. .hw.init = &(struct clk_init_data){
  1703. .name = "mdss_pclk0_clk",
  1704. .parent_names = (const char *[]){ "pclk0_clk_src" },
  1705. .num_parents = 1,
  1706. .flags = CLK_SET_RATE_PARENT,
  1707. .ops = &clk_branch2_ops,
  1708. },
  1709. },
  1710. };
  1711. static struct clk_branch mdss_pclk1_clk = {
  1712. .halt_reg = 0x2318,
  1713. .clkr = {
  1714. .enable_reg = 0x2318,
  1715. .enable_mask = BIT(0),
  1716. .hw.init = &(struct clk_init_data){
  1717. .name = "mdss_pclk1_clk",
  1718. .parent_names = (const char *[]){ "pclk1_clk_src" },
  1719. .num_parents = 1,
  1720. .flags = CLK_SET_RATE_PARENT,
  1721. .ops = &clk_branch2_ops,
  1722. },
  1723. },
  1724. };
  1725. static struct clk_branch mdss_mdp_clk = {
  1726. .halt_reg = 0x231c,
  1727. .clkr = {
  1728. .enable_reg = 0x231c,
  1729. .enable_mask = BIT(0),
  1730. .hw.init = &(struct clk_init_data){
  1731. .name = "mdss_mdp_clk",
  1732. .parent_names = (const char *[]){ "mdp_clk_src" },
  1733. .num_parents = 1,
  1734. .flags = CLK_SET_RATE_PARENT,
  1735. .ops = &clk_branch2_ops,
  1736. },
  1737. },
  1738. };
  1739. static struct clk_branch mdss_extpclk_clk = {
  1740. .halt_reg = 0x2324,
  1741. .clkr = {
  1742. .enable_reg = 0x2324,
  1743. .enable_mask = BIT(0),
  1744. .hw.init = &(struct clk_init_data){
  1745. .name = "mdss_extpclk_clk",
  1746. .parent_names = (const char *[]){ "extpclk_clk_src" },
  1747. .num_parents = 1,
  1748. .flags = CLK_SET_RATE_PARENT,
  1749. .ops = &clk_branch2_ops,
  1750. },
  1751. },
  1752. };
  1753. static struct clk_branch mdss_vsync_clk = {
  1754. .halt_reg = 0x2328,
  1755. .clkr = {
  1756. .enable_reg = 0x2328,
  1757. .enable_mask = BIT(0),
  1758. .hw.init = &(struct clk_init_data){
  1759. .name = "mdss_vsync_clk",
  1760. .parent_names = (const char *[]){ "vsync_clk_src" },
  1761. .num_parents = 1,
  1762. .flags = CLK_SET_RATE_PARENT,
  1763. .ops = &clk_branch2_ops,
  1764. },
  1765. },
  1766. };
  1767. static struct clk_branch mdss_hdmi_clk = {
  1768. .halt_reg = 0x2338,
  1769. .clkr = {
  1770. .enable_reg = 0x2338,
  1771. .enable_mask = BIT(0),
  1772. .hw.init = &(struct clk_init_data){
  1773. .name = "mdss_hdmi_clk",
  1774. .parent_names = (const char *[]){ "hdmi_clk_src" },
  1775. .num_parents = 1,
  1776. .flags = CLK_SET_RATE_PARENT,
  1777. .ops = &clk_branch2_ops,
  1778. },
  1779. },
  1780. };
  1781. static struct clk_branch mdss_byte0_clk = {
  1782. .halt_reg = 0x233c,
  1783. .clkr = {
  1784. .enable_reg = 0x233c,
  1785. .enable_mask = BIT(0),
  1786. .hw.init = &(struct clk_init_data){
  1787. .name = "mdss_byte0_clk",
  1788. .parent_names = (const char *[]){ "byte0_clk_src" },
  1789. .num_parents = 1,
  1790. .flags = CLK_SET_RATE_PARENT,
  1791. .ops = &clk_branch2_ops,
  1792. },
  1793. },
  1794. };
  1795. static struct clk_branch mdss_byte1_clk = {
  1796. .halt_reg = 0x2340,
  1797. .clkr = {
  1798. .enable_reg = 0x2340,
  1799. .enable_mask = BIT(0),
  1800. .hw.init = &(struct clk_init_data){
  1801. .name = "mdss_byte1_clk",
  1802. .parent_names = (const char *[]){ "byte1_clk_src" },
  1803. .num_parents = 1,
  1804. .flags = CLK_SET_RATE_PARENT,
  1805. .ops = &clk_branch2_ops,
  1806. },
  1807. },
  1808. };
  1809. static struct clk_branch mdss_esc0_clk = {
  1810. .halt_reg = 0x2344,
  1811. .clkr = {
  1812. .enable_reg = 0x2344,
  1813. .enable_mask = BIT(0),
  1814. .hw.init = &(struct clk_init_data){
  1815. .name = "mdss_esc0_clk",
  1816. .parent_names = (const char *[]){ "esc0_clk_src" },
  1817. .num_parents = 1,
  1818. .flags = CLK_SET_RATE_PARENT,
  1819. .ops = &clk_branch2_ops,
  1820. },
  1821. },
  1822. };
  1823. static struct clk_branch mdss_esc1_clk = {
  1824. .halt_reg = 0x2348,
  1825. .clkr = {
  1826. .enable_reg = 0x2348,
  1827. .enable_mask = BIT(0),
  1828. .hw.init = &(struct clk_init_data){
  1829. .name = "mdss_esc1_clk",
  1830. .parent_names = (const char *[]){ "esc1_clk_src" },
  1831. .num_parents = 1,
  1832. .flags = CLK_SET_RATE_PARENT,
  1833. .ops = &clk_branch2_ops,
  1834. },
  1835. },
  1836. };
  1837. static struct clk_branch camss_top_ahb_clk = {
  1838. .halt_reg = 0x3484,
  1839. .clkr = {
  1840. .enable_reg = 0x3484,
  1841. .enable_mask = BIT(0),
  1842. .hw.init = &(struct clk_init_data){
  1843. .name = "camss_top_ahb_clk",
  1844. .parent_names = (const char *[]){ "ahb_clk_src" },
  1845. .num_parents = 1,
  1846. .flags = CLK_SET_RATE_PARENT,
  1847. .ops = &clk_branch2_ops,
  1848. },
  1849. },
  1850. };
  1851. static struct clk_branch camss_ahb_clk = {
  1852. .halt_reg = 0x348c,
  1853. .clkr = {
  1854. .enable_reg = 0x348c,
  1855. .enable_mask = BIT(0),
  1856. .hw.init = &(struct clk_init_data){
  1857. .name = "camss_ahb_clk",
  1858. .parent_names = (const char *[]){ "ahb_clk_src" },
  1859. .num_parents = 1,
  1860. .flags = CLK_SET_RATE_PARENT,
  1861. .ops = &clk_branch2_ops,
  1862. },
  1863. },
  1864. };
  1865. static struct clk_branch camss_micro_ahb_clk = {
  1866. .halt_reg = 0x3494,
  1867. .clkr = {
  1868. .enable_reg = 0x3494,
  1869. .enable_mask = BIT(0),
  1870. .hw.init = &(struct clk_init_data){
  1871. .name = "camss_micro_ahb_clk",
  1872. .parent_names = (const char *[]){ "ahb_clk_src" },
  1873. .num_parents = 1,
  1874. .flags = CLK_SET_RATE_PARENT,
  1875. .ops = &clk_branch2_ops,
  1876. },
  1877. },
  1878. };
  1879. static struct clk_branch camss_gp0_clk = {
  1880. .halt_reg = 0x3444,
  1881. .clkr = {
  1882. .enable_reg = 0x3444,
  1883. .enable_mask = BIT(0),
  1884. .hw.init = &(struct clk_init_data){
  1885. .name = "camss_gp0_clk",
  1886. .parent_names = (const char *[]){ "camss_gp0_clk_src" },
  1887. .num_parents = 1,
  1888. .flags = CLK_SET_RATE_PARENT,
  1889. .ops = &clk_branch2_ops,
  1890. },
  1891. },
  1892. };
  1893. static struct clk_branch camss_gp1_clk = {
  1894. .halt_reg = 0x3474,
  1895. .clkr = {
  1896. .enable_reg = 0x3474,
  1897. .enable_mask = BIT(0),
  1898. .hw.init = &(struct clk_init_data){
  1899. .name = "camss_gp1_clk",
  1900. .parent_names = (const char *[]){ "camss_gp1_clk_src" },
  1901. .num_parents = 1,
  1902. .flags = CLK_SET_RATE_PARENT,
  1903. .ops = &clk_branch2_ops,
  1904. },
  1905. },
  1906. };
  1907. static struct clk_branch camss_mclk0_clk = {
  1908. .halt_reg = 0x3384,
  1909. .clkr = {
  1910. .enable_reg = 0x3384,
  1911. .enable_mask = BIT(0),
  1912. .hw.init = &(struct clk_init_data){
  1913. .name = "camss_mclk0_clk",
  1914. .parent_names = (const char *[]){ "mclk0_clk_src" },
  1915. .num_parents = 1,
  1916. .flags = CLK_SET_RATE_PARENT,
  1917. .ops = &clk_branch2_ops,
  1918. },
  1919. },
  1920. };
  1921. static struct clk_branch camss_mclk1_clk = {
  1922. .halt_reg = 0x33b4,
  1923. .clkr = {
  1924. .enable_reg = 0x33b4,
  1925. .enable_mask = BIT(0),
  1926. .hw.init = &(struct clk_init_data){
  1927. .name = "camss_mclk1_clk",
  1928. .parent_names = (const char *[]){ "mclk1_clk_src" },
  1929. .num_parents = 1,
  1930. .flags = CLK_SET_RATE_PARENT,
  1931. .ops = &clk_branch2_ops,
  1932. },
  1933. },
  1934. };
  1935. static struct clk_branch camss_mclk2_clk = {
  1936. .halt_reg = 0x33e4,
  1937. .clkr = {
  1938. .enable_reg = 0x33e4,
  1939. .enable_mask = BIT(0),
  1940. .hw.init = &(struct clk_init_data){
  1941. .name = "camss_mclk2_clk",
  1942. .parent_names = (const char *[]){ "mclk2_clk_src" },
  1943. .num_parents = 1,
  1944. .flags = CLK_SET_RATE_PARENT,
  1945. .ops = &clk_branch2_ops,
  1946. },
  1947. },
  1948. };
  1949. static struct clk_branch camss_mclk3_clk = {
  1950. .halt_reg = 0x3414,
  1951. .clkr = {
  1952. .enable_reg = 0x3414,
  1953. .enable_mask = BIT(0),
  1954. .hw.init = &(struct clk_init_data){
  1955. .name = "camss_mclk3_clk",
  1956. .parent_names = (const char *[]){ "mclk3_clk_src" },
  1957. .num_parents = 1,
  1958. .flags = CLK_SET_RATE_PARENT,
  1959. .ops = &clk_branch2_ops,
  1960. },
  1961. },
  1962. };
  1963. static struct clk_branch camss_cci_clk = {
  1964. .halt_reg = 0x3344,
  1965. .clkr = {
  1966. .enable_reg = 0x3344,
  1967. .enable_mask = BIT(0),
  1968. .hw.init = &(struct clk_init_data){
  1969. .name = "camss_cci_clk",
  1970. .parent_names = (const char *[]){ "cci_clk_src" },
  1971. .num_parents = 1,
  1972. .flags = CLK_SET_RATE_PARENT,
  1973. .ops = &clk_branch2_ops,
  1974. },
  1975. },
  1976. };
  1977. static struct clk_branch camss_cci_ahb_clk = {
  1978. .halt_reg = 0x3348,
  1979. .clkr = {
  1980. .enable_reg = 0x3348,
  1981. .enable_mask = BIT(0),
  1982. .hw.init = &(struct clk_init_data){
  1983. .name = "camss_cci_ahb_clk",
  1984. .parent_names = (const char *[]){ "ahb_clk_src" },
  1985. .num_parents = 1,
  1986. .flags = CLK_SET_RATE_PARENT,
  1987. .ops = &clk_branch2_ops,
  1988. },
  1989. },
  1990. };
  1991. static struct clk_branch camss_csi0phytimer_clk = {
  1992. .halt_reg = 0x3024,
  1993. .clkr = {
  1994. .enable_reg = 0x3024,
  1995. .enable_mask = BIT(0),
  1996. .hw.init = &(struct clk_init_data){
  1997. .name = "camss_csi0phytimer_clk",
  1998. .parent_names = (const char *[]){ "csi0phytimer_clk_src" },
  1999. .num_parents = 1,
  2000. .flags = CLK_SET_RATE_PARENT,
  2001. .ops = &clk_branch2_ops,
  2002. },
  2003. },
  2004. };
  2005. static struct clk_branch camss_csi1phytimer_clk = {
  2006. .halt_reg = 0x3054,
  2007. .clkr = {
  2008. .enable_reg = 0x3054,
  2009. .enable_mask = BIT(0),
  2010. .hw.init = &(struct clk_init_data){
  2011. .name = "camss_csi1phytimer_clk",
  2012. .parent_names = (const char *[]){ "csi1phytimer_clk_src" },
  2013. .num_parents = 1,
  2014. .flags = CLK_SET_RATE_PARENT,
  2015. .ops = &clk_branch2_ops,
  2016. },
  2017. },
  2018. };
  2019. static struct clk_branch camss_csi2phytimer_clk = {
  2020. .halt_reg = 0x3084,
  2021. .clkr = {
  2022. .enable_reg = 0x3084,
  2023. .enable_mask = BIT(0),
  2024. .hw.init = &(struct clk_init_data){
  2025. .name = "camss_csi2phytimer_clk",
  2026. .parent_names = (const char *[]){ "csi2phytimer_clk_src" },
  2027. .num_parents = 1,
  2028. .flags = CLK_SET_RATE_PARENT,
  2029. .ops = &clk_branch2_ops,
  2030. },
  2031. },
  2032. };
  2033. static struct clk_branch camss_csiphy0_3p_clk = {
  2034. .halt_reg = 0x3234,
  2035. .clkr = {
  2036. .enable_reg = 0x3234,
  2037. .enable_mask = BIT(0),
  2038. .hw.init = &(struct clk_init_data){
  2039. .name = "camss_csiphy0_3p_clk",
  2040. .parent_names = (const char *[]){ "csiphy0_3p_clk_src" },
  2041. .num_parents = 1,
  2042. .flags = CLK_SET_RATE_PARENT,
  2043. .ops = &clk_branch2_ops,
  2044. },
  2045. },
  2046. };
  2047. static struct clk_branch camss_csiphy1_3p_clk = {
  2048. .halt_reg = 0x3254,
  2049. .clkr = {
  2050. .enable_reg = 0x3254,
  2051. .enable_mask = BIT(0),
  2052. .hw.init = &(struct clk_init_data){
  2053. .name = "camss_csiphy1_3p_clk",
  2054. .parent_names = (const char *[]){ "csiphy1_3p_clk_src" },
  2055. .num_parents = 1,
  2056. .flags = CLK_SET_RATE_PARENT,
  2057. .ops = &clk_branch2_ops,
  2058. },
  2059. },
  2060. };
  2061. static struct clk_branch camss_csiphy2_3p_clk = {
  2062. .halt_reg = 0x3274,
  2063. .clkr = {
  2064. .enable_reg = 0x3274,
  2065. .enable_mask = BIT(0),
  2066. .hw.init = &(struct clk_init_data){
  2067. .name = "camss_csiphy2_3p_clk",
  2068. .parent_names = (const char *[]){ "csiphy2_3p_clk_src" },
  2069. .num_parents = 1,
  2070. .flags = CLK_SET_RATE_PARENT,
  2071. .ops = &clk_branch2_ops,
  2072. },
  2073. },
  2074. };
  2075. static struct clk_branch camss_jpeg0_clk = {
  2076. .halt_reg = 0x35a8,
  2077. .clkr = {
  2078. .enable_reg = 0x35a8,
  2079. .enable_mask = BIT(0),
  2080. .hw.init = &(struct clk_init_data){
  2081. .name = "camss_jpeg0_clk",
  2082. .parent_names = (const char *[]){ "jpeg0_clk_src" },
  2083. .num_parents = 1,
  2084. .flags = CLK_SET_RATE_PARENT,
  2085. .ops = &clk_branch2_ops,
  2086. },
  2087. },
  2088. };
  2089. static struct clk_branch camss_jpeg2_clk = {
  2090. .halt_reg = 0x35b0,
  2091. .clkr = {
  2092. .enable_reg = 0x35b0,
  2093. .enable_mask = BIT(0),
  2094. .hw.init = &(struct clk_init_data){
  2095. .name = "camss_jpeg2_clk",
  2096. .parent_names = (const char *[]){ "jpeg2_clk_src" },
  2097. .num_parents = 1,
  2098. .flags = CLK_SET_RATE_PARENT,
  2099. .ops = &clk_branch2_ops,
  2100. },
  2101. },
  2102. };
  2103. static struct clk_branch camss_jpeg_dma_clk = {
  2104. .halt_reg = 0x35c0,
  2105. .clkr = {
  2106. .enable_reg = 0x35c0,
  2107. .enable_mask = BIT(0),
  2108. .hw.init = &(struct clk_init_data){
  2109. .name = "camss_jpeg_dma_clk",
  2110. .parent_names = (const char *[]){ "jpeg_dma_clk_src" },
  2111. .num_parents = 1,
  2112. .flags = CLK_SET_RATE_PARENT,
  2113. .ops = &clk_branch2_ops,
  2114. },
  2115. },
  2116. };
  2117. static struct clk_branch camss_jpeg_ahb_clk = {
  2118. .halt_reg = 0x35b4,
  2119. .clkr = {
  2120. .enable_reg = 0x35b4,
  2121. .enable_mask = BIT(0),
  2122. .hw.init = &(struct clk_init_data){
  2123. .name = "camss_jpeg_ahb_clk",
  2124. .parent_names = (const char *[]){ "ahb_clk_src" },
  2125. .num_parents = 1,
  2126. .flags = CLK_SET_RATE_PARENT,
  2127. .ops = &clk_branch2_ops,
  2128. },
  2129. },
  2130. };
  2131. static struct clk_branch camss_jpeg_axi_clk = {
  2132. .halt_reg = 0x35b8,
  2133. .clkr = {
  2134. .enable_reg = 0x35b8,
  2135. .enable_mask = BIT(0),
  2136. .hw.init = &(struct clk_init_data){
  2137. .name = "camss_jpeg_axi_clk",
  2138. .parent_names = (const char *[]){ "axi_clk_src" },
  2139. .num_parents = 1,
  2140. .flags = CLK_SET_RATE_PARENT,
  2141. .ops = &clk_branch2_ops,
  2142. },
  2143. },
  2144. };
  2145. static struct clk_branch camss_vfe_ahb_clk = {
  2146. .halt_reg = 0x36b8,
  2147. .clkr = {
  2148. .enable_reg = 0x36b8,
  2149. .enable_mask = BIT(0),
  2150. .hw.init = &(struct clk_init_data){
  2151. .name = "camss_vfe_ahb_clk",
  2152. .parent_names = (const char *[]){ "ahb_clk_src" },
  2153. .num_parents = 1,
  2154. .flags = CLK_SET_RATE_PARENT,
  2155. .ops = &clk_branch2_ops,
  2156. },
  2157. },
  2158. };
  2159. static struct clk_branch camss_vfe_axi_clk = {
  2160. .halt_reg = 0x36bc,
  2161. .clkr = {
  2162. .enable_reg = 0x36bc,
  2163. .enable_mask = BIT(0),
  2164. .hw.init = &(struct clk_init_data){
  2165. .name = "camss_vfe_axi_clk",
  2166. .parent_names = (const char *[]){ "axi_clk_src" },
  2167. .num_parents = 1,
  2168. .flags = CLK_SET_RATE_PARENT,
  2169. .ops = &clk_branch2_ops,
  2170. },
  2171. },
  2172. };
  2173. static struct clk_branch camss_vfe0_clk = {
  2174. .halt_reg = 0x36a8,
  2175. .clkr = {
  2176. .enable_reg = 0x36a8,
  2177. .enable_mask = BIT(0),
  2178. .hw.init = &(struct clk_init_data){
  2179. .name = "camss_vfe0_clk",
  2180. .parent_names = (const char *[]){ "vfe0_clk_src" },
  2181. .num_parents = 1,
  2182. .flags = CLK_SET_RATE_PARENT,
  2183. .ops = &clk_branch2_ops,
  2184. },
  2185. },
  2186. };
  2187. static struct clk_branch camss_vfe0_stream_clk = {
  2188. .halt_reg = 0x3720,
  2189. .clkr = {
  2190. .enable_reg = 0x3720,
  2191. .enable_mask = BIT(0),
  2192. .hw.init = &(struct clk_init_data){
  2193. .name = "camss_vfe0_stream_clk",
  2194. .parent_names = (const char *[]){ "vfe0_clk_src" },
  2195. .num_parents = 1,
  2196. .flags = CLK_SET_RATE_PARENT,
  2197. .ops = &clk_branch2_ops,
  2198. },
  2199. },
  2200. };
  2201. static struct clk_branch camss_vfe0_ahb_clk = {
  2202. .halt_reg = 0x3668,
  2203. .clkr = {
  2204. .enable_reg = 0x3668,
  2205. .enable_mask = BIT(0),
  2206. .hw.init = &(struct clk_init_data){
  2207. .name = "camss_vfe0_ahb_clk",
  2208. .parent_names = (const char *[]){ "ahb_clk_src" },
  2209. .num_parents = 1,
  2210. .flags = CLK_SET_RATE_PARENT,
  2211. .ops = &clk_branch2_ops,
  2212. },
  2213. },
  2214. };
  2215. static struct clk_branch camss_vfe1_clk = {
  2216. .halt_reg = 0x36ac,
  2217. .clkr = {
  2218. .enable_reg = 0x36ac,
  2219. .enable_mask = BIT(0),
  2220. .hw.init = &(struct clk_init_data){
  2221. .name = "camss_vfe1_clk",
  2222. .parent_names = (const char *[]){ "vfe1_clk_src" },
  2223. .num_parents = 1,
  2224. .flags = CLK_SET_RATE_PARENT,
  2225. .ops = &clk_branch2_ops,
  2226. },
  2227. },
  2228. };
  2229. static struct clk_branch camss_vfe1_stream_clk = {
  2230. .halt_reg = 0x3724,
  2231. .clkr = {
  2232. .enable_reg = 0x3724,
  2233. .enable_mask = BIT(0),
  2234. .hw.init = &(struct clk_init_data){
  2235. .name = "camss_vfe1_stream_clk",
  2236. .parent_names = (const char *[]){ "vfe1_clk_src" },
  2237. .num_parents = 1,
  2238. .flags = CLK_SET_RATE_PARENT,
  2239. .ops = &clk_branch2_ops,
  2240. },
  2241. },
  2242. };
  2243. static struct clk_branch camss_vfe1_ahb_clk = {
  2244. .halt_reg = 0x3678,
  2245. .clkr = {
  2246. .enable_reg = 0x3678,
  2247. .enable_mask = BIT(0),
  2248. .hw.init = &(struct clk_init_data){
  2249. .name = "camss_vfe1_ahb_clk",
  2250. .parent_names = (const char *[]){ "ahb_clk_src" },
  2251. .num_parents = 1,
  2252. .flags = CLK_SET_RATE_PARENT,
  2253. .ops = &clk_branch2_ops,
  2254. },
  2255. },
  2256. };
  2257. static struct clk_branch camss_csi_vfe0_clk = {
  2258. .halt_reg = 0x3704,
  2259. .clkr = {
  2260. .enable_reg = 0x3704,
  2261. .enable_mask = BIT(0),
  2262. .hw.init = &(struct clk_init_data){
  2263. .name = "camss_csi_vfe0_clk",
  2264. .parent_names = (const char *[]){ "vfe0_clk_src" },
  2265. .num_parents = 1,
  2266. .flags = CLK_SET_RATE_PARENT,
  2267. .ops = &clk_branch2_ops,
  2268. },
  2269. },
  2270. };
  2271. static struct clk_branch camss_csi_vfe1_clk = {
  2272. .halt_reg = 0x3714,
  2273. .clkr = {
  2274. .enable_reg = 0x3714,
  2275. .enable_mask = BIT(0),
  2276. .hw.init = &(struct clk_init_data){
  2277. .name = "camss_csi_vfe1_clk",
  2278. .parent_names = (const char *[]){ "vfe1_clk_src" },
  2279. .num_parents = 1,
  2280. .flags = CLK_SET_RATE_PARENT,
  2281. .ops = &clk_branch2_ops,
  2282. },
  2283. },
  2284. };
  2285. static struct clk_branch camss_cpp_vbif_ahb_clk = {
  2286. .halt_reg = 0x36c8,
  2287. .clkr = {
  2288. .enable_reg = 0x36c8,
  2289. .enable_mask = BIT(0),
  2290. .hw.init = &(struct clk_init_data){
  2291. .name = "camss_cpp_vbif_ahb_clk",
  2292. .parent_names = (const char *[]){ "ahb_clk_src" },
  2293. .num_parents = 1,
  2294. .flags = CLK_SET_RATE_PARENT,
  2295. .ops = &clk_branch2_ops,
  2296. },
  2297. },
  2298. };
  2299. static struct clk_branch camss_cpp_axi_clk = {
  2300. .halt_reg = 0x36c4,
  2301. .clkr = {
  2302. .enable_reg = 0x36c4,
  2303. .enable_mask = BIT(0),
  2304. .hw.init = &(struct clk_init_data){
  2305. .name = "camss_cpp_axi_clk",
  2306. .parent_names = (const char *[]){ "axi_clk_src" },
  2307. .num_parents = 1,
  2308. .flags = CLK_SET_RATE_PARENT,
  2309. .ops = &clk_branch2_ops,
  2310. },
  2311. },
  2312. };
  2313. static struct clk_branch camss_cpp_clk = {
  2314. .halt_reg = 0x36b0,
  2315. .clkr = {
  2316. .enable_reg = 0x36b0,
  2317. .enable_mask = BIT(0),
  2318. .hw.init = &(struct clk_init_data){
  2319. .name = "camss_cpp_clk",
  2320. .parent_names = (const char *[]){ "cpp_clk_src" },
  2321. .num_parents = 1,
  2322. .flags = CLK_SET_RATE_PARENT,
  2323. .ops = &clk_branch2_ops,
  2324. },
  2325. },
  2326. };
  2327. static struct clk_branch camss_cpp_ahb_clk = {
  2328. .halt_reg = 0x36b4,
  2329. .clkr = {
  2330. .enable_reg = 0x36b4,
  2331. .enable_mask = BIT(0),
  2332. .hw.init = &(struct clk_init_data){
  2333. .name = "camss_cpp_ahb_clk",
  2334. .parent_names = (const char *[]){ "ahb_clk_src" },
  2335. .num_parents = 1,
  2336. .flags = CLK_SET_RATE_PARENT,
  2337. .ops = &clk_branch2_ops,
  2338. },
  2339. },
  2340. };
  2341. static struct clk_branch camss_csi0_clk = {
  2342. .halt_reg = 0x30b4,
  2343. .clkr = {
  2344. .enable_reg = 0x30b4,
  2345. .enable_mask = BIT(0),
  2346. .hw.init = &(struct clk_init_data){
  2347. .name = "camss_csi0_clk",
  2348. .parent_names = (const char *[]){ "csi0_clk_src" },
  2349. .num_parents = 1,
  2350. .flags = CLK_SET_RATE_PARENT,
  2351. .ops = &clk_branch2_ops,
  2352. },
  2353. },
  2354. };
  2355. static struct clk_branch camss_csi0_ahb_clk = {
  2356. .halt_reg = 0x30bc,
  2357. .clkr = {
  2358. .enable_reg = 0x30bc,
  2359. .enable_mask = BIT(0),
  2360. .hw.init = &(struct clk_init_data){
  2361. .name = "camss_csi0_ahb_clk",
  2362. .parent_names = (const char *[]){ "ahb_clk_src" },
  2363. .num_parents = 1,
  2364. .flags = CLK_SET_RATE_PARENT,
  2365. .ops = &clk_branch2_ops,
  2366. },
  2367. },
  2368. };
  2369. static struct clk_branch camss_csi0phy_clk = {
  2370. .halt_reg = 0x30c4,
  2371. .clkr = {
  2372. .enable_reg = 0x30c4,
  2373. .enable_mask = BIT(0),
  2374. .hw.init = &(struct clk_init_data){
  2375. .name = "camss_csi0phy_clk",
  2376. .parent_names = (const char *[]){ "csi0_clk_src" },
  2377. .num_parents = 1,
  2378. .flags = CLK_SET_RATE_PARENT,
  2379. .ops = &clk_branch2_ops,
  2380. },
  2381. },
  2382. };
  2383. static struct clk_branch camss_csi0rdi_clk = {
  2384. .halt_reg = 0x30d4,
  2385. .clkr = {
  2386. .enable_reg = 0x30d4,
  2387. .enable_mask = BIT(0),
  2388. .hw.init = &(struct clk_init_data){
  2389. .name = "camss_csi0rdi_clk",
  2390. .parent_names = (const char *[]){ "csi0_clk_src" },
  2391. .num_parents = 1,
  2392. .flags = CLK_SET_RATE_PARENT,
  2393. .ops = &clk_branch2_ops,
  2394. },
  2395. },
  2396. };
  2397. static struct clk_branch camss_csi0pix_clk = {
  2398. .halt_reg = 0x30e4,
  2399. .clkr = {
  2400. .enable_reg = 0x30e4,
  2401. .enable_mask = BIT(0),
  2402. .hw.init = &(struct clk_init_data){
  2403. .name = "camss_csi0pix_clk",
  2404. .parent_names = (const char *[]){ "csi0_clk_src" },
  2405. .num_parents = 1,
  2406. .flags = CLK_SET_RATE_PARENT,
  2407. .ops = &clk_branch2_ops,
  2408. },
  2409. },
  2410. };
  2411. static struct clk_branch camss_csi1_clk = {
  2412. .halt_reg = 0x3124,
  2413. .clkr = {
  2414. .enable_reg = 0x3124,
  2415. .enable_mask = BIT(0),
  2416. .hw.init = &(struct clk_init_data){
  2417. .name = "camss_csi1_clk",
  2418. .parent_names = (const char *[]){ "csi1_clk_src" },
  2419. .num_parents = 1,
  2420. .flags = CLK_SET_RATE_PARENT,
  2421. .ops = &clk_branch2_ops,
  2422. },
  2423. },
  2424. };
  2425. static struct clk_branch camss_csi1_ahb_clk = {
  2426. .halt_reg = 0x3128,
  2427. .clkr = {
  2428. .enable_reg = 0x3128,
  2429. .enable_mask = BIT(0),
  2430. .hw.init = &(struct clk_init_data){
  2431. .name = "camss_csi1_ahb_clk",
  2432. .parent_names = (const char *[]){ "ahb_clk_src" },
  2433. .num_parents = 1,
  2434. .flags = CLK_SET_RATE_PARENT,
  2435. .ops = &clk_branch2_ops,
  2436. },
  2437. },
  2438. };
  2439. static struct clk_branch camss_csi1phy_clk = {
  2440. .halt_reg = 0x3134,
  2441. .clkr = {
  2442. .enable_reg = 0x3134,
  2443. .enable_mask = BIT(0),
  2444. .hw.init = &(struct clk_init_data){
  2445. .name = "camss_csi1phy_clk",
  2446. .parent_names = (const char *[]){ "csi1_clk_src" },
  2447. .num_parents = 1,
  2448. .flags = CLK_SET_RATE_PARENT,
  2449. .ops = &clk_branch2_ops,
  2450. },
  2451. },
  2452. };
  2453. static struct clk_branch camss_csi1rdi_clk = {
  2454. .halt_reg = 0x3144,
  2455. .clkr = {
  2456. .enable_reg = 0x3144,
  2457. .enable_mask = BIT(0),
  2458. .hw.init = &(struct clk_init_data){
  2459. .name = "camss_csi1rdi_clk",
  2460. .parent_names = (const char *[]){ "csi1_clk_src" },
  2461. .num_parents = 1,
  2462. .flags = CLK_SET_RATE_PARENT,
  2463. .ops = &clk_branch2_ops,
  2464. },
  2465. },
  2466. };
  2467. static struct clk_branch camss_csi1pix_clk = {
  2468. .halt_reg = 0x3154,
  2469. .clkr = {
  2470. .enable_reg = 0x3154,
  2471. .enable_mask = BIT(0),
  2472. .hw.init = &(struct clk_init_data){
  2473. .name = "camss_csi1pix_clk",
  2474. .parent_names = (const char *[]){ "csi1_clk_src" },
  2475. .num_parents = 1,
  2476. .flags = CLK_SET_RATE_PARENT,
  2477. .ops = &clk_branch2_ops,
  2478. },
  2479. },
  2480. };
  2481. static struct clk_branch camss_csi2_clk = {
  2482. .halt_reg = 0x3184,
  2483. .clkr = {
  2484. .enable_reg = 0x3184,
  2485. .enable_mask = BIT(0),
  2486. .hw.init = &(struct clk_init_data){
  2487. .name = "camss_csi2_clk",
  2488. .parent_names = (const char *[]){ "csi2_clk_src" },
  2489. .num_parents = 1,
  2490. .flags = CLK_SET_RATE_PARENT,
  2491. .ops = &clk_branch2_ops,
  2492. },
  2493. },
  2494. };
  2495. static struct clk_branch camss_csi2_ahb_clk = {
  2496. .halt_reg = 0x3188,
  2497. .clkr = {
  2498. .enable_reg = 0x3188,
  2499. .enable_mask = BIT(0),
  2500. .hw.init = &(struct clk_init_data){
  2501. .name = "camss_csi2_ahb_clk",
  2502. .parent_names = (const char *[]){ "ahb_clk_src" },
  2503. .num_parents = 1,
  2504. .flags = CLK_SET_RATE_PARENT,
  2505. .ops = &clk_branch2_ops,
  2506. },
  2507. },
  2508. };
  2509. static struct clk_branch camss_csi2phy_clk = {
  2510. .halt_reg = 0x3194,
  2511. .clkr = {
  2512. .enable_reg = 0x3194,
  2513. .enable_mask = BIT(0),
  2514. .hw.init = &(struct clk_init_data){
  2515. .name = "camss_csi2phy_clk",
  2516. .parent_names = (const char *[]){ "csi2_clk_src" },
  2517. .num_parents = 1,
  2518. .flags = CLK_SET_RATE_PARENT,
  2519. .ops = &clk_branch2_ops,
  2520. },
  2521. },
  2522. };
  2523. static struct clk_branch camss_csi2rdi_clk = {
  2524. .halt_reg = 0x31a4,
  2525. .clkr = {
  2526. .enable_reg = 0x31a4,
  2527. .enable_mask = BIT(0),
  2528. .hw.init = &(struct clk_init_data){
  2529. .name = "camss_csi2rdi_clk",
  2530. .parent_names = (const char *[]){ "csi2_clk_src" },
  2531. .num_parents = 1,
  2532. .flags = CLK_SET_RATE_PARENT,
  2533. .ops = &clk_branch2_ops,
  2534. },
  2535. },
  2536. };
  2537. static struct clk_branch camss_csi2pix_clk = {
  2538. .halt_reg = 0x31b4,
  2539. .clkr = {
  2540. .enable_reg = 0x31b4,
  2541. .enable_mask = BIT(0),
  2542. .hw.init = &(struct clk_init_data){
  2543. .name = "camss_csi2pix_clk",
  2544. .parent_names = (const char *[]){ "csi2_clk_src" },
  2545. .num_parents = 1,
  2546. .flags = CLK_SET_RATE_PARENT,
  2547. .ops = &clk_branch2_ops,
  2548. },
  2549. },
  2550. };
  2551. static struct clk_branch camss_csi3_clk = {
  2552. .halt_reg = 0x31e4,
  2553. .clkr = {
  2554. .enable_reg = 0x31e4,
  2555. .enable_mask = BIT(0),
  2556. .hw.init = &(struct clk_init_data){
  2557. .name = "camss_csi3_clk",
  2558. .parent_names = (const char *[]){ "csi3_clk_src" },
  2559. .num_parents = 1,
  2560. .flags = CLK_SET_RATE_PARENT,
  2561. .ops = &clk_branch2_ops,
  2562. },
  2563. },
  2564. };
  2565. static struct clk_branch camss_csi3_ahb_clk = {
  2566. .halt_reg = 0x31e8,
  2567. .clkr = {
  2568. .enable_reg = 0x31e8,
  2569. .enable_mask = BIT(0),
  2570. .hw.init = &(struct clk_init_data){
  2571. .name = "camss_csi3_ahb_clk",
  2572. .parent_names = (const char *[]){ "ahb_clk_src" },
  2573. .num_parents = 1,
  2574. .flags = CLK_SET_RATE_PARENT,
  2575. .ops = &clk_branch2_ops,
  2576. },
  2577. },
  2578. };
  2579. static struct clk_branch camss_csi3phy_clk = {
  2580. .halt_reg = 0x31f4,
  2581. .clkr = {
  2582. .enable_reg = 0x31f4,
  2583. .enable_mask = BIT(0),
  2584. .hw.init = &(struct clk_init_data){
  2585. .name = "camss_csi3phy_clk",
  2586. .parent_names = (const char *[]){ "csi3_clk_src" },
  2587. .num_parents = 1,
  2588. .flags = CLK_SET_RATE_PARENT,
  2589. .ops = &clk_branch2_ops,
  2590. },
  2591. },
  2592. };
  2593. static struct clk_branch camss_csi3rdi_clk = {
  2594. .halt_reg = 0x3204,
  2595. .clkr = {
  2596. .enable_reg = 0x3204,
  2597. .enable_mask = BIT(0),
  2598. .hw.init = &(struct clk_init_data){
  2599. .name = "camss_csi3rdi_clk",
  2600. .parent_names = (const char *[]){ "csi3_clk_src" },
  2601. .num_parents = 1,
  2602. .flags = CLK_SET_RATE_PARENT,
  2603. .ops = &clk_branch2_ops,
  2604. },
  2605. },
  2606. };
  2607. static struct clk_branch camss_csi3pix_clk = {
  2608. .halt_reg = 0x3214,
  2609. .clkr = {
  2610. .enable_reg = 0x3214,
  2611. .enable_mask = BIT(0),
  2612. .hw.init = &(struct clk_init_data){
  2613. .name = "camss_csi3pix_clk",
  2614. .parent_names = (const char *[]){ "csi3_clk_src" },
  2615. .num_parents = 1,
  2616. .flags = CLK_SET_RATE_PARENT,
  2617. .ops = &clk_branch2_ops,
  2618. },
  2619. },
  2620. };
  2621. static struct clk_branch camss_ispif_ahb_clk = {
  2622. .halt_reg = 0x3224,
  2623. .clkr = {
  2624. .enable_reg = 0x3224,
  2625. .enable_mask = BIT(0),
  2626. .hw.init = &(struct clk_init_data){
  2627. .name = "camss_ispif_ahb_clk",
  2628. .parent_names = (const char *[]){ "ahb_clk_src" },
  2629. .num_parents = 1,
  2630. .flags = CLK_SET_RATE_PARENT,
  2631. .ops = &clk_branch2_ops,
  2632. },
  2633. },
  2634. };
  2635. static struct clk_branch fd_core_clk = {
  2636. .halt_reg = 0x3b68,
  2637. .clkr = {
  2638. .enable_reg = 0x3b68,
  2639. .enable_mask = BIT(0),
  2640. .hw.init = &(struct clk_init_data){
  2641. .name = "fd_core_clk",
  2642. .parent_names = (const char *[]){ "fd_core_clk_src" },
  2643. .num_parents = 1,
  2644. .flags = CLK_SET_RATE_PARENT,
  2645. .ops = &clk_branch2_ops,
  2646. },
  2647. },
  2648. };
  2649. static struct clk_branch fd_core_uar_clk = {
  2650. .halt_reg = 0x3b6c,
  2651. .clkr = {
  2652. .enable_reg = 0x3b6c,
  2653. .enable_mask = BIT(0),
  2654. .hw.init = &(struct clk_init_data){
  2655. .name = "fd_core_uar_clk",
  2656. .parent_names = (const char *[]){ "fd_core_clk_src" },
  2657. .num_parents = 1,
  2658. .flags = CLK_SET_RATE_PARENT,
  2659. .ops = &clk_branch2_ops,
  2660. },
  2661. },
  2662. };
  2663. static struct clk_branch fd_ahb_clk = {
  2664. .halt_reg = 0x3ba74,
  2665. .clkr = {
  2666. .enable_reg = 0x3ba74,
  2667. .enable_mask = BIT(0),
  2668. .hw.init = &(struct clk_init_data){
  2669. .name = "fd_ahb_clk",
  2670. .parent_names = (const char *[]){ "ahb_clk_src" },
  2671. .num_parents = 1,
  2672. .flags = CLK_SET_RATE_PARENT,
  2673. .ops = &clk_branch2_ops,
  2674. },
  2675. },
  2676. };
  2677. static struct clk_hw *mmcc_msm8996_hws[] = {
  2678. &gpll0_div.hw,
  2679. };
  2680. static struct gdsc mmagic_bimc_gdsc = {
  2681. .gdscr = 0x529c,
  2682. .pd = {
  2683. .name = "mmagic_bimc",
  2684. },
  2685. .pwrsts = PWRSTS_OFF_ON,
  2686. };
  2687. static struct gdsc mmagic_video_gdsc = {
  2688. .gdscr = 0x119c,
  2689. .gds_hw_ctrl = 0x120c,
  2690. .pd = {
  2691. .name = "mmagic_video",
  2692. },
  2693. .pwrsts = PWRSTS_OFF_ON,
  2694. .flags = VOTABLE | ALWAYS_ON,
  2695. };
  2696. static struct gdsc mmagic_mdss_gdsc = {
  2697. .gdscr = 0x247c,
  2698. .gds_hw_ctrl = 0x2480,
  2699. .pd = {
  2700. .name = "mmagic_mdss",
  2701. },
  2702. .pwrsts = PWRSTS_OFF_ON,
  2703. .flags = VOTABLE | ALWAYS_ON,
  2704. };
  2705. static struct gdsc mmagic_camss_gdsc = {
  2706. .gdscr = 0x3c4c,
  2707. .gds_hw_ctrl = 0x3c50,
  2708. .pd = {
  2709. .name = "mmagic_camss",
  2710. },
  2711. .pwrsts = PWRSTS_OFF_ON,
  2712. .flags = VOTABLE | ALWAYS_ON,
  2713. };
  2714. static struct gdsc venus_gdsc = {
  2715. .gdscr = 0x1024,
  2716. .cxcs = (unsigned int []){ 0x1028, 0x1034, 0x1038 },
  2717. .cxc_count = 3,
  2718. .pd = {
  2719. .name = "venus",
  2720. },
  2721. .parent = &mmagic_video_gdsc.pd,
  2722. .pwrsts = PWRSTS_OFF_ON,
  2723. };
  2724. static struct gdsc venus_core0_gdsc = {
  2725. .gdscr = 0x1040,
  2726. .cxcs = (unsigned int []){ 0x1048 },
  2727. .cxc_count = 1,
  2728. .pd = {
  2729. .name = "venus_core0",
  2730. },
  2731. .parent = &venus_gdsc.pd,
  2732. .pwrsts = PWRSTS_OFF_ON,
  2733. .flags = HW_CTRL,
  2734. };
  2735. static struct gdsc venus_core1_gdsc = {
  2736. .gdscr = 0x1044,
  2737. .cxcs = (unsigned int []){ 0x104c },
  2738. .cxc_count = 1,
  2739. .pd = {
  2740. .name = "venus_core1",
  2741. },
  2742. .parent = &venus_gdsc.pd,
  2743. .pwrsts = PWRSTS_OFF_ON,
  2744. .flags = HW_CTRL,
  2745. };
  2746. static struct gdsc camss_gdsc = {
  2747. .gdscr = 0x34a0,
  2748. .cxcs = (unsigned int []){ 0x36bc, 0x36c4 },
  2749. .cxc_count = 2,
  2750. .pd = {
  2751. .name = "camss",
  2752. },
  2753. .parent = &mmagic_camss_gdsc.pd,
  2754. .pwrsts = PWRSTS_OFF_ON,
  2755. };
  2756. static struct gdsc vfe0_gdsc = {
  2757. .gdscr = 0x3664,
  2758. .cxcs = (unsigned int []){ 0x36a8 },
  2759. .cxc_count = 1,
  2760. .pd = {
  2761. .name = "vfe0",
  2762. },
  2763. .parent = &camss_gdsc.pd,
  2764. .pwrsts = PWRSTS_OFF_ON,
  2765. };
  2766. static struct gdsc vfe1_gdsc = {
  2767. .gdscr = 0x3674,
  2768. .cxcs = (unsigned int []){ 0x36ac },
  2769. .cxc_count = 1,
  2770. .pd = {
  2771. .name = "vfe1",
  2772. },
  2773. .parent = &camss_gdsc.pd,
  2774. .pwrsts = PWRSTS_OFF_ON,
  2775. };
  2776. static struct gdsc jpeg_gdsc = {
  2777. .gdscr = 0x35a4,
  2778. .cxcs = (unsigned int []){ 0x35a8, 0x35b0, 0x35c0, 0x35b8 },
  2779. .cxc_count = 4,
  2780. .pd = {
  2781. .name = "jpeg",
  2782. },
  2783. .parent = &camss_gdsc.pd,
  2784. .pwrsts = PWRSTS_OFF_ON,
  2785. };
  2786. static struct gdsc cpp_gdsc = {
  2787. .gdscr = 0x36d4,
  2788. .cxcs = (unsigned int []){ 0x36b0 },
  2789. .cxc_count = 1,
  2790. .pd = {
  2791. .name = "cpp",
  2792. },
  2793. .parent = &camss_gdsc.pd,
  2794. .pwrsts = PWRSTS_OFF_ON,
  2795. };
  2796. static struct gdsc fd_gdsc = {
  2797. .gdscr = 0x3b64,
  2798. .cxcs = (unsigned int []){ 0x3b68, 0x3b6c },
  2799. .cxc_count = 2,
  2800. .pd = {
  2801. .name = "fd",
  2802. },
  2803. .parent = &camss_gdsc.pd,
  2804. .pwrsts = PWRSTS_OFF_ON,
  2805. };
  2806. static struct gdsc mdss_gdsc = {
  2807. .gdscr = 0x2304,
  2808. .cxcs = (unsigned int []){ 0x2310, 0x231c },
  2809. .cxc_count = 2,
  2810. .pd = {
  2811. .name = "mdss",
  2812. },
  2813. .parent = &mmagic_mdss_gdsc.pd,
  2814. .pwrsts = PWRSTS_OFF_ON,
  2815. };
  2816. static struct gdsc gpu_gdsc = {
  2817. .gdscr = 0x4034,
  2818. .gds_hw_ctrl = 0x4038,
  2819. .pd = {
  2820. .name = "gpu",
  2821. },
  2822. .pwrsts = PWRSTS_OFF_ON,
  2823. .flags = VOTABLE,
  2824. };
  2825. static struct gdsc gpu_gx_gdsc = {
  2826. .gdscr = 0x4024,
  2827. .clamp_io_ctrl = 0x4300,
  2828. .cxcs = (unsigned int []){ 0x4028 },
  2829. .cxc_count = 1,
  2830. .pd = {
  2831. .name = "gpu_gx",
  2832. },
  2833. .pwrsts = PWRSTS_OFF_ON,
  2834. .flags = CLAMP_IO,
  2835. };
  2836. static struct clk_regmap *mmcc_msm8996_clocks[] = {
  2837. [MMPLL0_EARLY] = &mmpll0_early.clkr,
  2838. [MMPLL0_PLL] = &mmpll0.clkr,
  2839. [MMPLL1_EARLY] = &mmpll1_early.clkr,
  2840. [MMPLL1_PLL] = &mmpll1.clkr,
  2841. [MMPLL2_EARLY] = &mmpll2_early.clkr,
  2842. [MMPLL2_PLL] = &mmpll2.clkr,
  2843. [MMPLL3_EARLY] = &mmpll3_early.clkr,
  2844. [MMPLL3_PLL] = &mmpll3.clkr,
  2845. [MMPLL4_EARLY] = &mmpll4_early.clkr,
  2846. [MMPLL4_PLL] = &mmpll4.clkr,
  2847. [MMPLL5_EARLY] = &mmpll5_early.clkr,
  2848. [MMPLL5_PLL] = &mmpll5.clkr,
  2849. [MMPLL8_EARLY] = &mmpll8_early.clkr,
  2850. [MMPLL8_PLL] = &mmpll8.clkr,
  2851. [MMPLL9_EARLY] = &mmpll9_early.clkr,
  2852. [MMPLL9_PLL] = &mmpll9.clkr,
  2853. [AHB_CLK_SRC] = &ahb_clk_src.clkr,
  2854. [AXI_CLK_SRC] = &axi_clk_src.clkr,
  2855. [MAXI_CLK_SRC] = &maxi_clk_src.clkr,
  2856. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2857. [RBBMTIMER_CLK_SRC] = &rbbmtimer_clk_src.clkr,
  2858. [ISENSE_CLK_SRC] = &isense_clk_src.clkr,
  2859. [RBCPR_CLK_SRC] = &rbcpr_clk_src.clkr,
  2860. [VIDEO_CORE_CLK_SRC] = &video_core_clk_src.clkr,
  2861. [VIDEO_SUBCORE0_CLK_SRC] = &video_subcore0_clk_src.clkr,
  2862. [VIDEO_SUBCORE1_CLK_SRC] = &video_subcore1_clk_src.clkr,
  2863. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2864. [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  2865. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2866. [EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
  2867. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2868. [HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
  2869. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2870. [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  2871. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2872. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  2873. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2874. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2875. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2876. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2877. [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
  2878. [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
  2879. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2880. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2881. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2882. [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
  2883. [CSIPHY0_3P_CLK_SRC] = &csiphy0_3p_clk_src.clkr,
  2884. [CSIPHY1_3P_CLK_SRC] = &csiphy1_3p_clk_src.clkr,
  2885. [CSIPHY2_3P_CLK_SRC] = &csiphy2_3p_clk_src.clkr,
  2886. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2887. [JPEG2_CLK_SRC] = &jpeg2_clk_src.clkr,
  2888. [JPEG_DMA_CLK_SRC] = &jpeg_dma_clk_src.clkr,
  2889. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2890. [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
  2891. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2892. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2893. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2894. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  2895. [CSI3_CLK_SRC] = &csi3_clk_src.clkr,
  2896. [FD_CORE_CLK_SRC] = &fd_core_clk_src.clkr,
  2897. [MMSS_MMAGIC_AHB_CLK] = &mmss_mmagic_ahb_clk.clkr,
  2898. [MMSS_MMAGIC_CFG_AHB_CLK] = &mmss_mmagic_cfg_ahb_clk.clkr,
  2899. [MMSS_MISC_AHB_CLK] = &mmss_misc_ahb_clk.clkr,
  2900. [MMSS_MISC_CXO_CLK] = &mmss_misc_cxo_clk.clkr,
  2901. [MMSS_MMAGIC_MAXI_CLK] = &mmss_mmagic_maxi_clk.clkr,
  2902. [MMAGIC_CAMSS_AXI_CLK] = &mmagic_camss_axi_clk.clkr,
  2903. [MMAGIC_CAMSS_NOC_CFG_AHB_CLK] = &mmagic_camss_noc_cfg_ahb_clk.clkr,
  2904. [SMMU_VFE_AHB_CLK] = &smmu_vfe_ahb_clk.clkr,
  2905. [SMMU_VFE_AXI_CLK] = &smmu_vfe_axi_clk.clkr,
  2906. [SMMU_CPP_AHB_CLK] = &smmu_cpp_ahb_clk.clkr,
  2907. [SMMU_CPP_AXI_CLK] = &smmu_cpp_axi_clk.clkr,
  2908. [SMMU_JPEG_AHB_CLK] = &smmu_jpeg_ahb_clk.clkr,
  2909. [SMMU_JPEG_AXI_CLK] = &smmu_jpeg_axi_clk.clkr,
  2910. [MMAGIC_MDSS_AXI_CLK] = &mmagic_mdss_axi_clk.clkr,
  2911. [MMAGIC_MDSS_NOC_CFG_AHB_CLK] = &mmagic_mdss_noc_cfg_ahb_clk.clkr,
  2912. [SMMU_ROT_AHB_CLK] = &smmu_rot_ahb_clk.clkr,
  2913. [SMMU_ROT_AXI_CLK] = &smmu_rot_axi_clk.clkr,
  2914. [SMMU_MDP_AHB_CLK] = &smmu_mdp_ahb_clk.clkr,
  2915. [SMMU_MDP_AXI_CLK] = &smmu_mdp_axi_clk.clkr,
  2916. [MMAGIC_VIDEO_AXI_CLK] = &mmagic_video_axi_clk.clkr,
  2917. [MMAGIC_VIDEO_NOC_CFG_AHB_CLK] = &mmagic_video_noc_cfg_ahb_clk.clkr,
  2918. [SMMU_VIDEO_AHB_CLK] = &smmu_video_ahb_clk.clkr,
  2919. [SMMU_VIDEO_AXI_CLK] = &smmu_video_axi_clk.clkr,
  2920. [MMAGIC_BIMC_NOC_CFG_AHB_CLK] = &mmagic_bimc_noc_cfg_ahb_clk.clkr,
  2921. [GPU_GX_GFX3D_CLK] = &gpu_gx_gfx3d_clk.clkr,
  2922. [GPU_GX_RBBMTIMER_CLK] = &gpu_gx_rbbmtimer_clk.clkr,
  2923. [GPU_AHB_CLK] = &gpu_ahb_clk.clkr,
  2924. [GPU_AON_ISENSE_CLK] = &gpu_aon_isense_clk.clkr,
  2925. [VMEM_MAXI_CLK] = &vmem_maxi_clk.clkr,
  2926. [VMEM_AHB_CLK] = &vmem_ahb_clk.clkr,
  2927. [MMSS_RBCPR_CLK] = &mmss_rbcpr_clk.clkr,
  2928. [MMSS_RBCPR_AHB_CLK] = &mmss_rbcpr_ahb_clk.clkr,
  2929. [VIDEO_CORE_CLK] = &video_core_clk.clkr,
  2930. [VIDEO_AXI_CLK] = &video_axi_clk.clkr,
  2931. [VIDEO_MAXI_CLK] = &video_maxi_clk.clkr,
  2932. [VIDEO_AHB_CLK] = &video_ahb_clk.clkr,
  2933. [VIDEO_SUBCORE0_CLK] = &video_subcore0_clk.clkr,
  2934. [VIDEO_SUBCORE1_CLK] = &video_subcore1_clk.clkr,
  2935. [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
  2936. [MDSS_HDMI_AHB_CLK] = &mdss_hdmi_ahb_clk.clkr,
  2937. [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
  2938. [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
  2939. [MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
  2940. [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
  2941. [MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
  2942. [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
  2943. [MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
  2944. [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
  2945. [MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
  2946. [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
  2947. [MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
  2948. [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
  2949. [CAMSS_AHB_CLK] = &camss_ahb_clk.clkr,
  2950. [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
  2951. [CAMSS_GP0_CLK] = &camss_gp0_clk.clkr,
  2952. [CAMSS_GP1_CLK] = &camss_gp1_clk.clkr,
  2953. [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
  2954. [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
  2955. [CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
  2956. [CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
  2957. [CAMSS_CCI_CLK] = &camss_cci_clk.clkr,
  2958. [CAMSS_CCI_AHB_CLK] = &camss_cci_ahb_clk.clkr,
  2959. [CAMSS_CSI0PHYTIMER_CLK] = &camss_csi0phytimer_clk.clkr,
  2960. [CAMSS_CSI1PHYTIMER_CLK] = &camss_csi1phytimer_clk.clkr,
  2961. [CAMSS_CSI2PHYTIMER_CLK] = &camss_csi2phytimer_clk.clkr,
  2962. [CAMSS_CSIPHY0_3P_CLK] = &camss_csiphy0_3p_clk.clkr,
  2963. [CAMSS_CSIPHY1_3P_CLK] = &camss_csiphy1_3p_clk.clkr,
  2964. [CAMSS_CSIPHY2_3P_CLK] = &camss_csiphy2_3p_clk.clkr,
  2965. [CAMSS_JPEG0_CLK] = &camss_jpeg0_clk.clkr,
  2966. [CAMSS_JPEG2_CLK] = &camss_jpeg2_clk.clkr,
  2967. [CAMSS_JPEG_DMA_CLK] = &camss_jpeg_dma_clk.clkr,
  2968. [CAMSS_JPEG_AHB_CLK] = &camss_jpeg_ahb_clk.clkr,
  2969. [CAMSS_JPEG_AXI_CLK] = &camss_jpeg_axi_clk.clkr,
  2970. [CAMSS_VFE_AHB_CLK] = &camss_vfe_ahb_clk.clkr,
  2971. [CAMSS_VFE_AXI_CLK] = &camss_vfe_axi_clk.clkr,
  2972. [CAMSS_VFE0_CLK] = &camss_vfe0_clk.clkr,
  2973. [CAMSS_VFE0_STREAM_CLK] = &camss_vfe0_stream_clk.clkr,
  2974. [CAMSS_VFE0_AHB_CLK] = &camss_vfe0_ahb_clk.clkr,
  2975. [CAMSS_VFE1_CLK] = &camss_vfe1_clk.clkr,
  2976. [CAMSS_VFE1_STREAM_CLK] = &camss_vfe1_stream_clk.clkr,
  2977. [CAMSS_VFE1_AHB_CLK] = &camss_vfe1_ahb_clk.clkr,
  2978. [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
  2979. [CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
  2980. [CAMSS_CPP_VBIF_AHB_CLK] = &camss_cpp_vbif_ahb_clk.clkr,
  2981. [CAMSS_CPP_AXI_CLK] = &camss_cpp_axi_clk.clkr,
  2982. [CAMSS_CPP_CLK] = &camss_cpp_clk.clkr,
  2983. [CAMSS_CPP_AHB_CLK] = &camss_cpp_ahb_clk.clkr,
  2984. [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
  2985. [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
  2986. [CAMSS_CSI0PHY_CLK] = &camss_csi0phy_clk.clkr,
  2987. [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
  2988. [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
  2989. [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
  2990. [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
  2991. [CAMSS_CSI1PHY_CLK] = &camss_csi1phy_clk.clkr,
  2992. [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
  2993. [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
  2994. [CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
  2995. [CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
  2996. [CAMSS_CSI2PHY_CLK] = &camss_csi2phy_clk.clkr,
  2997. [CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
  2998. [CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
  2999. [CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
  3000. [CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
  3001. [CAMSS_CSI3PHY_CLK] = &camss_csi3phy_clk.clkr,
  3002. [CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
  3003. [CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
  3004. [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
  3005. [FD_CORE_CLK] = &fd_core_clk.clkr,
  3006. [FD_CORE_UAR_CLK] = &fd_core_uar_clk.clkr,
  3007. [FD_AHB_CLK] = &fd_ahb_clk.clkr,
  3008. };
  3009. static struct gdsc *mmcc_msm8996_gdscs[] = {
  3010. [MMAGIC_BIMC_GDSC] = &mmagic_bimc_gdsc,
  3011. [MMAGIC_VIDEO_GDSC] = &mmagic_video_gdsc,
  3012. [MMAGIC_MDSS_GDSC] = &mmagic_mdss_gdsc,
  3013. [MMAGIC_CAMSS_GDSC] = &mmagic_camss_gdsc,
  3014. [VENUS_GDSC] = &venus_gdsc,
  3015. [VENUS_CORE0_GDSC] = &venus_core0_gdsc,
  3016. [VENUS_CORE1_GDSC] = &venus_core1_gdsc,
  3017. [CAMSS_GDSC] = &camss_gdsc,
  3018. [VFE0_GDSC] = &vfe0_gdsc,
  3019. [VFE1_GDSC] = &vfe1_gdsc,
  3020. [JPEG_GDSC] = &jpeg_gdsc,
  3021. [CPP_GDSC] = &cpp_gdsc,
  3022. [FD_GDSC] = &fd_gdsc,
  3023. [MDSS_GDSC] = &mdss_gdsc,
  3024. [GPU_GDSC] = &gpu_gdsc,
  3025. [GPU_GX_GDSC] = &gpu_gx_gdsc,
  3026. };
  3027. static const struct qcom_reset_map mmcc_msm8996_resets[] = {
  3028. [MMAGICAHB_BCR] = { 0x5020 },
  3029. [MMAGIC_CFG_BCR] = { 0x5050 },
  3030. [MISC_BCR] = { 0x5010 },
  3031. [BTO_BCR] = { 0x5030 },
  3032. [MMAGICAXI_BCR] = { 0x5060 },
  3033. [MMAGICMAXI_BCR] = { 0x5070 },
  3034. [DSA_BCR] = { 0x50a0 },
  3035. [MMAGIC_CAMSS_BCR] = { 0x3c40 },
  3036. [THROTTLE_CAMSS_BCR] = { 0x3c30 },
  3037. [SMMU_VFE_BCR] = { 0x3c00 },
  3038. [SMMU_CPP_BCR] = { 0x3c10 },
  3039. [SMMU_JPEG_BCR] = { 0x3c20 },
  3040. [MMAGIC_MDSS_BCR] = { 0x2470 },
  3041. [THROTTLE_MDSS_BCR] = { 0x2460 },
  3042. [SMMU_ROT_BCR] = { 0x2440 },
  3043. [SMMU_MDP_BCR] = { 0x2450 },
  3044. [MMAGIC_VIDEO_BCR] = { 0x1190 },
  3045. [THROTTLE_VIDEO_BCR] = { 0x1180 },
  3046. [SMMU_VIDEO_BCR] = { 0x1170 },
  3047. [MMAGIC_BIMC_BCR] = { 0x5290 },
  3048. [GPU_GX_BCR] = { 0x4020 },
  3049. [GPU_BCR] = { 0x4030 },
  3050. [GPU_AON_BCR] = { 0x4040 },
  3051. [VMEM_BCR] = { 0x1200 },
  3052. [MMSS_RBCPR_BCR] = { 0x4080 },
  3053. [VIDEO_BCR] = { 0x1020 },
  3054. [MDSS_BCR] = { 0x2300 },
  3055. [CAMSS_TOP_BCR] = { 0x3480 },
  3056. [CAMSS_AHB_BCR] = { 0x3488 },
  3057. [CAMSS_MICRO_BCR] = { 0x3490 },
  3058. [CAMSS_CCI_BCR] = { 0x3340 },
  3059. [CAMSS_PHY0_BCR] = { 0x3020 },
  3060. [CAMSS_PHY1_BCR] = { 0x3050 },
  3061. [CAMSS_PHY2_BCR] = { 0x3080 },
  3062. [CAMSS_CSIPHY0_3P_BCR] = { 0x3230 },
  3063. [CAMSS_CSIPHY1_3P_BCR] = { 0x3250 },
  3064. [CAMSS_CSIPHY2_3P_BCR] = { 0x3270 },
  3065. [CAMSS_JPEG_BCR] = { 0x35a0 },
  3066. [CAMSS_VFE_BCR] = { 0x36a0 },
  3067. [CAMSS_VFE0_BCR] = { 0x3660 },
  3068. [CAMSS_VFE1_BCR] = { 0x3670 },
  3069. [CAMSS_CSI_VFE0_BCR] = { 0x3700 },
  3070. [CAMSS_CSI_VFE1_BCR] = { 0x3710 },
  3071. [CAMSS_CPP_TOP_BCR] = { 0x36c0 },
  3072. [CAMSS_CPP_BCR] = { 0x36d0 },
  3073. [CAMSS_CSI0_BCR] = { 0x30b0 },
  3074. [CAMSS_CSI0RDI_BCR] = { 0x30d0 },
  3075. [CAMSS_CSI0PIX_BCR] = { 0x30e0 },
  3076. [CAMSS_CSI1_BCR] = { 0x3120 },
  3077. [CAMSS_CSI1RDI_BCR] = { 0x3140 },
  3078. [CAMSS_CSI1PIX_BCR] = { 0x3150 },
  3079. [CAMSS_CSI2_BCR] = { 0x3180 },
  3080. [CAMSS_CSI2RDI_BCR] = { 0x31a0 },
  3081. [CAMSS_CSI2PIX_BCR] = { 0x31b0 },
  3082. [CAMSS_CSI3_BCR] = { 0x31e0 },
  3083. [CAMSS_CSI3RDI_BCR] = { 0x3200 },
  3084. [CAMSS_CSI3PIX_BCR] = { 0x3210 },
  3085. [CAMSS_ISPIF_BCR] = { 0x3220 },
  3086. [FD_BCR] = { 0x3b60 },
  3087. [MMSS_SPDM_RM_BCR] = { 0x300 },
  3088. };
  3089. static const struct regmap_config mmcc_msm8996_regmap_config = {
  3090. .reg_bits = 32,
  3091. .reg_stride = 4,
  3092. .val_bits = 32,
  3093. .max_register = 0xb008,
  3094. .fast_io = true,
  3095. };
  3096. static const struct qcom_cc_desc mmcc_msm8996_desc = {
  3097. .config = &mmcc_msm8996_regmap_config,
  3098. .clks = mmcc_msm8996_clocks,
  3099. .num_clks = ARRAY_SIZE(mmcc_msm8996_clocks),
  3100. .resets = mmcc_msm8996_resets,
  3101. .num_resets = ARRAY_SIZE(mmcc_msm8996_resets),
  3102. .gdscs = mmcc_msm8996_gdscs,
  3103. .num_gdscs = ARRAY_SIZE(mmcc_msm8996_gdscs),
  3104. };
  3105. static const struct of_device_id mmcc_msm8996_match_table[] = {
  3106. { .compatible = "qcom,mmcc-msm8996" },
  3107. { }
  3108. };
  3109. MODULE_DEVICE_TABLE(of, mmcc_msm8996_match_table);
  3110. static int mmcc_msm8996_probe(struct platform_device *pdev)
  3111. {
  3112. struct device *dev = &pdev->dev;
  3113. int i, ret;
  3114. struct regmap *regmap;
  3115. regmap = qcom_cc_map(pdev, &mmcc_msm8996_desc);
  3116. if (IS_ERR(regmap))
  3117. return PTR_ERR(regmap);
  3118. /* Disable the AHB DCD */
  3119. regmap_update_bits(regmap, 0x50d8, BIT(31), 0);
  3120. /* Disable the NoC FSM for mmss_mmagic_cfg_ahb_clk */
  3121. regmap_update_bits(regmap, 0x5054, BIT(15), 0);
  3122. for (i = 0; i < ARRAY_SIZE(mmcc_msm8996_hws); i++) {
  3123. ret = devm_clk_hw_register(dev, mmcc_msm8996_hws[i]);
  3124. if (ret)
  3125. return ret;
  3126. }
  3127. return qcom_cc_really_probe(pdev, &mmcc_msm8996_desc, regmap);
  3128. }
  3129. static struct platform_driver mmcc_msm8996_driver = {
  3130. .probe = mmcc_msm8996_probe,
  3131. .driver = {
  3132. .name = "mmcc-msm8996",
  3133. .of_match_table = mmcc_msm8996_match_table,
  3134. },
  3135. };
  3136. module_platform_driver(mmcc_msm8996_driver);
  3137. MODULE_DESCRIPTION("QCOM MMCC MSM8996 Driver");
  3138. MODULE_LICENSE("GPL v2");
  3139. MODULE_ALIAS("platform:mmcc-msm8996");