gcc-msm8998.c 70 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2016, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/regmap.h>
  14. #include <linux/reset-controller.h>
  15. #include <dt-bindings/clock/qcom,gcc-msm8998.h>
  16. #include "common.h"
  17. #include "clk-regmap.h"
  18. #include "clk-alpha-pll.h"
  19. #include "clk-pll.h"
  20. #include "clk-rcg.h"
  21. #include "clk-branch.h"
  22. #include "reset.h"
  23. #include "gdsc.h"
  24. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  25. enum {
  26. P_AUD_REF_CLK,
  27. P_CORE_BI_PLL_TEST_SE,
  28. P_GPLL0_OUT_MAIN,
  29. P_GPLL4_OUT_MAIN,
  30. P_PLL0_EARLY_DIV_CLK_SRC,
  31. P_SLEEP_CLK,
  32. P_XO,
  33. };
  34. static const struct parent_map gcc_parent_map_0[] = {
  35. { P_XO, 0 },
  36. { P_GPLL0_OUT_MAIN, 1 },
  37. { P_PLL0_EARLY_DIV_CLK_SRC, 6 },
  38. { P_CORE_BI_PLL_TEST_SE, 7 },
  39. };
  40. static const char * const gcc_parent_names_0[] = {
  41. "xo",
  42. "gpll0_out_main",
  43. "gpll0_out_main",
  44. "core_bi_pll_test_se",
  45. };
  46. static const struct parent_map gcc_parent_map_1[] = {
  47. { P_XO, 0 },
  48. { P_GPLL0_OUT_MAIN, 1 },
  49. { P_CORE_BI_PLL_TEST_SE, 7 },
  50. };
  51. static const char * const gcc_parent_names_1[] = {
  52. "xo",
  53. "gpll0_out_main",
  54. "core_bi_pll_test_se",
  55. };
  56. static const struct parent_map gcc_parent_map_2[] = {
  57. { P_XO, 0 },
  58. { P_GPLL0_OUT_MAIN, 1 },
  59. { P_SLEEP_CLK, 5 },
  60. { P_PLL0_EARLY_DIV_CLK_SRC, 6 },
  61. { P_CORE_BI_PLL_TEST_SE, 7 },
  62. };
  63. static const char * const gcc_parent_names_2[] = {
  64. "xo",
  65. "gpll0_out_main",
  66. "core_pi_sleep_clk",
  67. "gpll0_out_main",
  68. "core_bi_pll_test_se",
  69. };
  70. static const struct parent_map gcc_parent_map_3[] = {
  71. { P_XO, 0 },
  72. { P_SLEEP_CLK, 5 },
  73. { P_CORE_BI_PLL_TEST_SE, 7 },
  74. };
  75. static const char * const gcc_parent_names_3[] = {
  76. "xo",
  77. "core_pi_sleep_clk",
  78. "core_bi_pll_test_se",
  79. };
  80. static const struct parent_map gcc_parent_map_4[] = {
  81. { P_XO, 0 },
  82. { P_GPLL0_OUT_MAIN, 1 },
  83. { P_GPLL4_OUT_MAIN, 5 },
  84. { P_CORE_BI_PLL_TEST_SE, 7 },
  85. };
  86. static const char * const gcc_parent_names_4[] = {
  87. "xo",
  88. "gpll0_out_main",
  89. "gpll4_out_main",
  90. "core_bi_pll_test_se",
  91. };
  92. static const struct parent_map gcc_parent_map_5[] = {
  93. { P_XO, 0 },
  94. { P_GPLL0_OUT_MAIN, 1 },
  95. { P_AUD_REF_CLK, 2 },
  96. { P_CORE_BI_PLL_TEST_SE, 7 },
  97. };
  98. static const char * const gcc_parent_names_5[] = {
  99. "xo",
  100. "gpll0_out_main",
  101. "aud_ref_clk",
  102. "core_bi_pll_test_se",
  103. };
  104. static struct pll_vco fabia_vco[] = {
  105. { 250000000, 2000000000, 0 },
  106. { 125000000, 1000000000, 1 },
  107. };
  108. static struct clk_alpha_pll gpll0 = {
  109. .offset = 0x0,
  110. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  111. .vco_table = fabia_vco,
  112. .num_vco = ARRAY_SIZE(fabia_vco),
  113. .clkr = {
  114. .enable_reg = 0x52000,
  115. .enable_mask = BIT(0),
  116. .hw.init = &(struct clk_init_data){
  117. .name = "gpll0",
  118. .parent_names = (const char *[]){ "xo" },
  119. .num_parents = 1,
  120. .ops = &clk_alpha_pll_ops,
  121. }
  122. },
  123. };
  124. static struct clk_alpha_pll_postdiv gpll0_out_even = {
  125. .offset = 0x0,
  126. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  127. .clkr.hw.init = &(struct clk_init_data){
  128. .name = "gpll0_out_even",
  129. .parent_names = (const char *[]){ "gpll0" },
  130. .num_parents = 1,
  131. .ops = &clk_alpha_pll_postdiv_ops,
  132. },
  133. };
  134. static struct clk_alpha_pll_postdiv gpll0_out_main = {
  135. .offset = 0x0,
  136. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  137. .clkr.hw.init = &(struct clk_init_data){
  138. .name = "gpll0_out_main",
  139. .parent_names = (const char *[]){ "gpll0" },
  140. .num_parents = 1,
  141. .ops = &clk_alpha_pll_postdiv_ops,
  142. },
  143. };
  144. static struct clk_alpha_pll_postdiv gpll0_out_odd = {
  145. .offset = 0x0,
  146. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  147. .clkr.hw.init = &(struct clk_init_data){
  148. .name = "gpll0_out_odd",
  149. .parent_names = (const char *[]){ "gpll0" },
  150. .num_parents = 1,
  151. .ops = &clk_alpha_pll_postdiv_ops,
  152. },
  153. };
  154. static struct clk_alpha_pll_postdiv gpll0_out_test = {
  155. .offset = 0x0,
  156. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  157. .clkr.hw.init = &(struct clk_init_data){
  158. .name = "gpll0_out_test",
  159. .parent_names = (const char *[]){ "gpll0" },
  160. .num_parents = 1,
  161. .ops = &clk_alpha_pll_postdiv_ops,
  162. },
  163. };
  164. static struct clk_alpha_pll gpll1 = {
  165. .offset = 0x1000,
  166. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  167. .vco_table = fabia_vco,
  168. .num_vco = ARRAY_SIZE(fabia_vco),
  169. .clkr = {
  170. .enable_reg = 0x52000,
  171. .enable_mask = BIT(1),
  172. .hw.init = &(struct clk_init_data){
  173. .name = "gpll1",
  174. .parent_names = (const char *[]){ "xo" },
  175. .num_parents = 1,
  176. .ops = &clk_alpha_pll_ops,
  177. }
  178. },
  179. };
  180. static struct clk_alpha_pll_postdiv gpll1_out_even = {
  181. .offset = 0x1000,
  182. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  183. .clkr.hw.init = &(struct clk_init_data){
  184. .name = "gpll1_out_even",
  185. .parent_names = (const char *[]){ "gpll1" },
  186. .num_parents = 1,
  187. .ops = &clk_alpha_pll_postdiv_ops,
  188. },
  189. };
  190. static struct clk_alpha_pll_postdiv gpll1_out_main = {
  191. .offset = 0x1000,
  192. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  193. .clkr.hw.init = &(struct clk_init_data){
  194. .name = "gpll1_out_main",
  195. .parent_names = (const char *[]){ "gpll1" },
  196. .num_parents = 1,
  197. .ops = &clk_alpha_pll_postdiv_ops,
  198. },
  199. };
  200. static struct clk_alpha_pll_postdiv gpll1_out_odd = {
  201. .offset = 0x1000,
  202. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  203. .clkr.hw.init = &(struct clk_init_data){
  204. .name = "gpll1_out_odd",
  205. .parent_names = (const char *[]){ "gpll1" },
  206. .num_parents = 1,
  207. .ops = &clk_alpha_pll_postdiv_ops,
  208. },
  209. };
  210. static struct clk_alpha_pll_postdiv gpll1_out_test = {
  211. .offset = 0x1000,
  212. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  213. .clkr.hw.init = &(struct clk_init_data){
  214. .name = "gpll1_out_test",
  215. .parent_names = (const char *[]){ "gpll1" },
  216. .num_parents = 1,
  217. .ops = &clk_alpha_pll_postdiv_ops,
  218. },
  219. };
  220. static struct clk_alpha_pll gpll2 = {
  221. .offset = 0x2000,
  222. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  223. .vco_table = fabia_vco,
  224. .num_vco = ARRAY_SIZE(fabia_vco),
  225. .clkr = {
  226. .enable_reg = 0x52000,
  227. .enable_mask = BIT(2),
  228. .hw.init = &(struct clk_init_data){
  229. .name = "gpll2",
  230. .parent_names = (const char *[]){ "xo" },
  231. .num_parents = 1,
  232. .ops = &clk_alpha_pll_ops,
  233. }
  234. },
  235. };
  236. static struct clk_alpha_pll_postdiv gpll2_out_even = {
  237. .offset = 0x2000,
  238. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  239. .clkr.hw.init = &(struct clk_init_data){
  240. .name = "gpll2_out_even",
  241. .parent_names = (const char *[]){ "gpll2" },
  242. .num_parents = 1,
  243. .ops = &clk_alpha_pll_postdiv_ops,
  244. },
  245. };
  246. static struct clk_alpha_pll_postdiv gpll2_out_main = {
  247. .offset = 0x2000,
  248. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  249. .clkr.hw.init = &(struct clk_init_data){
  250. .name = "gpll2_out_main",
  251. .parent_names = (const char *[]){ "gpll2" },
  252. .num_parents = 1,
  253. .ops = &clk_alpha_pll_postdiv_ops,
  254. },
  255. };
  256. static struct clk_alpha_pll_postdiv gpll2_out_odd = {
  257. .offset = 0x2000,
  258. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  259. .clkr.hw.init = &(struct clk_init_data){
  260. .name = "gpll2_out_odd",
  261. .parent_names = (const char *[]){ "gpll2" },
  262. .num_parents = 1,
  263. .ops = &clk_alpha_pll_postdiv_ops,
  264. },
  265. };
  266. static struct clk_alpha_pll_postdiv gpll2_out_test = {
  267. .offset = 0x2000,
  268. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  269. .clkr.hw.init = &(struct clk_init_data){
  270. .name = "gpll2_out_test",
  271. .parent_names = (const char *[]){ "gpll2" },
  272. .num_parents = 1,
  273. .ops = &clk_alpha_pll_postdiv_ops,
  274. },
  275. };
  276. static struct clk_alpha_pll gpll3 = {
  277. .offset = 0x3000,
  278. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  279. .vco_table = fabia_vco,
  280. .num_vco = ARRAY_SIZE(fabia_vco),
  281. .clkr = {
  282. .enable_reg = 0x52000,
  283. .enable_mask = BIT(3),
  284. .hw.init = &(struct clk_init_data){
  285. .name = "gpll3",
  286. .parent_names = (const char *[]){ "xo" },
  287. .num_parents = 1,
  288. .ops = &clk_alpha_pll_ops,
  289. }
  290. },
  291. };
  292. static struct clk_alpha_pll_postdiv gpll3_out_even = {
  293. .offset = 0x3000,
  294. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  295. .clkr.hw.init = &(struct clk_init_data){
  296. .name = "gpll3_out_even",
  297. .parent_names = (const char *[]){ "gpll3" },
  298. .num_parents = 1,
  299. .ops = &clk_alpha_pll_postdiv_ops,
  300. },
  301. };
  302. static struct clk_alpha_pll_postdiv gpll3_out_main = {
  303. .offset = 0x3000,
  304. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  305. .clkr.hw.init = &(struct clk_init_data){
  306. .name = "gpll3_out_main",
  307. .parent_names = (const char *[]){ "gpll3" },
  308. .num_parents = 1,
  309. .ops = &clk_alpha_pll_postdiv_ops,
  310. },
  311. };
  312. static struct clk_alpha_pll_postdiv gpll3_out_odd = {
  313. .offset = 0x3000,
  314. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  315. .clkr.hw.init = &(struct clk_init_data){
  316. .name = "gpll3_out_odd",
  317. .parent_names = (const char *[]){ "gpll3" },
  318. .num_parents = 1,
  319. .ops = &clk_alpha_pll_postdiv_ops,
  320. },
  321. };
  322. static struct clk_alpha_pll_postdiv gpll3_out_test = {
  323. .offset = 0x3000,
  324. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  325. .clkr.hw.init = &(struct clk_init_data){
  326. .name = "gpll3_out_test",
  327. .parent_names = (const char *[]){ "gpll3" },
  328. .num_parents = 1,
  329. .ops = &clk_alpha_pll_postdiv_ops,
  330. },
  331. };
  332. static struct clk_alpha_pll gpll4 = {
  333. .offset = 0x77000,
  334. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  335. .vco_table = fabia_vco,
  336. .num_vco = ARRAY_SIZE(fabia_vco),
  337. .clkr = {
  338. .enable_reg = 0x52000,
  339. .enable_mask = BIT(4),
  340. .hw.init = &(struct clk_init_data){
  341. .name = "gpll4",
  342. .parent_names = (const char *[]){ "xo" },
  343. .num_parents = 1,
  344. .ops = &clk_alpha_pll_ops,
  345. }
  346. },
  347. };
  348. static struct clk_alpha_pll_postdiv gpll4_out_even = {
  349. .offset = 0x77000,
  350. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  351. .clkr.hw.init = &(struct clk_init_data){
  352. .name = "gpll4_out_even",
  353. .parent_names = (const char *[]){ "gpll4" },
  354. .num_parents = 1,
  355. .ops = &clk_alpha_pll_postdiv_ops,
  356. },
  357. };
  358. static struct clk_alpha_pll_postdiv gpll4_out_main = {
  359. .offset = 0x77000,
  360. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  361. .clkr.hw.init = &(struct clk_init_data){
  362. .name = "gpll4_out_main",
  363. .parent_names = (const char *[]){ "gpll4" },
  364. .num_parents = 1,
  365. .ops = &clk_alpha_pll_postdiv_ops,
  366. },
  367. };
  368. static struct clk_alpha_pll_postdiv gpll4_out_odd = {
  369. .offset = 0x77000,
  370. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  371. .clkr.hw.init = &(struct clk_init_data){
  372. .name = "gpll4_out_odd",
  373. .parent_names = (const char *[]){ "gpll4" },
  374. .num_parents = 1,
  375. .ops = &clk_alpha_pll_postdiv_ops,
  376. },
  377. };
  378. static struct clk_alpha_pll_postdiv gpll4_out_test = {
  379. .offset = 0x77000,
  380. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  381. .clkr.hw.init = &(struct clk_init_data){
  382. .name = "gpll4_out_test",
  383. .parent_names = (const char *[]){ "gpll4" },
  384. .num_parents = 1,
  385. .ops = &clk_alpha_pll_postdiv_ops,
  386. },
  387. };
  388. static const struct freq_tbl ftbl_blsp1_qup1_i2c_apps_clk_src[] = {
  389. F(19200000, P_XO, 1, 0, 0),
  390. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  391. { }
  392. };
  393. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  394. .cmd_rcgr = 0x19020,
  395. .mnd_width = 0,
  396. .hid_width = 5,
  397. .parent_map = gcc_parent_map_1,
  398. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  399. .clkr.hw.init = &(struct clk_init_data){
  400. .name = "blsp1_qup1_i2c_apps_clk_src",
  401. .parent_names = gcc_parent_names_1,
  402. .num_parents = 3,
  403. .ops = &clk_rcg2_ops,
  404. },
  405. };
  406. static const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
  407. F(960000, P_XO, 10, 1, 2),
  408. F(4800000, P_XO, 4, 0, 0),
  409. F(9600000, P_XO, 2, 0, 0),
  410. F(15000000, P_GPLL0_OUT_MAIN, 10, 1, 4),
  411. F(19200000, P_XO, 1, 0, 0),
  412. F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
  413. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  414. { }
  415. };
  416. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  417. .cmd_rcgr = 0x1900c,
  418. .mnd_width = 8,
  419. .hid_width = 5,
  420. .parent_map = gcc_parent_map_0,
  421. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  422. .clkr.hw.init = &(struct clk_init_data){
  423. .name = "blsp1_qup1_spi_apps_clk_src",
  424. .parent_names = gcc_parent_names_0,
  425. .num_parents = 4,
  426. .ops = &clk_rcg2_ops,
  427. },
  428. };
  429. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  430. .cmd_rcgr = 0x1b020,
  431. .mnd_width = 0,
  432. .hid_width = 5,
  433. .parent_map = gcc_parent_map_1,
  434. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  435. .clkr.hw.init = &(struct clk_init_data){
  436. .name = "blsp1_qup2_i2c_apps_clk_src",
  437. .parent_names = gcc_parent_names_1,
  438. .num_parents = 3,
  439. .ops = &clk_rcg2_ops,
  440. },
  441. };
  442. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  443. .cmd_rcgr = 0x1b00c,
  444. .mnd_width = 8,
  445. .hid_width = 5,
  446. .parent_map = gcc_parent_map_0,
  447. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  448. .clkr.hw.init = &(struct clk_init_data){
  449. .name = "blsp1_qup2_spi_apps_clk_src",
  450. .parent_names = gcc_parent_names_0,
  451. .num_parents = 4,
  452. .ops = &clk_rcg2_ops,
  453. },
  454. };
  455. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  456. .cmd_rcgr = 0x1d020,
  457. .mnd_width = 0,
  458. .hid_width = 5,
  459. .parent_map = gcc_parent_map_1,
  460. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  461. .clkr.hw.init = &(struct clk_init_data){
  462. .name = "blsp1_qup3_i2c_apps_clk_src",
  463. .parent_names = gcc_parent_names_1,
  464. .num_parents = 3,
  465. .ops = &clk_rcg2_ops,
  466. },
  467. };
  468. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  469. .cmd_rcgr = 0x1d00c,
  470. .mnd_width = 8,
  471. .hid_width = 5,
  472. .parent_map = gcc_parent_map_0,
  473. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  474. .clkr.hw.init = &(struct clk_init_data){
  475. .name = "blsp1_qup3_spi_apps_clk_src",
  476. .parent_names = gcc_parent_names_0,
  477. .num_parents = 4,
  478. .ops = &clk_rcg2_ops,
  479. },
  480. };
  481. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  482. .cmd_rcgr = 0x1f020,
  483. .mnd_width = 0,
  484. .hid_width = 5,
  485. .parent_map = gcc_parent_map_1,
  486. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  487. .clkr.hw.init = &(struct clk_init_data){
  488. .name = "blsp1_qup4_i2c_apps_clk_src",
  489. .parent_names = gcc_parent_names_1,
  490. .num_parents = 3,
  491. .ops = &clk_rcg2_ops,
  492. },
  493. };
  494. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  495. .cmd_rcgr = 0x1f00c,
  496. .mnd_width = 8,
  497. .hid_width = 5,
  498. .parent_map = gcc_parent_map_0,
  499. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  500. .clkr.hw.init = &(struct clk_init_data){
  501. .name = "blsp1_qup4_spi_apps_clk_src",
  502. .parent_names = gcc_parent_names_0,
  503. .num_parents = 4,
  504. .ops = &clk_rcg2_ops,
  505. },
  506. };
  507. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  508. .cmd_rcgr = 0x21020,
  509. .mnd_width = 0,
  510. .hid_width = 5,
  511. .parent_map = gcc_parent_map_1,
  512. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  513. .clkr.hw.init = &(struct clk_init_data){
  514. .name = "blsp1_qup5_i2c_apps_clk_src",
  515. .parent_names = gcc_parent_names_1,
  516. .num_parents = 3,
  517. .ops = &clk_rcg2_ops,
  518. },
  519. };
  520. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  521. .cmd_rcgr = 0x2100c,
  522. .mnd_width = 8,
  523. .hid_width = 5,
  524. .parent_map = gcc_parent_map_0,
  525. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  526. .clkr.hw.init = &(struct clk_init_data){
  527. .name = "blsp1_qup5_spi_apps_clk_src",
  528. .parent_names = gcc_parent_names_0,
  529. .num_parents = 4,
  530. .ops = &clk_rcg2_ops,
  531. },
  532. };
  533. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  534. .cmd_rcgr = 0x23020,
  535. .mnd_width = 0,
  536. .hid_width = 5,
  537. .parent_map = gcc_parent_map_1,
  538. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  539. .clkr.hw.init = &(struct clk_init_data){
  540. .name = "blsp1_qup6_i2c_apps_clk_src",
  541. .parent_names = gcc_parent_names_1,
  542. .num_parents = 3,
  543. .ops = &clk_rcg2_ops,
  544. },
  545. };
  546. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  547. .cmd_rcgr = 0x2300c,
  548. .mnd_width = 8,
  549. .hid_width = 5,
  550. .parent_map = gcc_parent_map_0,
  551. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  552. .clkr.hw.init = &(struct clk_init_data){
  553. .name = "blsp1_qup6_spi_apps_clk_src",
  554. .parent_names = gcc_parent_names_0,
  555. .num_parents = 4,
  556. .ops = &clk_rcg2_ops,
  557. },
  558. };
  559. static const struct freq_tbl ftbl_blsp1_uart1_apps_clk_src[] = {
  560. F(3686400, P_GPLL0_OUT_MAIN, 1, 96, 15625),
  561. F(7372800, P_GPLL0_OUT_MAIN, 1, 192, 15625),
  562. F(14745600, P_GPLL0_OUT_MAIN, 1, 384, 15625),
  563. F(16000000, P_GPLL0_OUT_MAIN, 5, 2, 15),
  564. F(19200000, P_XO, 1, 0, 0),
  565. F(24000000, P_GPLL0_OUT_MAIN, 5, 1, 5),
  566. F(32000000, P_GPLL0_OUT_MAIN, 1, 4, 75),
  567. F(40000000, P_GPLL0_OUT_MAIN, 15, 0, 0),
  568. F(46400000, P_GPLL0_OUT_MAIN, 1, 29, 375),
  569. F(48000000, P_GPLL0_OUT_MAIN, 12.5, 0, 0),
  570. F(51200000, P_GPLL0_OUT_MAIN, 1, 32, 375),
  571. F(56000000, P_GPLL0_OUT_MAIN, 1, 7, 75),
  572. F(58982400, P_GPLL0_OUT_MAIN, 1, 1536, 15625),
  573. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  574. F(63157895, P_GPLL0_OUT_MAIN, 9.5, 0, 0),
  575. { }
  576. };
  577. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  578. .cmd_rcgr = 0x1a00c,
  579. .mnd_width = 16,
  580. .hid_width = 5,
  581. .parent_map = gcc_parent_map_0,
  582. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  583. .clkr.hw.init = &(struct clk_init_data){
  584. .name = "blsp1_uart1_apps_clk_src",
  585. .parent_names = gcc_parent_names_0,
  586. .num_parents = 4,
  587. .ops = &clk_rcg2_ops,
  588. },
  589. };
  590. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  591. .cmd_rcgr = 0x1c00c,
  592. .mnd_width = 16,
  593. .hid_width = 5,
  594. .parent_map = gcc_parent_map_0,
  595. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  596. .clkr.hw.init = &(struct clk_init_data){
  597. .name = "blsp1_uart2_apps_clk_src",
  598. .parent_names = gcc_parent_names_0,
  599. .num_parents = 4,
  600. .ops = &clk_rcg2_ops,
  601. },
  602. };
  603. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  604. .cmd_rcgr = 0x1e00c,
  605. .mnd_width = 16,
  606. .hid_width = 5,
  607. .parent_map = gcc_parent_map_0,
  608. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  609. .clkr.hw.init = &(struct clk_init_data){
  610. .name = "blsp1_uart3_apps_clk_src",
  611. .parent_names = gcc_parent_names_0,
  612. .num_parents = 4,
  613. .ops = &clk_rcg2_ops,
  614. },
  615. };
  616. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  617. .cmd_rcgr = 0x26020,
  618. .mnd_width = 0,
  619. .hid_width = 5,
  620. .parent_map = gcc_parent_map_1,
  621. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  622. .clkr.hw.init = &(struct clk_init_data){
  623. .name = "blsp2_qup1_i2c_apps_clk_src",
  624. .parent_names = gcc_parent_names_1,
  625. .num_parents = 3,
  626. .ops = &clk_rcg2_ops,
  627. },
  628. };
  629. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  630. .cmd_rcgr = 0x2600c,
  631. .mnd_width = 8,
  632. .hid_width = 5,
  633. .parent_map = gcc_parent_map_0,
  634. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  635. .clkr.hw.init = &(struct clk_init_data){
  636. .name = "blsp2_qup1_spi_apps_clk_src",
  637. .parent_names = gcc_parent_names_0,
  638. .num_parents = 4,
  639. .ops = &clk_rcg2_ops,
  640. },
  641. };
  642. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  643. .cmd_rcgr = 0x28020,
  644. .mnd_width = 0,
  645. .hid_width = 5,
  646. .parent_map = gcc_parent_map_1,
  647. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  648. .clkr.hw.init = &(struct clk_init_data){
  649. .name = "blsp2_qup2_i2c_apps_clk_src",
  650. .parent_names = gcc_parent_names_1,
  651. .num_parents = 3,
  652. .ops = &clk_rcg2_ops,
  653. },
  654. };
  655. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  656. .cmd_rcgr = 0x2800c,
  657. .mnd_width = 8,
  658. .hid_width = 5,
  659. .parent_map = gcc_parent_map_0,
  660. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  661. .clkr.hw.init = &(struct clk_init_data){
  662. .name = "blsp2_qup2_spi_apps_clk_src",
  663. .parent_names = gcc_parent_names_0,
  664. .num_parents = 4,
  665. .ops = &clk_rcg2_ops,
  666. },
  667. };
  668. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  669. .cmd_rcgr = 0x2a020,
  670. .mnd_width = 0,
  671. .hid_width = 5,
  672. .parent_map = gcc_parent_map_1,
  673. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  674. .clkr.hw.init = &(struct clk_init_data){
  675. .name = "blsp2_qup3_i2c_apps_clk_src",
  676. .parent_names = gcc_parent_names_1,
  677. .num_parents = 3,
  678. .ops = &clk_rcg2_ops,
  679. },
  680. };
  681. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  682. .cmd_rcgr = 0x2a00c,
  683. .mnd_width = 8,
  684. .hid_width = 5,
  685. .parent_map = gcc_parent_map_0,
  686. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  687. .clkr.hw.init = &(struct clk_init_data){
  688. .name = "blsp2_qup3_spi_apps_clk_src",
  689. .parent_names = gcc_parent_names_0,
  690. .num_parents = 4,
  691. .ops = &clk_rcg2_ops,
  692. },
  693. };
  694. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  695. .cmd_rcgr = 0x2c020,
  696. .mnd_width = 0,
  697. .hid_width = 5,
  698. .parent_map = gcc_parent_map_1,
  699. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  700. .clkr.hw.init = &(struct clk_init_data){
  701. .name = "blsp2_qup4_i2c_apps_clk_src",
  702. .parent_names = gcc_parent_names_1,
  703. .num_parents = 3,
  704. .ops = &clk_rcg2_ops,
  705. },
  706. };
  707. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  708. .cmd_rcgr = 0x2c00c,
  709. .mnd_width = 8,
  710. .hid_width = 5,
  711. .parent_map = gcc_parent_map_0,
  712. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  713. .clkr.hw.init = &(struct clk_init_data){
  714. .name = "blsp2_qup4_spi_apps_clk_src",
  715. .parent_names = gcc_parent_names_0,
  716. .num_parents = 4,
  717. .ops = &clk_rcg2_ops,
  718. },
  719. };
  720. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  721. .cmd_rcgr = 0x2e020,
  722. .mnd_width = 0,
  723. .hid_width = 5,
  724. .parent_map = gcc_parent_map_1,
  725. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  726. .clkr.hw.init = &(struct clk_init_data){
  727. .name = "blsp2_qup5_i2c_apps_clk_src",
  728. .parent_names = gcc_parent_names_1,
  729. .num_parents = 3,
  730. .ops = &clk_rcg2_ops,
  731. },
  732. };
  733. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  734. .cmd_rcgr = 0x2e00c,
  735. .mnd_width = 8,
  736. .hid_width = 5,
  737. .parent_map = gcc_parent_map_0,
  738. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  739. .clkr.hw.init = &(struct clk_init_data){
  740. .name = "blsp2_qup5_spi_apps_clk_src",
  741. .parent_names = gcc_parent_names_0,
  742. .num_parents = 4,
  743. .ops = &clk_rcg2_ops,
  744. },
  745. };
  746. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  747. .cmd_rcgr = 0x30020,
  748. .mnd_width = 0,
  749. .hid_width = 5,
  750. .parent_map = gcc_parent_map_1,
  751. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  752. .clkr.hw.init = &(struct clk_init_data){
  753. .name = "blsp2_qup6_i2c_apps_clk_src",
  754. .parent_names = gcc_parent_names_1,
  755. .num_parents = 3,
  756. .ops = &clk_rcg2_ops,
  757. },
  758. };
  759. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  760. .cmd_rcgr = 0x3000c,
  761. .mnd_width = 8,
  762. .hid_width = 5,
  763. .parent_map = gcc_parent_map_0,
  764. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  765. .clkr.hw.init = &(struct clk_init_data){
  766. .name = "blsp2_qup6_spi_apps_clk_src",
  767. .parent_names = gcc_parent_names_0,
  768. .num_parents = 4,
  769. .ops = &clk_rcg2_ops,
  770. },
  771. };
  772. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  773. .cmd_rcgr = 0x2700c,
  774. .mnd_width = 16,
  775. .hid_width = 5,
  776. .parent_map = gcc_parent_map_0,
  777. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  778. .clkr.hw.init = &(struct clk_init_data){
  779. .name = "blsp2_uart1_apps_clk_src",
  780. .parent_names = gcc_parent_names_0,
  781. .num_parents = 4,
  782. .ops = &clk_rcg2_ops,
  783. },
  784. };
  785. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  786. .cmd_rcgr = 0x2900c,
  787. .mnd_width = 16,
  788. .hid_width = 5,
  789. .parent_map = gcc_parent_map_0,
  790. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  791. .clkr.hw.init = &(struct clk_init_data){
  792. .name = "blsp2_uart2_apps_clk_src",
  793. .parent_names = gcc_parent_names_0,
  794. .num_parents = 4,
  795. .ops = &clk_rcg2_ops,
  796. },
  797. };
  798. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  799. .cmd_rcgr = 0x2b00c,
  800. .mnd_width = 16,
  801. .hid_width = 5,
  802. .parent_map = gcc_parent_map_0,
  803. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  804. .clkr.hw.init = &(struct clk_init_data){
  805. .name = "blsp2_uart3_apps_clk_src",
  806. .parent_names = gcc_parent_names_0,
  807. .num_parents = 4,
  808. .ops = &clk_rcg2_ops,
  809. },
  810. };
  811. static const struct freq_tbl ftbl_gp1_clk_src[] = {
  812. F(19200000, P_XO, 1, 0, 0),
  813. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  814. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  815. { }
  816. };
  817. static struct clk_rcg2 gp1_clk_src = {
  818. .cmd_rcgr = 0x64004,
  819. .mnd_width = 8,
  820. .hid_width = 5,
  821. .parent_map = gcc_parent_map_2,
  822. .freq_tbl = ftbl_gp1_clk_src,
  823. .clkr.hw.init = &(struct clk_init_data){
  824. .name = "gp1_clk_src",
  825. .parent_names = gcc_parent_names_2,
  826. .num_parents = 5,
  827. .ops = &clk_rcg2_ops,
  828. },
  829. };
  830. static struct clk_rcg2 gp2_clk_src = {
  831. .cmd_rcgr = 0x65004,
  832. .mnd_width = 8,
  833. .hid_width = 5,
  834. .parent_map = gcc_parent_map_2,
  835. .freq_tbl = ftbl_gp1_clk_src,
  836. .clkr.hw.init = &(struct clk_init_data){
  837. .name = "gp2_clk_src",
  838. .parent_names = gcc_parent_names_2,
  839. .num_parents = 5,
  840. .ops = &clk_rcg2_ops,
  841. },
  842. };
  843. static struct clk_rcg2 gp3_clk_src = {
  844. .cmd_rcgr = 0x66004,
  845. .mnd_width = 8,
  846. .hid_width = 5,
  847. .parent_map = gcc_parent_map_2,
  848. .freq_tbl = ftbl_gp1_clk_src,
  849. .clkr.hw.init = &(struct clk_init_data){
  850. .name = "gp3_clk_src",
  851. .parent_names = gcc_parent_names_2,
  852. .num_parents = 5,
  853. .ops = &clk_rcg2_ops,
  854. },
  855. };
  856. static const struct freq_tbl ftbl_hmss_ahb_clk_src[] = {
  857. F(19200000, P_XO, 1, 0, 0),
  858. F(37500000, P_GPLL0_OUT_MAIN, 16, 0, 0),
  859. F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  860. { }
  861. };
  862. static struct clk_rcg2 hmss_ahb_clk_src = {
  863. .cmd_rcgr = 0x48014,
  864. .mnd_width = 0,
  865. .hid_width = 5,
  866. .parent_map = gcc_parent_map_1,
  867. .freq_tbl = ftbl_hmss_ahb_clk_src,
  868. .clkr.hw.init = &(struct clk_init_data){
  869. .name = "hmss_ahb_clk_src",
  870. .parent_names = gcc_parent_names_1,
  871. .num_parents = 3,
  872. .ops = &clk_rcg2_ops,
  873. },
  874. };
  875. static const struct freq_tbl ftbl_hmss_rbcpr_clk_src[] = {
  876. F(19200000, P_XO, 1, 0, 0),
  877. { }
  878. };
  879. static struct clk_rcg2 hmss_rbcpr_clk_src = {
  880. .cmd_rcgr = 0x48044,
  881. .mnd_width = 0,
  882. .hid_width = 5,
  883. .parent_map = gcc_parent_map_1,
  884. .freq_tbl = ftbl_hmss_rbcpr_clk_src,
  885. .clkr.hw.init = &(struct clk_init_data){
  886. .name = "hmss_rbcpr_clk_src",
  887. .parent_names = gcc_parent_names_1,
  888. .num_parents = 3,
  889. .ops = &clk_rcg2_ops,
  890. },
  891. };
  892. static const struct freq_tbl ftbl_pcie_aux_clk_src[] = {
  893. F(1010526, P_XO, 1, 1, 19),
  894. { }
  895. };
  896. static struct clk_rcg2 pcie_aux_clk_src = {
  897. .cmd_rcgr = 0x6c000,
  898. .mnd_width = 16,
  899. .hid_width = 5,
  900. .parent_map = gcc_parent_map_3,
  901. .freq_tbl = ftbl_pcie_aux_clk_src,
  902. .clkr.hw.init = &(struct clk_init_data){
  903. .name = "pcie_aux_clk_src",
  904. .parent_names = gcc_parent_names_3,
  905. .num_parents = 3,
  906. .ops = &clk_rcg2_ops,
  907. },
  908. };
  909. static const struct freq_tbl ftbl_pdm2_clk_src[] = {
  910. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  911. { }
  912. };
  913. static struct clk_rcg2 pdm2_clk_src = {
  914. .cmd_rcgr = 0x33010,
  915. .mnd_width = 0,
  916. .hid_width = 5,
  917. .parent_map = gcc_parent_map_1,
  918. .freq_tbl = ftbl_pdm2_clk_src,
  919. .clkr.hw.init = &(struct clk_init_data){
  920. .name = "pdm2_clk_src",
  921. .parent_names = gcc_parent_names_1,
  922. .num_parents = 3,
  923. .ops = &clk_rcg2_ops,
  924. },
  925. };
  926. static const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
  927. F(144000, P_XO, 16, 3, 25),
  928. F(400000, P_XO, 12, 1, 4),
  929. F(20000000, P_GPLL0_OUT_MAIN, 15, 1, 2),
  930. F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
  931. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  932. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  933. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  934. { }
  935. };
  936. static struct clk_rcg2 sdcc2_apps_clk_src = {
  937. .cmd_rcgr = 0x14010,
  938. .mnd_width = 8,
  939. .hid_width = 5,
  940. .parent_map = gcc_parent_map_4,
  941. .freq_tbl = ftbl_sdcc2_apps_clk_src,
  942. .clkr.hw.init = &(struct clk_init_data){
  943. .name = "sdcc2_apps_clk_src",
  944. .parent_names = gcc_parent_names_4,
  945. .num_parents = 4,
  946. .ops = &clk_rcg2_ops,
  947. },
  948. };
  949. static const struct freq_tbl ftbl_sdcc4_apps_clk_src[] = {
  950. F(144000, P_XO, 16, 3, 25),
  951. F(400000, P_XO, 12, 1, 4),
  952. F(20000000, P_GPLL0_OUT_MAIN, 15, 1, 2),
  953. F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
  954. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  955. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  956. { }
  957. };
  958. static struct clk_rcg2 sdcc4_apps_clk_src = {
  959. .cmd_rcgr = 0x16010,
  960. .mnd_width = 8,
  961. .hid_width = 5,
  962. .parent_map = gcc_parent_map_1,
  963. .freq_tbl = ftbl_sdcc4_apps_clk_src,
  964. .clkr.hw.init = &(struct clk_init_data){
  965. .name = "sdcc4_apps_clk_src",
  966. .parent_names = gcc_parent_names_1,
  967. .num_parents = 3,
  968. .ops = &clk_rcg2_ops,
  969. },
  970. };
  971. static const struct freq_tbl ftbl_tsif_ref_clk_src[] = {
  972. F(105495, P_XO, 1, 1, 182),
  973. { }
  974. };
  975. static struct clk_rcg2 tsif_ref_clk_src = {
  976. .cmd_rcgr = 0x36010,
  977. .mnd_width = 8,
  978. .hid_width = 5,
  979. .parent_map = gcc_parent_map_5,
  980. .freq_tbl = ftbl_tsif_ref_clk_src,
  981. .clkr.hw.init = &(struct clk_init_data){
  982. .name = "tsif_ref_clk_src",
  983. .parent_names = gcc_parent_names_5,
  984. .num_parents = 4,
  985. .ops = &clk_rcg2_ops,
  986. },
  987. };
  988. static const struct freq_tbl ftbl_ufs_axi_clk_src[] = {
  989. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  990. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  991. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  992. { }
  993. };
  994. static struct clk_rcg2 ufs_axi_clk_src = {
  995. .cmd_rcgr = 0x75018,
  996. .mnd_width = 8,
  997. .hid_width = 5,
  998. .parent_map = gcc_parent_map_0,
  999. .freq_tbl = ftbl_ufs_axi_clk_src,
  1000. .clkr.hw.init = &(struct clk_init_data){
  1001. .name = "ufs_axi_clk_src",
  1002. .parent_names = gcc_parent_names_0,
  1003. .num_parents = 4,
  1004. .ops = &clk_rcg2_ops,
  1005. },
  1006. };
  1007. static const struct freq_tbl ftbl_usb30_master_clk_src[] = {
  1008. F(19200000, P_XO, 1, 0, 0),
  1009. F(120000000, P_GPLL0_OUT_MAIN, 5, 0, 0),
  1010. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  1011. { }
  1012. };
  1013. static struct clk_rcg2 usb30_master_clk_src = {
  1014. .cmd_rcgr = 0xf014,
  1015. .mnd_width = 8,
  1016. .hid_width = 5,
  1017. .parent_map = gcc_parent_map_0,
  1018. .freq_tbl = ftbl_usb30_master_clk_src,
  1019. .clkr.hw.init = &(struct clk_init_data){
  1020. .name = "usb30_master_clk_src",
  1021. .parent_names = gcc_parent_names_0,
  1022. .num_parents = 4,
  1023. .ops = &clk_rcg2_ops,
  1024. },
  1025. };
  1026. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  1027. .cmd_rcgr = 0xf028,
  1028. .mnd_width = 0,
  1029. .hid_width = 5,
  1030. .parent_map = gcc_parent_map_0,
  1031. .freq_tbl = ftbl_hmss_rbcpr_clk_src,
  1032. .clkr.hw.init = &(struct clk_init_data){
  1033. .name = "usb30_mock_utmi_clk_src",
  1034. .parent_names = gcc_parent_names_0,
  1035. .num_parents = 4,
  1036. .ops = &clk_rcg2_ops,
  1037. },
  1038. };
  1039. static const struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
  1040. F(1200000, P_XO, 16, 0, 0),
  1041. { }
  1042. };
  1043. static struct clk_rcg2 usb3_phy_aux_clk_src = {
  1044. .cmd_rcgr = 0x5000c,
  1045. .mnd_width = 0,
  1046. .hid_width = 5,
  1047. .parent_map = gcc_parent_map_3,
  1048. .freq_tbl = ftbl_usb3_phy_aux_clk_src,
  1049. .clkr.hw.init = &(struct clk_init_data){
  1050. .name = "usb3_phy_aux_clk_src",
  1051. .parent_names = gcc_parent_names_3,
  1052. .num_parents = 3,
  1053. .ops = &clk_rcg2_ops,
  1054. },
  1055. };
  1056. static struct clk_branch gcc_aggre1_noc_xo_clk = {
  1057. .halt_reg = 0x8202c,
  1058. .halt_check = BRANCH_HALT,
  1059. .clkr = {
  1060. .enable_reg = 0x8202c,
  1061. .enable_mask = BIT(0),
  1062. .hw.init = &(struct clk_init_data){
  1063. .name = "gcc_aggre1_noc_xo_clk",
  1064. .ops = &clk_branch2_ops,
  1065. },
  1066. },
  1067. };
  1068. static struct clk_branch gcc_aggre1_ufs_axi_clk = {
  1069. .halt_reg = 0x82028,
  1070. .halt_check = BRANCH_HALT,
  1071. .clkr = {
  1072. .enable_reg = 0x82028,
  1073. .enable_mask = BIT(0),
  1074. .hw.init = &(struct clk_init_data){
  1075. .name = "gcc_aggre1_ufs_axi_clk",
  1076. .parent_names = (const char *[]){
  1077. "ufs_axi_clk_src",
  1078. },
  1079. .num_parents = 1,
  1080. .ops = &clk_branch2_ops,
  1081. },
  1082. },
  1083. };
  1084. static struct clk_branch gcc_aggre1_usb3_axi_clk = {
  1085. .halt_reg = 0x82024,
  1086. .halt_check = BRANCH_HALT,
  1087. .clkr = {
  1088. .enable_reg = 0x82024,
  1089. .enable_mask = BIT(0),
  1090. .hw.init = &(struct clk_init_data){
  1091. .name = "gcc_aggre1_usb3_axi_clk",
  1092. .parent_names = (const char *[]){
  1093. "usb30_master_clk_src",
  1094. },
  1095. .num_parents = 1,
  1096. .ops = &clk_branch2_ops,
  1097. },
  1098. },
  1099. };
  1100. static struct clk_branch gcc_apss_qdss_tsctr_div2_clk = {
  1101. .halt_reg = 0x48090,
  1102. .halt_check = BRANCH_HALT,
  1103. .clkr = {
  1104. .enable_reg = 0x48090,
  1105. .enable_mask = BIT(0),
  1106. .hw.init = &(struct clk_init_data){
  1107. .name = "gcc_apss_qdss_tsctr_div2_clk",
  1108. .ops = &clk_branch2_ops,
  1109. },
  1110. },
  1111. };
  1112. static struct clk_branch gcc_apss_qdss_tsctr_div8_clk = {
  1113. .halt_reg = 0x48094,
  1114. .halt_check = BRANCH_HALT,
  1115. .clkr = {
  1116. .enable_reg = 0x48094,
  1117. .enable_mask = BIT(0),
  1118. .hw.init = &(struct clk_init_data){
  1119. .name = "gcc_apss_qdss_tsctr_div8_clk",
  1120. .ops = &clk_branch2_ops,
  1121. },
  1122. },
  1123. };
  1124. static struct clk_branch gcc_bimc_hmss_axi_clk = {
  1125. .halt_reg = 0x48004,
  1126. .halt_check = BRANCH_HALT_VOTED,
  1127. .clkr = {
  1128. .enable_reg = 0x52004,
  1129. .enable_mask = BIT(22),
  1130. .hw.init = &(struct clk_init_data){
  1131. .name = "gcc_bimc_hmss_axi_clk",
  1132. .ops = &clk_branch2_ops,
  1133. },
  1134. },
  1135. };
  1136. static struct clk_branch gcc_bimc_mss_q6_axi_clk = {
  1137. .halt_reg = 0x4401c,
  1138. .halt_check = BRANCH_HALT,
  1139. .clkr = {
  1140. .enable_reg = 0x4401c,
  1141. .enable_mask = BIT(0),
  1142. .hw.init = &(struct clk_init_data){
  1143. .name = "gcc_bimc_mss_q6_axi_clk",
  1144. .ops = &clk_branch2_ops,
  1145. },
  1146. },
  1147. };
  1148. static struct clk_branch gcc_blsp1_ahb_clk = {
  1149. .halt_reg = 0x17004,
  1150. .halt_check = BRANCH_HALT_VOTED,
  1151. .clkr = {
  1152. .enable_reg = 0x52004,
  1153. .enable_mask = BIT(17),
  1154. .hw.init = &(struct clk_init_data){
  1155. .name = "gcc_blsp1_ahb_clk",
  1156. .ops = &clk_branch2_ops,
  1157. },
  1158. },
  1159. };
  1160. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1161. .halt_reg = 0x19008,
  1162. .halt_check = BRANCH_HALT,
  1163. .clkr = {
  1164. .enable_reg = 0x19008,
  1165. .enable_mask = BIT(0),
  1166. .hw.init = &(struct clk_init_data){
  1167. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1168. .parent_names = (const char *[]){
  1169. "blsp1_qup1_i2c_apps_clk_src",
  1170. },
  1171. .num_parents = 1,
  1172. .ops = &clk_branch2_ops,
  1173. },
  1174. },
  1175. };
  1176. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1177. .halt_reg = 0x19004,
  1178. .halt_check = BRANCH_HALT,
  1179. .clkr = {
  1180. .enable_reg = 0x19004,
  1181. .enable_mask = BIT(0),
  1182. .hw.init = &(struct clk_init_data){
  1183. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1184. .parent_names = (const char *[]){
  1185. "blsp1_qup1_spi_apps_clk_src",
  1186. },
  1187. .num_parents = 1,
  1188. .ops = &clk_branch2_ops,
  1189. },
  1190. },
  1191. };
  1192. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1193. .halt_reg = 0x1b008,
  1194. .halt_check = BRANCH_HALT,
  1195. .clkr = {
  1196. .enable_reg = 0x1b008,
  1197. .enable_mask = BIT(0),
  1198. .hw.init = &(struct clk_init_data){
  1199. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1200. .parent_names = (const char *[]){
  1201. "blsp1_qup2_i2c_apps_clk_src",
  1202. },
  1203. .num_parents = 1,
  1204. .ops = &clk_branch2_ops,
  1205. },
  1206. },
  1207. };
  1208. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1209. .halt_reg = 0x1b004,
  1210. .halt_check = BRANCH_HALT,
  1211. .clkr = {
  1212. .enable_reg = 0x1b004,
  1213. .enable_mask = BIT(0),
  1214. .hw.init = &(struct clk_init_data){
  1215. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1216. .parent_names = (const char *[]){
  1217. "blsp1_qup2_spi_apps_clk_src",
  1218. },
  1219. .num_parents = 1,
  1220. .ops = &clk_branch2_ops,
  1221. },
  1222. },
  1223. };
  1224. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1225. .halt_reg = 0x1d008,
  1226. .halt_check = BRANCH_HALT,
  1227. .clkr = {
  1228. .enable_reg = 0x1d008,
  1229. .enable_mask = BIT(0),
  1230. .hw.init = &(struct clk_init_data){
  1231. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1232. .parent_names = (const char *[]){
  1233. "blsp1_qup3_i2c_apps_clk_src",
  1234. },
  1235. .num_parents = 1,
  1236. .ops = &clk_branch2_ops,
  1237. },
  1238. },
  1239. };
  1240. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1241. .halt_reg = 0x1d004,
  1242. .halt_check = BRANCH_HALT,
  1243. .clkr = {
  1244. .enable_reg = 0x1d004,
  1245. .enable_mask = BIT(0),
  1246. .hw.init = &(struct clk_init_data){
  1247. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1248. .parent_names = (const char *[]){
  1249. "blsp1_qup3_spi_apps_clk_src",
  1250. },
  1251. .num_parents = 1,
  1252. .ops = &clk_branch2_ops,
  1253. },
  1254. },
  1255. };
  1256. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1257. .halt_reg = 0x1f008,
  1258. .halt_check = BRANCH_HALT,
  1259. .clkr = {
  1260. .enable_reg = 0x1f008,
  1261. .enable_mask = BIT(0),
  1262. .hw.init = &(struct clk_init_data){
  1263. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1264. .parent_names = (const char *[]){
  1265. "blsp1_qup4_i2c_apps_clk_src",
  1266. },
  1267. .num_parents = 1,
  1268. .ops = &clk_branch2_ops,
  1269. },
  1270. },
  1271. };
  1272. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1273. .halt_reg = 0x1f004,
  1274. .halt_check = BRANCH_HALT,
  1275. .clkr = {
  1276. .enable_reg = 0x1f004,
  1277. .enable_mask = BIT(0),
  1278. .hw.init = &(struct clk_init_data){
  1279. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1280. .parent_names = (const char *[]){
  1281. "blsp1_qup4_spi_apps_clk_src",
  1282. },
  1283. .num_parents = 1,
  1284. .ops = &clk_branch2_ops,
  1285. },
  1286. },
  1287. };
  1288. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1289. .halt_reg = 0x21008,
  1290. .halt_check = BRANCH_HALT,
  1291. .clkr = {
  1292. .enable_reg = 0x21008,
  1293. .enable_mask = BIT(0),
  1294. .hw.init = &(struct clk_init_data){
  1295. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1296. .parent_names = (const char *[]){
  1297. "blsp1_qup5_i2c_apps_clk_src",
  1298. },
  1299. .num_parents = 1,
  1300. .ops = &clk_branch2_ops,
  1301. },
  1302. },
  1303. };
  1304. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1305. .halt_reg = 0x21004,
  1306. .halt_check = BRANCH_HALT,
  1307. .clkr = {
  1308. .enable_reg = 0x21004,
  1309. .enable_mask = BIT(0),
  1310. .hw.init = &(struct clk_init_data){
  1311. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1312. .parent_names = (const char *[]){
  1313. "blsp1_qup5_spi_apps_clk_src",
  1314. },
  1315. .num_parents = 1,
  1316. .ops = &clk_branch2_ops,
  1317. },
  1318. },
  1319. };
  1320. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1321. .halt_reg = 0x23008,
  1322. .halt_check = BRANCH_HALT,
  1323. .clkr = {
  1324. .enable_reg = 0x23008,
  1325. .enable_mask = BIT(0),
  1326. .hw.init = &(struct clk_init_data){
  1327. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1328. .parent_names = (const char *[]){
  1329. "blsp1_qup6_i2c_apps_clk_src",
  1330. },
  1331. .num_parents = 1,
  1332. .ops = &clk_branch2_ops,
  1333. },
  1334. },
  1335. };
  1336. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1337. .halt_reg = 0x23004,
  1338. .halt_check = BRANCH_HALT,
  1339. .clkr = {
  1340. .enable_reg = 0x23004,
  1341. .enable_mask = BIT(0),
  1342. .hw.init = &(struct clk_init_data){
  1343. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1344. .parent_names = (const char *[]){
  1345. "blsp1_qup6_spi_apps_clk_src",
  1346. },
  1347. .num_parents = 1,
  1348. .ops = &clk_branch2_ops,
  1349. },
  1350. },
  1351. };
  1352. static struct clk_branch gcc_blsp1_sleep_clk = {
  1353. .halt_reg = 0x17008,
  1354. .halt_check = BRANCH_HALT_VOTED,
  1355. .clkr = {
  1356. .enable_reg = 0x52004,
  1357. .enable_mask = BIT(16),
  1358. .hw.init = &(struct clk_init_data){
  1359. .name = "gcc_blsp1_sleep_clk",
  1360. .ops = &clk_branch2_ops,
  1361. },
  1362. },
  1363. };
  1364. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1365. .halt_reg = 0x1a004,
  1366. .halt_check = BRANCH_HALT,
  1367. .clkr = {
  1368. .enable_reg = 0x1a004,
  1369. .enable_mask = BIT(0),
  1370. .hw.init = &(struct clk_init_data){
  1371. .name = "gcc_blsp1_uart1_apps_clk",
  1372. .parent_names = (const char *[]){
  1373. "blsp1_uart1_apps_clk_src",
  1374. },
  1375. .num_parents = 1,
  1376. .ops = &clk_branch2_ops,
  1377. },
  1378. },
  1379. };
  1380. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1381. .halt_reg = 0x1c004,
  1382. .halt_check = BRANCH_HALT,
  1383. .clkr = {
  1384. .enable_reg = 0x1c004,
  1385. .enable_mask = BIT(0),
  1386. .hw.init = &(struct clk_init_data){
  1387. .name = "gcc_blsp1_uart2_apps_clk",
  1388. .parent_names = (const char *[]){
  1389. "blsp1_uart2_apps_clk_src",
  1390. },
  1391. .num_parents = 1,
  1392. .ops = &clk_branch2_ops,
  1393. },
  1394. },
  1395. };
  1396. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1397. .halt_reg = 0x1e004,
  1398. .halt_check = BRANCH_HALT,
  1399. .clkr = {
  1400. .enable_reg = 0x1e004,
  1401. .enable_mask = BIT(0),
  1402. .hw.init = &(struct clk_init_data){
  1403. .name = "gcc_blsp1_uart3_apps_clk",
  1404. .parent_names = (const char *[]){
  1405. "blsp1_uart3_apps_clk_src",
  1406. },
  1407. .num_parents = 1,
  1408. .ops = &clk_branch2_ops,
  1409. },
  1410. },
  1411. };
  1412. static struct clk_branch gcc_blsp2_ahb_clk = {
  1413. .halt_reg = 0x25004,
  1414. .halt_check = BRANCH_HALT_VOTED,
  1415. .clkr = {
  1416. .enable_reg = 0x52004,
  1417. .enable_mask = BIT(15),
  1418. .hw.init = &(struct clk_init_data){
  1419. .name = "gcc_blsp2_ahb_clk",
  1420. .ops = &clk_branch2_ops,
  1421. },
  1422. },
  1423. };
  1424. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1425. .halt_reg = 0x26008,
  1426. .halt_check = BRANCH_HALT,
  1427. .clkr = {
  1428. .enable_reg = 0x26008,
  1429. .enable_mask = BIT(0),
  1430. .hw.init = &(struct clk_init_data){
  1431. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1432. .parent_names = (const char *[]){
  1433. "blsp2_qup1_i2c_apps_clk_src",
  1434. },
  1435. .num_parents = 1,
  1436. .ops = &clk_branch2_ops,
  1437. },
  1438. },
  1439. };
  1440. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1441. .halt_reg = 0x26004,
  1442. .halt_check = BRANCH_HALT,
  1443. .clkr = {
  1444. .enable_reg = 0x26004,
  1445. .enable_mask = BIT(0),
  1446. .hw.init = &(struct clk_init_data){
  1447. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1448. .parent_names = (const char *[]){
  1449. "blsp2_qup1_spi_apps_clk_src",
  1450. },
  1451. .num_parents = 1,
  1452. .ops = &clk_branch2_ops,
  1453. },
  1454. },
  1455. };
  1456. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1457. .halt_reg = 0x28008,
  1458. .halt_check = BRANCH_HALT,
  1459. .clkr = {
  1460. .enable_reg = 0x28008,
  1461. .enable_mask = BIT(0),
  1462. .hw.init = &(struct clk_init_data){
  1463. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1464. .parent_names = (const char *[]){
  1465. "blsp2_qup2_i2c_apps_clk_src",
  1466. },
  1467. .num_parents = 1,
  1468. .ops = &clk_branch2_ops,
  1469. },
  1470. },
  1471. };
  1472. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1473. .halt_reg = 0x28004,
  1474. .halt_check = BRANCH_HALT,
  1475. .clkr = {
  1476. .enable_reg = 0x28004,
  1477. .enable_mask = BIT(0),
  1478. .hw.init = &(struct clk_init_data){
  1479. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1480. .parent_names = (const char *[]){
  1481. "blsp2_qup2_spi_apps_clk_src",
  1482. },
  1483. .num_parents = 1,
  1484. .ops = &clk_branch2_ops,
  1485. },
  1486. },
  1487. };
  1488. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1489. .halt_reg = 0x2a008,
  1490. .halt_check = BRANCH_HALT,
  1491. .clkr = {
  1492. .enable_reg = 0x2a008,
  1493. .enable_mask = BIT(0),
  1494. .hw.init = &(struct clk_init_data){
  1495. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1496. .parent_names = (const char *[]){
  1497. "blsp2_qup3_i2c_apps_clk_src",
  1498. },
  1499. .num_parents = 1,
  1500. .ops = &clk_branch2_ops,
  1501. },
  1502. },
  1503. };
  1504. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1505. .halt_reg = 0x2a004,
  1506. .halt_check = BRANCH_HALT,
  1507. .clkr = {
  1508. .enable_reg = 0x2a004,
  1509. .enable_mask = BIT(0),
  1510. .hw.init = &(struct clk_init_data){
  1511. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1512. .parent_names = (const char *[]){
  1513. "blsp2_qup3_spi_apps_clk_src",
  1514. },
  1515. .num_parents = 1,
  1516. .ops = &clk_branch2_ops,
  1517. },
  1518. },
  1519. };
  1520. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1521. .halt_reg = 0x2c008,
  1522. .halt_check = BRANCH_HALT,
  1523. .clkr = {
  1524. .enable_reg = 0x2c008,
  1525. .enable_mask = BIT(0),
  1526. .hw.init = &(struct clk_init_data){
  1527. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1528. .parent_names = (const char *[]){
  1529. "blsp2_qup4_i2c_apps_clk_src",
  1530. },
  1531. .num_parents = 1,
  1532. .ops = &clk_branch2_ops,
  1533. },
  1534. },
  1535. };
  1536. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1537. .halt_reg = 0x2c004,
  1538. .halt_check = BRANCH_HALT,
  1539. .clkr = {
  1540. .enable_reg = 0x2c004,
  1541. .enable_mask = BIT(0),
  1542. .hw.init = &(struct clk_init_data){
  1543. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1544. .parent_names = (const char *[]){
  1545. "blsp2_qup4_spi_apps_clk_src",
  1546. },
  1547. .num_parents = 1,
  1548. .ops = &clk_branch2_ops,
  1549. },
  1550. },
  1551. };
  1552. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1553. .halt_reg = 0x2e008,
  1554. .halt_check = BRANCH_HALT,
  1555. .clkr = {
  1556. .enable_reg = 0x2e008,
  1557. .enable_mask = BIT(0),
  1558. .hw.init = &(struct clk_init_data){
  1559. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1560. .parent_names = (const char *[]){
  1561. "blsp2_qup5_i2c_apps_clk_src",
  1562. },
  1563. .num_parents = 1,
  1564. .ops = &clk_branch2_ops,
  1565. },
  1566. },
  1567. };
  1568. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1569. .halt_reg = 0x2e004,
  1570. .halt_check = BRANCH_HALT,
  1571. .clkr = {
  1572. .enable_reg = 0x2e004,
  1573. .enable_mask = BIT(0),
  1574. .hw.init = &(struct clk_init_data){
  1575. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1576. .parent_names = (const char *[]){
  1577. "blsp2_qup5_spi_apps_clk_src",
  1578. },
  1579. .num_parents = 1,
  1580. .ops = &clk_branch2_ops,
  1581. },
  1582. },
  1583. };
  1584. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  1585. .halt_reg = 0x30008,
  1586. .halt_check = BRANCH_HALT,
  1587. .clkr = {
  1588. .enable_reg = 0x30008,
  1589. .enable_mask = BIT(0),
  1590. .hw.init = &(struct clk_init_data){
  1591. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  1592. .parent_names = (const char *[]){
  1593. "blsp2_qup6_i2c_apps_clk_src",
  1594. },
  1595. .num_parents = 1,
  1596. .ops = &clk_branch2_ops,
  1597. },
  1598. },
  1599. };
  1600. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  1601. .halt_reg = 0x30004,
  1602. .halt_check = BRANCH_HALT,
  1603. .clkr = {
  1604. .enable_reg = 0x30004,
  1605. .enable_mask = BIT(0),
  1606. .hw.init = &(struct clk_init_data){
  1607. .name = "gcc_blsp2_qup6_spi_apps_clk",
  1608. .parent_names = (const char *[]){
  1609. "blsp2_qup6_spi_apps_clk_src",
  1610. },
  1611. .num_parents = 1,
  1612. .ops = &clk_branch2_ops,
  1613. },
  1614. },
  1615. };
  1616. static struct clk_branch gcc_blsp2_sleep_clk = {
  1617. .halt_reg = 0x25008,
  1618. .halt_check = BRANCH_HALT_VOTED,
  1619. .clkr = {
  1620. .enable_reg = 0x52004,
  1621. .enable_mask = BIT(14),
  1622. .hw.init = &(struct clk_init_data){
  1623. .name = "gcc_blsp2_sleep_clk",
  1624. .ops = &clk_branch2_ops,
  1625. },
  1626. },
  1627. };
  1628. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1629. .halt_reg = 0x27004,
  1630. .halt_check = BRANCH_HALT,
  1631. .clkr = {
  1632. .enable_reg = 0x27004,
  1633. .enable_mask = BIT(0),
  1634. .hw.init = &(struct clk_init_data){
  1635. .name = "gcc_blsp2_uart1_apps_clk",
  1636. .parent_names = (const char *[]){
  1637. "blsp2_uart1_apps_clk_src",
  1638. },
  1639. .num_parents = 1,
  1640. .ops = &clk_branch2_ops,
  1641. },
  1642. },
  1643. };
  1644. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1645. .halt_reg = 0x29004,
  1646. .halt_check = BRANCH_HALT,
  1647. .clkr = {
  1648. .enable_reg = 0x29004,
  1649. .enable_mask = BIT(0),
  1650. .hw.init = &(struct clk_init_data){
  1651. .name = "gcc_blsp2_uart2_apps_clk",
  1652. .parent_names = (const char *[]){
  1653. "blsp2_uart2_apps_clk_src",
  1654. },
  1655. .num_parents = 1,
  1656. .ops = &clk_branch2_ops,
  1657. },
  1658. },
  1659. };
  1660. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1661. .halt_reg = 0x2b004,
  1662. .halt_check = BRANCH_HALT,
  1663. .clkr = {
  1664. .enable_reg = 0x2b004,
  1665. .enable_mask = BIT(0),
  1666. .hw.init = &(struct clk_init_data){
  1667. .name = "gcc_blsp2_uart3_apps_clk",
  1668. .parent_names = (const char *[]){
  1669. "blsp2_uart3_apps_clk_src",
  1670. },
  1671. .num_parents = 1,
  1672. .ops = &clk_branch2_ops,
  1673. },
  1674. },
  1675. };
  1676. static struct clk_branch gcc_cfg_noc_usb3_axi_clk = {
  1677. .halt_reg = 0x5018,
  1678. .halt_check = BRANCH_HALT,
  1679. .clkr = {
  1680. .enable_reg = 0x5018,
  1681. .enable_mask = BIT(0),
  1682. .hw.init = &(struct clk_init_data){
  1683. .name = "gcc_cfg_noc_usb3_axi_clk",
  1684. .parent_names = (const char *[]){
  1685. "usb30_master_clk_src",
  1686. },
  1687. .num_parents = 1,
  1688. .ops = &clk_branch2_ops,
  1689. },
  1690. },
  1691. };
  1692. static struct clk_branch gcc_gp1_clk = {
  1693. .halt_reg = 0x64000,
  1694. .halt_check = BRANCH_HALT,
  1695. .clkr = {
  1696. .enable_reg = 0x64000,
  1697. .enable_mask = BIT(0),
  1698. .hw.init = &(struct clk_init_data){
  1699. .name = "gcc_gp1_clk",
  1700. .parent_names = (const char *[]){
  1701. "gp1_clk_src",
  1702. },
  1703. .num_parents = 1,
  1704. .ops = &clk_branch2_ops,
  1705. },
  1706. },
  1707. };
  1708. static struct clk_branch gcc_gp2_clk = {
  1709. .halt_reg = 0x65000,
  1710. .halt_check = BRANCH_HALT,
  1711. .clkr = {
  1712. .enable_reg = 0x65000,
  1713. .enable_mask = BIT(0),
  1714. .hw.init = &(struct clk_init_data){
  1715. .name = "gcc_gp2_clk",
  1716. .parent_names = (const char *[]){
  1717. "gp2_clk_src",
  1718. },
  1719. .num_parents = 1,
  1720. .ops = &clk_branch2_ops,
  1721. },
  1722. },
  1723. };
  1724. static struct clk_branch gcc_gp3_clk = {
  1725. .halt_reg = 0x66000,
  1726. .halt_check = BRANCH_HALT,
  1727. .clkr = {
  1728. .enable_reg = 0x66000,
  1729. .enable_mask = BIT(0),
  1730. .hw.init = &(struct clk_init_data){
  1731. .name = "gcc_gp3_clk",
  1732. .parent_names = (const char *[]){
  1733. "gp3_clk_src",
  1734. },
  1735. .num_parents = 1,
  1736. .ops = &clk_branch2_ops,
  1737. },
  1738. },
  1739. };
  1740. static struct clk_branch gcc_gpu_bimc_gfx_clk = {
  1741. .halt_reg = 0x71010,
  1742. .halt_check = BRANCH_HALT,
  1743. .clkr = {
  1744. .enable_reg = 0x71010,
  1745. .enable_mask = BIT(0),
  1746. .hw.init = &(struct clk_init_data){
  1747. .name = "gcc_gpu_bimc_gfx_clk",
  1748. .ops = &clk_branch2_ops,
  1749. },
  1750. },
  1751. };
  1752. static struct clk_branch gcc_gpu_bimc_gfx_src_clk = {
  1753. .halt_reg = 0x7100c,
  1754. .halt_check = BRANCH_HALT,
  1755. .clkr = {
  1756. .enable_reg = 0x7100c,
  1757. .enable_mask = BIT(0),
  1758. .hw.init = &(struct clk_init_data){
  1759. .name = "gcc_gpu_bimc_gfx_src_clk",
  1760. .ops = &clk_branch2_ops,
  1761. },
  1762. },
  1763. };
  1764. static struct clk_branch gcc_gpu_cfg_ahb_clk = {
  1765. .halt_reg = 0x71004,
  1766. .halt_check = BRANCH_HALT,
  1767. .clkr = {
  1768. .enable_reg = 0x71004,
  1769. .enable_mask = BIT(0),
  1770. .hw.init = &(struct clk_init_data){
  1771. .name = "gcc_gpu_cfg_ahb_clk",
  1772. .ops = &clk_branch2_ops,
  1773. },
  1774. },
  1775. };
  1776. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  1777. .halt_reg = 0x71018,
  1778. .halt_check = BRANCH_HALT,
  1779. .clkr = {
  1780. .enable_reg = 0x71018,
  1781. .enable_mask = BIT(0),
  1782. .hw.init = &(struct clk_init_data){
  1783. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  1784. .ops = &clk_branch2_ops,
  1785. },
  1786. },
  1787. };
  1788. static struct clk_branch gcc_hmss_ahb_clk = {
  1789. .halt_reg = 0x48000,
  1790. .halt_check = BRANCH_HALT_VOTED,
  1791. .clkr = {
  1792. .enable_reg = 0x52004,
  1793. .enable_mask = BIT(21),
  1794. .hw.init = &(struct clk_init_data){
  1795. .name = "gcc_hmss_ahb_clk",
  1796. .parent_names = (const char *[]){
  1797. "hmss_ahb_clk_src",
  1798. },
  1799. .num_parents = 1,
  1800. .ops = &clk_branch2_ops,
  1801. },
  1802. },
  1803. };
  1804. static struct clk_branch gcc_hmss_at_clk = {
  1805. .halt_reg = 0x48010,
  1806. .halt_check = BRANCH_HALT,
  1807. .clkr = {
  1808. .enable_reg = 0x48010,
  1809. .enable_mask = BIT(0),
  1810. .hw.init = &(struct clk_init_data){
  1811. .name = "gcc_hmss_at_clk",
  1812. .ops = &clk_branch2_ops,
  1813. },
  1814. },
  1815. };
  1816. static struct clk_branch gcc_hmss_dvm_bus_clk = {
  1817. .halt_reg = 0x4808c,
  1818. .halt_check = BRANCH_HALT,
  1819. .clkr = {
  1820. .enable_reg = 0x4808c,
  1821. .enable_mask = BIT(0),
  1822. .hw.init = &(struct clk_init_data){
  1823. .name = "gcc_hmss_dvm_bus_clk",
  1824. .ops = &clk_branch2_ops,
  1825. },
  1826. },
  1827. };
  1828. static struct clk_branch gcc_hmss_rbcpr_clk = {
  1829. .halt_reg = 0x48008,
  1830. .halt_check = BRANCH_HALT,
  1831. .clkr = {
  1832. .enable_reg = 0x48008,
  1833. .enable_mask = BIT(0),
  1834. .hw.init = &(struct clk_init_data){
  1835. .name = "gcc_hmss_rbcpr_clk",
  1836. .parent_names = (const char *[]){
  1837. "hmss_rbcpr_clk_src",
  1838. },
  1839. .num_parents = 1,
  1840. .ops = &clk_branch2_ops,
  1841. },
  1842. },
  1843. };
  1844. static struct clk_branch gcc_hmss_trig_clk = {
  1845. .halt_reg = 0x4800c,
  1846. .halt_check = BRANCH_HALT,
  1847. .clkr = {
  1848. .enable_reg = 0x4800c,
  1849. .enable_mask = BIT(0),
  1850. .hw.init = &(struct clk_init_data){
  1851. .name = "gcc_hmss_trig_clk",
  1852. .ops = &clk_branch2_ops,
  1853. },
  1854. },
  1855. };
  1856. static struct clk_branch gcc_lpass_at_clk = {
  1857. .halt_reg = 0x47020,
  1858. .halt_check = BRANCH_HALT,
  1859. .clkr = {
  1860. .enable_reg = 0x47020,
  1861. .enable_mask = BIT(0),
  1862. .hw.init = &(struct clk_init_data){
  1863. .name = "gcc_lpass_at_clk",
  1864. .ops = &clk_branch2_ops,
  1865. },
  1866. },
  1867. };
  1868. static struct clk_branch gcc_lpass_trig_clk = {
  1869. .halt_reg = 0x4701c,
  1870. .halt_check = BRANCH_HALT,
  1871. .clkr = {
  1872. .enable_reg = 0x4701c,
  1873. .enable_mask = BIT(0),
  1874. .hw.init = &(struct clk_init_data){
  1875. .name = "gcc_lpass_trig_clk",
  1876. .ops = &clk_branch2_ops,
  1877. },
  1878. },
  1879. };
  1880. static struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
  1881. .halt_reg = 0x9004,
  1882. .halt_check = BRANCH_HALT,
  1883. .clkr = {
  1884. .enable_reg = 0x9004,
  1885. .enable_mask = BIT(0),
  1886. .hw.init = &(struct clk_init_data){
  1887. .name = "gcc_mmss_noc_cfg_ahb_clk",
  1888. .ops = &clk_branch2_ops,
  1889. },
  1890. },
  1891. };
  1892. static struct clk_branch gcc_mmss_qm_ahb_clk = {
  1893. .halt_reg = 0x9030,
  1894. .halt_check = BRANCH_HALT,
  1895. .clkr = {
  1896. .enable_reg = 0x9030,
  1897. .enable_mask = BIT(0),
  1898. .hw.init = &(struct clk_init_data){
  1899. .name = "gcc_mmss_qm_ahb_clk",
  1900. .ops = &clk_branch2_ops,
  1901. },
  1902. },
  1903. };
  1904. static struct clk_branch gcc_mmss_qm_core_clk = {
  1905. .halt_reg = 0x900c,
  1906. .halt_check = BRANCH_HALT,
  1907. .clkr = {
  1908. .enable_reg = 0x900c,
  1909. .enable_mask = BIT(0),
  1910. .hw.init = &(struct clk_init_data){
  1911. .name = "gcc_mmss_qm_core_clk",
  1912. .ops = &clk_branch2_ops,
  1913. },
  1914. },
  1915. };
  1916. static struct clk_branch gcc_mmss_sys_noc_axi_clk = {
  1917. .halt_reg = 0x9000,
  1918. .halt_check = BRANCH_HALT,
  1919. .clkr = {
  1920. .enable_reg = 0x9000,
  1921. .enable_mask = BIT(0),
  1922. .hw.init = &(struct clk_init_data){
  1923. .name = "gcc_mmss_sys_noc_axi_clk",
  1924. .ops = &clk_branch2_ops,
  1925. },
  1926. },
  1927. };
  1928. static struct clk_branch gcc_mss_at_clk = {
  1929. .halt_reg = 0x8a00c,
  1930. .halt_check = BRANCH_HALT,
  1931. .clkr = {
  1932. .enable_reg = 0x8a00c,
  1933. .enable_mask = BIT(0),
  1934. .hw.init = &(struct clk_init_data){
  1935. .name = "gcc_mss_at_clk",
  1936. .ops = &clk_branch2_ops,
  1937. },
  1938. },
  1939. };
  1940. static struct clk_branch gcc_pcie_0_aux_clk = {
  1941. .halt_reg = 0x6b014,
  1942. .halt_check = BRANCH_HALT,
  1943. .clkr = {
  1944. .enable_reg = 0x6b014,
  1945. .enable_mask = BIT(0),
  1946. .hw.init = &(struct clk_init_data){
  1947. .name = "gcc_pcie_0_aux_clk",
  1948. .parent_names = (const char *[]){
  1949. "pcie_aux_clk_src",
  1950. },
  1951. .num_parents = 1,
  1952. .ops = &clk_branch2_ops,
  1953. },
  1954. },
  1955. };
  1956. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1957. .halt_reg = 0x6b010,
  1958. .halt_check = BRANCH_HALT,
  1959. .clkr = {
  1960. .enable_reg = 0x6b010,
  1961. .enable_mask = BIT(0),
  1962. .hw.init = &(struct clk_init_data){
  1963. .name = "gcc_pcie_0_cfg_ahb_clk",
  1964. .ops = &clk_branch2_ops,
  1965. },
  1966. },
  1967. };
  1968. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1969. .halt_reg = 0x6b00c,
  1970. .halt_check = BRANCH_HALT,
  1971. .clkr = {
  1972. .enable_reg = 0x6b00c,
  1973. .enable_mask = BIT(0),
  1974. .hw.init = &(struct clk_init_data){
  1975. .name = "gcc_pcie_0_mstr_axi_clk",
  1976. .ops = &clk_branch2_ops,
  1977. },
  1978. },
  1979. };
  1980. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1981. .halt_reg = 0x6b018,
  1982. .halt_check = BRANCH_HALT,
  1983. .clkr = {
  1984. .enable_reg = 0x6b018,
  1985. .enable_mask = BIT(0),
  1986. .hw.init = &(struct clk_init_data){
  1987. .name = "gcc_pcie_0_pipe_clk",
  1988. .ops = &clk_branch2_ops,
  1989. },
  1990. },
  1991. };
  1992. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1993. .halt_reg = 0x6b008,
  1994. .halt_check = BRANCH_HALT,
  1995. .clkr = {
  1996. .enable_reg = 0x6b008,
  1997. .enable_mask = BIT(0),
  1998. .hw.init = &(struct clk_init_data){
  1999. .name = "gcc_pcie_0_slv_axi_clk",
  2000. .ops = &clk_branch2_ops,
  2001. },
  2002. },
  2003. };
  2004. static struct clk_branch gcc_pcie_phy_aux_clk = {
  2005. .halt_reg = 0x6f004,
  2006. .halt_check = BRANCH_HALT,
  2007. .clkr = {
  2008. .enable_reg = 0x6f004,
  2009. .enable_mask = BIT(0),
  2010. .hw.init = &(struct clk_init_data){
  2011. .name = "gcc_pcie_phy_aux_clk",
  2012. .parent_names = (const char *[]){
  2013. "pcie_aux_clk_src",
  2014. },
  2015. .num_parents = 1,
  2016. .ops = &clk_branch2_ops,
  2017. },
  2018. },
  2019. };
  2020. static struct clk_branch gcc_pdm2_clk = {
  2021. .halt_reg = 0x3300c,
  2022. .halt_check = BRANCH_HALT,
  2023. .clkr = {
  2024. .enable_reg = 0x3300c,
  2025. .enable_mask = BIT(0),
  2026. .hw.init = &(struct clk_init_data){
  2027. .name = "gcc_pdm2_clk",
  2028. .parent_names = (const char *[]){
  2029. "pdm2_clk_src",
  2030. },
  2031. .num_parents = 1,
  2032. .ops = &clk_branch2_ops,
  2033. },
  2034. },
  2035. };
  2036. static struct clk_branch gcc_pdm_ahb_clk = {
  2037. .halt_reg = 0x33004,
  2038. .halt_check = BRANCH_HALT,
  2039. .clkr = {
  2040. .enable_reg = 0x33004,
  2041. .enable_mask = BIT(0),
  2042. .hw.init = &(struct clk_init_data){
  2043. .name = "gcc_pdm_ahb_clk",
  2044. .ops = &clk_branch2_ops,
  2045. },
  2046. },
  2047. };
  2048. static struct clk_branch gcc_pdm_xo4_clk = {
  2049. .halt_reg = 0x33008,
  2050. .halt_check = BRANCH_HALT,
  2051. .clkr = {
  2052. .enable_reg = 0x33008,
  2053. .enable_mask = BIT(0),
  2054. .hw.init = &(struct clk_init_data){
  2055. .name = "gcc_pdm_xo4_clk",
  2056. .ops = &clk_branch2_ops,
  2057. },
  2058. },
  2059. };
  2060. static struct clk_branch gcc_prng_ahb_clk = {
  2061. .halt_reg = 0x34004,
  2062. .halt_check = BRANCH_HALT_VOTED,
  2063. .clkr = {
  2064. .enable_reg = 0x52004,
  2065. .enable_mask = BIT(13),
  2066. .hw.init = &(struct clk_init_data){
  2067. .name = "gcc_prng_ahb_clk",
  2068. .ops = &clk_branch2_ops,
  2069. },
  2070. },
  2071. };
  2072. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2073. .halt_reg = 0x14008,
  2074. .halt_check = BRANCH_HALT,
  2075. .clkr = {
  2076. .enable_reg = 0x14008,
  2077. .enable_mask = BIT(0),
  2078. .hw.init = &(struct clk_init_data){
  2079. .name = "gcc_sdcc2_ahb_clk",
  2080. .ops = &clk_branch2_ops,
  2081. },
  2082. },
  2083. };
  2084. static struct clk_branch gcc_sdcc2_apps_clk = {
  2085. .halt_reg = 0x14004,
  2086. .halt_check = BRANCH_HALT,
  2087. .clkr = {
  2088. .enable_reg = 0x14004,
  2089. .enable_mask = BIT(0),
  2090. .hw.init = &(struct clk_init_data){
  2091. .name = "gcc_sdcc2_apps_clk",
  2092. .parent_names = (const char *[]){
  2093. "sdcc2_apps_clk_src",
  2094. },
  2095. .num_parents = 1,
  2096. .ops = &clk_branch2_ops,
  2097. },
  2098. },
  2099. };
  2100. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2101. .halt_reg = 0x16008,
  2102. .halt_check = BRANCH_HALT,
  2103. .clkr = {
  2104. .enable_reg = 0x16008,
  2105. .enable_mask = BIT(0),
  2106. .hw.init = &(struct clk_init_data){
  2107. .name = "gcc_sdcc4_ahb_clk",
  2108. .ops = &clk_branch2_ops,
  2109. },
  2110. },
  2111. };
  2112. static struct clk_branch gcc_sdcc4_apps_clk = {
  2113. .halt_reg = 0x16004,
  2114. .halt_check = BRANCH_HALT,
  2115. .clkr = {
  2116. .enable_reg = 0x16004,
  2117. .enable_mask = BIT(0),
  2118. .hw.init = &(struct clk_init_data){
  2119. .name = "gcc_sdcc4_apps_clk",
  2120. .parent_names = (const char *[]){
  2121. "sdcc4_apps_clk_src",
  2122. },
  2123. .num_parents = 1,
  2124. .ops = &clk_branch2_ops,
  2125. },
  2126. },
  2127. };
  2128. static struct clk_branch gcc_tsif_ahb_clk = {
  2129. .halt_reg = 0x36004,
  2130. .halt_check = BRANCH_HALT,
  2131. .clkr = {
  2132. .enable_reg = 0x36004,
  2133. .enable_mask = BIT(0),
  2134. .hw.init = &(struct clk_init_data){
  2135. .name = "gcc_tsif_ahb_clk",
  2136. .ops = &clk_branch2_ops,
  2137. },
  2138. },
  2139. };
  2140. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2141. .halt_reg = 0x3600c,
  2142. .halt_check = BRANCH_HALT,
  2143. .clkr = {
  2144. .enable_reg = 0x3600c,
  2145. .enable_mask = BIT(0),
  2146. .hw.init = &(struct clk_init_data){
  2147. .name = "gcc_tsif_inactivity_timers_clk",
  2148. .ops = &clk_branch2_ops,
  2149. },
  2150. },
  2151. };
  2152. static struct clk_branch gcc_tsif_ref_clk = {
  2153. .halt_reg = 0x36008,
  2154. .halt_check = BRANCH_HALT,
  2155. .clkr = {
  2156. .enable_reg = 0x36008,
  2157. .enable_mask = BIT(0),
  2158. .hw.init = &(struct clk_init_data){
  2159. .name = "gcc_tsif_ref_clk",
  2160. .parent_names = (const char *[]){
  2161. "tsif_ref_clk_src",
  2162. },
  2163. .num_parents = 1,
  2164. .ops = &clk_branch2_ops,
  2165. },
  2166. },
  2167. };
  2168. static struct clk_branch gcc_ufs_ahb_clk = {
  2169. .halt_reg = 0x7500c,
  2170. .halt_check = BRANCH_HALT,
  2171. .clkr = {
  2172. .enable_reg = 0x7500c,
  2173. .enable_mask = BIT(0),
  2174. .hw.init = &(struct clk_init_data){
  2175. .name = "gcc_ufs_ahb_clk",
  2176. .ops = &clk_branch2_ops,
  2177. },
  2178. },
  2179. };
  2180. static struct clk_branch gcc_ufs_axi_clk = {
  2181. .halt_reg = 0x75008,
  2182. .halt_check = BRANCH_HALT,
  2183. .clkr = {
  2184. .enable_reg = 0x75008,
  2185. .enable_mask = BIT(0),
  2186. .hw.init = &(struct clk_init_data){
  2187. .name = "gcc_ufs_axi_clk",
  2188. .parent_names = (const char *[]){
  2189. "ufs_axi_clk_src",
  2190. },
  2191. .num_parents = 1,
  2192. .ops = &clk_branch2_ops,
  2193. },
  2194. },
  2195. };
  2196. static struct clk_branch gcc_ufs_ice_core_clk = {
  2197. .halt_reg = 0x7600c,
  2198. .halt_check = BRANCH_HALT,
  2199. .clkr = {
  2200. .enable_reg = 0x7600c,
  2201. .enable_mask = BIT(0),
  2202. .hw.init = &(struct clk_init_data){
  2203. .name = "gcc_ufs_ice_core_clk",
  2204. .ops = &clk_branch2_ops,
  2205. },
  2206. },
  2207. };
  2208. static struct clk_branch gcc_ufs_phy_aux_clk = {
  2209. .halt_reg = 0x76040,
  2210. .halt_check = BRANCH_HALT,
  2211. .clkr = {
  2212. .enable_reg = 0x76040,
  2213. .enable_mask = BIT(0),
  2214. .hw.init = &(struct clk_init_data){
  2215. .name = "gcc_ufs_phy_aux_clk",
  2216. .ops = &clk_branch2_ops,
  2217. },
  2218. },
  2219. };
  2220. static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
  2221. .halt_reg = 0x75014,
  2222. .halt_check = BRANCH_HALT,
  2223. .clkr = {
  2224. .enable_reg = 0x75014,
  2225. .enable_mask = BIT(0),
  2226. .hw.init = &(struct clk_init_data){
  2227. .name = "gcc_ufs_rx_symbol_0_clk",
  2228. .ops = &clk_branch2_ops,
  2229. },
  2230. },
  2231. };
  2232. static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
  2233. .halt_reg = 0x7605c,
  2234. .halt_check = BRANCH_HALT,
  2235. .clkr = {
  2236. .enable_reg = 0x7605c,
  2237. .enable_mask = BIT(0),
  2238. .hw.init = &(struct clk_init_data){
  2239. .name = "gcc_ufs_rx_symbol_1_clk",
  2240. .ops = &clk_branch2_ops,
  2241. },
  2242. },
  2243. };
  2244. static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
  2245. .halt_reg = 0x75010,
  2246. .halt_check = BRANCH_HALT,
  2247. .clkr = {
  2248. .enable_reg = 0x75010,
  2249. .enable_mask = BIT(0),
  2250. .hw.init = &(struct clk_init_data){
  2251. .name = "gcc_ufs_tx_symbol_0_clk",
  2252. .ops = &clk_branch2_ops,
  2253. },
  2254. },
  2255. };
  2256. static struct clk_branch gcc_ufs_unipro_core_clk = {
  2257. .halt_reg = 0x76008,
  2258. .halt_check = BRANCH_HALT,
  2259. .clkr = {
  2260. .enable_reg = 0x76008,
  2261. .enable_mask = BIT(0),
  2262. .hw.init = &(struct clk_init_data){
  2263. .name = "gcc_ufs_unipro_core_clk",
  2264. .ops = &clk_branch2_ops,
  2265. },
  2266. },
  2267. };
  2268. static struct clk_branch gcc_usb30_master_clk = {
  2269. .halt_reg = 0xf008,
  2270. .halt_check = BRANCH_HALT,
  2271. .clkr = {
  2272. .enable_reg = 0xf008,
  2273. .enable_mask = BIT(0),
  2274. .hw.init = &(struct clk_init_data){
  2275. .name = "gcc_usb30_master_clk",
  2276. .parent_names = (const char *[]){
  2277. "usb30_master_clk_src",
  2278. },
  2279. .num_parents = 1,
  2280. .ops = &clk_branch2_ops,
  2281. },
  2282. },
  2283. };
  2284. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  2285. .halt_reg = 0xf010,
  2286. .halt_check = BRANCH_HALT,
  2287. .clkr = {
  2288. .enable_reg = 0xf010,
  2289. .enable_mask = BIT(0),
  2290. .hw.init = &(struct clk_init_data){
  2291. .name = "gcc_usb30_mock_utmi_clk",
  2292. .parent_names = (const char *[]){
  2293. "usb30_mock_utmi_clk_src",
  2294. },
  2295. .num_parents = 1,
  2296. .ops = &clk_branch2_ops,
  2297. },
  2298. },
  2299. };
  2300. static struct clk_branch gcc_usb30_sleep_clk = {
  2301. .halt_reg = 0xf00c,
  2302. .halt_check = BRANCH_HALT,
  2303. .clkr = {
  2304. .enable_reg = 0xf00c,
  2305. .enable_mask = BIT(0),
  2306. .hw.init = &(struct clk_init_data){
  2307. .name = "gcc_usb30_sleep_clk",
  2308. .ops = &clk_branch2_ops,
  2309. },
  2310. },
  2311. };
  2312. static struct clk_branch gcc_usb3_phy_aux_clk = {
  2313. .halt_reg = 0x50000,
  2314. .halt_check = BRANCH_HALT,
  2315. .clkr = {
  2316. .enable_reg = 0x50000,
  2317. .enable_mask = BIT(0),
  2318. .hw.init = &(struct clk_init_data){
  2319. .name = "gcc_usb3_phy_aux_clk",
  2320. .parent_names = (const char *[]){
  2321. "usb3_phy_aux_clk_src",
  2322. },
  2323. .num_parents = 1,
  2324. .ops = &clk_branch2_ops,
  2325. },
  2326. },
  2327. };
  2328. static struct clk_branch gcc_usb3_phy_pipe_clk = {
  2329. .halt_reg = 0x50004,
  2330. .halt_check = BRANCH_HALT,
  2331. .clkr = {
  2332. .enable_reg = 0x50004,
  2333. .enable_mask = BIT(0),
  2334. .hw.init = &(struct clk_init_data){
  2335. .name = "gcc_usb3_phy_pipe_clk",
  2336. .ops = &clk_branch2_ops,
  2337. },
  2338. },
  2339. };
  2340. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  2341. .halt_reg = 0x6a004,
  2342. .halt_check = BRANCH_HALT,
  2343. .clkr = {
  2344. .enable_reg = 0x6a004,
  2345. .enable_mask = BIT(0),
  2346. .hw.init = &(struct clk_init_data){
  2347. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  2348. .ops = &clk_branch2_ops,
  2349. },
  2350. },
  2351. };
  2352. static struct gdsc pcie_0_gdsc = {
  2353. .gdscr = 0x6b004,
  2354. .gds_hw_ctrl = 0x0,
  2355. .pd = {
  2356. .name = "pcie_0_gdsc",
  2357. },
  2358. .pwrsts = PWRSTS_OFF_ON,
  2359. .flags = VOTABLE,
  2360. };
  2361. static struct gdsc ufs_gdsc = {
  2362. .gdscr = 0x75004,
  2363. .gds_hw_ctrl = 0x0,
  2364. .pd = {
  2365. .name = "ufs_gdsc",
  2366. },
  2367. .pwrsts = PWRSTS_OFF_ON,
  2368. .flags = VOTABLE,
  2369. };
  2370. static struct gdsc usb_30_gdsc = {
  2371. .gdscr = 0xf004,
  2372. .gds_hw_ctrl = 0x0,
  2373. .pd = {
  2374. .name = "usb_30_gdsc",
  2375. },
  2376. .pwrsts = PWRSTS_OFF_ON,
  2377. .flags = VOTABLE,
  2378. };
  2379. static struct clk_regmap *gcc_msm8998_clocks[] = {
  2380. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2381. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2382. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2383. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2384. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2385. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2386. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2387. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2388. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2389. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2390. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2391. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2392. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2393. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2394. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  2395. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  2396. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  2397. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  2398. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  2399. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  2400. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  2401. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  2402. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  2403. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  2404. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  2405. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  2406. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  2407. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  2408. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  2409. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  2410. [GCC_AGGRE1_NOC_XO_CLK] = &gcc_aggre1_noc_xo_clk.clkr,
  2411. [GCC_AGGRE1_UFS_AXI_CLK] = &gcc_aggre1_ufs_axi_clk.clkr,
  2412. [GCC_AGGRE1_USB3_AXI_CLK] = &gcc_aggre1_usb3_axi_clk.clkr,
  2413. [GCC_APSS_QDSS_TSCTR_DIV2_CLK] = &gcc_apss_qdss_tsctr_div2_clk.clkr,
  2414. [GCC_APSS_QDSS_TSCTR_DIV8_CLK] = &gcc_apss_qdss_tsctr_div8_clk.clkr,
  2415. [GCC_BIMC_HMSS_AXI_CLK] = &gcc_bimc_hmss_axi_clk.clkr,
  2416. [GCC_BIMC_MSS_Q6_AXI_CLK] = &gcc_bimc_mss_q6_axi_clk.clkr,
  2417. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2418. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2419. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2420. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2421. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2422. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2423. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2424. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2425. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2426. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2427. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2428. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2429. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2430. [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
  2431. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2432. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2433. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  2434. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  2435. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  2436. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  2437. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  2438. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  2439. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  2440. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  2441. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  2442. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  2443. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  2444. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  2445. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  2446. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  2447. [GCC_BLSP2_SLEEP_CLK] = &gcc_blsp2_sleep_clk.clkr,
  2448. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  2449. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  2450. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  2451. [GCC_CFG_NOC_USB3_AXI_CLK] = &gcc_cfg_noc_usb3_axi_clk.clkr,
  2452. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2453. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2454. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2455. [GCC_GPU_BIMC_GFX_CLK] = &gcc_gpu_bimc_gfx_clk.clkr,
  2456. [GCC_GPU_BIMC_GFX_SRC_CLK] = &gcc_gpu_bimc_gfx_src_clk.clkr,
  2457. [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
  2458. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  2459. [GCC_HMSS_AHB_CLK] = &gcc_hmss_ahb_clk.clkr,
  2460. [GCC_HMSS_AT_CLK] = &gcc_hmss_at_clk.clkr,
  2461. [GCC_HMSS_DVM_BUS_CLK] = &gcc_hmss_dvm_bus_clk.clkr,
  2462. [GCC_HMSS_RBCPR_CLK] = &gcc_hmss_rbcpr_clk.clkr,
  2463. [GCC_HMSS_TRIG_CLK] = &gcc_hmss_trig_clk.clkr,
  2464. [GCC_LPASS_AT_CLK] = &gcc_lpass_at_clk.clkr,
  2465. [GCC_LPASS_TRIG_CLK] = &gcc_lpass_trig_clk.clkr,
  2466. [GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
  2467. [GCC_MMSS_QM_AHB_CLK] = &gcc_mmss_qm_ahb_clk.clkr,
  2468. [GCC_MMSS_QM_CORE_CLK] = &gcc_mmss_qm_core_clk.clkr,
  2469. [GCC_MMSS_SYS_NOC_AXI_CLK] = &gcc_mmss_sys_noc_axi_clk.clkr,
  2470. [GCC_MSS_AT_CLK] = &gcc_mss_at_clk.clkr,
  2471. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  2472. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  2473. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  2474. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  2475. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  2476. [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
  2477. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2478. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2479. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  2480. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2481. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2482. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2483. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  2484. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  2485. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  2486. [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
  2487. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  2488. [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
  2489. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  2490. [GCC_UFS_ICE_CORE_CLK] = &gcc_ufs_ice_core_clk.clkr,
  2491. [GCC_UFS_PHY_AUX_CLK] = &gcc_ufs_phy_aux_clk.clkr,
  2492. [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
  2493. [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
  2494. [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
  2495. [GCC_UFS_UNIPRO_CORE_CLK] = &gcc_ufs_unipro_core_clk.clkr,
  2496. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  2497. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  2498. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  2499. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  2500. [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
  2501. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  2502. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2503. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2504. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2505. [GPLL0] = &gpll0.clkr,
  2506. [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
  2507. [GPLL0_OUT_MAIN] = &gpll0_out_main.clkr,
  2508. [GPLL0_OUT_ODD] = &gpll0_out_odd.clkr,
  2509. [GPLL0_OUT_TEST] = &gpll0_out_test.clkr,
  2510. [GPLL1] = &gpll1.clkr,
  2511. [GPLL1_OUT_EVEN] = &gpll1_out_even.clkr,
  2512. [GPLL1_OUT_MAIN] = &gpll1_out_main.clkr,
  2513. [GPLL1_OUT_ODD] = &gpll1_out_odd.clkr,
  2514. [GPLL1_OUT_TEST] = &gpll1_out_test.clkr,
  2515. [GPLL2] = &gpll2.clkr,
  2516. [GPLL2_OUT_EVEN] = &gpll2_out_even.clkr,
  2517. [GPLL2_OUT_MAIN] = &gpll2_out_main.clkr,
  2518. [GPLL2_OUT_ODD] = &gpll2_out_odd.clkr,
  2519. [GPLL2_OUT_TEST] = &gpll2_out_test.clkr,
  2520. [GPLL3] = &gpll3.clkr,
  2521. [GPLL3_OUT_EVEN] = &gpll3_out_even.clkr,
  2522. [GPLL3_OUT_MAIN] = &gpll3_out_main.clkr,
  2523. [GPLL3_OUT_ODD] = &gpll3_out_odd.clkr,
  2524. [GPLL3_OUT_TEST] = &gpll3_out_test.clkr,
  2525. [GPLL4] = &gpll4.clkr,
  2526. [GPLL4_OUT_EVEN] = &gpll4_out_even.clkr,
  2527. [GPLL4_OUT_MAIN] = &gpll4_out_main.clkr,
  2528. [GPLL4_OUT_ODD] = &gpll4_out_odd.clkr,
  2529. [GPLL4_OUT_TEST] = &gpll4_out_test.clkr,
  2530. [HMSS_AHB_CLK_SRC] = &hmss_ahb_clk_src.clkr,
  2531. [HMSS_RBCPR_CLK_SRC] = &hmss_rbcpr_clk_src.clkr,
  2532. [PCIE_AUX_CLK_SRC] = &pcie_aux_clk_src.clkr,
  2533. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2534. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2535. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  2536. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  2537. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  2538. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  2539. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  2540. [USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
  2541. };
  2542. static struct gdsc *gcc_msm8998_gdscs[] = {
  2543. [PCIE_0_GDSC] = &pcie_0_gdsc,
  2544. [UFS_GDSC] = &ufs_gdsc,
  2545. [USB_30_GDSC] = &usb_30_gdsc,
  2546. };
  2547. static const struct qcom_reset_map gcc_msm8998_resets[] = {
  2548. [GCC_BLSP1_QUP1_BCR] = { 0x102400 },
  2549. [GCC_BLSP1_QUP2_BCR] = { 0x110592 },
  2550. [GCC_BLSP1_QUP3_BCR] = { 0x118784 },
  2551. [GCC_BLSP1_QUP4_BCR] = { 0x126976 },
  2552. [GCC_BLSP1_QUP5_BCR] = { 0x135168 },
  2553. [GCC_BLSP1_QUP6_BCR] = { 0x143360 },
  2554. [GCC_BLSP2_QUP1_BCR] = { 0x155648 },
  2555. [GCC_BLSP2_QUP2_BCR] = { 0x163840 },
  2556. [GCC_BLSP2_QUP3_BCR] = { 0x172032 },
  2557. [GCC_BLSP2_QUP4_BCR] = { 0x180224 },
  2558. [GCC_BLSP2_QUP5_BCR] = { 0x188416 },
  2559. [GCC_BLSP2_QUP6_BCR] = { 0x196608 },
  2560. [GCC_PCIE_0_BCR] = { 0x438272 },
  2561. [GCC_PDM_BCR] = { 0x208896 },
  2562. [GCC_SDCC2_BCR] = { 0x81920 },
  2563. [GCC_SDCC4_BCR] = { 0x90112 },
  2564. [GCC_TSIF_BCR] = { 0x221184 },
  2565. [GCC_UFS_BCR] = { 0x479232 },
  2566. [GCC_USB_30_BCR] = { 0x61440 },
  2567. };
  2568. static const struct regmap_config gcc_msm8998_regmap_config = {
  2569. .reg_bits = 32,
  2570. .reg_stride = 4,
  2571. .val_bits = 32,
  2572. .max_register = 0x8f000,
  2573. .fast_io = true,
  2574. };
  2575. static const struct qcom_cc_desc gcc_msm8998_desc = {
  2576. .config = &gcc_msm8998_regmap_config,
  2577. .clks = gcc_msm8998_clocks,
  2578. .num_clks = ARRAY_SIZE(gcc_msm8998_clocks),
  2579. .resets = gcc_msm8998_resets,
  2580. .num_resets = ARRAY_SIZE(gcc_msm8998_resets),
  2581. .gdscs = gcc_msm8998_gdscs,
  2582. .num_gdscs = ARRAY_SIZE(gcc_msm8998_gdscs),
  2583. };
  2584. static int gcc_msm8998_probe(struct platform_device *pdev)
  2585. {
  2586. struct regmap *regmap;
  2587. int ret;
  2588. regmap = qcom_cc_map(pdev, &gcc_msm8998_desc);
  2589. if (IS_ERR(regmap))
  2590. return PTR_ERR(regmap);
  2591. /*
  2592. * Set the HMSS_AHB_CLK_SLEEP_ENA bit to allow the hmss_ahb_clk to be
  2593. * turned off by hardware during certain apps low power modes.
  2594. */
  2595. ret = regmap_update_bits(regmap, 0x52008, BIT(21), BIT(21));
  2596. if (ret)
  2597. return ret;
  2598. return qcom_cc_really_probe(pdev, &gcc_msm8998_desc, regmap);
  2599. }
  2600. static const struct of_device_id gcc_msm8998_match_table[] = {
  2601. { .compatible = "qcom,gcc-msm8998" },
  2602. { }
  2603. };
  2604. MODULE_DEVICE_TABLE(of, gcc_msm8998_match_table);
  2605. static struct platform_driver gcc_msm8998_driver = {
  2606. .probe = gcc_msm8998_probe,
  2607. .driver = {
  2608. .name = "gcc-msm8998",
  2609. .of_match_table = gcc_msm8998_match_table,
  2610. },
  2611. };
  2612. static int __init gcc_msm8998_init(void)
  2613. {
  2614. return platform_driver_register(&gcc_msm8998_driver);
  2615. }
  2616. core_initcall(gcc_msm8998_init);
  2617. static void __exit gcc_msm8998_exit(void)
  2618. {
  2619. platform_driver_unregister(&gcc_msm8998_driver);
  2620. }
  2621. module_exit(gcc_msm8998_exit);
  2622. MODULE_DESCRIPTION("QCOM GCC msm8998 Driver");
  2623. MODULE_LICENSE("GPL v2");
  2624. MODULE_ALIAS("platform:gcc-msm8998");