gcc-msm8996.c 92 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563
  1. /*
  2. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8996.h>
  24. #include "common.h"
  25. #include "clk-regmap.h"
  26. #include "clk-alpha-pll.h"
  27. #include "clk-rcg.h"
  28. #include "clk-branch.h"
  29. #include "reset.h"
  30. #include "gdsc.h"
  31. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  32. enum {
  33. P_XO,
  34. P_GPLL0,
  35. P_GPLL2,
  36. P_GPLL3,
  37. P_GPLL1,
  38. P_GPLL2_EARLY,
  39. P_GPLL0_EARLY_DIV,
  40. P_SLEEP_CLK,
  41. P_GPLL4,
  42. P_AUD_REF_CLK,
  43. P_GPLL1_EARLY_DIV
  44. };
  45. static const struct parent_map gcc_sleep_clk_map[] = {
  46. { P_SLEEP_CLK, 5 }
  47. };
  48. static const char * const gcc_sleep_clk[] = {
  49. "sleep_clk"
  50. };
  51. static const struct parent_map gcc_xo_gpll0_map[] = {
  52. { P_XO, 0 },
  53. { P_GPLL0, 1 }
  54. };
  55. static const char * const gcc_xo_gpll0[] = {
  56. "xo",
  57. "gpll0"
  58. };
  59. static const struct parent_map gcc_xo_sleep_clk_map[] = {
  60. { P_XO, 0 },
  61. { P_SLEEP_CLK, 5 }
  62. };
  63. static const char * const gcc_xo_sleep_clk[] = {
  64. "xo",
  65. "sleep_clk"
  66. };
  67. static const struct parent_map gcc_xo_gpll0_gpll0_early_div_map[] = {
  68. { P_XO, 0 },
  69. { P_GPLL0, 1 },
  70. { P_GPLL0_EARLY_DIV, 6 }
  71. };
  72. static const char * const gcc_xo_gpll0_gpll0_early_div[] = {
  73. "xo",
  74. "gpll0",
  75. "gpll0_early_div"
  76. };
  77. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  78. { P_XO, 0 },
  79. { P_GPLL0, 1 },
  80. { P_GPLL4, 5 }
  81. };
  82. static const char * const gcc_xo_gpll0_gpll4[] = {
  83. "xo",
  84. "gpll0",
  85. "gpll4"
  86. };
  87. static const struct parent_map gcc_xo_gpll0_aud_ref_clk_map[] = {
  88. { P_XO, 0 },
  89. { P_GPLL0, 1 },
  90. { P_AUD_REF_CLK, 2 }
  91. };
  92. static const char * const gcc_xo_gpll0_aud_ref_clk[] = {
  93. "xo",
  94. "gpll0",
  95. "aud_ref_clk"
  96. };
  97. static const struct parent_map gcc_xo_gpll0_sleep_clk_gpll0_early_div_map[] = {
  98. { P_XO, 0 },
  99. { P_GPLL0, 1 },
  100. { P_SLEEP_CLK, 5 },
  101. { P_GPLL0_EARLY_DIV, 6 }
  102. };
  103. static const char * const gcc_xo_gpll0_sleep_clk_gpll0_early_div[] = {
  104. "xo",
  105. "gpll0",
  106. "sleep_clk",
  107. "gpll0_early_div"
  108. };
  109. static const struct parent_map gcc_xo_gpll0_gpll4_gpll0_early_div_map[] = {
  110. { P_XO, 0 },
  111. { P_GPLL0, 1 },
  112. { P_GPLL4, 5 },
  113. { P_GPLL0_EARLY_DIV, 6 }
  114. };
  115. static const char * const gcc_xo_gpll0_gpll4_gpll0_early_div[] = {
  116. "xo",
  117. "gpll0",
  118. "gpll4",
  119. "gpll0_early_div"
  120. };
  121. static const struct parent_map gcc_xo_gpll0_gpll2_gpll3_gpll0_early_div_map[] = {
  122. { P_XO, 0 },
  123. { P_GPLL0, 1 },
  124. { P_GPLL2, 2 },
  125. { P_GPLL3, 3 },
  126. { P_GPLL0_EARLY_DIV, 6 }
  127. };
  128. static const char * const gcc_xo_gpll0_gpll2_gpll3_gpll0_early_div[] = {
  129. "xo",
  130. "gpll0",
  131. "gpll2",
  132. "gpll3",
  133. "gpll0_early_div"
  134. };
  135. static const struct parent_map gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div_map[] = {
  136. { P_XO, 0 },
  137. { P_GPLL0, 1 },
  138. { P_GPLL1_EARLY_DIV, 3 },
  139. { P_GPLL1, 4 },
  140. { P_GPLL4, 5 },
  141. { P_GPLL0_EARLY_DIV, 6 }
  142. };
  143. static const char * const gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div[] = {
  144. "xo",
  145. "gpll0",
  146. "gpll1_early_div",
  147. "gpll1",
  148. "gpll4",
  149. "gpll0_early_div"
  150. };
  151. static const struct parent_map gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div_map[] = {
  152. { P_XO, 0 },
  153. { P_GPLL0, 1 },
  154. { P_GPLL2, 2 },
  155. { P_GPLL3, 3 },
  156. { P_GPLL1, 4 },
  157. { P_GPLL2_EARLY, 5 },
  158. { P_GPLL0_EARLY_DIV, 6 }
  159. };
  160. static const char * const gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div[] = {
  161. "xo",
  162. "gpll0",
  163. "gpll2",
  164. "gpll3",
  165. "gpll1",
  166. "gpll2_early",
  167. "gpll0_early_div"
  168. };
  169. static const struct parent_map gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll4_gpll0_early_div_map[] = {
  170. { P_XO, 0 },
  171. { P_GPLL0, 1 },
  172. { P_GPLL2, 2 },
  173. { P_GPLL3, 3 },
  174. { P_GPLL1, 4 },
  175. { P_GPLL4, 5 },
  176. { P_GPLL0_EARLY_DIV, 6 }
  177. };
  178. static const char * const gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll4_gpll0_early_div[] = {
  179. "xo",
  180. "gpll0",
  181. "gpll2",
  182. "gpll3",
  183. "gpll1",
  184. "gpll4",
  185. "gpll0_early_div"
  186. };
  187. static struct clk_fixed_factor xo = {
  188. .mult = 1,
  189. .div = 1,
  190. .hw.init = &(struct clk_init_data){
  191. .name = "xo",
  192. .parent_names = (const char *[]){ "xo_board" },
  193. .num_parents = 1,
  194. .ops = &clk_fixed_factor_ops,
  195. },
  196. };
  197. static struct clk_alpha_pll gpll0_early = {
  198. .offset = 0x00000,
  199. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  200. .clkr = {
  201. .enable_reg = 0x52000,
  202. .enable_mask = BIT(0),
  203. .hw.init = &(struct clk_init_data){
  204. .name = "gpll0_early",
  205. .parent_names = (const char *[]){ "xo" },
  206. .num_parents = 1,
  207. .ops = &clk_alpha_pll_ops,
  208. },
  209. },
  210. };
  211. static struct clk_fixed_factor gpll0_early_div = {
  212. .mult = 1,
  213. .div = 2,
  214. .hw.init = &(struct clk_init_data){
  215. .name = "gpll0_early_div",
  216. .parent_names = (const char *[]){ "gpll0_early" },
  217. .num_parents = 1,
  218. .ops = &clk_fixed_factor_ops,
  219. },
  220. };
  221. static struct clk_alpha_pll_postdiv gpll0 = {
  222. .offset = 0x00000,
  223. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  224. .clkr.hw.init = &(struct clk_init_data){
  225. .name = "gpll0",
  226. .parent_names = (const char *[]){ "gpll0_early" },
  227. .num_parents = 1,
  228. .ops = &clk_alpha_pll_postdiv_ops,
  229. },
  230. };
  231. static struct clk_alpha_pll gpll4_early = {
  232. .offset = 0x77000,
  233. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  234. .clkr = {
  235. .enable_reg = 0x52000,
  236. .enable_mask = BIT(4),
  237. .hw.init = &(struct clk_init_data){
  238. .name = "gpll4_early",
  239. .parent_names = (const char *[]){ "xo" },
  240. .num_parents = 1,
  241. .ops = &clk_alpha_pll_ops,
  242. },
  243. },
  244. };
  245. static struct clk_alpha_pll_postdiv gpll4 = {
  246. .offset = 0x77000,
  247. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  248. .clkr.hw.init = &(struct clk_init_data){
  249. .name = "gpll4",
  250. .parent_names = (const char *[]){ "gpll4_early" },
  251. .num_parents = 1,
  252. .ops = &clk_alpha_pll_postdiv_ops,
  253. },
  254. };
  255. static const struct freq_tbl ftbl_system_noc_clk_src[] = {
  256. F(19200000, P_XO, 1, 0, 0),
  257. F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0),
  258. F(100000000, P_GPLL0, 6, 0, 0),
  259. F(150000000, P_GPLL0, 4, 0, 0),
  260. F(200000000, P_GPLL0, 3, 0, 0),
  261. F(240000000, P_GPLL0, 2.5, 0, 0),
  262. { }
  263. };
  264. static struct clk_rcg2 system_noc_clk_src = {
  265. .cmd_rcgr = 0x0401c,
  266. .hid_width = 5,
  267. .parent_map = gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div_map,
  268. .freq_tbl = ftbl_system_noc_clk_src,
  269. .clkr.hw.init = &(struct clk_init_data){
  270. .name = "system_noc_clk_src",
  271. .parent_names = gcc_xo_gpll0_gpll2_gpll3_gpll1_gpll2_early_gpll0_early_div,
  272. .num_parents = 7,
  273. .ops = &clk_rcg2_ops,
  274. },
  275. };
  276. static const struct freq_tbl ftbl_config_noc_clk_src[] = {
  277. F(19200000, P_XO, 1, 0, 0),
  278. F(37500000, P_GPLL0, 16, 0, 0),
  279. F(75000000, P_GPLL0, 8, 0, 0),
  280. { }
  281. };
  282. static struct clk_rcg2 config_noc_clk_src = {
  283. .cmd_rcgr = 0x0500c,
  284. .hid_width = 5,
  285. .parent_map = gcc_xo_gpll0_map,
  286. .freq_tbl = ftbl_config_noc_clk_src,
  287. .clkr.hw.init = &(struct clk_init_data){
  288. .name = "config_noc_clk_src",
  289. .parent_names = gcc_xo_gpll0,
  290. .num_parents = 2,
  291. .ops = &clk_rcg2_ops,
  292. },
  293. };
  294. static const struct freq_tbl ftbl_periph_noc_clk_src[] = {
  295. F(19200000, P_XO, 1, 0, 0),
  296. F(37500000, P_GPLL0, 16, 0, 0),
  297. F(50000000, P_GPLL0, 12, 0, 0),
  298. F(75000000, P_GPLL0, 8, 0, 0),
  299. F(100000000, P_GPLL0, 6, 0, 0),
  300. { }
  301. };
  302. static struct clk_rcg2 periph_noc_clk_src = {
  303. .cmd_rcgr = 0x06014,
  304. .hid_width = 5,
  305. .parent_map = gcc_xo_gpll0_map,
  306. .freq_tbl = ftbl_periph_noc_clk_src,
  307. .clkr.hw.init = &(struct clk_init_data){
  308. .name = "periph_noc_clk_src",
  309. .parent_names = gcc_xo_gpll0,
  310. .num_parents = 2,
  311. .ops = &clk_rcg2_ops,
  312. },
  313. };
  314. static const struct freq_tbl ftbl_usb30_master_clk_src[] = {
  315. F(19200000, P_XO, 1, 0, 0),
  316. F(120000000, P_GPLL0, 5, 0, 0),
  317. F(150000000, P_GPLL0, 4, 0, 0),
  318. { }
  319. };
  320. static struct clk_rcg2 usb30_master_clk_src = {
  321. .cmd_rcgr = 0x0f014,
  322. .mnd_width = 8,
  323. .hid_width = 5,
  324. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  325. .freq_tbl = ftbl_usb30_master_clk_src,
  326. .clkr.hw.init = &(struct clk_init_data){
  327. .name = "usb30_master_clk_src",
  328. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  329. .num_parents = 3,
  330. .ops = &clk_rcg2_ops,
  331. },
  332. };
  333. static const struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
  334. F(19200000, P_XO, 1, 0, 0),
  335. { }
  336. };
  337. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  338. .cmd_rcgr = 0x0f028,
  339. .hid_width = 5,
  340. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  341. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  342. .clkr.hw.init = &(struct clk_init_data){
  343. .name = "usb30_mock_utmi_clk_src",
  344. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  345. .num_parents = 3,
  346. .ops = &clk_rcg2_ops,
  347. },
  348. };
  349. static const struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
  350. F(1200000, P_XO, 16, 0, 0),
  351. { }
  352. };
  353. static struct clk_rcg2 usb3_phy_aux_clk_src = {
  354. .cmd_rcgr = 0x5000c,
  355. .hid_width = 5,
  356. .parent_map = gcc_xo_sleep_clk_map,
  357. .freq_tbl = ftbl_usb3_phy_aux_clk_src,
  358. .clkr.hw.init = &(struct clk_init_data){
  359. .name = "usb3_phy_aux_clk_src",
  360. .parent_names = gcc_xo_sleep_clk,
  361. .num_parents = 2,
  362. .ops = &clk_rcg2_ops,
  363. },
  364. };
  365. static const struct freq_tbl ftbl_usb20_master_clk_src[] = {
  366. F(120000000, P_GPLL0, 5, 0, 0),
  367. { }
  368. };
  369. static struct clk_rcg2 usb20_master_clk_src = {
  370. .cmd_rcgr = 0x12010,
  371. .mnd_width = 8,
  372. .hid_width = 5,
  373. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  374. .freq_tbl = ftbl_usb20_master_clk_src,
  375. .clkr.hw.init = &(struct clk_init_data){
  376. .name = "usb20_master_clk_src",
  377. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  378. .num_parents = 3,
  379. .ops = &clk_rcg2_ops,
  380. },
  381. };
  382. static struct clk_rcg2 usb20_mock_utmi_clk_src = {
  383. .cmd_rcgr = 0x12024,
  384. .hid_width = 5,
  385. .parent_map = gcc_xo_gpll0_gpll0_early_div_map,
  386. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  387. .clkr.hw.init = &(struct clk_init_data){
  388. .name = "usb20_mock_utmi_clk_src",
  389. .parent_names = gcc_xo_gpll0_gpll0_early_div,
  390. .num_parents = 3,
  391. .ops = &clk_rcg2_ops,
  392. },
  393. };
  394. static const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
  395. F(144000, P_XO, 16, 3, 25),
  396. F(400000, P_XO, 12, 1, 4),
  397. F(20000000, P_GPLL0, 15, 1, 2),
  398. F(25000000, P_GPLL0, 12, 1, 2),
  399. F(50000000, P_GPLL0, 12, 0, 0),
  400. F(96000000, P_GPLL4, 4, 0, 0),
  401. F(192000000, P_GPLL4, 2, 0, 0),
  402. F(384000000, P_GPLL4, 1, 0, 0),
  403. { }
  404. };
  405. static struct clk_rcg2 sdcc1_apps_clk_src = {
  406. .cmd_rcgr = 0x13010,
  407. .mnd_width = 8,
  408. .hid_width = 5,
  409. .parent_map = gcc_xo_gpll0_gpll4_gpll0_early_div_map,
  410. .freq_tbl = ftbl_sdcc1_apps_clk_src,
  411. .clkr.hw.init = &(struct clk_init_data){
  412. .name = "sdcc1_apps_clk_src",
  413. .parent_names = gcc_xo_gpll0_gpll4_gpll0_early_div,
  414. .num_parents = 4,
  415. .ops = &clk_rcg2_floor_ops,
  416. },
  417. };
  418. static struct freq_tbl ftbl_sdcc1_ice_core_clk_src[] = {
  419. F(19200000, P_XO, 1, 0, 0),
  420. F(150000000, P_GPLL0, 4, 0, 0),
  421. F(300000000, P_GPLL0, 2, 0, 0),
  422. { }
  423. };
  424. static struct clk_rcg2 sdcc1_ice_core_clk_src = {
  425. .cmd_rcgr = 0x13024,
  426. .hid_width = 5,
  427. .parent_map = gcc_xo_gpll0_gpll4_gpll0_early_div_map,
  428. .freq_tbl = ftbl_sdcc1_ice_core_clk_src,
  429. .clkr.hw.init = &(struct clk_init_data){
  430. .name = "sdcc1_ice_core_clk_src",
  431. .parent_names = gcc_xo_gpll0_gpll4_gpll0_early_div,
  432. .num_parents = 4,
  433. .ops = &clk_rcg2_ops,
  434. },
  435. };
  436. static const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
  437. F(144000, P_XO, 16, 3, 25),
  438. F(400000, P_XO, 12, 1, 4),
  439. F(20000000, P_GPLL0, 15, 1, 2),
  440. F(25000000, P_GPLL0, 12, 1, 2),
  441. F(50000000, P_GPLL0, 12, 0, 0),
  442. F(100000000, P_GPLL0, 6, 0, 0),
  443. F(200000000, P_GPLL0, 3, 0, 0),
  444. { }
  445. };
  446. static struct clk_rcg2 sdcc2_apps_clk_src = {
  447. .cmd_rcgr = 0x14010,
  448. .mnd_width = 8,
  449. .hid_width = 5,
  450. .parent_map = gcc_xo_gpll0_gpll4_map,
  451. .freq_tbl = ftbl_sdcc2_apps_clk_src,
  452. .clkr.hw.init = &(struct clk_init_data){
  453. .name = "sdcc2_apps_clk_src",
  454. .parent_names = gcc_xo_gpll0_gpll4,
  455. .num_parents = 3,
  456. .ops = &clk_rcg2_floor_ops,
  457. },
  458. };
  459. static struct clk_rcg2 sdcc3_apps_clk_src = {
  460. .cmd_rcgr = 0x15010,
  461. .mnd_width = 8,
  462. .hid_width = 5,
  463. .parent_map = gcc_xo_gpll0_gpll4_map,
  464. .freq_tbl = ftbl_sdcc2_apps_clk_src,
  465. .clkr.hw.init = &(struct clk_init_data){
  466. .name = "sdcc3_apps_clk_src",
  467. .parent_names = gcc_xo_gpll0_gpll4,
  468. .num_parents = 3,
  469. .ops = &clk_rcg2_floor_ops,
  470. },
  471. };
  472. static const struct freq_tbl ftbl_sdcc4_apps_clk_src[] = {
  473. F(144000, P_XO, 16, 3, 25),
  474. F(400000, P_XO, 12, 1, 4),
  475. F(20000000, P_GPLL0, 15, 1, 2),
  476. F(25000000, P_GPLL0, 12, 1, 2),
  477. F(50000000, P_GPLL0, 12, 0, 0),
  478. F(100000000, P_GPLL0, 6, 0, 0),
  479. { }
  480. };
  481. static struct clk_rcg2 sdcc4_apps_clk_src = {
  482. .cmd_rcgr = 0x16010,
  483. .mnd_width = 8,
  484. .hid_width = 5,
  485. .parent_map = gcc_xo_gpll0_map,
  486. .freq_tbl = ftbl_sdcc4_apps_clk_src,
  487. .clkr.hw.init = &(struct clk_init_data){
  488. .name = "sdcc4_apps_clk_src",
  489. .parent_names = gcc_xo_gpll0,
  490. .num_parents = 2,
  491. .ops = &clk_rcg2_floor_ops,
  492. },
  493. };
  494. static const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
  495. F(960000, P_XO, 10, 1, 2),
  496. F(4800000, P_XO, 4, 0, 0),
  497. F(9600000, P_XO, 2, 0, 0),
  498. F(15000000, P_GPLL0, 10, 1, 4),
  499. F(19200000, P_XO, 1, 0, 0),
  500. F(25000000, P_GPLL0, 12, 1, 2),
  501. F(50000000, P_GPLL0, 12, 0, 0),
  502. { }
  503. };
  504. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  505. .cmd_rcgr = 0x1900c,
  506. .mnd_width = 8,
  507. .hid_width = 5,
  508. .parent_map = gcc_xo_gpll0_map,
  509. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  510. .clkr.hw.init = &(struct clk_init_data){
  511. .name = "blsp1_qup1_spi_apps_clk_src",
  512. .parent_names = gcc_xo_gpll0,
  513. .num_parents = 2,
  514. .ops = &clk_rcg2_ops,
  515. },
  516. };
  517. static const struct freq_tbl ftbl_blsp1_qup1_i2c_apps_clk_src[] = {
  518. F(19200000, P_XO, 1, 0, 0),
  519. F(50000000, P_GPLL0, 12, 0, 0),
  520. { }
  521. };
  522. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  523. .cmd_rcgr = 0x19020,
  524. .hid_width = 5,
  525. .parent_map = gcc_xo_gpll0_map,
  526. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  527. .clkr.hw.init = &(struct clk_init_data){
  528. .name = "blsp1_qup1_i2c_apps_clk_src",
  529. .parent_names = gcc_xo_gpll0,
  530. .num_parents = 2,
  531. .ops = &clk_rcg2_ops,
  532. },
  533. };
  534. static const struct freq_tbl ftbl_blsp1_uart1_apps_clk_src[] = {
  535. F(3686400, P_GPLL0, 1, 96, 15625),
  536. F(7372800, P_GPLL0, 1, 192, 15625),
  537. F(14745600, P_GPLL0, 1, 384, 15625),
  538. F(16000000, P_GPLL0, 5, 2, 15),
  539. F(19200000, P_XO, 1, 0, 0),
  540. F(24000000, P_GPLL0, 5, 1, 5),
  541. F(32000000, P_GPLL0, 1, 4, 75),
  542. F(40000000, P_GPLL0, 15, 0, 0),
  543. F(46400000, P_GPLL0, 1, 29, 375),
  544. F(48000000, P_GPLL0, 12.5, 0, 0),
  545. F(51200000, P_GPLL0, 1, 32, 375),
  546. F(56000000, P_GPLL0, 1, 7, 75),
  547. F(58982400, P_GPLL0, 1, 1536, 15625),
  548. F(60000000, P_GPLL0, 10, 0, 0),
  549. F(63157895, P_GPLL0, 9.5, 0, 0),
  550. { }
  551. };
  552. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  553. .cmd_rcgr = 0x1a00c,
  554. .mnd_width = 16,
  555. .hid_width = 5,
  556. .parent_map = gcc_xo_gpll0_map,
  557. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  558. .clkr.hw.init = &(struct clk_init_data){
  559. .name = "blsp1_uart1_apps_clk_src",
  560. .parent_names = gcc_xo_gpll0,
  561. .num_parents = 2,
  562. .ops = &clk_rcg2_ops,
  563. },
  564. };
  565. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  566. .cmd_rcgr = 0x1b00c,
  567. .mnd_width = 8,
  568. .hid_width = 5,
  569. .parent_map = gcc_xo_gpll0_map,
  570. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  571. .clkr.hw.init = &(struct clk_init_data){
  572. .name = "blsp1_qup2_spi_apps_clk_src",
  573. .parent_names = gcc_xo_gpll0,
  574. .num_parents = 2,
  575. .ops = &clk_rcg2_ops,
  576. },
  577. };
  578. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  579. .cmd_rcgr = 0x1b020,
  580. .hid_width = 5,
  581. .parent_map = gcc_xo_gpll0_map,
  582. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  583. .clkr.hw.init = &(struct clk_init_data){
  584. .name = "blsp1_qup2_i2c_apps_clk_src",
  585. .parent_names = gcc_xo_gpll0,
  586. .num_parents = 2,
  587. .ops = &clk_rcg2_ops,
  588. },
  589. };
  590. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  591. .cmd_rcgr = 0x1c00c,
  592. .mnd_width = 16,
  593. .hid_width = 5,
  594. .parent_map = gcc_xo_gpll0_map,
  595. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  596. .clkr.hw.init = &(struct clk_init_data){
  597. .name = "blsp1_uart2_apps_clk_src",
  598. .parent_names = gcc_xo_gpll0,
  599. .num_parents = 2,
  600. .ops = &clk_rcg2_ops,
  601. },
  602. };
  603. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  604. .cmd_rcgr = 0x1d00c,
  605. .mnd_width = 8,
  606. .hid_width = 5,
  607. .parent_map = gcc_xo_gpll0_map,
  608. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  609. .clkr.hw.init = &(struct clk_init_data){
  610. .name = "blsp1_qup3_spi_apps_clk_src",
  611. .parent_names = gcc_xo_gpll0,
  612. .num_parents = 2,
  613. .ops = &clk_rcg2_ops,
  614. },
  615. };
  616. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  617. .cmd_rcgr = 0x1d020,
  618. .hid_width = 5,
  619. .parent_map = gcc_xo_gpll0_map,
  620. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  621. .clkr.hw.init = &(struct clk_init_data){
  622. .name = "blsp1_qup3_i2c_apps_clk_src",
  623. .parent_names = gcc_xo_gpll0,
  624. .num_parents = 2,
  625. .ops = &clk_rcg2_ops,
  626. },
  627. };
  628. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  629. .cmd_rcgr = 0x1e00c,
  630. .mnd_width = 16,
  631. .hid_width = 5,
  632. .parent_map = gcc_xo_gpll0_map,
  633. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  634. .clkr.hw.init = &(struct clk_init_data){
  635. .name = "blsp1_uart3_apps_clk_src",
  636. .parent_names = gcc_xo_gpll0,
  637. .num_parents = 2,
  638. .ops = &clk_rcg2_ops,
  639. },
  640. };
  641. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  642. .cmd_rcgr = 0x1f00c,
  643. .mnd_width = 8,
  644. .hid_width = 5,
  645. .parent_map = gcc_xo_gpll0_map,
  646. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  647. .clkr.hw.init = &(struct clk_init_data){
  648. .name = "blsp1_qup4_spi_apps_clk_src",
  649. .parent_names = gcc_xo_gpll0,
  650. .num_parents = 2,
  651. .ops = &clk_rcg2_ops,
  652. },
  653. };
  654. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  655. .cmd_rcgr = 0x1f020,
  656. .hid_width = 5,
  657. .parent_map = gcc_xo_gpll0_map,
  658. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  659. .clkr.hw.init = &(struct clk_init_data){
  660. .name = "blsp1_qup4_i2c_apps_clk_src",
  661. .parent_names = gcc_xo_gpll0,
  662. .num_parents = 2,
  663. .ops = &clk_rcg2_ops,
  664. },
  665. };
  666. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  667. .cmd_rcgr = 0x2000c,
  668. .mnd_width = 16,
  669. .hid_width = 5,
  670. .parent_map = gcc_xo_gpll0_map,
  671. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  672. .clkr.hw.init = &(struct clk_init_data){
  673. .name = "blsp1_uart4_apps_clk_src",
  674. .parent_names = gcc_xo_gpll0,
  675. .num_parents = 2,
  676. .ops = &clk_rcg2_ops,
  677. },
  678. };
  679. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  680. .cmd_rcgr = 0x2100c,
  681. .mnd_width = 8,
  682. .hid_width = 5,
  683. .parent_map = gcc_xo_gpll0_map,
  684. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  685. .clkr.hw.init = &(struct clk_init_data){
  686. .name = "blsp1_qup5_spi_apps_clk_src",
  687. .parent_names = gcc_xo_gpll0,
  688. .num_parents = 2,
  689. .ops = &clk_rcg2_ops,
  690. },
  691. };
  692. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  693. .cmd_rcgr = 0x21020,
  694. .hid_width = 5,
  695. .parent_map = gcc_xo_gpll0_map,
  696. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  697. .clkr.hw.init = &(struct clk_init_data){
  698. .name = "blsp1_qup5_i2c_apps_clk_src",
  699. .parent_names = gcc_xo_gpll0,
  700. .num_parents = 2,
  701. .ops = &clk_rcg2_ops,
  702. },
  703. };
  704. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  705. .cmd_rcgr = 0x2200c,
  706. .mnd_width = 16,
  707. .hid_width = 5,
  708. .parent_map = gcc_xo_gpll0_map,
  709. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  710. .clkr.hw.init = &(struct clk_init_data){
  711. .name = "blsp1_uart5_apps_clk_src",
  712. .parent_names = gcc_xo_gpll0,
  713. .num_parents = 2,
  714. .ops = &clk_rcg2_ops,
  715. },
  716. };
  717. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  718. .cmd_rcgr = 0x2300c,
  719. .mnd_width = 8,
  720. .hid_width = 5,
  721. .parent_map = gcc_xo_gpll0_map,
  722. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  723. .clkr.hw.init = &(struct clk_init_data){
  724. .name = "blsp1_qup6_spi_apps_clk_src",
  725. .parent_names = gcc_xo_gpll0,
  726. .num_parents = 2,
  727. .ops = &clk_rcg2_ops,
  728. },
  729. };
  730. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  731. .cmd_rcgr = 0x23020,
  732. .hid_width = 5,
  733. .parent_map = gcc_xo_gpll0_map,
  734. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  735. .clkr.hw.init = &(struct clk_init_data){
  736. .name = "blsp1_qup6_i2c_apps_clk_src",
  737. .parent_names = gcc_xo_gpll0,
  738. .num_parents = 2,
  739. .ops = &clk_rcg2_ops,
  740. },
  741. };
  742. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  743. .cmd_rcgr = 0x2400c,
  744. .mnd_width = 16,
  745. .hid_width = 5,
  746. .parent_map = gcc_xo_gpll0_map,
  747. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  748. .clkr.hw.init = &(struct clk_init_data){
  749. .name = "blsp1_uart6_apps_clk_src",
  750. .parent_names = gcc_xo_gpll0,
  751. .num_parents = 2,
  752. .ops = &clk_rcg2_ops,
  753. },
  754. };
  755. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  756. .cmd_rcgr = 0x2600c,
  757. .mnd_width = 8,
  758. .hid_width = 5,
  759. .parent_map = gcc_xo_gpll0_map,
  760. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  761. .clkr.hw.init = &(struct clk_init_data){
  762. .name = "blsp2_qup1_spi_apps_clk_src",
  763. .parent_names = gcc_xo_gpll0,
  764. .num_parents = 2,
  765. .ops = &clk_rcg2_ops,
  766. },
  767. };
  768. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  769. .cmd_rcgr = 0x26020,
  770. .hid_width = 5,
  771. .parent_map = gcc_xo_gpll0_map,
  772. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  773. .clkr.hw.init = &(struct clk_init_data){
  774. .name = "blsp2_qup1_i2c_apps_clk_src",
  775. .parent_names = gcc_xo_gpll0,
  776. .num_parents = 2,
  777. .ops = &clk_rcg2_ops,
  778. },
  779. };
  780. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  781. .cmd_rcgr = 0x2700c,
  782. .mnd_width = 16,
  783. .hid_width = 5,
  784. .parent_map = gcc_xo_gpll0_map,
  785. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  786. .clkr.hw.init = &(struct clk_init_data){
  787. .name = "blsp2_uart1_apps_clk_src",
  788. .parent_names = gcc_xo_gpll0,
  789. .num_parents = 2,
  790. .ops = &clk_rcg2_ops,
  791. },
  792. };
  793. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  794. .cmd_rcgr = 0x2800c,
  795. .mnd_width = 8,
  796. .hid_width = 5,
  797. .parent_map = gcc_xo_gpll0_map,
  798. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  799. .clkr.hw.init = &(struct clk_init_data){
  800. .name = "blsp2_qup2_spi_apps_clk_src",
  801. .parent_names = gcc_xo_gpll0,
  802. .num_parents = 2,
  803. .ops = &clk_rcg2_ops,
  804. },
  805. };
  806. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  807. .cmd_rcgr = 0x28020,
  808. .hid_width = 5,
  809. .parent_map = gcc_xo_gpll0_map,
  810. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  811. .clkr.hw.init = &(struct clk_init_data){
  812. .name = "blsp2_qup2_i2c_apps_clk_src",
  813. .parent_names = gcc_xo_gpll0,
  814. .num_parents = 2,
  815. .ops = &clk_rcg2_ops,
  816. },
  817. };
  818. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  819. .cmd_rcgr = 0x2900c,
  820. .mnd_width = 16,
  821. .hid_width = 5,
  822. .parent_map = gcc_xo_gpll0_map,
  823. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  824. .clkr.hw.init = &(struct clk_init_data){
  825. .name = "blsp2_uart2_apps_clk_src",
  826. .parent_names = gcc_xo_gpll0,
  827. .num_parents = 2,
  828. .ops = &clk_rcg2_ops,
  829. },
  830. };
  831. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  832. .cmd_rcgr = 0x2a00c,
  833. .mnd_width = 8,
  834. .hid_width = 5,
  835. .parent_map = gcc_xo_gpll0_map,
  836. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  837. .clkr.hw.init = &(struct clk_init_data){
  838. .name = "blsp2_qup3_spi_apps_clk_src",
  839. .parent_names = gcc_xo_gpll0,
  840. .num_parents = 2,
  841. .ops = &clk_rcg2_ops,
  842. },
  843. };
  844. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  845. .cmd_rcgr = 0x2a020,
  846. .hid_width = 5,
  847. .parent_map = gcc_xo_gpll0_map,
  848. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  849. .clkr.hw.init = &(struct clk_init_data){
  850. .name = "blsp2_qup3_i2c_apps_clk_src",
  851. .parent_names = gcc_xo_gpll0,
  852. .num_parents = 2,
  853. .ops = &clk_rcg2_ops,
  854. },
  855. };
  856. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  857. .cmd_rcgr = 0x2b00c,
  858. .mnd_width = 16,
  859. .hid_width = 5,
  860. .parent_map = gcc_xo_gpll0_map,
  861. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  862. .clkr.hw.init = &(struct clk_init_data){
  863. .name = "blsp2_uart3_apps_clk_src",
  864. .parent_names = gcc_xo_gpll0,
  865. .num_parents = 2,
  866. .ops = &clk_rcg2_ops,
  867. },
  868. };
  869. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  870. .cmd_rcgr = 0x2c00c,
  871. .mnd_width = 8,
  872. .hid_width = 5,
  873. .parent_map = gcc_xo_gpll0_map,
  874. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  875. .clkr.hw.init = &(struct clk_init_data){
  876. .name = "blsp2_qup4_spi_apps_clk_src",
  877. .parent_names = gcc_xo_gpll0,
  878. .num_parents = 2,
  879. .ops = &clk_rcg2_ops,
  880. },
  881. };
  882. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  883. .cmd_rcgr = 0x2c020,
  884. .hid_width = 5,
  885. .parent_map = gcc_xo_gpll0_map,
  886. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  887. .clkr.hw.init = &(struct clk_init_data){
  888. .name = "blsp2_qup4_i2c_apps_clk_src",
  889. .parent_names = gcc_xo_gpll0,
  890. .num_parents = 2,
  891. .ops = &clk_rcg2_ops,
  892. },
  893. };
  894. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  895. .cmd_rcgr = 0x2d00c,
  896. .mnd_width = 16,
  897. .hid_width = 5,
  898. .parent_map = gcc_xo_gpll0_map,
  899. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  900. .clkr.hw.init = &(struct clk_init_data){
  901. .name = "blsp2_uart4_apps_clk_src",
  902. .parent_names = gcc_xo_gpll0,
  903. .num_parents = 2,
  904. .ops = &clk_rcg2_ops,
  905. },
  906. };
  907. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  908. .cmd_rcgr = 0x2e00c,
  909. .mnd_width = 8,
  910. .hid_width = 5,
  911. .parent_map = gcc_xo_gpll0_map,
  912. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  913. .clkr.hw.init = &(struct clk_init_data){
  914. .name = "blsp2_qup5_spi_apps_clk_src",
  915. .parent_names = gcc_xo_gpll0,
  916. .num_parents = 2,
  917. .ops = &clk_rcg2_ops,
  918. },
  919. };
  920. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  921. .cmd_rcgr = 0x2e020,
  922. .hid_width = 5,
  923. .parent_map = gcc_xo_gpll0_map,
  924. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  925. .clkr.hw.init = &(struct clk_init_data){
  926. .name = "blsp2_qup5_i2c_apps_clk_src",
  927. .parent_names = gcc_xo_gpll0,
  928. .num_parents = 2,
  929. .ops = &clk_rcg2_ops,
  930. },
  931. };
  932. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  933. .cmd_rcgr = 0x2f00c,
  934. .mnd_width = 16,
  935. .hid_width = 5,
  936. .parent_map = gcc_xo_gpll0_map,
  937. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  938. .clkr.hw.init = &(struct clk_init_data){
  939. .name = "blsp2_uart5_apps_clk_src",
  940. .parent_names = gcc_xo_gpll0,
  941. .num_parents = 2,
  942. .ops = &clk_rcg2_ops,
  943. },
  944. };
  945. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  946. .cmd_rcgr = 0x3000c,
  947. .mnd_width = 8,
  948. .hid_width = 5,
  949. .parent_map = gcc_xo_gpll0_map,
  950. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  951. .clkr.hw.init = &(struct clk_init_data){
  952. .name = "blsp2_qup6_spi_apps_clk_src",
  953. .parent_names = gcc_xo_gpll0,
  954. .num_parents = 2,
  955. .ops = &clk_rcg2_ops,
  956. },
  957. };
  958. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  959. .cmd_rcgr = 0x30020,
  960. .hid_width = 5,
  961. .parent_map = gcc_xo_gpll0_map,
  962. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  963. .clkr.hw.init = &(struct clk_init_data){
  964. .name = "blsp2_qup6_i2c_apps_clk_src",
  965. .parent_names = gcc_xo_gpll0,
  966. .num_parents = 2,
  967. .ops = &clk_rcg2_ops,
  968. },
  969. };
  970. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  971. .cmd_rcgr = 0x3100c,
  972. .mnd_width = 16,
  973. .hid_width = 5,
  974. .parent_map = gcc_xo_gpll0_map,
  975. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  976. .clkr.hw.init = &(struct clk_init_data){
  977. .name = "blsp2_uart6_apps_clk_src",
  978. .parent_names = gcc_xo_gpll0,
  979. .num_parents = 2,
  980. .ops = &clk_rcg2_ops,
  981. },
  982. };
  983. static const struct freq_tbl ftbl_pdm2_clk_src[] = {
  984. F(60000000, P_GPLL0, 10, 0, 0),
  985. { }
  986. };
  987. static struct clk_rcg2 pdm2_clk_src = {
  988. .cmd_rcgr = 0x33010,
  989. .hid_width = 5,
  990. .parent_map = gcc_xo_gpll0_map,
  991. .freq_tbl = ftbl_pdm2_clk_src,
  992. .clkr.hw.init = &(struct clk_init_data){
  993. .name = "pdm2_clk_src",
  994. .parent_names = gcc_xo_gpll0,
  995. .num_parents = 2,
  996. .ops = &clk_rcg2_ops,
  997. },
  998. };
  999. static const struct freq_tbl ftbl_tsif_ref_clk_src[] = {
  1000. F(105495, P_XO, 1, 1, 182),
  1001. { }
  1002. };
  1003. static struct clk_rcg2 tsif_ref_clk_src = {
  1004. .cmd_rcgr = 0x36010,
  1005. .mnd_width = 8,
  1006. .hid_width = 5,
  1007. .parent_map = gcc_xo_gpll0_aud_ref_clk_map,
  1008. .freq_tbl = ftbl_tsif_ref_clk_src,
  1009. .clkr.hw.init = &(struct clk_init_data){
  1010. .name = "tsif_ref_clk_src",
  1011. .parent_names = gcc_xo_gpll0_aud_ref_clk,
  1012. .num_parents = 3,
  1013. .ops = &clk_rcg2_ops,
  1014. },
  1015. };
  1016. static struct clk_rcg2 gcc_sleep_clk_src = {
  1017. .cmd_rcgr = 0x43014,
  1018. .hid_width = 5,
  1019. .parent_map = gcc_sleep_clk_map,
  1020. .clkr.hw.init = &(struct clk_init_data){
  1021. .name = "gcc_sleep_clk_src",
  1022. .parent_names = gcc_sleep_clk,
  1023. .num_parents = 1,
  1024. .ops = &clk_rcg2_ops,
  1025. },
  1026. };
  1027. static struct clk_rcg2 hmss_rbcpr_clk_src = {
  1028. .cmd_rcgr = 0x48040,
  1029. .hid_width = 5,
  1030. .parent_map = gcc_xo_gpll0_map,
  1031. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  1032. .clkr.hw.init = &(struct clk_init_data){
  1033. .name = "hmss_rbcpr_clk_src",
  1034. .parent_names = gcc_xo_gpll0,
  1035. .num_parents = 2,
  1036. .ops = &clk_rcg2_ops,
  1037. },
  1038. };
  1039. static struct clk_rcg2 hmss_gpll0_clk_src = {
  1040. .cmd_rcgr = 0x48058,
  1041. .hid_width = 5,
  1042. .parent_map = gcc_xo_gpll0_map,
  1043. .clkr.hw.init = &(struct clk_init_data){
  1044. .name = "hmss_gpll0_clk_src",
  1045. .parent_names = gcc_xo_gpll0,
  1046. .num_parents = 2,
  1047. .ops = &clk_rcg2_ops,
  1048. },
  1049. };
  1050. static const struct freq_tbl ftbl_gp1_clk_src[] = {
  1051. F(19200000, P_XO, 1, 0, 0),
  1052. F(100000000, P_GPLL0, 6, 0, 0),
  1053. F(200000000, P_GPLL0, 3, 0, 0),
  1054. { }
  1055. };
  1056. static struct clk_rcg2 gp1_clk_src = {
  1057. .cmd_rcgr = 0x64004,
  1058. .mnd_width = 8,
  1059. .hid_width = 5,
  1060. .parent_map = gcc_xo_gpll0_sleep_clk_gpll0_early_div_map,
  1061. .freq_tbl = ftbl_gp1_clk_src,
  1062. .clkr.hw.init = &(struct clk_init_data){
  1063. .name = "gp1_clk_src",
  1064. .parent_names = gcc_xo_gpll0_sleep_clk_gpll0_early_div,
  1065. .num_parents = 4,
  1066. .ops = &clk_rcg2_ops,
  1067. },
  1068. };
  1069. static struct clk_rcg2 gp2_clk_src = {
  1070. .cmd_rcgr = 0x65004,
  1071. .mnd_width = 8,
  1072. .hid_width = 5,
  1073. .parent_map = gcc_xo_gpll0_sleep_clk_gpll0_early_div_map,
  1074. .freq_tbl = ftbl_gp1_clk_src,
  1075. .clkr.hw.init = &(struct clk_init_data){
  1076. .name = "gp2_clk_src",
  1077. .parent_names = gcc_xo_gpll0_sleep_clk_gpll0_early_div,
  1078. .num_parents = 4,
  1079. .ops = &clk_rcg2_ops,
  1080. },
  1081. };
  1082. static struct clk_rcg2 gp3_clk_src = {
  1083. .cmd_rcgr = 0x66004,
  1084. .mnd_width = 8,
  1085. .hid_width = 5,
  1086. .parent_map = gcc_xo_gpll0_sleep_clk_gpll0_early_div_map,
  1087. .freq_tbl = ftbl_gp1_clk_src,
  1088. .clkr.hw.init = &(struct clk_init_data){
  1089. .name = "gp3_clk_src",
  1090. .parent_names = gcc_xo_gpll0_sleep_clk_gpll0_early_div,
  1091. .num_parents = 4,
  1092. .ops = &clk_rcg2_ops,
  1093. },
  1094. };
  1095. static const struct freq_tbl ftbl_pcie_aux_clk_src[] = {
  1096. F(1010526, P_XO, 1, 1, 19),
  1097. { }
  1098. };
  1099. static struct clk_rcg2 pcie_aux_clk_src = {
  1100. .cmd_rcgr = 0x6c000,
  1101. .mnd_width = 16,
  1102. .hid_width = 5,
  1103. .parent_map = gcc_xo_sleep_clk_map,
  1104. .freq_tbl = ftbl_pcie_aux_clk_src,
  1105. .clkr.hw.init = &(struct clk_init_data){
  1106. .name = "pcie_aux_clk_src",
  1107. .parent_names = gcc_xo_sleep_clk,
  1108. .num_parents = 2,
  1109. .ops = &clk_rcg2_ops,
  1110. },
  1111. };
  1112. static const struct freq_tbl ftbl_ufs_axi_clk_src[] = {
  1113. F(100000000, P_GPLL0, 6, 0, 0),
  1114. F(200000000, P_GPLL0, 3, 0, 0),
  1115. F(240000000, P_GPLL0, 2.5, 0, 0),
  1116. { }
  1117. };
  1118. static struct clk_rcg2 ufs_axi_clk_src = {
  1119. .cmd_rcgr = 0x75024,
  1120. .mnd_width = 8,
  1121. .hid_width = 5,
  1122. .parent_map = gcc_xo_gpll0_map,
  1123. .freq_tbl = ftbl_ufs_axi_clk_src,
  1124. .clkr.hw.init = &(struct clk_init_data){
  1125. .name = "ufs_axi_clk_src",
  1126. .parent_names = gcc_xo_gpll0,
  1127. .num_parents = 2,
  1128. .ops = &clk_rcg2_ops,
  1129. },
  1130. };
  1131. static const struct freq_tbl ftbl_ufs_ice_core_clk_src[] = {
  1132. F(19200000, P_XO, 1, 0, 0),
  1133. F(150000000, P_GPLL0, 4, 0, 0),
  1134. F(300000000, P_GPLL0, 2, 0, 0),
  1135. { }
  1136. };
  1137. static struct clk_rcg2 ufs_ice_core_clk_src = {
  1138. .cmd_rcgr = 0x76014,
  1139. .hid_width = 5,
  1140. .parent_map = gcc_xo_gpll0_map,
  1141. .freq_tbl = ftbl_ufs_ice_core_clk_src,
  1142. .clkr.hw.init = &(struct clk_init_data){
  1143. .name = "ufs_ice_core_clk_src",
  1144. .parent_names = gcc_xo_gpll0,
  1145. .num_parents = 2,
  1146. .ops = &clk_rcg2_ops,
  1147. },
  1148. };
  1149. static const struct freq_tbl ftbl_qspi_ser_clk_src[] = {
  1150. F(75000000, P_GPLL0, 8, 0, 0),
  1151. F(150000000, P_GPLL0, 4, 0, 0),
  1152. F(256000000, P_GPLL4, 1.5, 0, 0),
  1153. F(300000000, P_GPLL0, 2, 0, 0),
  1154. { }
  1155. };
  1156. static struct clk_rcg2 qspi_ser_clk_src = {
  1157. .cmd_rcgr = 0x8b00c,
  1158. .hid_width = 5,
  1159. .parent_map = gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div_map,
  1160. .freq_tbl = ftbl_qspi_ser_clk_src,
  1161. .clkr.hw.init = &(struct clk_init_data){
  1162. .name = "qspi_ser_clk_src",
  1163. .parent_names = gcc_xo_gpll0_gpll1_early_div_gpll1_gpll4_gpll0_early_div,
  1164. .num_parents = 6,
  1165. .ops = &clk_rcg2_ops,
  1166. },
  1167. };
  1168. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  1169. .halt_reg = 0x0f03c,
  1170. .clkr = {
  1171. .enable_reg = 0x0f03c,
  1172. .enable_mask = BIT(0),
  1173. .hw.init = &(struct clk_init_data){
  1174. .name = "gcc_sys_noc_usb3_axi_clk",
  1175. .parent_names = (const char *[]){ "usb30_master_clk_src" },
  1176. .num_parents = 1,
  1177. .flags = CLK_SET_RATE_PARENT,
  1178. .ops = &clk_branch2_ops,
  1179. },
  1180. },
  1181. };
  1182. static struct clk_branch gcc_sys_noc_ufs_axi_clk = {
  1183. .halt_reg = 0x75038,
  1184. .clkr = {
  1185. .enable_reg = 0x75038,
  1186. .enable_mask = BIT(0),
  1187. .hw.init = &(struct clk_init_data){
  1188. .name = "gcc_sys_noc_ufs_axi_clk",
  1189. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  1190. .num_parents = 1,
  1191. .flags = CLK_SET_RATE_PARENT,
  1192. .ops = &clk_branch2_ops,
  1193. },
  1194. },
  1195. };
  1196. static struct clk_branch gcc_periph_noc_usb20_ahb_clk = {
  1197. .halt_reg = 0x6010,
  1198. .clkr = {
  1199. .enable_reg = 0x6010,
  1200. .enable_mask = BIT(0),
  1201. .hw.init = &(struct clk_init_data){
  1202. .name = "gcc_periph_noc_usb20_ahb_clk",
  1203. .parent_names = (const char *[]){ "usb20_master_clk_src" },
  1204. .num_parents = 1,
  1205. .flags = CLK_SET_RATE_PARENT,
  1206. .ops = &clk_branch2_ops,
  1207. },
  1208. },
  1209. };
  1210. static struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
  1211. .halt_reg = 0x9008,
  1212. .clkr = {
  1213. .enable_reg = 0x9008,
  1214. .enable_mask = BIT(0),
  1215. .hw.init = &(struct clk_init_data){
  1216. .name = "gcc_mmss_noc_cfg_ahb_clk",
  1217. .parent_names = (const char *[]){ "config_noc_clk_src" },
  1218. .num_parents = 1,
  1219. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1220. .ops = &clk_branch2_ops,
  1221. },
  1222. },
  1223. };
  1224. static struct clk_branch gcc_mmss_bimc_gfx_clk = {
  1225. .halt_reg = 0x9010,
  1226. .clkr = {
  1227. .enable_reg = 0x9010,
  1228. .enable_mask = BIT(0),
  1229. .hw.init = &(struct clk_init_data){
  1230. .name = "gcc_mmss_bimc_gfx_clk",
  1231. .flags = CLK_SET_RATE_PARENT,
  1232. .ops = &clk_branch2_ops,
  1233. },
  1234. },
  1235. };
  1236. static struct clk_branch gcc_usb30_master_clk = {
  1237. .halt_reg = 0x0f008,
  1238. .clkr = {
  1239. .enable_reg = 0x0f008,
  1240. .enable_mask = BIT(0),
  1241. .hw.init = &(struct clk_init_data){
  1242. .name = "gcc_usb30_master_clk",
  1243. .parent_names = (const char *[]){ "usb30_master_clk_src" },
  1244. .num_parents = 1,
  1245. .flags = CLK_SET_RATE_PARENT,
  1246. .ops = &clk_branch2_ops,
  1247. },
  1248. },
  1249. };
  1250. static struct clk_branch gcc_usb30_sleep_clk = {
  1251. .halt_reg = 0x0f00c,
  1252. .clkr = {
  1253. .enable_reg = 0x0f00c,
  1254. .enable_mask = BIT(0),
  1255. .hw.init = &(struct clk_init_data){
  1256. .name = "gcc_usb30_sleep_clk",
  1257. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1258. .num_parents = 1,
  1259. .flags = CLK_SET_RATE_PARENT,
  1260. .ops = &clk_branch2_ops,
  1261. },
  1262. },
  1263. };
  1264. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  1265. .halt_reg = 0x0f010,
  1266. .clkr = {
  1267. .enable_reg = 0x0f010,
  1268. .enable_mask = BIT(0),
  1269. .hw.init = &(struct clk_init_data){
  1270. .name = "gcc_usb30_mock_utmi_clk",
  1271. .parent_names = (const char *[]){ "usb30_mock_utmi_clk_src" },
  1272. .num_parents = 1,
  1273. .flags = CLK_SET_RATE_PARENT,
  1274. .ops = &clk_branch2_ops,
  1275. },
  1276. },
  1277. };
  1278. static struct clk_branch gcc_usb3_phy_aux_clk = {
  1279. .halt_reg = 0x50000,
  1280. .clkr = {
  1281. .enable_reg = 0x50000,
  1282. .enable_mask = BIT(0),
  1283. .hw.init = &(struct clk_init_data){
  1284. .name = "gcc_usb3_phy_aux_clk",
  1285. .parent_names = (const char *[]){ "usb3_phy_aux_clk_src" },
  1286. .num_parents = 1,
  1287. .flags = CLK_SET_RATE_PARENT,
  1288. .ops = &clk_branch2_ops,
  1289. },
  1290. },
  1291. };
  1292. static struct clk_branch gcc_usb3_phy_pipe_clk = {
  1293. .halt_reg = 0x50004,
  1294. .halt_check = BRANCH_HALT_SKIP,
  1295. .clkr = {
  1296. .enable_reg = 0x50004,
  1297. .enable_mask = BIT(0),
  1298. .hw.init = &(struct clk_init_data){
  1299. .name = "gcc_usb3_phy_pipe_clk",
  1300. .parent_names = (const char *[]){ "usb3_phy_pipe_clk_src" },
  1301. .num_parents = 1,
  1302. .flags = CLK_SET_RATE_PARENT,
  1303. .ops = &clk_branch2_ops,
  1304. },
  1305. },
  1306. };
  1307. static struct clk_branch gcc_usb20_master_clk = {
  1308. .halt_reg = 0x12004,
  1309. .clkr = {
  1310. .enable_reg = 0x12004,
  1311. .enable_mask = BIT(0),
  1312. .hw.init = &(struct clk_init_data){
  1313. .name = "gcc_usb20_master_clk",
  1314. .parent_names = (const char *[]){ "usb20_master_clk_src" },
  1315. .num_parents = 1,
  1316. .flags = CLK_SET_RATE_PARENT,
  1317. .ops = &clk_branch2_ops,
  1318. },
  1319. },
  1320. };
  1321. static struct clk_branch gcc_usb20_sleep_clk = {
  1322. .halt_reg = 0x12008,
  1323. .clkr = {
  1324. .enable_reg = 0x12008,
  1325. .enable_mask = BIT(0),
  1326. .hw.init = &(struct clk_init_data){
  1327. .name = "gcc_usb20_sleep_clk",
  1328. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1329. .num_parents = 1,
  1330. .flags = CLK_SET_RATE_PARENT,
  1331. .ops = &clk_branch2_ops,
  1332. },
  1333. },
  1334. };
  1335. static struct clk_branch gcc_usb20_mock_utmi_clk = {
  1336. .halt_reg = 0x1200c,
  1337. .clkr = {
  1338. .enable_reg = 0x1200c,
  1339. .enable_mask = BIT(0),
  1340. .hw.init = &(struct clk_init_data){
  1341. .name = "gcc_usb20_mock_utmi_clk",
  1342. .parent_names = (const char *[]){ "usb20_mock_utmi_clk_src" },
  1343. .num_parents = 1,
  1344. .flags = CLK_SET_RATE_PARENT,
  1345. .ops = &clk_branch2_ops,
  1346. },
  1347. },
  1348. };
  1349. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  1350. .halt_reg = 0x6a004,
  1351. .clkr = {
  1352. .enable_reg = 0x6a004,
  1353. .enable_mask = BIT(0),
  1354. .hw.init = &(struct clk_init_data){
  1355. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  1356. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1357. .num_parents = 1,
  1358. .flags = CLK_SET_RATE_PARENT,
  1359. .ops = &clk_branch2_ops,
  1360. },
  1361. },
  1362. };
  1363. static struct clk_branch gcc_sdcc1_apps_clk = {
  1364. .halt_reg = 0x13004,
  1365. .clkr = {
  1366. .enable_reg = 0x13004,
  1367. .enable_mask = BIT(0),
  1368. .hw.init = &(struct clk_init_data){
  1369. .name = "gcc_sdcc1_apps_clk",
  1370. .parent_names = (const char *[]){ "sdcc1_apps_clk_src" },
  1371. .num_parents = 1,
  1372. .flags = CLK_SET_RATE_PARENT,
  1373. .ops = &clk_branch2_ops,
  1374. },
  1375. },
  1376. };
  1377. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1378. .halt_reg = 0x13008,
  1379. .clkr = {
  1380. .enable_reg = 0x13008,
  1381. .enable_mask = BIT(0),
  1382. .hw.init = &(struct clk_init_data){
  1383. .name = "gcc_sdcc1_ahb_clk",
  1384. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1385. .num_parents = 1,
  1386. .flags = CLK_SET_RATE_PARENT,
  1387. .ops = &clk_branch2_ops,
  1388. },
  1389. },
  1390. };
  1391. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  1392. .halt_reg = 0x13038,
  1393. .clkr = {
  1394. .enable_reg = 0x13038,
  1395. .enable_mask = BIT(0),
  1396. .hw.init = &(struct clk_init_data){
  1397. .name = "gcc_sdcc1_ice_core_clk",
  1398. .parent_names = (const char *[]){ "sdcc1_ice_core_clk_src" },
  1399. .num_parents = 1,
  1400. .flags = CLK_SET_RATE_PARENT,
  1401. .ops = &clk_branch2_ops,
  1402. },
  1403. },
  1404. };
  1405. static struct clk_branch gcc_sdcc2_apps_clk = {
  1406. .halt_reg = 0x14004,
  1407. .clkr = {
  1408. .enable_reg = 0x14004,
  1409. .enable_mask = BIT(0),
  1410. .hw.init = &(struct clk_init_data){
  1411. .name = "gcc_sdcc2_apps_clk",
  1412. .parent_names = (const char *[]){ "sdcc2_apps_clk_src" },
  1413. .num_parents = 1,
  1414. .flags = CLK_SET_RATE_PARENT,
  1415. .ops = &clk_branch2_ops,
  1416. },
  1417. },
  1418. };
  1419. static struct clk_branch gcc_sdcc2_ahb_clk = {
  1420. .halt_reg = 0x14008,
  1421. .clkr = {
  1422. .enable_reg = 0x14008,
  1423. .enable_mask = BIT(0),
  1424. .hw.init = &(struct clk_init_data){
  1425. .name = "gcc_sdcc2_ahb_clk",
  1426. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1427. .num_parents = 1,
  1428. .flags = CLK_SET_RATE_PARENT,
  1429. .ops = &clk_branch2_ops,
  1430. },
  1431. },
  1432. };
  1433. static struct clk_branch gcc_sdcc3_apps_clk = {
  1434. .halt_reg = 0x15004,
  1435. .clkr = {
  1436. .enable_reg = 0x15004,
  1437. .enable_mask = BIT(0),
  1438. .hw.init = &(struct clk_init_data){
  1439. .name = "gcc_sdcc3_apps_clk",
  1440. .parent_names = (const char *[]){ "sdcc3_apps_clk_src" },
  1441. .num_parents = 1,
  1442. .flags = CLK_SET_RATE_PARENT,
  1443. .ops = &clk_branch2_ops,
  1444. },
  1445. },
  1446. };
  1447. static struct clk_branch gcc_sdcc3_ahb_clk = {
  1448. .halt_reg = 0x15008,
  1449. .clkr = {
  1450. .enable_reg = 0x15008,
  1451. .enable_mask = BIT(0),
  1452. .hw.init = &(struct clk_init_data){
  1453. .name = "gcc_sdcc3_ahb_clk",
  1454. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1455. .num_parents = 1,
  1456. .flags = CLK_SET_RATE_PARENT,
  1457. .ops = &clk_branch2_ops,
  1458. },
  1459. },
  1460. };
  1461. static struct clk_branch gcc_sdcc4_apps_clk = {
  1462. .halt_reg = 0x16004,
  1463. .clkr = {
  1464. .enable_reg = 0x16004,
  1465. .enable_mask = BIT(0),
  1466. .hw.init = &(struct clk_init_data){
  1467. .name = "gcc_sdcc4_apps_clk",
  1468. .parent_names = (const char *[]){ "sdcc4_apps_clk_src" },
  1469. .num_parents = 1,
  1470. .flags = CLK_SET_RATE_PARENT,
  1471. .ops = &clk_branch2_ops,
  1472. },
  1473. },
  1474. };
  1475. static struct clk_branch gcc_sdcc4_ahb_clk = {
  1476. .halt_reg = 0x16008,
  1477. .clkr = {
  1478. .enable_reg = 0x16008,
  1479. .enable_mask = BIT(0),
  1480. .hw.init = &(struct clk_init_data){
  1481. .name = "gcc_sdcc4_ahb_clk",
  1482. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1483. .num_parents = 1,
  1484. .flags = CLK_SET_RATE_PARENT,
  1485. .ops = &clk_branch2_ops,
  1486. },
  1487. },
  1488. };
  1489. static struct clk_branch gcc_blsp1_ahb_clk = {
  1490. .halt_reg = 0x17004,
  1491. .halt_check = BRANCH_HALT_VOTED,
  1492. .clkr = {
  1493. .enable_reg = 0x52004,
  1494. .enable_mask = BIT(17),
  1495. .hw.init = &(struct clk_init_data){
  1496. .name = "gcc_blsp1_ahb_clk",
  1497. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1498. .num_parents = 1,
  1499. .flags = CLK_SET_RATE_PARENT,
  1500. .ops = &clk_branch2_ops,
  1501. },
  1502. },
  1503. };
  1504. static struct clk_branch gcc_blsp1_sleep_clk = {
  1505. .halt_reg = 0x17008,
  1506. .halt_check = BRANCH_HALT_VOTED,
  1507. .clkr = {
  1508. .enable_reg = 0x52004,
  1509. .enable_mask = BIT(16),
  1510. .hw.init = &(struct clk_init_data){
  1511. .name = "gcc_blsp1_sleep_clk",
  1512. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1513. .num_parents = 1,
  1514. .flags = CLK_SET_RATE_PARENT,
  1515. .ops = &clk_branch2_ops,
  1516. },
  1517. },
  1518. };
  1519. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1520. .halt_reg = 0x19004,
  1521. .clkr = {
  1522. .enable_reg = 0x19004,
  1523. .enable_mask = BIT(0),
  1524. .hw.init = &(struct clk_init_data){
  1525. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1526. .parent_names = (const char *[]){ "blsp1_qup1_spi_apps_clk_src" },
  1527. .num_parents = 1,
  1528. .flags = CLK_SET_RATE_PARENT,
  1529. .ops = &clk_branch2_ops,
  1530. },
  1531. },
  1532. };
  1533. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1534. .halt_reg = 0x19008,
  1535. .clkr = {
  1536. .enable_reg = 0x19008,
  1537. .enable_mask = BIT(0),
  1538. .hw.init = &(struct clk_init_data){
  1539. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1540. .parent_names = (const char *[]){ "blsp1_qup1_i2c_apps_clk_src" },
  1541. .num_parents = 1,
  1542. .flags = CLK_SET_RATE_PARENT,
  1543. .ops = &clk_branch2_ops,
  1544. },
  1545. },
  1546. };
  1547. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1548. .halt_reg = 0x1a004,
  1549. .clkr = {
  1550. .enable_reg = 0x1a004,
  1551. .enable_mask = BIT(0),
  1552. .hw.init = &(struct clk_init_data){
  1553. .name = "gcc_blsp1_uart1_apps_clk",
  1554. .parent_names = (const char *[]){ "blsp1_uart1_apps_clk_src" },
  1555. .num_parents = 1,
  1556. .flags = CLK_SET_RATE_PARENT,
  1557. .ops = &clk_branch2_ops,
  1558. },
  1559. },
  1560. };
  1561. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1562. .halt_reg = 0x1b004,
  1563. .clkr = {
  1564. .enable_reg = 0x1b004,
  1565. .enable_mask = BIT(0),
  1566. .hw.init = &(struct clk_init_data){
  1567. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1568. .parent_names = (const char *[]){ "blsp1_qup2_spi_apps_clk_src" },
  1569. .num_parents = 1,
  1570. .flags = CLK_SET_RATE_PARENT,
  1571. .ops = &clk_branch2_ops,
  1572. },
  1573. },
  1574. };
  1575. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1576. .halt_reg = 0x1b008,
  1577. .clkr = {
  1578. .enable_reg = 0x1b008,
  1579. .enable_mask = BIT(0),
  1580. .hw.init = &(struct clk_init_data){
  1581. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1582. .parent_names = (const char *[]){ "blsp1_qup2_i2c_apps_clk_src" },
  1583. .num_parents = 1,
  1584. .flags = CLK_SET_RATE_PARENT,
  1585. .ops = &clk_branch2_ops,
  1586. },
  1587. },
  1588. };
  1589. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1590. .halt_reg = 0x1c004,
  1591. .clkr = {
  1592. .enable_reg = 0x1c004,
  1593. .enable_mask = BIT(0),
  1594. .hw.init = &(struct clk_init_data){
  1595. .name = "gcc_blsp1_uart2_apps_clk",
  1596. .parent_names = (const char *[]){ "blsp1_uart2_apps_clk_src" },
  1597. .num_parents = 1,
  1598. .flags = CLK_SET_RATE_PARENT,
  1599. .ops = &clk_branch2_ops,
  1600. },
  1601. },
  1602. };
  1603. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1604. .halt_reg = 0x1d004,
  1605. .clkr = {
  1606. .enable_reg = 0x1d004,
  1607. .enable_mask = BIT(0),
  1608. .hw.init = &(struct clk_init_data){
  1609. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1610. .parent_names = (const char *[]){ "blsp1_qup3_spi_apps_clk_src" },
  1611. .num_parents = 1,
  1612. .flags = CLK_SET_RATE_PARENT,
  1613. .ops = &clk_branch2_ops,
  1614. },
  1615. },
  1616. };
  1617. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1618. .halt_reg = 0x1d008,
  1619. .clkr = {
  1620. .enable_reg = 0x1d008,
  1621. .enable_mask = BIT(0),
  1622. .hw.init = &(struct clk_init_data){
  1623. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1624. .parent_names = (const char *[]){ "blsp1_qup3_i2c_apps_clk_src" },
  1625. .num_parents = 1,
  1626. .flags = CLK_SET_RATE_PARENT,
  1627. .ops = &clk_branch2_ops,
  1628. },
  1629. },
  1630. };
  1631. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1632. .halt_reg = 0x1e004,
  1633. .clkr = {
  1634. .enable_reg = 0x1e004,
  1635. .enable_mask = BIT(0),
  1636. .hw.init = &(struct clk_init_data){
  1637. .name = "gcc_blsp1_uart3_apps_clk",
  1638. .parent_names = (const char *[]){ "blsp1_uart3_apps_clk_src" },
  1639. .num_parents = 1,
  1640. .flags = CLK_SET_RATE_PARENT,
  1641. .ops = &clk_branch2_ops,
  1642. },
  1643. },
  1644. };
  1645. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1646. .halt_reg = 0x1f004,
  1647. .clkr = {
  1648. .enable_reg = 0x1f004,
  1649. .enable_mask = BIT(0),
  1650. .hw.init = &(struct clk_init_data){
  1651. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1652. .parent_names = (const char *[]){ "blsp1_qup4_spi_apps_clk_src" },
  1653. .num_parents = 1,
  1654. .flags = CLK_SET_RATE_PARENT,
  1655. .ops = &clk_branch2_ops,
  1656. },
  1657. },
  1658. };
  1659. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1660. .halt_reg = 0x1f008,
  1661. .clkr = {
  1662. .enable_reg = 0x1f008,
  1663. .enable_mask = BIT(0),
  1664. .hw.init = &(struct clk_init_data){
  1665. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1666. .parent_names = (const char *[]){ "blsp1_qup4_i2c_apps_clk_src" },
  1667. .num_parents = 1,
  1668. .flags = CLK_SET_RATE_PARENT,
  1669. .ops = &clk_branch2_ops,
  1670. },
  1671. },
  1672. };
  1673. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1674. .halt_reg = 0x20004,
  1675. .clkr = {
  1676. .enable_reg = 0x20004,
  1677. .enable_mask = BIT(0),
  1678. .hw.init = &(struct clk_init_data){
  1679. .name = "gcc_blsp1_uart4_apps_clk",
  1680. .parent_names = (const char *[]){ "blsp1_uart4_apps_clk_src" },
  1681. .num_parents = 1,
  1682. .flags = CLK_SET_RATE_PARENT,
  1683. .ops = &clk_branch2_ops,
  1684. },
  1685. },
  1686. };
  1687. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1688. .halt_reg = 0x21004,
  1689. .clkr = {
  1690. .enable_reg = 0x21004,
  1691. .enable_mask = BIT(0),
  1692. .hw.init = &(struct clk_init_data){
  1693. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1694. .parent_names = (const char *[]){ "blsp1_qup5_spi_apps_clk_src" },
  1695. .num_parents = 1,
  1696. .flags = CLK_SET_RATE_PARENT,
  1697. .ops = &clk_branch2_ops,
  1698. },
  1699. },
  1700. };
  1701. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1702. .halt_reg = 0x21008,
  1703. .clkr = {
  1704. .enable_reg = 0x21008,
  1705. .enable_mask = BIT(0),
  1706. .hw.init = &(struct clk_init_data){
  1707. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1708. .parent_names = (const char *[]){ "blsp1_qup5_i2c_apps_clk_src" },
  1709. .num_parents = 1,
  1710. .flags = CLK_SET_RATE_PARENT,
  1711. .ops = &clk_branch2_ops,
  1712. },
  1713. },
  1714. };
  1715. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1716. .halt_reg = 0x22004,
  1717. .clkr = {
  1718. .enable_reg = 0x22004,
  1719. .enable_mask = BIT(0),
  1720. .hw.init = &(struct clk_init_data){
  1721. .name = "gcc_blsp1_uart5_apps_clk",
  1722. .parent_names = (const char *[]){ "blsp1_uart5_apps_clk_src" },
  1723. .num_parents = 1,
  1724. .flags = CLK_SET_RATE_PARENT,
  1725. .ops = &clk_branch2_ops,
  1726. },
  1727. },
  1728. };
  1729. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1730. .halt_reg = 0x23004,
  1731. .clkr = {
  1732. .enable_reg = 0x23004,
  1733. .enable_mask = BIT(0),
  1734. .hw.init = &(struct clk_init_data){
  1735. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1736. .parent_names = (const char *[]){ "blsp1_qup6_spi_apps_clk_src" },
  1737. .num_parents = 1,
  1738. .flags = CLK_SET_RATE_PARENT,
  1739. .ops = &clk_branch2_ops,
  1740. },
  1741. },
  1742. };
  1743. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1744. .halt_reg = 0x23008,
  1745. .clkr = {
  1746. .enable_reg = 0x23008,
  1747. .enable_mask = BIT(0),
  1748. .hw.init = &(struct clk_init_data){
  1749. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1750. .parent_names = (const char *[]){ "blsp1_qup6_i2c_apps_clk_src" },
  1751. .num_parents = 1,
  1752. .flags = CLK_SET_RATE_PARENT,
  1753. .ops = &clk_branch2_ops,
  1754. },
  1755. },
  1756. };
  1757. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1758. .halt_reg = 0x24004,
  1759. .clkr = {
  1760. .enable_reg = 0x24004,
  1761. .enable_mask = BIT(0),
  1762. .hw.init = &(struct clk_init_data){
  1763. .name = "gcc_blsp1_uart6_apps_clk",
  1764. .parent_names = (const char *[]){ "blsp1_uart6_apps_clk_src" },
  1765. .num_parents = 1,
  1766. .flags = CLK_SET_RATE_PARENT,
  1767. .ops = &clk_branch2_ops,
  1768. },
  1769. },
  1770. };
  1771. static struct clk_branch gcc_blsp2_ahb_clk = {
  1772. .halt_reg = 0x25004,
  1773. .halt_check = BRANCH_HALT_VOTED,
  1774. .clkr = {
  1775. .enable_reg = 0x52004,
  1776. .enable_mask = BIT(15),
  1777. .hw.init = &(struct clk_init_data){
  1778. .name = "gcc_blsp2_ahb_clk",
  1779. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  1780. .num_parents = 1,
  1781. .flags = CLK_SET_RATE_PARENT,
  1782. .ops = &clk_branch2_ops,
  1783. },
  1784. },
  1785. };
  1786. static struct clk_branch gcc_blsp2_sleep_clk = {
  1787. .halt_reg = 0x25008,
  1788. .halt_check = BRANCH_HALT_VOTED,
  1789. .clkr = {
  1790. .enable_reg = 0x52004,
  1791. .enable_mask = BIT(14),
  1792. .hw.init = &(struct clk_init_data){
  1793. .name = "gcc_blsp2_sleep_clk",
  1794. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  1795. .num_parents = 1,
  1796. .flags = CLK_SET_RATE_PARENT,
  1797. .ops = &clk_branch2_ops,
  1798. },
  1799. },
  1800. };
  1801. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1802. .halt_reg = 0x26004,
  1803. .clkr = {
  1804. .enable_reg = 0x26004,
  1805. .enable_mask = BIT(0),
  1806. .hw.init = &(struct clk_init_data){
  1807. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1808. .parent_names = (const char *[]){ "blsp2_qup1_spi_apps_clk_src" },
  1809. .num_parents = 1,
  1810. .flags = CLK_SET_RATE_PARENT,
  1811. .ops = &clk_branch2_ops,
  1812. },
  1813. },
  1814. };
  1815. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1816. .halt_reg = 0x26008,
  1817. .clkr = {
  1818. .enable_reg = 0x26008,
  1819. .enable_mask = BIT(0),
  1820. .hw.init = &(struct clk_init_data){
  1821. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1822. .parent_names = (const char *[]){ "blsp2_qup1_i2c_apps_clk_src" },
  1823. .num_parents = 1,
  1824. .flags = CLK_SET_RATE_PARENT,
  1825. .ops = &clk_branch2_ops,
  1826. },
  1827. },
  1828. };
  1829. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1830. .halt_reg = 0x27004,
  1831. .clkr = {
  1832. .enable_reg = 0x27004,
  1833. .enable_mask = BIT(0),
  1834. .hw.init = &(struct clk_init_data){
  1835. .name = "gcc_blsp2_uart1_apps_clk",
  1836. .parent_names = (const char *[]){ "blsp2_uart1_apps_clk_src" },
  1837. .num_parents = 1,
  1838. .flags = CLK_SET_RATE_PARENT,
  1839. .ops = &clk_branch2_ops,
  1840. },
  1841. },
  1842. };
  1843. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1844. .halt_reg = 0x28004,
  1845. .clkr = {
  1846. .enable_reg = 0x28004,
  1847. .enable_mask = BIT(0),
  1848. .hw.init = &(struct clk_init_data){
  1849. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1850. .parent_names = (const char *[]){ "blsp2_qup2_spi_apps_clk_src" },
  1851. .num_parents = 1,
  1852. .flags = CLK_SET_RATE_PARENT,
  1853. .ops = &clk_branch2_ops,
  1854. },
  1855. },
  1856. };
  1857. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1858. .halt_reg = 0x28008,
  1859. .clkr = {
  1860. .enable_reg = 0x28008,
  1861. .enable_mask = BIT(0),
  1862. .hw.init = &(struct clk_init_data){
  1863. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1864. .parent_names = (const char *[]){ "blsp2_qup2_i2c_apps_clk_src" },
  1865. .num_parents = 1,
  1866. .flags = CLK_SET_RATE_PARENT,
  1867. .ops = &clk_branch2_ops,
  1868. },
  1869. },
  1870. };
  1871. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1872. .halt_reg = 0x29004,
  1873. .clkr = {
  1874. .enable_reg = 0x29004,
  1875. .enable_mask = BIT(0),
  1876. .hw.init = &(struct clk_init_data){
  1877. .name = "gcc_blsp2_uart2_apps_clk",
  1878. .parent_names = (const char *[]){ "blsp2_uart2_apps_clk_src" },
  1879. .num_parents = 1,
  1880. .flags = CLK_SET_RATE_PARENT,
  1881. .ops = &clk_branch2_ops,
  1882. },
  1883. },
  1884. };
  1885. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1886. .halt_reg = 0x2a004,
  1887. .clkr = {
  1888. .enable_reg = 0x2a004,
  1889. .enable_mask = BIT(0),
  1890. .hw.init = &(struct clk_init_data){
  1891. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1892. .parent_names = (const char *[]){ "blsp2_qup3_spi_apps_clk_src" },
  1893. .num_parents = 1,
  1894. .flags = CLK_SET_RATE_PARENT,
  1895. .ops = &clk_branch2_ops,
  1896. },
  1897. },
  1898. };
  1899. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1900. .halt_reg = 0x2a008,
  1901. .clkr = {
  1902. .enable_reg = 0x2a008,
  1903. .enable_mask = BIT(0),
  1904. .hw.init = &(struct clk_init_data){
  1905. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1906. .parent_names = (const char *[]){ "blsp2_qup3_i2c_apps_clk_src" },
  1907. .num_parents = 1,
  1908. .flags = CLK_SET_RATE_PARENT,
  1909. .ops = &clk_branch2_ops,
  1910. },
  1911. },
  1912. };
  1913. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1914. .halt_reg = 0x2b004,
  1915. .clkr = {
  1916. .enable_reg = 0x2b004,
  1917. .enable_mask = BIT(0),
  1918. .hw.init = &(struct clk_init_data){
  1919. .name = "gcc_blsp2_uart3_apps_clk",
  1920. .parent_names = (const char *[]){ "blsp2_uart3_apps_clk_src" },
  1921. .num_parents = 1,
  1922. .flags = CLK_SET_RATE_PARENT,
  1923. .ops = &clk_branch2_ops,
  1924. },
  1925. },
  1926. };
  1927. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1928. .halt_reg = 0x2c004,
  1929. .clkr = {
  1930. .enable_reg = 0x2c004,
  1931. .enable_mask = BIT(0),
  1932. .hw.init = &(struct clk_init_data){
  1933. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1934. .parent_names = (const char *[]){ "blsp2_qup4_spi_apps_clk_src" },
  1935. .num_parents = 1,
  1936. .flags = CLK_SET_RATE_PARENT,
  1937. .ops = &clk_branch2_ops,
  1938. },
  1939. },
  1940. };
  1941. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1942. .halt_reg = 0x2c008,
  1943. .clkr = {
  1944. .enable_reg = 0x2c008,
  1945. .enable_mask = BIT(0),
  1946. .hw.init = &(struct clk_init_data){
  1947. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1948. .parent_names = (const char *[]){ "blsp2_qup4_i2c_apps_clk_src" },
  1949. .num_parents = 1,
  1950. .flags = CLK_SET_RATE_PARENT,
  1951. .ops = &clk_branch2_ops,
  1952. },
  1953. },
  1954. };
  1955. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1956. .halt_reg = 0x2d004,
  1957. .clkr = {
  1958. .enable_reg = 0x2d004,
  1959. .enable_mask = BIT(0),
  1960. .hw.init = &(struct clk_init_data){
  1961. .name = "gcc_blsp2_uart4_apps_clk",
  1962. .parent_names = (const char *[]){ "blsp2_uart4_apps_clk_src" },
  1963. .num_parents = 1,
  1964. .flags = CLK_SET_RATE_PARENT,
  1965. .ops = &clk_branch2_ops,
  1966. },
  1967. },
  1968. };
  1969. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1970. .halt_reg = 0x2e004,
  1971. .clkr = {
  1972. .enable_reg = 0x2e004,
  1973. .enable_mask = BIT(0),
  1974. .hw.init = &(struct clk_init_data){
  1975. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1976. .parent_names = (const char *[]){ "blsp2_qup5_spi_apps_clk_src" },
  1977. .num_parents = 1,
  1978. .flags = CLK_SET_RATE_PARENT,
  1979. .ops = &clk_branch2_ops,
  1980. },
  1981. },
  1982. };
  1983. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1984. .halt_reg = 0x2e008,
  1985. .clkr = {
  1986. .enable_reg = 0x2e008,
  1987. .enable_mask = BIT(0),
  1988. .hw.init = &(struct clk_init_data){
  1989. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1990. .parent_names = (const char *[]){ "blsp2_qup5_i2c_apps_clk_src" },
  1991. .num_parents = 1,
  1992. .flags = CLK_SET_RATE_PARENT,
  1993. .ops = &clk_branch2_ops,
  1994. },
  1995. },
  1996. };
  1997. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1998. .halt_reg = 0x2f004,
  1999. .clkr = {
  2000. .enable_reg = 0x2f004,
  2001. .enable_mask = BIT(0),
  2002. .hw.init = &(struct clk_init_data){
  2003. .name = "gcc_blsp2_uart5_apps_clk",
  2004. .parent_names = (const char *[]){ "blsp2_uart5_apps_clk_src" },
  2005. .num_parents = 1,
  2006. .flags = CLK_SET_RATE_PARENT,
  2007. .ops = &clk_branch2_ops,
  2008. },
  2009. },
  2010. };
  2011. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  2012. .halt_reg = 0x30004,
  2013. .clkr = {
  2014. .enable_reg = 0x30004,
  2015. .enable_mask = BIT(0),
  2016. .hw.init = &(struct clk_init_data){
  2017. .name = "gcc_blsp2_qup6_spi_apps_clk",
  2018. .parent_names = (const char *[]){ "blsp2_qup6_spi_apps_clk_src" },
  2019. .num_parents = 1,
  2020. .flags = CLK_SET_RATE_PARENT,
  2021. .ops = &clk_branch2_ops,
  2022. },
  2023. },
  2024. };
  2025. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  2026. .halt_reg = 0x30008,
  2027. .clkr = {
  2028. .enable_reg = 0x30008,
  2029. .enable_mask = BIT(0),
  2030. .hw.init = &(struct clk_init_data){
  2031. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  2032. .parent_names = (const char *[]){ "blsp2_qup6_i2c_apps_clk_src" },
  2033. .num_parents = 1,
  2034. .flags = CLK_SET_RATE_PARENT,
  2035. .ops = &clk_branch2_ops,
  2036. },
  2037. },
  2038. };
  2039. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  2040. .halt_reg = 0x31004,
  2041. .clkr = {
  2042. .enable_reg = 0x31004,
  2043. .enable_mask = BIT(0),
  2044. .hw.init = &(struct clk_init_data){
  2045. .name = "gcc_blsp2_uart6_apps_clk",
  2046. .parent_names = (const char *[]){ "blsp2_uart6_apps_clk_src" },
  2047. .num_parents = 1,
  2048. .flags = CLK_SET_RATE_PARENT,
  2049. .ops = &clk_branch2_ops,
  2050. },
  2051. },
  2052. };
  2053. static struct clk_branch gcc_pdm_ahb_clk = {
  2054. .halt_reg = 0x33004,
  2055. .clkr = {
  2056. .enable_reg = 0x33004,
  2057. .enable_mask = BIT(0),
  2058. .hw.init = &(struct clk_init_data){
  2059. .name = "gcc_pdm_ahb_clk",
  2060. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  2061. .num_parents = 1,
  2062. .flags = CLK_SET_RATE_PARENT,
  2063. .ops = &clk_branch2_ops,
  2064. },
  2065. },
  2066. };
  2067. static struct clk_branch gcc_pdm2_clk = {
  2068. .halt_reg = 0x3300c,
  2069. .clkr = {
  2070. .enable_reg = 0x3300c,
  2071. .enable_mask = BIT(0),
  2072. .hw.init = &(struct clk_init_data){
  2073. .name = "gcc_pdm2_clk",
  2074. .parent_names = (const char *[]){ "pdm2_clk_src" },
  2075. .num_parents = 1,
  2076. .flags = CLK_SET_RATE_PARENT,
  2077. .ops = &clk_branch2_ops,
  2078. },
  2079. },
  2080. };
  2081. static struct clk_branch gcc_prng_ahb_clk = {
  2082. .halt_reg = 0x34004,
  2083. .halt_check = BRANCH_HALT_VOTED,
  2084. .clkr = {
  2085. .enable_reg = 0x52004,
  2086. .enable_mask = BIT(13),
  2087. .hw.init = &(struct clk_init_data){
  2088. .name = "gcc_prng_ahb_clk",
  2089. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2090. .num_parents = 1,
  2091. .flags = CLK_SET_RATE_PARENT,
  2092. .ops = &clk_branch2_ops,
  2093. },
  2094. },
  2095. };
  2096. static struct clk_branch gcc_tsif_ahb_clk = {
  2097. .halt_reg = 0x36004,
  2098. .clkr = {
  2099. .enable_reg = 0x36004,
  2100. .enable_mask = BIT(0),
  2101. .hw.init = &(struct clk_init_data){
  2102. .name = "gcc_tsif_ahb_clk",
  2103. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  2104. .num_parents = 1,
  2105. .flags = CLK_SET_RATE_PARENT,
  2106. .ops = &clk_branch2_ops,
  2107. },
  2108. },
  2109. };
  2110. static struct clk_branch gcc_tsif_ref_clk = {
  2111. .halt_reg = 0x36008,
  2112. .clkr = {
  2113. .enable_reg = 0x36008,
  2114. .enable_mask = BIT(0),
  2115. .hw.init = &(struct clk_init_data){
  2116. .name = "gcc_tsif_ref_clk",
  2117. .parent_names = (const char *[]){ "tsif_ref_clk_src" },
  2118. .num_parents = 1,
  2119. .flags = CLK_SET_RATE_PARENT,
  2120. .ops = &clk_branch2_ops,
  2121. },
  2122. },
  2123. };
  2124. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2125. .halt_reg = 0x3600c,
  2126. .clkr = {
  2127. .enable_reg = 0x3600c,
  2128. .enable_mask = BIT(0),
  2129. .hw.init = &(struct clk_init_data){
  2130. .name = "gcc_tsif_inactivity_timers_clk",
  2131. .parent_names = (const char *[]){ "gcc_sleep_clk_src" },
  2132. .num_parents = 1,
  2133. .flags = CLK_SET_RATE_PARENT,
  2134. .ops = &clk_branch2_ops,
  2135. },
  2136. },
  2137. };
  2138. static struct clk_branch gcc_boot_rom_ahb_clk = {
  2139. .halt_reg = 0x38004,
  2140. .halt_check = BRANCH_HALT_VOTED,
  2141. .clkr = {
  2142. .enable_reg = 0x52004,
  2143. .enable_mask = BIT(10),
  2144. .hw.init = &(struct clk_init_data){
  2145. .name = "gcc_boot_rom_ahb_clk",
  2146. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2147. .num_parents = 1,
  2148. .flags = CLK_SET_RATE_PARENT,
  2149. .ops = &clk_branch2_ops,
  2150. },
  2151. },
  2152. };
  2153. static struct clk_branch gcc_bimc_gfx_clk = {
  2154. .halt_reg = 0x46018,
  2155. .clkr = {
  2156. .enable_reg = 0x46018,
  2157. .enable_mask = BIT(0),
  2158. .hw.init = &(struct clk_init_data){
  2159. .name = "gcc_bimc_gfx_clk",
  2160. .flags = CLK_SET_RATE_PARENT,
  2161. .ops = &clk_branch2_ops,
  2162. },
  2163. },
  2164. };
  2165. static struct clk_branch gcc_hmss_rbcpr_clk = {
  2166. .halt_reg = 0x4800c,
  2167. .clkr = {
  2168. .enable_reg = 0x4800c,
  2169. .enable_mask = BIT(0),
  2170. .hw.init = &(struct clk_init_data){
  2171. .name = "gcc_hmss_rbcpr_clk",
  2172. .parent_names = (const char *[]){ "hmss_rbcpr_clk_src" },
  2173. .num_parents = 1,
  2174. .flags = CLK_SET_RATE_PARENT,
  2175. .ops = &clk_branch2_ops,
  2176. },
  2177. },
  2178. };
  2179. static struct clk_branch gcc_gp1_clk = {
  2180. .halt_reg = 0x64000,
  2181. .clkr = {
  2182. .enable_reg = 0x64000,
  2183. .enable_mask = BIT(0),
  2184. .hw.init = &(struct clk_init_data){
  2185. .name = "gcc_gp1_clk",
  2186. .parent_names = (const char *[]){ "gp1_clk_src" },
  2187. .num_parents = 1,
  2188. .flags = CLK_SET_RATE_PARENT,
  2189. .ops = &clk_branch2_ops,
  2190. },
  2191. },
  2192. };
  2193. static struct clk_branch gcc_gp2_clk = {
  2194. .halt_reg = 0x65000,
  2195. .clkr = {
  2196. .enable_reg = 0x65000,
  2197. .enable_mask = BIT(0),
  2198. .hw.init = &(struct clk_init_data){
  2199. .name = "gcc_gp2_clk",
  2200. .parent_names = (const char *[]){ "gp2_clk_src" },
  2201. .num_parents = 1,
  2202. .flags = CLK_SET_RATE_PARENT,
  2203. .ops = &clk_branch2_ops,
  2204. },
  2205. },
  2206. };
  2207. static struct clk_branch gcc_gp3_clk = {
  2208. .halt_reg = 0x66000,
  2209. .clkr = {
  2210. .enable_reg = 0x66000,
  2211. .enable_mask = BIT(0),
  2212. .hw.init = &(struct clk_init_data){
  2213. .name = "gcc_gp3_clk",
  2214. .parent_names = (const char *[]){ "gp3_clk_src" },
  2215. .num_parents = 1,
  2216. .flags = CLK_SET_RATE_PARENT,
  2217. .ops = &clk_branch2_ops,
  2218. },
  2219. },
  2220. };
  2221. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  2222. .halt_reg = 0x6b008,
  2223. .clkr = {
  2224. .enable_reg = 0x6b008,
  2225. .enable_mask = BIT(0),
  2226. .hw.init = &(struct clk_init_data){
  2227. .name = "gcc_pcie_0_slv_axi_clk",
  2228. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2229. .num_parents = 1,
  2230. .flags = CLK_SET_RATE_PARENT,
  2231. .ops = &clk_branch2_ops,
  2232. },
  2233. },
  2234. };
  2235. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  2236. .halt_reg = 0x6b00c,
  2237. .clkr = {
  2238. .enable_reg = 0x6b00c,
  2239. .enable_mask = BIT(0),
  2240. .hw.init = &(struct clk_init_data){
  2241. .name = "gcc_pcie_0_mstr_axi_clk",
  2242. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2243. .num_parents = 1,
  2244. .flags = CLK_SET_RATE_PARENT,
  2245. .ops = &clk_branch2_ops,
  2246. },
  2247. },
  2248. };
  2249. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  2250. .halt_reg = 0x6b010,
  2251. .clkr = {
  2252. .enable_reg = 0x6b010,
  2253. .enable_mask = BIT(0),
  2254. .hw.init = &(struct clk_init_data){
  2255. .name = "gcc_pcie_0_cfg_ahb_clk",
  2256. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2257. .num_parents = 1,
  2258. .flags = CLK_SET_RATE_PARENT,
  2259. .ops = &clk_branch2_ops,
  2260. },
  2261. },
  2262. };
  2263. static struct clk_branch gcc_pcie_0_aux_clk = {
  2264. .halt_reg = 0x6b014,
  2265. .clkr = {
  2266. .enable_reg = 0x6b014,
  2267. .enable_mask = BIT(0),
  2268. .hw.init = &(struct clk_init_data){
  2269. .name = "gcc_pcie_0_aux_clk",
  2270. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2271. .num_parents = 1,
  2272. .flags = CLK_SET_RATE_PARENT,
  2273. .ops = &clk_branch2_ops,
  2274. },
  2275. },
  2276. };
  2277. static struct clk_branch gcc_pcie_0_pipe_clk = {
  2278. .halt_reg = 0x6b018,
  2279. .halt_check = BRANCH_HALT_SKIP,
  2280. .clkr = {
  2281. .enable_reg = 0x6b018,
  2282. .enable_mask = BIT(0),
  2283. .hw.init = &(struct clk_init_data){
  2284. .name = "gcc_pcie_0_pipe_clk",
  2285. .parent_names = (const char *[]){ "pcie_0_pipe_clk_src" },
  2286. .num_parents = 1,
  2287. .flags = CLK_SET_RATE_PARENT,
  2288. .ops = &clk_branch2_ops,
  2289. },
  2290. },
  2291. };
  2292. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  2293. .halt_reg = 0x6d008,
  2294. .clkr = {
  2295. .enable_reg = 0x6d008,
  2296. .enable_mask = BIT(0),
  2297. .hw.init = &(struct clk_init_data){
  2298. .name = "gcc_pcie_1_slv_axi_clk",
  2299. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2300. .num_parents = 1,
  2301. .flags = CLK_SET_RATE_PARENT,
  2302. .ops = &clk_branch2_ops,
  2303. },
  2304. },
  2305. };
  2306. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  2307. .halt_reg = 0x6d00c,
  2308. .clkr = {
  2309. .enable_reg = 0x6d00c,
  2310. .enable_mask = BIT(0),
  2311. .hw.init = &(struct clk_init_data){
  2312. .name = "gcc_pcie_1_mstr_axi_clk",
  2313. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2314. .num_parents = 1,
  2315. .flags = CLK_SET_RATE_PARENT,
  2316. .ops = &clk_branch2_ops,
  2317. },
  2318. },
  2319. };
  2320. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  2321. .halt_reg = 0x6d010,
  2322. .clkr = {
  2323. .enable_reg = 0x6d010,
  2324. .enable_mask = BIT(0),
  2325. .hw.init = &(struct clk_init_data){
  2326. .name = "gcc_pcie_1_cfg_ahb_clk",
  2327. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2328. .num_parents = 1,
  2329. .flags = CLK_SET_RATE_PARENT,
  2330. .ops = &clk_branch2_ops,
  2331. },
  2332. },
  2333. };
  2334. static struct clk_branch gcc_pcie_1_aux_clk = {
  2335. .halt_reg = 0x6d014,
  2336. .clkr = {
  2337. .enable_reg = 0x6d014,
  2338. .enable_mask = BIT(0),
  2339. .hw.init = &(struct clk_init_data){
  2340. .name = "gcc_pcie_1_aux_clk",
  2341. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2342. .num_parents = 1,
  2343. .flags = CLK_SET_RATE_PARENT,
  2344. .ops = &clk_branch2_ops,
  2345. },
  2346. },
  2347. };
  2348. static struct clk_branch gcc_pcie_1_pipe_clk = {
  2349. .halt_reg = 0x6d018,
  2350. .halt_check = BRANCH_HALT_SKIP,
  2351. .clkr = {
  2352. .enable_reg = 0x6d018,
  2353. .enable_mask = BIT(0),
  2354. .hw.init = &(struct clk_init_data){
  2355. .name = "gcc_pcie_1_pipe_clk",
  2356. .parent_names = (const char *[]){ "pcie_1_pipe_clk_src" },
  2357. .num_parents = 1,
  2358. .flags = CLK_SET_RATE_PARENT,
  2359. .ops = &clk_branch2_ops,
  2360. },
  2361. },
  2362. };
  2363. static struct clk_branch gcc_pcie_2_slv_axi_clk = {
  2364. .halt_reg = 0x6e008,
  2365. .clkr = {
  2366. .enable_reg = 0x6e008,
  2367. .enable_mask = BIT(0),
  2368. .hw.init = &(struct clk_init_data){
  2369. .name = "gcc_pcie_2_slv_axi_clk",
  2370. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2371. .num_parents = 1,
  2372. .flags = CLK_SET_RATE_PARENT,
  2373. .ops = &clk_branch2_ops,
  2374. },
  2375. },
  2376. };
  2377. static struct clk_branch gcc_pcie_2_mstr_axi_clk = {
  2378. .halt_reg = 0x6e00c,
  2379. .clkr = {
  2380. .enable_reg = 0x6e00c,
  2381. .enable_mask = BIT(0),
  2382. .hw.init = &(struct clk_init_data){
  2383. .name = "gcc_pcie_2_mstr_axi_clk",
  2384. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2385. .num_parents = 1,
  2386. .flags = CLK_SET_RATE_PARENT,
  2387. .ops = &clk_branch2_ops,
  2388. },
  2389. },
  2390. };
  2391. static struct clk_branch gcc_pcie_2_cfg_ahb_clk = {
  2392. .halt_reg = 0x6e010,
  2393. .clkr = {
  2394. .enable_reg = 0x6e010,
  2395. .enable_mask = BIT(0),
  2396. .hw.init = &(struct clk_init_data){
  2397. .name = "gcc_pcie_2_cfg_ahb_clk",
  2398. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2399. .num_parents = 1,
  2400. .flags = CLK_SET_RATE_PARENT,
  2401. .ops = &clk_branch2_ops,
  2402. },
  2403. },
  2404. };
  2405. static struct clk_branch gcc_pcie_2_aux_clk = {
  2406. .halt_reg = 0x6e014,
  2407. .clkr = {
  2408. .enable_reg = 0x6e014,
  2409. .enable_mask = BIT(0),
  2410. .hw.init = &(struct clk_init_data){
  2411. .name = "gcc_pcie_2_aux_clk",
  2412. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2413. .num_parents = 1,
  2414. .flags = CLK_SET_RATE_PARENT,
  2415. .ops = &clk_branch2_ops,
  2416. },
  2417. },
  2418. };
  2419. static struct clk_branch gcc_pcie_2_pipe_clk = {
  2420. .halt_reg = 0x6e018,
  2421. .halt_check = BRANCH_HALT_SKIP,
  2422. .clkr = {
  2423. .enable_reg = 0x6e018,
  2424. .enable_mask = BIT(0),
  2425. .hw.init = &(struct clk_init_data){
  2426. .name = "gcc_pcie_2_pipe_clk",
  2427. .parent_names = (const char *[]){ "pcie_2_pipe_clk_src" },
  2428. .num_parents = 1,
  2429. .flags = CLK_SET_RATE_PARENT,
  2430. .ops = &clk_branch2_ops,
  2431. },
  2432. },
  2433. };
  2434. static struct clk_branch gcc_pcie_phy_cfg_ahb_clk = {
  2435. .halt_reg = 0x6f004,
  2436. .clkr = {
  2437. .enable_reg = 0x6f004,
  2438. .enable_mask = BIT(0),
  2439. .hw.init = &(struct clk_init_data){
  2440. .name = "gcc_pcie_phy_cfg_ahb_clk",
  2441. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2442. .num_parents = 1,
  2443. .flags = CLK_SET_RATE_PARENT,
  2444. .ops = &clk_branch2_ops,
  2445. },
  2446. },
  2447. };
  2448. static struct clk_branch gcc_pcie_phy_aux_clk = {
  2449. .halt_reg = 0x6f008,
  2450. .clkr = {
  2451. .enable_reg = 0x6f008,
  2452. .enable_mask = BIT(0),
  2453. .hw.init = &(struct clk_init_data){
  2454. .name = "gcc_pcie_phy_aux_clk",
  2455. .parent_names = (const char *[]){ "pcie_aux_clk_src" },
  2456. .num_parents = 1,
  2457. .flags = CLK_SET_RATE_PARENT,
  2458. .ops = &clk_branch2_ops,
  2459. },
  2460. },
  2461. };
  2462. static struct clk_branch gcc_ufs_axi_clk = {
  2463. .halt_reg = 0x75008,
  2464. .clkr = {
  2465. .enable_reg = 0x75008,
  2466. .enable_mask = BIT(0),
  2467. .hw.init = &(struct clk_init_data){
  2468. .name = "gcc_ufs_axi_clk",
  2469. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2470. .num_parents = 1,
  2471. .flags = CLK_SET_RATE_PARENT,
  2472. .ops = &clk_branch2_ops,
  2473. },
  2474. },
  2475. };
  2476. static struct clk_branch gcc_ufs_ahb_clk = {
  2477. .halt_reg = 0x7500c,
  2478. .clkr = {
  2479. .enable_reg = 0x7500c,
  2480. .enable_mask = BIT(0),
  2481. .hw.init = &(struct clk_init_data){
  2482. .name = "gcc_ufs_ahb_clk",
  2483. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2484. .num_parents = 1,
  2485. .flags = CLK_SET_RATE_PARENT,
  2486. .ops = &clk_branch2_ops,
  2487. },
  2488. },
  2489. };
  2490. static struct clk_fixed_factor ufs_tx_cfg_clk_src = {
  2491. .mult = 1,
  2492. .div = 16,
  2493. .hw.init = &(struct clk_init_data){
  2494. .name = "ufs_tx_cfg_clk_src",
  2495. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2496. .num_parents = 1,
  2497. .flags = CLK_SET_RATE_PARENT,
  2498. .ops = &clk_fixed_factor_ops,
  2499. },
  2500. };
  2501. static struct clk_branch gcc_ufs_tx_cfg_clk = {
  2502. .halt_reg = 0x75010,
  2503. .clkr = {
  2504. .enable_reg = 0x75010,
  2505. .enable_mask = BIT(0),
  2506. .hw.init = &(struct clk_init_data){
  2507. .name = "gcc_ufs_tx_cfg_clk",
  2508. .parent_names = (const char *[]){ "ufs_tx_cfg_clk_src" },
  2509. .num_parents = 1,
  2510. .flags = CLK_SET_RATE_PARENT,
  2511. .ops = &clk_branch2_ops,
  2512. },
  2513. },
  2514. };
  2515. static struct clk_fixed_factor ufs_rx_cfg_clk_src = {
  2516. .mult = 1,
  2517. .div = 16,
  2518. .hw.init = &(struct clk_init_data){
  2519. .name = "ufs_rx_cfg_clk_src",
  2520. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2521. .num_parents = 1,
  2522. .flags = CLK_SET_RATE_PARENT,
  2523. .ops = &clk_fixed_factor_ops,
  2524. },
  2525. };
  2526. static struct clk_branch gcc_hlos1_vote_lpass_core_smmu_clk = {
  2527. .halt_reg = 0x7d010,
  2528. .halt_check = BRANCH_HALT_VOTED,
  2529. .clkr = {
  2530. .enable_reg = 0x7d010,
  2531. .enable_mask = BIT(0),
  2532. .hw.init = &(struct clk_init_data){
  2533. .name = "hlos1_vote_lpass_core_smmu_clk",
  2534. .ops = &clk_branch2_ops,
  2535. },
  2536. },
  2537. };
  2538. static struct clk_branch gcc_hlos1_vote_lpass_adsp_smmu_clk = {
  2539. .halt_reg = 0x7d014,
  2540. .halt_check = BRANCH_HALT_VOTED,
  2541. .clkr = {
  2542. .enable_reg = 0x7d014,
  2543. .enable_mask = BIT(0),
  2544. .hw.init = &(struct clk_init_data){
  2545. .name = "hlos1_vote_lpass_adsp_smmu_clk",
  2546. .ops = &clk_branch2_ops,
  2547. },
  2548. },
  2549. };
  2550. static struct clk_branch gcc_ufs_rx_cfg_clk = {
  2551. .halt_reg = 0x75014,
  2552. .clkr = {
  2553. .enable_reg = 0x75014,
  2554. .enable_mask = BIT(0),
  2555. .hw.init = &(struct clk_init_data){
  2556. .name = "gcc_ufs_rx_cfg_clk",
  2557. .parent_names = (const char *[]){ "ufs_rx_cfg_clk_src" },
  2558. .num_parents = 1,
  2559. .flags = CLK_SET_RATE_PARENT,
  2560. .ops = &clk_branch2_ops,
  2561. },
  2562. },
  2563. };
  2564. static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
  2565. .halt_reg = 0x75018,
  2566. .clkr = {
  2567. .enable_reg = 0x75018,
  2568. .enable_mask = BIT(0),
  2569. .hw.init = &(struct clk_init_data){
  2570. .name = "gcc_ufs_tx_symbol_0_clk",
  2571. .parent_names = (const char *[]){ "ufs_tx_symbol_0_clk_src" },
  2572. .num_parents = 1,
  2573. .flags = CLK_SET_RATE_PARENT,
  2574. .ops = &clk_branch2_ops,
  2575. },
  2576. },
  2577. };
  2578. static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
  2579. .halt_reg = 0x7501c,
  2580. .halt_check = BRANCH_HALT_SKIP,
  2581. .clkr = {
  2582. .enable_reg = 0x7501c,
  2583. .enable_mask = BIT(0),
  2584. .hw.init = &(struct clk_init_data){
  2585. .name = "gcc_ufs_rx_symbol_0_clk",
  2586. .parent_names = (const char *[]){ "ufs_rx_symbol_0_clk_src" },
  2587. .num_parents = 1,
  2588. .flags = CLK_SET_RATE_PARENT,
  2589. .ops = &clk_branch2_ops,
  2590. },
  2591. },
  2592. };
  2593. static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
  2594. .halt_reg = 0x75020,
  2595. .halt_check = BRANCH_HALT_SKIP,
  2596. .clkr = {
  2597. .enable_reg = 0x75020,
  2598. .enable_mask = BIT(0),
  2599. .hw.init = &(struct clk_init_data){
  2600. .name = "gcc_ufs_rx_symbol_1_clk",
  2601. .parent_names = (const char *[]){ "ufs_rx_symbol_1_clk_src" },
  2602. .num_parents = 1,
  2603. .flags = CLK_SET_RATE_PARENT,
  2604. .ops = &clk_branch2_ops,
  2605. },
  2606. },
  2607. };
  2608. static struct clk_fixed_factor ufs_ice_core_postdiv_clk_src = {
  2609. .mult = 1,
  2610. .div = 2,
  2611. .hw.init = &(struct clk_init_data){
  2612. .name = "ufs_ice_core_postdiv_clk_src",
  2613. .parent_names = (const char *[]){ "ufs_ice_core_clk_src" },
  2614. .num_parents = 1,
  2615. .flags = CLK_SET_RATE_PARENT,
  2616. .ops = &clk_fixed_factor_ops,
  2617. },
  2618. };
  2619. static struct clk_branch gcc_ufs_unipro_core_clk = {
  2620. .halt_reg = 0x7600c,
  2621. .clkr = {
  2622. .enable_reg = 0x7600c,
  2623. .enable_mask = BIT(0),
  2624. .hw.init = &(struct clk_init_data){
  2625. .name = "gcc_ufs_unipro_core_clk",
  2626. .parent_names = (const char *[]){ "ufs_ice_core_postdiv_clk_src" },
  2627. .num_parents = 1,
  2628. .flags = CLK_SET_RATE_PARENT,
  2629. .ops = &clk_branch2_ops,
  2630. },
  2631. },
  2632. };
  2633. static struct clk_branch gcc_ufs_ice_core_clk = {
  2634. .halt_reg = 0x76010,
  2635. .clkr = {
  2636. .enable_reg = 0x76010,
  2637. .enable_mask = BIT(0),
  2638. .hw.init = &(struct clk_init_data){
  2639. .name = "gcc_ufs_ice_core_clk",
  2640. .parent_names = (const char *[]){ "ufs_ice_core_clk_src" },
  2641. .num_parents = 1,
  2642. .flags = CLK_SET_RATE_PARENT,
  2643. .ops = &clk_branch2_ops,
  2644. },
  2645. },
  2646. };
  2647. static struct clk_branch gcc_ufs_sys_clk_core_clk = {
  2648. .halt_check = BRANCH_HALT_DELAY,
  2649. .clkr = {
  2650. .enable_reg = 0x76030,
  2651. .enable_mask = BIT(0),
  2652. .hw.init = &(struct clk_init_data){
  2653. .name = "gcc_ufs_sys_clk_core_clk",
  2654. .ops = &clk_branch2_ops,
  2655. },
  2656. },
  2657. };
  2658. static struct clk_branch gcc_ufs_tx_symbol_clk_core_clk = {
  2659. .halt_check = BRANCH_HALT_DELAY,
  2660. .clkr = {
  2661. .enable_reg = 0x76034,
  2662. .enable_mask = BIT(0),
  2663. .hw.init = &(struct clk_init_data){
  2664. .name = "gcc_ufs_tx_symbol_clk_core_clk",
  2665. .ops = &clk_branch2_ops,
  2666. },
  2667. },
  2668. };
  2669. static struct clk_branch gcc_aggre0_snoc_axi_clk = {
  2670. .halt_reg = 0x81008,
  2671. .clkr = {
  2672. .enable_reg = 0x81008,
  2673. .enable_mask = BIT(0),
  2674. .hw.init = &(struct clk_init_data){
  2675. .name = "gcc_aggre0_snoc_axi_clk",
  2676. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2677. .num_parents = 1,
  2678. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2679. .ops = &clk_branch2_ops,
  2680. },
  2681. },
  2682. };
  2683. static struct clk_branch gcc_aggre0_cnoc_ahb_clk = {
  2684. .halt_reg = 0x8100c,
  2685. .clkr = {
  2686. .enable_reg = 0x8100c,
  2687. .enable_mask = BIT(0),
  2688. .hw.init = &(struct clk_init_data){
  2689. .name = "gcc_aggre0_cnoc_ahb_clk",
  2690. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2691. .num_parents = 1,
  2692. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2693. .ops = &clk_branch2_ops,
  2694. },
  2695. },
  2696. };
  2697. static struct clk_branch gcc_smmu_aggre0_axi_clk = {
  2698. .halt_reg = 0x81014,
  2699. .clkr = {
  2700. .enable_reg = 0x81014,
  2701. .enable_mask = BIT(0),
  2702. .hw.init = &(struct clk_init_data){
  2703. .name = "gcc_smmu_aggre0_axi_clk",
  2704. .parent_names = (const char *[]){ "system_noc_clk_src" },
  2705. .num_parents = 1,
  2706. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2707. .ops = &clk_branch2_ops,
  2708. },
  2709. },
  2710. };
  2711. static struct clk_branch gcc_smmu_aggre0_ahb_clk = {
  2712. .halt_reg = 0x81018,
  2713. .clkr = {
  2714. .enable_reg = 0x81018,
  2715. .enable_mask = BIT(0),
  2716. .hw.init = &(struct clk_init_data){
  2717. .name = "gcc_smmu_aggre0_ahb_clk",
  2718. .parent_names = (const char *[]){ "config_noc_clk_src" },
  2719. .num_parents = 1,
  2720. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2721. .ops = &clk_branch2_ops,
  2722. },
  2723. },
  2724. };
  2725. static struct clk_branch gcc_aggre2_ufs_axi_clk = {
  2726. .halt_reg = 0x83014,
  2727. .clkr = {
  2728. .enable_reg = 0x83014,
  2729. .enable_mask = BIT(0),
  2730. .hw.init = &(struct clk_init_data){
  2731. .name = "gcc_aggre2_ufs_axi_clk",
  2732. .parent_names = (const char *[]){ "ufs_axi_clk_src" },
  2733. .num_parents = 1,
  2734. .flags = CLK_SET_RATE_PARENT,
  2735. .ops = &clk_branch2_ops,
  2736. },
  2737. },
  2738. };
  2739. static struct clk_branch gcc_aggre2_usb3_axi_clk = {
  2740. .halt_reg = 0x83018,
  2741. .clkr = {
  2742. .enable_reg = 0x83018,
  2743. .enable_mask = BIT(0),
  2744. .hw.init = &(struct clk_init_data){
  2745. .name = "gcc_aggre2_usb3_axi_clk",
  2746. .parent_names = (const char *[]){ "usb30_master_clk_src" },
  2747. .num_parents = 1,
  2748. .flags = CLK_SET_RATE_PARENT,
  2749. .ops = &clk_branch2_ops,
  2750. },
  2751. },
  2752. };
  2753. static struct clk_branch gcc_qspi_ahb_clk = {
  2754. .halt_reg = 0x8b004,
  2755. .clkr = {
  2756. .enable_reg = 0x8b004,
  2757. .enable_mask = BIT(0),
  2758. .hw.init = &(struct clk_init_data){
  2759. .name = "gcc_qspi_ahb_clk",
  2760. .parent_names = (const char *[]){ "periph_noc_clk_src" },
  2761. .num_parents = 1,
  2762. .flags = CLK_SET_RATE_PARENT,
  2763. .ops = &clk_branch2_ops,
  2764. },
  2765. },
  2766. };
  2767. static struct clk_branch gcc_qspi_ser_clk = {
  2768. .halt_reg = 0x8b008,
  2769. .clkr = {
  2770. .enable_reg = 0x8b008,
  2771. .enable_mask = BIT(0),
  2772. .hw.init = &(struct clk_init_data){
  2773. .name = "gcc_qspi_ser_clk",
  2774. .parent_names = (const char *[]){ "qspi_ser_clk_src" },
  2775. .num_parents = 1,
  2776. .flags = CLK_SET_RATE_PARENT,
  2777. .ops = &clk_branch2_ops,
  2778. },
  2779. },
  2780. };
  2781. static struct clk_branch gcc_usb3_clkref_clk = {
  2782. .halt_reg = 0x8800C,
  2783. .clkr = {
  2784. .enable_reg = 0x8800C,
  2785. .enable_mask = BIT(0),
  2786. .hw.init = &(struct clk_init_data){
  2787. .name = "gcc_usb3_clkref_clk",
  2788. .parent_names = (const char *[]){ "xo" },
  2789. .num_parents = 1,
  2790. .ops = &clk_branch2_ops,
  2791. },
  2792. },
  2793. };
  2794. static struct clk_branch gcc_hdmi_clkref_clk = {
  2795. .halt_reg = 0x88000,
  2796. .clkr = {
  2797. .enable_reg = 0x88000,
  2798. .enable_mask = BIT(0),
  2799. .hw.init = &(struct clk_init_data){
  2800. .name = "gcc_hdmi_clkref_clk",
  2801. .parent_names = (const char *[]){ "xo" },
  2802. .num_parents = 1,
  2803. .ops = &clk_branch2_ops,
  2804. },
  2805. },
  2806. };
  2807. static struct clk_branch gcc_ufs_clkref_clk = {
  2808. .halt_reg = 0x88008,
  2809. .clkr = {
  2810. .enable_reg = 0x88008,
  2811. .enable_mask = BIT(0),
  2812. .hw.init = &(struct clk_init_data){
  2813. .name = "gcc_ufs_clkref_clk",
  2814. .parent_names = (const char *[]){ "xo" },
  2815. .num_parents = 1,
  2816. .ops = &clk_branch2_ops,
  2817. },
  2818. },
  2819. };
  2820. static struct clk_branch gcc_pcie_clkref_clk = {
  2821. .halt_reg = 0x88010,
  2822. .clkr = {
  2823. .enable_reg = 0x88010,
  2824. .enable_mask = BIT(0),
  2825. .hw.init = &(struct clk_init_data){
  2826. .name = "gcc_pcie_clkref_clk",
  2827. .parent_names = (const char *[]){ "xo" },
  2828. .num_parents = 1,
  2829. .ops = &clk_branch2_ops,
  2830. },
  2831. },
  2832. };
  2833. static struct clk_branch gcc_rx2_usb2_clkref_clk = {
  2834. .halt_reg = 0x88014,
  2835. .clkr = {
  2836. .enable_reg = 0x88014,
  2837. .enable_mask = BIT(0),
  2838. .hw.init = &(struct clk_init_data){
  2839. .name = "gcc_rx2_usb2_clkref_clk",
  2840. .parent_names = (const char *[]){ "xo" },
  2841. .num_parents = 1,
  2842. .ops = &clk_branch2_ops,
  2843. },
  2844. },
  2845. };
  2846. static struct clk_branch gcc_rx1_usb2_clkref_clk = {
  2847. .halt_reg = 0x88018,
  2848. .clkr = {
  2849. .enable_reg = 0x88018,
  2850. .enable_mask = BIT(0),
  2851. .hw.init = &(struct clk_init_data){
  2852. .name = "gcc_rx1_usb2_clkref_clk",
  2853. .parent_names = (const char *[]){ "xo" },
  2854. .num_parents = 1,
  2855. .ops = &clk_branch2_ops,
  2856. },
  2857. },
  2858. };
  2859. static struct clk_hw *gcc_msm8996_hws[] = {
  2860. &xo.hw,
  2861. &gpll0_early_div.hw,
  2862. &ufs_tx_cfg_clk_src.hw,
  2863. &ufs_rx_cfg_clk_src.hw,
  2864. &ufs_ice_core_postdiv_clk_src.hw,
  2865. };
  2866. static struct gdsc aggre0_noc_gdsc = {
  2867. .gdscr = 0x81004,
  2868. .gds_hw_ctrl = 0x81028,
  2869. .pd = {
  2870. .name = "aggre0_noc",
  2871. },
  2872. .pwrsts = PWRSTS_OFF_ON,
  2873. .flags = VOTABLE | ALWAYS_ON,
  2874. };
  2875. static struct gdsc hlos1_vote_aggre0_noc_gdsc = {
  2876. .gdscr = 0x7d024,
  2877. .pd = {
  2878. .name = "hlos1_vote_aggre0_noc",
  2879. },
  2880. .pwrsts = PWRSTS_OFF_ON,
  2881. .flags = VOTABLE,
  2882. };
  2883. static struct gdsc hlos1_vote_lpass_adsp_gdsc = {
  2884. .gdscr = 0x7d034,
  2885. .pd = {
  2886. .name = "hlos1_vote_lpass_adsp",
  2887. },
  2888. .pwrsts = PWRSTS_OFF_ON,
  2889. .flags = VOTABLE,
  2890. };
  2891. static struct gdsc hlos1_vote_lpass_core_gdsc = {
  2892. .gdscr = 0x7d038,
  2893. .pd = {
  2894. .name = "hlos1_vote_lpass_core",
  2895. },
  2896. .pwrsts = PWRSTS_OFF_ON,
  2897. .flags = VOTABLE,
  2898. };
  2899. static struct gdsc usb30_gdsc = {
  2900. .gdscr = 0xf004,
  2901. .pd = {
  2902. .name = "usb30",
  2903. },
  2904. .pwrsts = PWRSTS_OFF_ON,
  2905. };
  2906. static struct gdsc pcie0_gdsc = {
  2907. .gdscr = 0x6b004,
  2908. .pd = {
  2909. .name = "pcie0",
  2910. },
  2911. .pwrsts = PWRSTS_OFF_ON,
  2912. };
  2913. static struct gdsc pcie1_gdsc = {
  2914. .gdscr = 0x6d004,
  2915. .pd = {
  2916. .name = "pcie1",
  2917. },
  2918. .pwrsts = PWRSTS_OFF_ON,
  2919. };
  2920. static struct gdsc pcie2_gdsc = {
  2921. .gdscr = 0x6e004,
  2922. .pd = {
  2923. .name = "pcie2",
  2924. },
  2925. .pwrsts = PWRSTS_OFF_ON,
  2926. };
  2927. static struct gdsc ufs_gdsc = {
  2928. .gdscr = 0x75004,
  2929. .pd = {
  2930. .name = "ufs",
  2931. },
  2932. .pwrsts = PWRSTS_OFF_ON,
  2933. };
  2934. static struct clk_regmap *gcc_msm8996_clocks[] = {
  2935. [GPLL0_EARLY] = &gpll0_early.clkr,
  2936. [GPLL0] = &gpll0.clkr,
  2937. [GPLL4_EARLY] = &gpll4_early.clkr,
  2938. [GPLL4] = &gpll4.clkr,
  2939. [SYSTEM_NOC_CLK_SRC] = &system_noc_clk_src.clkr,
  2940. [CONFIG_NOC_CLK_SRC] = &config_noc_clk_src.clkr,
  2941. [PERIPH_NOC_CLK_SRC] = &periph_noc_clk_src.clkr,
  2942. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  2943. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  2944. [USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
  2945. [USB20_MASTER_CLK_SRC] = &usb20_master_clk_src.clkr,
  2946. [USB20_MOCK_UTMI_CLK_SRC] = &usb20_mock_utmi_clk_src.clkr,
  2947. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2948. [SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
  2949. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2950. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  2951. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  2952. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2953. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2954. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2955. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2956. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2957. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2958. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2959. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2960. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  2961. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2962. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2963. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  2964. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2965. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2966. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  2967. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2968. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2969. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  2970. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  2971. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  2972. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  2973. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  2974. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  2975. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  2976. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  2977. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  2978. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  2979. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  2980. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  2981. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  2982. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  2983. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  2984. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  2985. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  2986. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  2987. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  2988. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2989. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  2990. [GCC_SLEEP_CLK_SRC] = &gcc_sleep_clk_src.clkr,
  2991. [HMSS_RBCPR_CLK_SRC] = &hmss_rbcpr_clk_src.clkr,
  2992. [HMSS_GPLL0_CLK_SRC] = &hmss_gpll0_clk_src.clkr,
  2993. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2994. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2995. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2996. [PCIE_AUX_CLK_SRC] = &pcie_aux_clk_src.clkr,
  2997. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  2998. [UFS_ICE_CORE_CLK_SRC] = &ufs_ice_core_clk_src.clkr,
  2999. [QSPI_SER_CLK_SRC] = &qspi_ser_clk_src.clkr,
  3000. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  3001. [GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
  3002. [GCC_PERIPH_NOC_USB20_AHB_CLK] = &gcc_periph_noc_usb20_ahb_clk.clkr,
  3003. [GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
  3004. [GCC_MMSS_BIMC_GFX_CLK] = &gcc_mmss_bimc_gfx_clk.clkr,
  3005. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  3006. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  3007. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  3008. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  3009. [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
  3010. [GCC_USB20_MASTER_CLK] = &gcc_usb20_master_clk.clkr,
  3011. [GCC_USB20_SLEEP_CLK] = &gcc_usb20_sleep_clk.clkr,
  3012. [GCC_USB20_MOCK_UTMI_CLK] = &gcc_usb20_mock_utmi_clk.clkr,
  3013. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  3014. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3015. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3016. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  3017. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3018. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3019. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  3020. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  3021. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  3022. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3023. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  3024. [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
  3025. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  3026. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  3027. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  3028. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  3029. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  3030. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  3031. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  3032. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  3033. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  3034. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  3035. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  3036. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  3037. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  3038. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  3039. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  3040. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  3041. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  3042. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  3043. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  3044. [GCC_BLSP2_SLEEP_CLK] = &gcc_blsp2_sleep_clk.clkr,
  3045. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  3046. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  3047. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  3048. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  3049. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  3050. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  3051. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  3052. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  3053. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  3054. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  3055. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  3056. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  3057. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  3058. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  3059. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  3060. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  3061. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  3062. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  3063. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3064. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3065. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3066. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3067. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3068. [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
  3069. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3070. [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
  3071. [GCC_HMSS_RBCPR_CLK] = &gcc_hmss_rbcpr_clk.clkr,
  3072. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3073. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3074. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3075. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3076. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3077. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3078. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3079. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3080. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3081. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3082. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3083. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3084. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3085. [GCC_PCIE_2_SLV_AXI_CLK] = &gcc_pcie_2_slv_axi_clk.clkr,
  3086. [GCC_PCIE_2_MSTR_AXI_CLK] = &gcc_pcie_2_mstr_axi_clk.clkr,
  3087. [GCC_PCIE_2_CFG_AHB_CLK] = &gcc_pcie_2_cfg_ahb_clk.clkr,
  3088. [GCC_PCIE_2_AUX_CLK] = &gcc_pcie_2_aux_clk.clkr,
  3089. [GCC_PCIE_2_PIPE_CLK] = &gcc_pcie_2_pipe_clk.clkr,
  3090. [GCC_PCIE_PHY_CFG_AHB_CLK] = &gcc_pcie_phy_cfg_ahb_clk.clkr,
  3091. [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
  3092. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  3093. [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
  3094. [GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
  3095. [GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
  3096. [GCC_HLOS1_VOTE_LPASS_CORE_SMMU_CLK] = &gcc_hlos1_vote_lpass_core_smmu_clk.clkr,
  3097. [GCC_HLOS1_VOTE_LPASS_ADSP_SMMU_CLK] = &gcc_hlos1_vote_lpass_adsp_smmu_clk.clkr,
  3098. [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
  3099. [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
  3100. [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
  3101. [GCC_UFS_UNIPRO_CORE_CLK] = &gcc_ufs_unipro_core_clk.clkr,
  3102. [GCC_UFS_ICE_CORE_CLK] = &gcc_ufs_ice_core_clk.clkr,
  3103. [GCC_UFS_SYS_CLK_CORE_CLK] = &gcc_ufs_sys_clk_core_clk.clkr,
  3104. [GCC_UFS_TX_SYMBOL_CLK_CORE_CLK] = &gcc_ufs_tx_symbol_clk_core_clk.clkr,
  3105. [GCC_AGGRE0_SNOC_AXI_CLK] = &gcc_aggre0_snoc_axi_clk.clkr,
  3106. [GCC_AGGRE0_CNOC_AHB_CLK] = &gcc_aggre0_cnoc_ahb_clk.clkr,
  3107. [GCC_SMMU_AGGRE0_AXI_CLK] = &gcc_smmu_aggre0_axi_clk.clkr,
  3108. [GCC_SMMU_AGGRE0_AHB_CLK] = &gcc_smmu_aggre0_ahb_clk.clkr,
  3109. [GCC_AGGRE2_UFS_AXI_CLK] = &gcc_aggre2_ufs_axi_clk.clkr,
  3110. [GCC_AGGRE2_USB3_AXI_CLK] = &gcc_aggre2_usb3_axi_clk.clkr,
  3111. [GCC_QSPI_AHB_CLK] = &gcc_qspi_ahb_clk.clkr,
  3112. [GCC_QSPI_SER_CLK] = &gcc_qspi_ser_clk.clkr,
  3113. [GCC_USB3_CLKREF_CLK] = &gcc_usb3_clkref_clk.clkr,
  3114. [GCC_HDMI_CLKREF_CLK] = &gcc_hdmi_clkref_clk.clkr,
  3115. [GCC_UFS_CLKREF_CLK] = &gcc_ufs_clkref_clk.clkr,
  3116. [GCC_PCIE_CLKREF_CLK] = &gcc_pcie_clkref_clk.clkr,
  3117. [GCC_RX2_USB2_CLKREF_CLK] = &gcc_rx2_usb2_clkref_clk.clkr,
  3118. [GCC_RX1_USB2_CLKREF_CLK] = &gcc_rx1_usb2_clkref_clk.clkr,
  3119. };
  3120. static struct gdsc *gcc_msm8996_gdscs[] = {
  3121. [AGGRE0_NOC_GDSC] = &aggre0_noc_gdsc,
  3122. [HLOS1_VOTE_AGGRE0_NOC_GDSC] = &hlos1_vote_aggre0_noc_gdsc,
  3123. [HLOS1_VOTE_LPASS_ADSP_GDSC] = &hlos1_vote_lpass_adsp_gdsc,
  3124. [HLOS1_VOTE_LPASS_CORE_GDSC] = &hlos1_vote_lpass_core_gdsc,
  3125. [USB30_GDSC] = &usb30_gdsc,
  3126. [PCIE0_GDSC] = &pcie0_gdsc,
  3127. [PCIE1_GDSC] = &pcie1_gdsc,
  3128. [PCIE2_GDSC] = &pcie2_gdsc,
  3129. [UFS_GDSC] = &ufs_gdsc,
  3130. };
  3131. static const struct qcom_reset_map gcc_msm8996_resets[] = {
  3132. [GCC_SYSTEM_NOC_BCR] = { 0x4000 },
  3133. [GCC_CONFIG_NOC_BCR] = { 0x5000 },
  3134. [GCC_PERIPH_NOC_BCR] = { 0x6000 },
  3135. [GCC_IMEM_BCR] = { 0x8000 },
  3136. [GCC_MMSS_BCR] = { 0x9000 },
  3137. [GCC_PIMEM_BCR] = { 0x0a000 },
  3138. [GCC_QDSS_BCR] = { 0x0c000 },
  3139. [GCC_USB_30_BCR] = { 0x0f000 },
  3140. [GCC_USB_20_BCR] = { 0x12000 },
  3141. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12038 },
  3142. [GCC_QUSB2PHY_SEC_BCR] = { 0x1203c },
  3143. [GCC_USB3_PHY_BCR] = { 0x50020 },
  3144. [GCC_USB3PHY_PHY_BCR] = { 0x50024 },
  3145. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
  3146. [GCC_SDCC1_BCR] = { 0x13000 },
  3147. [GCC_SDCC2_BCR] = { 0x14000 },
  3148. [GCC_SDCC3_BCR] = { 0x15000 },
  3149. [GCC_SDCC4_BCR] = { 0x16000 },
  3150. [GCC_BLSP1_BCR] = { 0x17000 },
  3151. [GCC_BLSP1_QUP1_BCR] = { 0x19000 },
  3152. [GCC_BLSP1_UART1_BCR] = { 0x1a000 },
  3153. [GCC_BLSP1_QUP2_BCR] = { 0x1b000 },
  3154. [GCC_BLSP1_UART2_BCR] = { 0x1c000 },
  3155. [GCC_BLSP1_QUP3_BCR] = { 0x1d000 },
  3156. [GCC_BLSP1_UART3_BCR] = { 0x1e000 },
  3157. [GCC_BLSP1_QUP4_BCR] = { 0x1f000 },
  3158. [GCC_BLSP1_UART4_BCR] = { 0x20000 },
  3159. [GCC_BLSP1_QUP5_BCR] = { 0x21000 },
  3160. [GCC_BLSP1_UART5_BCR] = { 0x22000 },
  3161. [GCC_BLSP1_QUP6_BCR] = { 0x23000 },
  3162. [GCC_BLSP1_UART6_BCR] = { 0x24000 },
  3163. [GCC_BLSP2_BCR] = { 0x25000 },
  3164. [GCC_BLSP2_QUP1_BCR] = { 0x26000 },
  3165. [GCC_BLSP2_UART1_BCR] = { 0x27000 },
  3166. [GCC_BLSP2_QUP2_BCR] = { 0x28000 },
  3167. [GCC_BLSP2_UART2_BCR] = { 0x29000 },
  3168. [GCC_BLSP2_QUP3_BCR] = { 0x2a000 },
  3169. [GCC_BLSP2_UART3_BCR] = { 0x2b000 },
  3170. [GCC_BLSP2_QUP4_BCR] = { 0x2c000 },
  3171. [GCC_BLSP2_UART4_BCR] = { 0x2d000 },
  3172. [GCC_BLSP2_QUP5_BCR] = { 0x2e000 },
  3173. [GCC_BLSP2_UART5_BCR] = { 0x2f000 },
  3174. [GCC_BLSP2_QUP6_BCR] = { 0x30000 },
  3175. [GCC_BLSP2_UART6_BCR] = { 0x31000 },
  3176. [GCC_PDM_BCR] = { 0x33000 },
  3177. [GCC_PRNG_BCR] = { 0x34000 },
  3178. [GCC_TSIF_BCR] = { 0x36000 },
  3179. [GCC_TCSR_BCR] = { 0x37000 },
  3180. [GCC_BOOT_ROM_BCR] = { 0x38000 },
  3181. [GCC_MSG_RAM_BCR] = { 0x39000 },
  3182. [GCC_TLMM_BCR] = { 0x3a000 },
  3183. [GCC_MPM_BCR] = { 0x3b000 },
  3184. [GCC_SEC_CTRL_BCR] = { 0x3d000 },
  3185. [GCC_SPMI_BCR] = { 0x3f000 },
  3186. [GCC_SPDM_BCR] = { 0x40000 },
  3187. [GCC_CE1_BCR] = { 0x41000 },
  3188. [GCC_BIMC_BCR] = { 0x44000 },
  3189. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x49000 },
  3190. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x49008 },
  3191. [GCC_SNOC_BUS_TIMEOUT1_BCR] = { 0x49010 },
  3192. [GCC_SNOC_BUS_TIMEOUT3_BCR] = { 0x49018 },
  3193. [GCC_SNOC_BUS_TIMEOUT_EXTREF_BCR] = { 0x49020 },
  3194. [GCC_PNOC_BUS_TIMEOUT0_BCR] = { 0x4a000 },
  3195. [GCC_PNOC_BUS_TIMEOUT1_BCR] = { 0x4a008 },
  3196. [GCC_PNOC_BUS_TIMEOUT2_BCR] = { 0x4a010 },
  3197. [GCC_PNOC_BUS_TIMEOUT3_BCR] = { 0x4a018 },
  3198. [GCC_PNOC_BUS_TIMEOUT4_BCR] = { 0x4a020 },
  3199. [GCC_CNOC_BUS_TIMEOUT0_BCR] = { 0x4b000 },
  3200. [GCC_CNOC_BUS_TIMEOUT1_BCR] = { 0x4b008 },
  3201. [GCC_CNOC_BUS_TIMEOUT2_BCR] = { 0x4b010 },
  3202. [GCC_CNOC_BUS_TIMEOUT3_BCR] = { 0x4b018 },
  3203. [GCC_CNOC_BUS_TIMEOUT4_BCR] = { 0x4b020 },
  3204. [GCC_CNOC_BUS_TIMEOUT5_BCR] = { 0x4b028 },
  3205. [GCC_CNOC_BUS_TIMEOUT6_BCR] = { 0x4b030 },
  3206. [GCC_CNOC_BUS_TIMEOUT7_BCR] = { 0x4b038 },
  3207. [GCC_CNOC_BUS_TIMEOUT8_BCR] = { 0x80000 },
  3208. [GCC_CNOC_BUS_TIMEOUT9_BCR] = { 0x80008 },
  3209. [GCC_CNOC_BUS_TIMEOUT_EXTREF_BCR] = { 0x80010 },
  3210. [GCC_APB2JTAG_BCR] = { 0x4c000 },
  3211. [GCC_RBCPR_CX_BCR] = { 0x4e000 },
  3212. [GCC_RBCPR_MX_BCR] = { 0x4f000 },
  3213. [GCC_PCIE_0_BCR] = { 0x6b000 },
  3214. [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
  3215. [GCC_PCIE_1_BCR] = { 0x6d000 },
  3216. [GCC_PCIE_1_PHY_BCR] = { 0x6d038 },
  3217. [GCC_PCIE_2_BCR] = { 0x6e000 },
  3218. [GCC_PCIE_2_PHY_BCR] = { 0x6e038 },
  3219. [GCC_PCIE_PHY_BCR] = { 0x6f000 },
  3220. [GCC_PCIE_PHY_COM_BCR] = { 0x6f014 },
  3221. [GCC_PCIE_PHY_COM_NOCSR_BCR] = { 0x6f00c },
  3222. [GCC_DCD_BCR] = { 0x70000 },
  3223. [GCC_OBT_ODT_BCR] = { 0x73000 },
  3224. [GCC_UFS_BCR] = { 0x75000 },
  3225. [GCC_SSC_BCR] = { 0x63000 },
  3226. [GCC_VS_BCR] = { 0x7a000 },
  3227. [GCC_AGGRE0_NOC_BCR] = { 0x81000 },
  3228. [GCC_AGGRE1_NOC_BCR] = { 0x82000 },
  3229. [GCC_AGGRE2_NOC_BCR] = { 0x83000 },
  3230. [GCC_DCC_BCR] = { 0x84000 },
  3231. [GCC_IPA_BCR] = { 0x89000 },
  3232. [GCC_QSPI_BCR] = { 0x8b000 },
  3233. [GCC_SKL_BCR] = { 0x8c000 },
  3234. [GCC_MSMPU_BCR] = { 0x8d000 },
  3235. [GCC_MSS_Q6_BCR] = { 0x8e000 },
  3236. [GCC_QREFS_VBG_CAL_BCR] = { 0x88020 },
  3237. [GCC_MSS_RESTART] = { 0x8f008 },
  3238. };
  3239. static const struct regmap_config gcc_msm8996_regmap_config = {
  3240. .reg_bits = 32,
  3241. .reg_stride = 4,
  3242. .val_bits = 32,
  3243. .max_register = 0x8f010,
  3244. .fast_io = true,
  3245. };
  3246. static const struct qcom_cc_desc gcc_msm8996_desc = {
  3247. .config = &gcc_msm8996_regmap_config,
  3248. .clks = gcc_msm8996_clocks,
  3249. .num_clks = ARRAY_SIZE(gcc_msm8996_clocks),
  3250. .resets = gcc_msm8996_resets,
  3251. .num_resets = ARRAY_SIZE(gcc_msm8996_resets),
  3252. .gdscs = gcc_msm8996_gdscs,
  3253. .num_gdscs = ARRAY_SIZE(gcc_msm8996_gdscs),
  3254. };
  3255. static const struct of_device_id gcc_msm8996_match_table[] = {
  3256. { .compatible = "qcom,gcc-msm8996" },
  3257. { }
  3258. };
  3259. MODULE_DEVICE_TABLE(of, gcc_msm8996_match_table);
  3260. static int gcc_msm8996_probe(struct platform_device *pdev)
  3261. {
  3262. struct device *dev = &pdev->dev;
  3263. int i, ret;
  3264. struct regmap *regmap;
  3265. regmap = qcom_cc_map(pdev, &gcc_msm8996_desc);
  3266. if (IS_ERR(regmap))
  3267. return PTR_ERR(regmap);
  3268. /*
  3269. * Set the HMSS_AHB_CLK_SLEEP_ENA bit to allow the hmss_ahb_clk to be
  3270. * turned off by hardware during certain apps low power modes.
  3271. */
  3272. regmap_update_bits(regmap, 0x52008, BIT(21), BIT(21));
  3273. for (i = 0; i < ARRAY_SIZE(gcc_msm8996_hws); i++) {
  3274. ret = devm_clk_hw_register(dev, gcc_msm8996_hws[i]);
  3275. if (ret)
  3276. return ret;
  3277. }
  3278. return qcom_cc_really_probe(pdev, &gcc_msm8996_desc, regmap);
  3279. }
  3280. static struct platform_driver gcc_msm8996_driver = {
  3281. .probe = gcc_msm8996_probe,
  3282. .driver = {
  3283. .name = "gcc-msm8996",
  3284. .of_match_table = gcc_msm8996_match_table,
  3285. },
  3286. };
  3287. static int __init gcc_msm8996_init(void)
  3288. {
  3289. return platform_driver_register(&gcc_msm8996_driver);
  3290. }
  3291. core_initcall(gcc_msm8996_init);
  3292. static void __exit gcc_msm8996_exit(void)
  3293. {
  3294. platform_driver_unregister(&gcc_msm8996_driver);
  3295. }
  3296. module_exit(gcc_msm8996_exit);
  3297. MODULE_DESCRIPTION("QCOM GCC MSM8996 Driver");
  3298. MODULE_LICENSE("GPL v2");
  3299. MODULE_ALIAS("platform:gcc-msm8996");