gcc-msm8994.c 55 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322
  1. /* Copyright (c) 2013-2016, The Linux Foundation. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/init.h>
  14. #include <linux/err.h>
  15. #include <linux/ctype.h>
  16. #include <linux/io.h>
  17. #include <linux/of.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/module.h>
  20. #include <linux/regmap.h>
  21. #include <dt-bindings/clock/qcom,gcc-msm8994.h>
  22. #include "common.h"
  23. #include "clk-regmap.h"
  24. #include "clk-alpha-pll.h"
  25. #include "clk-rcg.h"
  26. #include "clk-branch.h"
  27. #include "reset.h"
  28. enum {
  29. P_XO,
  30. P_GPLL0,
  31. P_GPLL4,
  32. };
  33. static const struct parent_map gcc_xo_gpll0_map[] = {
  34. { P_XO, 0 },
  35. { P_GPLL0, 1 },
  36. };
  37. static const char * const gcc_xo_gpll0[] = {
  38. "xo",
  39. "gpll0",
  40. };
  41. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  42. { P_XO, 0 },
  43. { P_GPLL0, 1 },
  44. { P_GPLL4, 5 },
  45. };
  46. static const char * const gcc_xo_gpll0_gpll4[] = {
  47. "xo",
  48. "gpll0",
  49. "gpll4",
  50. };
  51. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  52. static struct clk_fixed_factor xo = {
  53. .mult = 1,
  54. .div = 1,
  55. .hw.init = &(struct clk_init_data)
  56. {
  57. .name = "xo",
  58. .parent_names = (const char *[]) { "xo_board" },
  59. .num_parents = 1,
  60. .ops = &clk_fixed_factor_ops,
  61. },
  62. };
  63. static struct clk_alpha_pll gpll0_early = {
  64. .offset = 0x00000,
  65. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  66. .clkr = {
  67. .enable_reg = 0x1480,
  68. .enable_mask = BIT(0),
  69. .hw.init = &(struct clk_init_data)
  70. {
  71. .name = "gpll0_early",
  72. .parent_names = (const char *[]) { "xo" },
  73. .num_parents = 1,
  74. .ops = &clk_alpha_pll_ops,
  75. },
  76. },
  77. };
  78. static struct clk_alpha_pll_postdiv gpll0 = {
  79. .offset = 0x00000,
  80. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  81. .clkr.hw.init = &(struct clk_init_data)
  82. {
  83. .name = "gpll0",
  84. .parent_names = (const char *[]) { "gpll0_early" },
  85. .num_parents = 1,
  86. .ops = &clk_alpha_pll_postdiv_ops,
  87. },
  88. };
  89. static struct clk_alpha_pll gpll4_early = {
  90. .offset = 0x1dc0,
  91. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  92. .clkr = {
  93. .enable_reg = 0x1480,
  94. .enable_mask = BIT(4),
  95. .hw.init = &(struct clk_init_data)
  96. {
  97. .name = "gpll4_early",
  98. .parent_names = (const char *[]) { "xo" },
  99. .num_parents = 1,
  100. .ops = &clk_alpha_pll_ops,
  101. },
  102. },
  103. };
  104. static struct clk_alpha_pll_postdiv gpll4 = {
  105. .offset = 0x1dc0,
  106. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  107. .clkr.hw.init = &(struct clk_init_data)
  108. {
  109. .name = "gpll4",
  110. .parent_names = (const char *[]) { "gpll4_early" },
  111. .num_parents = 1,
  112. .ops = &clk_alpha_pll_postdiv_ops,
  113. },
  114. };
  115. static struct freq_tbl ftbl_ufs_axi_clk_src[] = {
  116. F(50000000, P_GPLL0, 12, 0, 0),
  117. F(100000000, P_GPLL0, 6, 0, 0),
  118. F(150000000, P_GPLL0, 4, 0, 0),
  119. F(171430000, P_GPLL0, 3.5, 0, 0),
  120. F(200000000, P_GPLL0, 3, 0, 0),
  121. F(240000000, P_GPLL0, 2.5, 0, 0),
  122. { }
  123. };
  124. static struct clk_rcg2 ufs_axi_clk_src = {
  125. .cmd_rcgr = 0x1d68,
  126. .mnd_width = 8,
  127. .hid_width = 5,
  128. .parent_map = gcc_xo_gpll0_map,
  129. .freq_tbl = ftbl_ufs_axi_clk_src,
  130. .clkr.hw.init = &(struct clk_init_data)
  131. {
  132. .name = "ufs_axi_clk_src",
  133. .parent_names = gcc_xo_gpll0,
  134. .num_parents = 2,
  135. .ops = &clk_rcg2_ops,
  136. },
  137. };
  138. static struct freq_tbl ftbl_usb30_master_clk_src[] = {
  139. F(19200000, P_XO, 1, 0, 0),
  140. F(125000000, P_GPLL0, 1, 5, 24),
  141. { }
  142. };
  143. static struct clk_rcg2 usb30_master_clk_src = {
  144. .cmd_rcgr = 0x03d4,
  145. .mnd_width = 8,
  146. .hid_width = 5,
  147. .parent_map = gcc_xo_gpll0_map,
  148. .freq_tbl = ftbl_usb30_master_clk_src,
  149. .clkr.hw.init = &(struct clk_init_data)
  150. {
  151. .name = "usb30_master_clk_src",
  152. .parent_names = gcc_xo_gpll0,
  153. .num_parents = 2,
  154. .ops = &clk_rcg2_ops,
  155. },
  156. };
  157. static struct freq_tbl ftbl_blsp_i2c_apps_clk_src[] = {
  158. F(19200000, P_XO, 1, 0, 0),
  159. F(50000000, P_GPLL0, 12, 0, 0),
  160. { }
  161. };
  162. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  163. .cmd_rcgr = 0x0660,
  164. .hid_width = 5,
  165. .parent_map = gcc_xo_gpll0_map,
  166. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  167. .clkr.hw.init = &(struct clk_init_data)
  168. {
  169. .name = "blsp1_qup1_i2c_apps_clk_src",
  170. .parent_names = gcc_xo_gpll0,
  171. .num_parents = 2,
  172. .ops = &clk_rcg2_ops,
  173. },
  174. };
  175. static struct freq_tbl ftbl_blspqup_spi_apps_clk_src[] = {
  176. F(960000, P_XO, 10, 1, 2),
  177. F(4800000, P_XO, 4, 0, 0),
  178. F(9600000, P_XO, 2, 0, 0),
  179. F(15000000, P_GPLL0, 10, 1, 4),
  180. F(19200000, P_XO, 1, 0, 0),
  181. F(24000000, P_GPLL0, 12.5, 1, 2),
  182. F(25000000, P_GPLL0, 12, 1, 2),
  183. F(48000000, P_GPLL0, 12.5, 0, 0),
  184. F(50000000, P_GPLL0, 12, 0, 0),
  185. { }
  186. };
  187. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  188. .cmd_rcgr = 0x064c,
  189. .mnd_width = 8,
  190. .hid_width = 5,
  191. .parent_map = gcc_xo_gpll0_map,
  192. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  193. .clkr.hw.init = &(struct clk_init_data)
  194. {
  195. .name = "blsp1_qup1_spi_apps_clk_src",
  196. .parent_names = gcc_xo_gpll0,
  197. .num_parents = 2,
  198. .ops = &clk_rcg2_ops,
  199. },
  200. };
  201. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  202. .cmd_rcgr = 0x06e0,
  203. .hid_width = 5,
  204. .parent_map = gcc_xo_gpll0_map,
  205. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  206. .clkr.hw.init = &(struct clk_init_data)
  207. {
  208. .name = "blsp1_qup2_i2c_apps_clk_src",
  209. .parent_names = gcc_xo_gpll0,
  210. .num_parents = 2,
  211. .ops = &clk_rcg2_ops,
  212. },
  213. };
  214. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  215. .cmd_rcgr = 0x06cc,
  216. .mnd_width = 8,
  217. .hid_width = 5,
  218. .parent_map = gcc_xo_gpll0_map,
  219. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  220. .clkr.hw.init = &(struct clk_init_data)
  221. {
  222. .name = "blsp1_qup2_spi_apps_clk_src",
  223. .parent_names = gcc_xo_gpll0,
  224. .num_parents = 2,
  225. .ops = &clk_rcg2_ops,
  226. },
  227. };
  228. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  229. .cmd_rcgr = 0x0760,
  230. .hid_width = 5,
  231. .parent_map = gcc_xo_gpll0_map,
  232. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  233. .clkr.hw.init = &(struct clk_init_data)
  234. {
  235. .name = "blsp1_qup3_i2c_apps_clk_src",
  236. .parent_names = gcc_xo_gpll0,
  237. .num_parents = 2,
  238. .ops = &clk_rcg2_ops,
  239. },
  240. };
  241. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  242. .cmd_rcgr = 0x074c,
  243. .mnd_width = 8,
  244. .hid_width = 5,
  245. .parent_map = gcc_xo_gpll0_map,
  246. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  247. .clkr.hw.init = &(struct clk_init_data)
  248. {
  249. .name = "blsp1_qup3_spi_apps_clk_src",
  250. .parent_names = gcc_xo_gpll0,
  251. .num_parents = 2,
  252. .ops = &clk_rcg2_ops,
  253. },
  254. };
  255. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  256. .cmd_rcgr = 0x07e0,
  257. .hid_width = 5,
  258. .parent_map = gcc_xo_gpll0_map,
  259. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  260. .clkr.hw.init = &(struct clk_init_data)
  261. {
  262. .name = "blsp1_qup4_i2c_apps_clk_src",
  263. .parent_names = gcc_xo_gpll0,
  264. .num_parents = 2,
  265. .ops = &clk_rcg2_ops,
  266. },
  267. };
  268. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  269. .cmd_rcgr = 0x07cc,
  270. .mnd_width = 8,
  271. .hid_width = 5,
  272. .parent_map = gcc_xo_gpll0_map,
  273. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  274. .clkr.hw.init = &(struct clk_init_data)
  275. {
  276. .name = "blsp1_qup4_spi_apps_clk_src",
  277. .parent_names = gcc_xo_gpll0,
  278. .num_parents = 2,
  279. .ops = &clk_rcg2_ops,
  280. },
  281. };
  282. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  283. .cmd_rcgr = 0x0860,
  284. .hid_width = 5,
  285. .parent_map = gcc_xo_gpll0_map,
  286. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  287. .clkr.hw.init = &(struct clk_init_data)
  288. {
  289. .name = "blsp1_qup5_i2c_apps_clk_src",
  290. .parent_names = gcc_xo_gpll0,
  291. .num_parents = 2,
  292. .ops = &clk_rcg2_ops,
  293. },
  294. };
  295. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  296. .cmd_rcgr = 0x084c,
  297. .mnd_width = 8,
  298. .hid_width = 5,
  299. .parent_map = gcc_xo_gpll0_map,
  300. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  301. .clkr.hw.init = &(struct clk_init_data)
  302. {
  303. .name = "blsp1_qup5_spi_apps_clk_src",
  304. .parent_names = gcc_xo_gpll0,
  305. .num_parents = 2,
  306. .ops = &clk_rcg2_ops,
  307. },
  308. };
  309. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  310. .cmd_rcgr = 0x08e0,
  311. .hid_width = 5,
  312. .parent_map = gcc_xo_gpll0_map,
  313. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  314. .clkr.hw.init = &(struct clk_init_data)
  315. {
  316. .name = "blsp1_qup6_i2c_apps_clk_src",
  317. .parent_names = gcc_xo_gpll0,
  318. .num_parents = 2,
  319. .ops = &clk_rcg2_ops,
  320. },
  321. };
  322. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  323. .cmd_rcgr = 0x08cc,
  324. .mnd_width = 8,
  325. .hid_width = 5,
  326. .parent_map = gcc_xo_gpll0_map,
  327. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  328. .clkr.hw.init = &(struct clk_init_data)
  329. {
  330. .name = "blsp1_qup6_spi_apps_clk_src",
  331. .parent_names = gcc_xo_gpll0,
  332. .num_parents = 2,
  333. .ops = &clk_rcg2_ops,
  334. },
  335. };
  336. static struct freq_tbl ftbl_blsp_uart_apps_clk_src[] = {
  337. F(3686400, P_GPLL0, 1, 96, 15625),
  338. F(7372800, P_GPLL0, 1, 192, 15625),
  339. F(14745600, P_GPLL0, 1, 384, 15625),
  340. F(16000000, P_GPLL0, 5, 2, 15),
  341. F(19200000, P_XO, 1, 0, 0),
  342. F(24000000, P_GPLL0, 5, 1, 5),
  343. F(32000000, P_GPLL0, 1, 4, 75),
  344. F(40000000, P_GPLL0, 15, 0, 0),
  345. F(46400000, P_GPLL0, 1, 29, 375),
  346. F(48000000, P_GPLL0, 12.5, 0, 0),
  347. F(51200000, P_GPLL0, 1, 32, 375),
  348. F(56000000, P_GPLL0, 1, 7, 75),
  349. F(58982400, P_GPLL0, 1, 1536, 15625),
  350. F(60000000, P_GPLL0, 10, 0, 0),
  351. F(63160000, P_GPLL0, 9.5, 0, 0),
  352. { }
  353. };
  354. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  355. .cmd_rcgr = 0x068c,
  356. .mnd_width = 16,
  357. .hid_width = 5,
  358. .parent_map = gcc_xo_gpll0_map,
  359. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  360. .clkr.hw.init = &(struct clk_init_data)
  361. {
  362. .name = "blsp1_uart1_apps_clk_src",
  363. .parent_names = gcc_xo_gpll0,
  364. .num_parents = 2,
  365. .ops = &clk_rcg2_ops,
  366. },
  367. };
  368. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  369. .cmd_rcgr = 0x070c,
  370. .mnd_width = 16,
  371. .hid_width = 5,
  372. .parent_map = gcc_xo_gpll0_map,
  373. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  374. .clkr.hw.init = &(struct clk_init_data)
  375. {
  376. .name = "blsp1_uart2_apps_clk_src",
  377. .parent_names = gcc_xo_gpll0,
  378. .num_parents = 2,
  379. .ops = &clk_rcg2_ops,
  380. },
  381. };
  382. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  383. .cmd_rcgr = 0x078c,
  384. .mnd_width = 16,
  385. .hid_width = 5,
  386. .parent_map = gcc_xo_gpll0_map,
  387. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  388. .clkr.hw.init = &(struct clk_init_data)
  389. {
  390. .name = "blsp1_uart3_apps_clk_src",
  391. .parent_names = gcc_xo_gpll0,
  392. .num_parents = 2,
  393. .ops = &clk_rcg2_ops,
  394. },
  395. };
  396. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  397. .cmd_rcgr = 0x080c,
  398. .mnd_width = 16,
  399. .hid_width = 5,
  400. .parent_map = gcc_xo_gpll0_map,
  401. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  402. .clkr.hw.init = &(struct clk_init_data)
  403. {
  404. .name = "blsp1_uart4_apps_clk_src",
  405. .parent_names = gcc_xo_gpll0,
  406. .num_parents = 2,
  407. .ops = &clk_rcg2_ops,
  408. },
  409. };
  410. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  411. .cmd_rcgr = 0x088c,
  412. .mnd_width = 16,
  413. .hid_width = 5,
  414. .parent_map = gcc_xo_gpll0_map,
  415. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  416. .clkr.hw.init = &(struct clk_init_data)
  417. {
  418. .name = "blsp1_uart5_apps_clk_src",
  419. .parent_names = gcc_xo_gpll0,
  420. .num_parents = 2,
  421. .ops = &clk_rcg2_ops,
  422. },
  423. };
  424. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  425. .cmd_rcgr = 0x090c,
  426. .mnd_width = 16,
  427. .hid_width = 5,
  428. .parent_map = gcc_xo_gpll0_map,
  429. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  430. .clkr.hw.init = &(struct clk_init_data)
  431. {
  432. .name = "blsp1_uart6_apps_clk_src",
  433. .parent_names = gcc_xo_gpll0,
  434. .num_parents = 2,
  435. .ops = &clk_rcg2_ops,
  436. },
  437. };
  438. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  439. .cmd_rcgr = 0x09a0,
  440. .hid_width = 5,
  441. .parent_map = gcc_xo_gpll0_map,
  442. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  443. .clkr.hw.init = &(struct clk_init_data)
  444. {
  445. .name = "blsp2_qup1_i2c_apps_clk_src",
  446. .parent_names = gcc_xo_gpll0,
  447. .num_parents = 2,
  448. .ops = &clk_rcg2_ops,
  449. },
  450. };
  451. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  452. .cmd_rcgr = 0x098c,
  453. .mnd_width = 8,
  454. .hid_width = 5,
  455. .parent_map = gcc_xo_gpll0_map,
  456. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  457. .clkr.hw.init = &(struct clk_init_data)
  458. {
  459. .name = "blsp2_qup1_spi_apps_clk_src",
  460. .parent_names = gcc_xo_gpll0,
  461. .num_parents = 2,
  462. .ops = &clk_rcg2_ops,
  463. },
  464. };
  465. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  466. .cmd_rcgr = 0x0a20,
  467. .hid_width = 5,
  468. .parent_map = gcc_xo_gpll0_map,
  469. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  470. .clkr.hw.init = &(struct clk_init_data)
  471. {
  472. .name = "blsp2_qup2_i2c_apps_clk_src",
  473. .parent_names = gcc_xo_gpll0,
  474. .num_parents = 2,
  475. .ops = &clk_rcg2_ops,
  476. },
  477. };
  478. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  479. .cmd_rcgr = 0x0a0c,
  480. .mnd_width = 8,
  481. .hid_width = 5,
  482. .parent_map = gcc_xo_gpll0_map,
  483. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  484. .clkr.hw.init = &(struct clk_init_data)
  485. {
  486. .name = "blsp2_qup2_spi_apps_clk_src",
  487. .parent_names = gcc_xo_gpll0,
  488. .num_parents = 2,
  489. .ops = &clk_rcg2_ops,
  490. },
  491. };
  492. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  493. .cmd_rcgr = 0x0aa0,
  494. .hid_width = 5,
  495. .parent_map = gcc_xo_gpll0_map,
  496. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  497. .clkr.hw.init = &(struct clk_init_data)
  498. {
  499. .name = "blsp2_qup3_i2c_apps_clk_src",
  500. .parent_names = gcc_xo_gpll0,
  501. .num_parents = 2,
  502. .ops = &clk_rcg2_ops,
  503. },
  504. };
  505. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  506. .cmd_rcgr = 0x0a8c,
  507. .mnd_width = 8,
  508. .hid_width = 5,
  509. .parent_map = gcc_xo_gpll0_map,
  510. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  511. .clkr.hw.init = &(struct clk_init_data)
  512. {
  513. .name = "blsp2_qup3_spi_apps_clk_src",
  514. .parent_names = gcc_xo_gpll0,
  515. .num_parents = 2,
  516. .ops = &clk_rcg2_ops,
  517. },
  518. };
  519. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  520. .cmd_rcgr = 0x0b20,
  521. .hid_width = 5,
  522. .parent_map = gcc_xo_gpll0_map,
  523. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  524. .clkr.hw.init = &(struct clk_init_data)
  525. {
  526. .name = "blsp2_qup4_i2c_apps_clk_src",
  527. .parent_names = gcc_xo_gpll0,
  528. .num_parents = 2,
  529. .ops = &clk_rcg2_ops,
  530. },
  531. };
  532. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  533. .cmd_rcgr = 0x0b0c,
  534. .mnd_width = 8,
  535. .hid_width = 5,
  536. .parent_map = gcc_xo_gpll0_map,
  537. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  538. .clkr.hw.init = &(struct clk_init_data)
  539. {
  540. .name = "blsp2_qup4_spi_apps_clk_src",
  541. .parent_names = gcc_xo_gpll0,
  542. .num_parents = 2,
  543. .ops = &clk_rcg2_ops,
  544. },
  545. };
  546. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  547. .cmd_rcgr = 0x0ba0,
  548. .hid_width = 5,
  549. .parent_map = gcc_xo_gpll0_map,
  550. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  551. .clkr.hw.init = &(struct clk_init_data)
  552. {
  553. .name = "blsp2_qup5_i2c_apps_clk_src",
  554. .parent_names = gcc_xo_gpll0,
  555. .num_parents = 2,
  556. .ops = &clk_rcg2_ops,
  557. },
  558. };
  559. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  560. .cmd_rcgr = 0x0b8c,
  561. .mnd_width = 8,
  562. .hid_width = 5,
  563. .parent_map = gcc_xo_gpll0_map,
  564. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  565. .clkr.hw.init = &(struct clk_init_data)
  566. {
  567. .name = "blsp2_qup5_spi_apps_clk_src",
  568. .parent_names = gcc_xo_gpll0,
  569. .num_parents = 2,
  570. .ops = &clk_rcg2_ops,
  571. },
  572. };
  573. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  574. .cmd_rcgr = 0x0c20,
  575. .hid_width = 5,
  576. .parent_map = gcc_xo_gpll0_map,
  577. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  578. .clkr.hw.init = &(struct clk_init_data)
  579. {
  580. .name = "blsp2_qup6_i2c_apps_clk_src",
  581. .parent_names = gcc_xo_gpll0,
  582. .num_parents = 2,
  583. .ops = &clk_rcg2_ops,
  584. },
  585. };
  586. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  587. .cmd_rcgr = 0x0c0c,
  588. .mnd_width = 8,
  589. .hid_width = 5,
  590. .parent_map = gcc_xo_gpll0_map,
  591. .freq_tbl = ftbl_blspqup_spi_apps_clk_src,
  592. .clkr.hw.init = &(struct clk_init_data)
  593. {
  594. .name = "blsp2_qup6_spi_apps_clk_src",
  595. .parent_names = gcc_xo_gpll0,
  596. .num_parents = 2,
  597. .ops = &clk_rcg2_ops,
  598. },
  599. };
  600. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  601. .cmd_rcgr = 0x09cc,
  602. .mnd_width = 16,
  603. .hid_width = 5,
  604. .parent_map = gcc_xo_gpll0_map,
  605. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  606. .clkr.hw.init = &(struct clk_init_data)
  607. {
  608. .name = "blsp2_uart1_apps_clk_src",
  609. .parent_names = gcc_xo_gpll0,
  610. .num_parents = 2,
  611. .ops = &clk_rcg2_ops,
  612. },
  613. };
  614. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  615. .cmd_rcgr = 0x0a4c,
  616. .mnd_width = 16,
  617. .hid_width = 5,
  618. .parent_map = gcc_xo_gpll0_map,
  619. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  620. .clkr.hw.init = &(struct clk_init_data)
  621. {
  622. .name = "blsp2_uart2_apps_clk_src",
  623. .parent_names = gcc_xo_gpll0,
  624. .num_parents = 2,
  625. .ops = &clk_rcg2_ops,
  626. },
  627. };
  628. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  629. .cmd_rcgr = 0x0acc,
  630. .mnd_width = 16,
  631. .hid_width = 5,
  632. .parent_map = gcc_xo_gpll0_map,
  633. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  634. .clkr.hw.init = &(struct clk_init_data)
  635. {
  636. .name = "blsp2_uart3_apps_clk_src",
  637. .parent_names = gcc_xo_gpll0,
  638. .num_parents = 2,
  639. .ops = &clk_rcg2_ops,
  640. },
  641. };
  642. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  643. .cmd_rcgr = 0x0b4c,
  644. .mnd_width = 16,
  645. .hid_width = 5,
  646. .parent_map = gcc_xo_gpll0_map,
  647. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  648. .clkr.hw.init = &(struct clk_init_data)
  649. {
  650. .name = "blsp2_uart4_apps_clk_src",
  651. .parent_names = gcc_xo_gpll0,
  652. .num_parents = 2,
  653. .ops = &clk_rcg2_ops,
  654. },
  655. };
  656. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  657. .cmd_rcgr = 0x0bcc,
  658. .mnd_width = 16,
  659. .hid_width = 5,
  660. .parent_map = gcc_xo_gpll0_map,
  661. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  662. .clkr.hw.init = &(struct clk_init_data)
  663. {
  664. .name = "blsp2_uart5_apps_clk_src",
  665. .parent_names = gcc_xo_gpll0,
  666. .num_parents = 2,
  667. .ops = &clk_rcg2_ops,
  668. },
  669. };
  670. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  671. .cmd_rcgr = 0x0c4c,
  672. .mnd_width = 16,
  673. .hid_width = 5,
  674. .parent_map = gcc_xo_gpll0_map,
  675. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  676. .clkr.hw.init = &(struct clk_init_data)
  677. {
  678. .name = "blsp2_uart6_apps_clk_src",
  679. .parent_names = gcc_xo_gpll0,
  680. .num_parents = 2,
  681. .ops = &clk_rcg2_ops,
  682. },
  683. };
  684. static struct freq_tbl ftbl_gp1_clk_src[] = {
  685. F(19200000, P_XO, 1, 0, 0),
  686. F(100000000, P_GPLL0, 6, 0, 0),
  687. F(200000000, P_GPLL0, 3, 0, 0),
  688. { }
  689. };
  690. static struct clk_rcg2 gp1_clk_src = {
  691. .cmd_rcgr = 0x1904,
  692. .mnd_width = 8,
  693. .hid_width = 5,
  694. .parent_map = gcc_xo_gpll0_map,
  695. .freq_tbl = ftbl_gp1_clk_src,
  696. .clkr.hw.init = &(struct clk_init_data)
  697. {
  698. .name = "gp1_clk_src",
  699. .parent_names = gcc_xo_gpll0,
  700. .num_parents = 2,
  701. .ops = &clk_rcg2_ops,
  702. },
  703. };
  704. static struct freq_tbl ftbl_gp2_clk_src[] = {
  705. F(19200000, P_XO, 1, 0, 0),
  706. F(100000000, P_GPLL0, 6, 0, 0),
  707. F(200000000, P_GPLL0, 3, 0, 0),
  708. { }
  709. };
  710. static struct clk_rcg2 gp2_clk_src = {
  711. .cmd_rcgr = 0x1944,
  712. .mnd_width = 8,
  713. .hid_width = 5,
  714. .parent_map = gcc_xo_gpll0_map,
  715. .freq_tbl = ftbl_gp2_clk_src,
  716. .clkr.hw.init = &(struct clk_init_data)
  717. {
  718. .name = "gp2_clk_src",
  719. .parent_names = gcc_xo_gpll0,
  720. .num_parents = 2,
  721. .ops = &clk_rcg2_ops,
  722. },
  723. };
  724. static struct freq_tbl ftbl_gp3_clk_src[] = {
  725. F(19200000, P_XO, 1, 0, 0),
  726. F(100000000, P_GPLL0, 6, 0, 0),
  727. F(200000000, P_GPLL0, 3, 0, 0),
  728. { }
  729. };
  730. static struct clk_rcg2 gp3_clk_src = {
  731. .cmd_rcgr = 0x1984,
  732. .mnd_width = 8,
  733. .hid_width = 5,
  734. .parent_map = gcc_xo_gpll0_map,
  735. .freq_tbl = ftbl_gp3_clk_src,
  736. .clkr.hw.init = &(struct clk_init_data)
  737. {
  738. .name = "gp3_clk_src",
  739. .parent_names = gcc_xo_gpll0,
  740. .num_parents = 2,
  741. .ops = &clk_rcg2_ops,
  742. },
  743. };
  744. static struct freq_tbl ftbl_pcie_0_aux_clk_src[] = {
  745. F(1011000, P_XO, 1, 1, 19),
  746. { }
  747. };
  748. static struct clk_rcg2 pcie_0_aux_clk_src = {
  749. .cmd_rcgr = 0x1b00,
  750. .mnd_width = 8,
  751. .hid_width = 5,
  752. .freq_tbl = ftbl_pcie_0_aux_clk_src,
  753. .clkr.hw.init = &(struct clk_init_data)
  754. {
  755. .name = "pcie_0_aux_clk_src",
  756. .parent_names = (const char *[]) { "xo" },
  757. .num_parents = 1,
  758. .ops = &clk_rcg2_ops,
  759. },
  760. };
  761. static struct freq_tbl ftbl_pcie_pipe_clk_src[] = {
  762. F(125000000, P_XO, 1, 0, 0),
  763. { }
  764. };
  765. static struct clk_rcg2 pcie_0_pipe_clk_src = {
  766. .cmd_rcgr = 0x1adc,
  767. .hid_width = 5,
  768. .freq_tbl = ftbl_pcie_pipe_clk_src,
  769. .clkr.hw.init = &(struct clk_init_data)
  770. {
  771. .name = "pcie_0_pipe_clk_src",
  772. .parent_names = (const char *[]) { "xo" },
  773. .num_parents = 1,
  774. .ops = &clk_rcg2_ops,
  775. },
  776. };
  777. static struct freq_tbl ftbl_pcie_1_aux_clk_src[] = {
  778. F(1011000, P_XO, 1, 1, 19),
  779. { }
  780. };
  781. static struct clk_rcg2 pcie_1_aux_clk_src = {
  782. .cmd_rcgr = 0x1b80,
  783. .mnd_width = 8,
  784. .hid_width = 5,
  785. .freq_tbl = ftbl_pcie_1_aux_clk_src,
  786. .clkr.hw.init = &(struct clk_init_data)
  787. {
  788. .name = "pcie_1_aux_clk_src",
  789. .parent_names = (const char *[]) { "xo" },
  790. .num_parents = 1,
  791. .ops = &clk_rcg2_ops,
  792. },
  793. };
  794. static struct clk_rcg2 pcie_1_pipe_clk_src = {
  795. .cmd_rcgr = 0x1b5c,
  796. .hid_width = 5,
  797. .freq_tbl = ftbl_pcie_pipe_clk_src,
  798. .clkr.hw.init = &(struct clk_init_data)
  799. {
  800. .name = "pcie_1_pipe_clk_src",
  801. .parent_names = (const char *[]) { "xo" },
  802. .num_parents = 1,
  803. .ops = &clk_rcg2_ops,
  804. },
  805. };
  806. static struct freq_tbl ftbl_pdm2_clk_src[] = {
  807. F(60000000, P_GPLL0, 10, 0, 0),
  808. { }
  809. };
  810. static struct clk_rcg2 pdm2_clk_src = {
  811. .cmd_rcgr = 0x0cd0,
  812. .hid_width = 5,
  813. .parent_map = gcc_xo_gpll0_map,
  814. .freq_tbl = ftbl_pdm2_clk_src,
  815. .clkr.hw.init = &(struct clk_init_data)
  816. {
  817. .name = "pdm2_clk_src",
  818. .parent_names = gcc_xo_gpll0,
  819. .num_parents = 2,
  820. .ops = &clk_rcg2_ops,
  821. },
  822. };
  823. static struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
  824. F(144000, P_XO, 16, 3, 25),
  825. F(400000, P_XO, 12, 1, 4),
  826. F(20000000, P_GPLL0, 15, 1, 2),
  827. F(25000000, P_GPLL0, 12, 1, 2),
  828. F(50000000, P_GPLL0, 12, 0, 0),
  829. F(100000000, P_GPLL0, 6, 0, 0),
  830. F(192000000, P_GPLL4, 2, 0, 0),
  831. F(384000000, P_GPLL4, 1, 0, 0),
  832. { }
  833. };
  834. static struct clk_rcg2 sdcc1_apps_clk_src = {
  835. .cmd_rcgr = 0x04d0,
  836. .mnd_width = 8,
  837. .hid_width = 5,
  838. .parent_map = gcc_xo_gpll0_gpll4_map,
  839. .freq_tbl = ftbl_sdcc1_apps_clk_src,
  840. .clkr.hw.init = &(struct clk_init_data)
  841. {
  842. .name = "sdcc1_apps_clk_src",
  843. .parent_names = gcc_xo_gpll0_gpll4,
  844. .num_parents = 3,
  845. .ops = &clk_rcg2_floor_ops,
  846. },
  847. };
  848. static struct freq_tbl ftbl_sdcc2_4_apps_clk_src[] = {
  849. F(144000, P_XO, 16, 3, 25),
  850. F(400000, P_XO, 12, 1, 4),
  851. F(20000000, P_GPLL0, 15, 1, 2),
  852. F(25000000, P_GPLL0, 12, 1, 2),
  853. F(50000000, P_GPLL0, 12, 0, 0),
  854. F(100000000, P_GPLL0, 6, 0, 0),
  855. F(200000000, P_GPLL0, 3, 0, 0),
  856. { }
  857. };
  858. static struct clk_rcg2 sdcc2_apps_clk_src = {
  859. .cmd_rcgr = 0x0510,
  860. .mnd_width = 8,
  861. .hid_width = 5,
  862. .parent_map = gcc_xo_gpll0_map,
  863. .freq_tbl = ftbl_sdcc2_4_apps_clk_src,
  864. .clkr.hw.init = &(struct clk_init_data)
  865. {
  866. .name = "sdcc2_apps_clk_src",
  867. .parent_names = gcc_xo_gpll0,
  868. .num_parents = 2,
  869. .ops = &clk_rcg2_floor_ops,
  870. },
  871. };
  872. static struct clk_rcg2 sdcc3_apps_clk_src = {
  873. .cmd_rcgr = 0x0550,
  874. .mnd_width = 8,
  875. .hid_width = 5,
  876. .parent_map = gcc_xo_gpll0_map,
  877. .freq_tbl = ftbl_sdcc2_4_apps_clk_src,
  878. .clkr.hw.init = &(struct clk_init_data)
  879. {
  880. .name = "sdcc3_apps_clk_src",
  881. .parent_names = gcc_xo_gpll0,
  882. .num_parents = 2,
  883. .ops = &clk_rcg2_floor_ops,
  884. },
  885. };
  886. static struct clk_rcg2 sdcc4_apps_clk_src = {
  887. .cmd_rcgr = 0x0590,
  888. .mnd_width = 8,
  889. .hid_width = 5,
  890. .parent_map = gcc_xo_gpll0_map,
  891. .freq_tbl = ftbl_sdcc2_4_apps_clk_src,
  892. .clkr.hw.init = &(struct clk_init_data)
  893. {
  894. .name = "sdcc4_apps_clk_src",
  895. .parent_names = gcc_xo_gpll0,
  896. .num_parents = 2,
  897. .ops = &clk_rcg2_floor_ops,
  898. },
  899. };
  900. static struct freq_tbl ftbl_tsif_ref_clk_src[] = {
  901. F(105500, P_XO, 1, 1, 182),
  902. { }
  903. };
  904. static struct clk_rcg2 tsif_ref_clk_src = {
  905. .cmd_rcgr = 0x0d90,
  906. .mnd_width = 8,
  907. .hid_width = 5,
  908. .freq_tbl = ftbl_tsif_ref_clk_src,
  909. .clkr.hw.init = &(struct clk_init_data)
  910. {
  911. .name = "tsif_ref_clk_src",
  912. .parent_names = (const char *[]) { "xo" },
  913. .num_parents = 1,
  914. .ops = &clk_rcg2_ops,
  915. },
  916. };
  917. static struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
  918. F(19200000, P_XO, 1, 0, 0),
  919. F(60000000, P_GPLL0, 10, 0, 0),
  920. { }
  921. };
  922. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  923. .cmd_rcgr = 0x03e8,
  924. .hid_width = 5,
  925. .parent_map = gcc_xo_gpll0_map,
  926. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  927. .clkr.hw.init = &(struct clk_init_data)
  928. {
  929. .name = "usb30_mock_utmi_clk_src",
  930. .parent_names = gcc_xo_gpll0,
  931. .num_parents = 2,
  932. .ops = &clk_rcg2_ops,
  933. },
  934. };
  935. static struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
  936. F(1200000, P_XO, 16, 0, 0),
  937. { }
  938. };
  939. static struct clk_rcg2 usb3_phy_aux_clk_src = {
  940. .cmd_rcgr = 0x1414,
  941. .hid_width = 5,
  942. .freq_tbl = ftbl_usb3_phy_aux_clk_src,
  943. .clkr.hw.init = &(struct clk_init_data)
  944. {
  945. .name = "usb3_phy_aux_clk_src",
  946. .parent_names = (const char *[]) { "xo" },
  947. .num_parents = 1,
  948. .ops = &clk_rcg2_ops,
  949. },
  950. };
  951. static struct freq_tbl ftbl_usb_hs_system_clk_src[] = {
  952. F(75000000, P_GPLL0, 8, 0, 0),
  953. { }
  954. };
  955. static struct clk_rcg2 usb_hs_system_clk_src = {
  956. .cmd_rcgr = 0x0490,
  957. .hid_width = 5,
  958. .parent_map = gcc_xo_gpll0_map,
  959. .freq_tbl = ftbl_usb_hs_system_clk_src,
  960. .clkr.hw.init = &(struct clk_init_data)
  961. {
  962. .name = "usb_hs_system_clk_src",
  963. .parent_names = gcc_xo_gpll0,
  964. .num_parents = 2,
  965. .ops = &clk_rcg2_ops,
  966. },
  967. };
  968. static struct clk_branch gcc_blsp1_ahb_clk = {
  969. .halt_reg = 0x05c4,
  970. .halt_check = BRANCH_HALT_VOTED,
  971. .clkr = {
  972. .enable_reg = 0x1484,
  973. .enable_mask = BIT(17),
  974. .hw.init = &(struct clk_init_data)
  975. {
  976. .name = "gcc_blsp1_ahb_clk",
  977. .ops = &clk_branch2_ops,
  978. },
  979. },
  980. };
  981. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  982. .halt_reg = 0x0648,
  983. .clkr = {
  984. .enable_reg = 0x0648,
  985. .enable_mask = BIT(0),
  986. .hw.init = &(struct clk_init_data)
  987. {
  988. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  989. .parent_names = (const char *[]) {
  990. "blsp1_qup1_i2c_apps_clk_src",
  991. },
  992. .num_parents = 1,
  993. .flags = CLK_SET_RATE_PARENT,
  994. .ops = &clk_branch2_ops,
  995. },
  996. },
  997. };
  998. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  999. .halt_reg = 0x0644,
  1000. .clkr = {
  1001. .enable_reg = 0x0644,
  1002. .enable_mask = BIT(0),
  1003. .hw.init = &(struct clk_init_data)
  1004. {
  1005. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1006. .parent_names = (const char *[]) {
  1007. "blsp1_qup1_spi_apps_clk_src",
  1008. },
  1009. .num_parents = 1,
  1010. .flags = CLK_SET_RATE_PARENT,
  1011. .ops = &clk_branch2_ops,
  1012. },
  1013. },
  1014. };
  1015. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1016. .halt_reg = 0x06c8,
  1017. .clkr = {
  1018. .enable_reg = 0x06c8,
  1019. .enable_mask = BIT(0),
  1020. .hw.init = &(struct clk_init_data)
  1021. {
  1022. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1023. .parent_names = (const char *[]) {
  1024. "blsp1_qup2_i2c_apps_clk_src",
  1025. },
  1026. .num_parents = 1,
  1027. .flags = CLK_SET_RATE_PARENT,
  1028. .ops = &clk_branch2_ops,
  1029. },
  1030. },
  1031. };
  1032. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1033. .halt_reg = 0x06c4,
  1034. .clkr = {
  1035. .enable_reg = 0x06c4,
  1036. .enable_mask = BIT(0),
  1037. .hw.init = &(struct clk_init_data)
  1038. {
  1039. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1040. .parent_names = (const char *[]) {
  1041. "blsp1_qup2_spi_apps_clk_src",
  1042. },
  1043. .num_parents = 1,
  1044. .flags = CLK_SET_RATE_PARENT,
  1045. .ops = &clk_branch2_ops,
  1046. },
  1047. },
  1048. };
  1049. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1050. .halt_reg = 0x0748,
  1051. .clkr = {
  1052. .enable_reg = 0x0748,
  1053. .enable_mask = BIT(0),
  1054. .hw.init = &(struct clk_init_data)
  1055. {
  1056. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1057. .parent_names = (const char *[]) {
  1058. "blsp1_qup3_i2c_apps_clk_src",
  1059. },
  1060. .num_parents = 1,
  1061. .flags = CLK_SET_RATE_PARENT,
  1062. .ops = &clk_branch2_ops,
  1063. },
  1064. },
  1065. };
  1066. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1067. .halt_reg = 0x0744,
  1068. .clkr = {
  1069. .enable_reg = 0x0744,
  1070. .enable_mask = BIT(0),
  1071. .hw.init = &(struct clk_init_data)
  1072. {
  1073. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1074. .parent_names = (const char *[]) {
  1075. "blsp1_qup3_spi_apps_clk_src",
  1076. },
  1077. .num_parents = 1,
  1078. .flags = CLK_SET_RATE_PARENT,
  1079. .ops = &clk_branch2_ops,
  1080. },
  1081. },
  1082. };
  1083. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1084. .halt_reg = 0x07c8,
  1085. .clkr = {
  1086. .enable_reg = 0x07c8,
  1087. .enable_mask = BIT(0),
  1088. .hw.init = &(struct clk_init_data)
  1089. {
  1090. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1091. .parent_names = (const char *[]) {
  1092. "blsp1_qup4_i2c_apps_clk_src",
  1093. },
  1094. .num_parents = 1,
  1095. .flags = CLK_SET_RATE_PARENT,
  1096. .ops = &clk_branch2_ops,
  1097. },
  1098. },
  1099. };
  1100. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1101. .halt_reg = 0x07c4,
  1102. .clkr = {
  1103. .enable_reg = 0x07c4,
  1104. .enable_mask = BIT(0),
  1105. .hw.init = &(struct clk_init_data)
  1106. {
  1107. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1108. .parent_names = (const char *[]) {
  1109. "blsp1_qup4_spi_apps_clk_src",
  1110. },
  1111. .num_parents = 1,
  1112. .flags = CLK_SET_RATE_PARENT,
  1113. .ops = &clk_branch2_ops,
  1114. },
  1115. },
  1116. };
  1117. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1118. .halt_reg = 0x0848,
  1119. .clkr = {
  1120. .enable_reg = 0x0848,
  1121. .enable_mask = BIT(0),
  1122. .hw.init = &(struct clk_init_data)
  1123. {
  1124. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1125. .parent_names = (const char *[]) {
  1126. "blsp1_qup5_i2c_apps_clk_src",
  1127. },
  1128. .num_parents = 1,
  1129. .flags = CLK_SET_RATE_PARENT,
  1130. .ops = &clk_branch2_ops,
  1131. },
  1132. },
  1133. };
  1134. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1135. .halt_reg = 0x0844,
  1136. .clkr = {
  1137. .enable_reg = 0x0844,
  1138. .enable_mask = BIT(0),
  1139. .hw.init = &(struct clk_init_data)
  1140. {
  1141. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1142. .parent_names = (const char *[]) {
  1143. "blsp1_qup5_spi_apps_clk_src",
  1144. },
  1145. .num_parents = 1,
  1146. .flags = CLK_SET_RATE_PARENT,
  1147. .ops = &clk_branch2_ops,
  1148. },
  1149. },
  1150. };
  1151. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1152. .halt_reg = 0x08c8,
  1153. .clkr = {
  1154. .enable_reg = 0x08c8,
  1155. .enable_mask = BIT(0),
  1156. .hw.init = &(struct clk_init_data)
  1157. {
  1158. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1159. .parent_names = (const char *[]) {
  1160. "blsp1_qup6_i2c_apps_clk_src",
  1161. },
  1162. .num_parents = 1,
  1163. .flags = CLK_SET_RATE_PARENT,
  1164. .ops = &clk_branch2_ops,
  1165. },
  1166. },
  1167. };
  1168. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1169. .halt_reg = 0x08c4,
  1170. .clkr = {
  1171. .enable_reg = 0x08c4,
  1172. .enable_mask = BIT(0),
  1173. .hw.init = &(struct clk_init_data)
  1174. {
  1175. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1176. .parent_names = (const char *[]) {
  1177. "blsp1_qup6_spi_apps_clk_src",
  1178. },
  1179. .num_parents = 1,
  1180. .flags = CLK_SET_RATE_PARENT,
  1181. .ops = &clk_branch2_ops,
  1182. },
  1183. },
  1184. };
  1185. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1186. .halt_reg = 0x0684,
  1187. .clkr = {
  1188. .enable_reg = 0x0684,
  1189. .enable_mask = BIT(0),
  1190. .hw.init = &(struct clk_init_data)
  1191. {
  1192. .name = "gcc_blsp1_uart1_apps_clk",
  1193. .parent_names = (const char *[]) {
  1194. "blsp1_uart1_apps_clk_src",
  1195. },
  1196. .num_parents = 1,
  1197. .flags = CLK_SET_RATE_PARENT,
  1198. .ops = &clk_branch2_ops,
  1199. },
  1200. },
  1201. };
  1202. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1203. .halt_reg = 0x0704,
  1204. .clkr = {
  1205. .enable_reg = 0x0704,
  1206. .enable_mask = BIT(0),
  1207. .hw.init = &(struct clk_init_data)
  1208. {
  1209. .name = "gcc_blsp1_uart2_apps_clk",
  1210. .parent_names = (const char *[]) {
  1211. "blsp1_uart2_apps_clk_src",
  1212. },
  1213. .num_parents = 1,
  1214. .flags = CLK_SET_RATE_PARENT,
  1215. .ops = &clk_branch2_ops,
  1216. },
  1217. },
  1218. };
  1219. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1220. .halt_reg = 0x0784,
  1221. .clkr = {
  1222. .enable_reg = 0x0784,
  1223. .enable_mask = BIT(0),
  1224. .hw.init = &(struct clk_init_data)
  1225. {
  1226. .name = "gcc_blsp1_uart3_apps_clk",
  1227. .parent_names = (const char *[]) {
  1228. "blsp1_uart3_apps_clk_src",
  1229. },
  1230. .num_parents = 1,
  1231. .flags = CLK_SET_RATE_PARENT,
  1232. .ops = &clk_branch2_ops,
  1233. },
  1234. },
  1235. };
  1236. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1237. .halt_reg = 0x0804,
  1238. .clkr = {
  1239. .enable_reg = 0x0804,
  1240. .enable_mask = BIT(0),
  1241. .hw.init = &(struct clk_init_data)
  1242. {
  1243. .name = "gcc_blsp1_uart4_apps_clk",
  1244. .parent_names = (const char *[]) {
  1245. "blsp1_uart4_apps_clk_src",
  1246. },
  1247. .num_parents = 1,
  1248. .flags = CLK_SET_RATE_PARENT,
  1249. .ops = &clk_branch2_ops,
  1250. },
  1251. },
  1252. };
  1253. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1254. .halt_reg = 0x0884,
  1255. .clkr = {
  1256. .enable_reg = 0x0884,
  1257. .enable_mask = BIT(0),
  1258. .hw.init = &(struct clk_init_data)
  1259. {
  1260. .name = "gcc_blsp1_uart5_apps_clk",
  1261. .parent_names = (const char *[]) {
  1262. "blsp1_uart5_apps_clk_src",
  1263. },
  1264. .num_parents = 1,
  1265. .flags = CLK_SET_RATE_PARENT,
  1266. .ops = &clk_branch2_ops,
  1267. },
  1268. },
  1269. };
  1270. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1271. .halt_reg = 0x0904,
  1272. .clkr = {
  1273. .enable_reg = 0x0904,
  1274. .enable_mask = BIT(0),
  1275. .hw.init = &(struct clk_init_data)
  1276. {
  1277. .name = "gcc_blsp1_uart6_apps_clk",
  1278. .parent_names = (const char *[]) {
  1279. "blsp1_uart6_apps_clk_src",
  1280. },
  1281. .num_parents = 1,
  1282. .flags = CLK_SET_RATE_PARENT,
  1283. .ops = &clk_branch2_ops,
  1284. },
  1285. },
  1286. };
  1287. static struct clk_branch gcc_blsp2_ahb_clk = {
  1288. .halt_reg = 0x0944,
  1289. .halt_check = BRANCH_HALT_VOTED,
  1290. .clkr = {
  1291. .enable_reg = 0x1484,
  1292. .enable_mask = BIT(15),
  1293. .hw.init = &(struct clk_init_data)
  1294. {
  1295. .name = "gcc_blsp2_ahb_clk",
  1296. .ops = &clk_branch2_ops,
  1297. },
  1298. },
  1299. };
  1300. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1301. .halt_reg = 0x0988,
  1302. .clkr = {
  1303. .enable_reg = 0x0988,
  1304. .enable_mask = BIT(0),
  1305. .hw.init = &(struct clk_init_data)
  1306. {
  1307. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1308. .parent_names = (const char *[]) {
  1309. "blsp2_qup1_i2c_apps_clk_src",
  1310. },
  1311. .num_parents = 1,
  1312. .flags = CLK_SET_RATE_PARENT,
  1313. .ops = &clk_branch2_ops,
  1314. },
  1315. },
  1316. };
  1317. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1318. .halt_reg = 0x0984,
  1319. .clkr = {
  1320. .enable_reg = 0x0984,
  1321. .enable_mask = BIT(0),
  1322. .hw.init = &(struct clk_init_data)
  1323. {
  1324. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1325. .parent_names = (const char *[]) {
  1326. "blsp2_qup1_spi_apps_clk_src",
  1327. },
  1328. .num_parents = 1,
  1329. .flags = CLK_SET_RATE_PARENT,
  1330. .ops = &clk_branch2_ops,
  1331. },
  1332. },
  1333. };
  1334. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1335. .halt_reg = 0x0a08,
  1336. .clkr = {
  1337. .enable_reg = 0x0a08,
  1338. .enable_mask = BIT(0),
  1339. .hw.init = &(struct clk_init_data)
  1340. {
  1341. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1342. .parent_names = (const char *[]) {
  1343. "blsp2_qup2_i2c_apps_clk_src",
  1344. },
  1345. .num_parents = 1,
  1346. .flags = CLK_SET_RATE_PARENT,
  1347. .ops = &clk_branch2_ops,
  1348. },
  1349. },
  1350. };
  1351. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1352. .halt_reg = 0x0a04,
  1353. .clkr = {
  1354. .enable_reg = 0x0a04,
  1355. .enable_mask = BIT(0),
  1356. .hw.init = &(struct clk_init_data)
  1357. {
  1358. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1359. .parent_names = (const char *[]) {
  1360. "blsp2_qup2_spi_apps_clk_src",
  1361. },
  1362. .num_parents = 1,
  1363. .flags = CLK_SET_RATE_PARENT,
  1364. .ops = &clk_branch2_ops,
  1365. },
  1366. },
  1367. };
  1368. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1369. .halt_reg = 0x0a88,
  1370. .clkr = {
  1371. .enable_reg = 0x0a88,
  1372. .enable_mask = BIT(0),
  1373. .hw.init = &(struct clk_init_data)
  1374. {
  1375. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1376. .parent_names = (const char *[]) {
  1377. "blsp2_qup3_i2c_apps_clk_src",
  1378. },
  1379. .num_parents = 1,
  1380. .flags = CLK_SET_RATE_PARENT,
  1381. .ops = &clk_branch2_ops,
  1382. },
  1383. },
  1384. };
  1385. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1386. .halt_reg = 0x0a84,
  1387. .clkr = {
  1388. .enable_reg = 0x0a84,
  1389. .enable_mask = BIT(0),
  1390. .hw.init = &(struct clk_init_data)
  1391. {
  1392. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1393. .parent_names = (const char *[]) {
  1394. "blsp2_qup3_spi_apps_clk_src",
  1395. },
  1396. .num_parents = 1,
  1397. .flags = CLK_SET_RATE_PARENT,
  1398. .ops = &clk_branch2_ops,
  1399. },
  1400. },
  1401. };
  1402. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1403. .halt_reg = 0x0b08,
  1404. .clkr = {
  1405. .enable_reg = 0x0b08,
  1406. .enable_mask = BIT(0),
  1407. .hw.init = &(struct clk_init_data)
  1408. {
  1409. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1410. .parent_names = (const char *[]) {
  1411. "blsp2_qup4_i2c_apps_clk_src",
  1412. },
  1413. .num_parents = 1,
  1414. .flags = CLK_SET_RATE_PARENT,
  1415. .ops = &clk_branch2_ops,
  1416. },
  1417. },
  1418. };
  1419. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1420. .halt_reg = 0x0b04,
  1421. .clkr = {
  1422. .enable_reg = 0x0b04,
  1423. .enable_mask = BIT(0),
  1424. .hw.init = &(struct clk_init_data)
  1425. {
  1426. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1427. .parent_names = (const char *[]) {
  1428. "blsp2_qup4_spi_apps_clk_src",
  1429. },
  1430. .num_parents = 1,
  1431. .flags = CLK_SET_RATE_PARENT,
  1432. .ops = &clk_branch2_ops,
  1433. },
  1434. },
  1435. };
  1436. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1437. .halt_reg = 0x0b88,
  1438. .clkr = {
  1439. .enable_reg = 0x0b88,
  1440. .enable_mask = BIT(0),
  1441. .hw.init = &(struct clk_init_data)
  1442. {
  1443. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1444. .parent_names = (const char *[]) {
  1445. "blsp2_qup5_i2c_apps_clk_src",
  1446. },
  1447. .num_parents = 1,
  1448. .flags = CLK_SET_RATE_PARENT,
  1449. .ops = &clk_branch2_ops,
  1450. },
  1451. },
  1452. };
  1453. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1454. .halt_reg = 0x0b84,
  1455. .clkr = {
  1456. .enable_reg = 0x0b84,
  1457. .enable_mask = BIT(0),
  1458. .hw.init = &(struct clk_init_data)
  1459. {
  1460. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1461. .parent_names = (const char *[]) {
  1462. "blsp2_qup5_spi_apps_clk_src",
  1463. },
  1464. .num_parents = 1,
  1465. .flags = CLK_SET_RATE_PARENT,
  1466. .ops = &clk_branch2_ops,
  1467. },
  1468. },
  1469. };
  1470. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  1471. .halt_reg = 0x0c08,
  1472. .clkr = {
  1473. .enable_reg = 0x0c08,
  1474. .enable_mask = BIT(0),
  1475. .hw.init = &(struct clk_init_data)
  1476. {
  1477. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  1478. .parent_names = (const char *[]) {
  1479. "blsp2_qup6_i2c_apps_clk_src",
  1480. },
  1481. .num_parents = 1,
  1482. .flags = CLK_SET_RATE_PARENT,
  1483. .ops = &clk_branch2_ops,
  1484. },
  1485. },
  1486. };
  1487. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  1488. .halt_reg = 0x0c04,
  1489. .clkr = {
  1490. .enable_reg = 0x0c04,
  1491. .enable_mask = BIT(0),
  1492. .hw.init = &(struct clk_init_data)
  1493. {
  1494. .name = "gcc_blsp2_qup6_spi_apps_clk",
  1495. .parent_names = (const char *[]) {
  1496. "blsp2_qup6_spi_apps_clk_src",
  1497. },
  1498. .num_parents = 1,
  1499. .flags = CLK_SET_RATE_PARENT,
  1500. .ops = &clk_branch2_ops,
  1501. },
  1502. },
  1503. };
  1504. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1505. .halt_reg = 0x09c4,
  1506. .clkr = {
  1507. .enable_reg = 0x09c4,
  1508. .enable_mask = BIT(0),
  1509. .hw.init = &(struct clk_init_data)
  1510. {
  1511. .name = "gcc_blsp2_uart1_apps_clk",
  1512. .parent_names = (const char *[]) {
  1513. "blsp2_uart1_apps_clk_src",
  1514. },
  1515. .num_parents = 1,
  1516. .flags = CLK_SET_RATE_PARENT,
  1517. .ops = &clk_branch2_ops,
  1518. },
  1519. },
  1520. };
  1521. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1522. .halt_reg = 0x0a44,
  1523. .clkr = {
  1524. .enable_reg = 0x0a44,
  1525. .enable_mask = BIT(0),
  1526. .hw.init = &(struct clk_init_data)
  1527. {
  1528. .name = "gcc_blsp2_uart2_apps_clk",
  1529. .parent_names = (const char *[]) {
  1530. "blsp2_uart2_apps_clk_src",
  1531. },
  1532. .num_parents = 1,
  1533. .flags = CLK_SET_RATE_PARENT,
  1534. .ops = &clk_branch2_ops,
  1535. },
  1536. },
  1537. };
  1538. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1539. .halt_reg = 0x0ac4,
  1540. .clkr = {
  1541. .enable_reg = 0x0ac4,
  1542. .enable_mask = BIT(0),
  1543. .hw.init = &(struct clk_init_data)
  1544. {
  1545. .name = "gcc_blsp2_uart3_apps_clk",
  1546. .parent_names = (const char *[]) {
  1547. "blsp2_uart3_apps_clk_src",
  1548. },
  1549. .num_parents = 1,
  1550. .flags = CLK_SET_RATE_PARENT,
  1551. .ops = &clk_branch2_ops,
  1552. },
  1553. },
  1554. };
  1555. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1556. .halt_reg = 0x0b44,
  1557. .clkr = {
  1558. .enable_reg = 0x0b44,
  1559. .enable_mask = BIT(0),
  1560. .hw.init = &(struct clk_init_data)
  1561. {
  1562. .name = "gcc_blsp2_uart4_apps_clk",
  1563. .parent_names = (const char *[]) {
  1564. "blsp2_uart4_apps_clk_src",
  1565. },
  1566. .num_parents = 1,
  1567. .flags = CLK_SET_RATE_PARENT,
  1568. .ops = &clk_branch2_ops,
  1569. },
  1570. },
  1571. };
  1572. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1573. .halt_reg = 0x0bc4,
  1574. .clkr = {
  1575. .enable_reg = 0x0bc4,
  1576. .enable_mask = BIT(0),
  1577. .hw.init = &(struct clk_init_data)
  1578. {
  1579. .name = "gcc_blsp2_uart5_apps_clk",
  1580. .parent_names = (const char *[]) {
  1581. "blsp2_uart5_apps_clk_src",
  1582. },
  1583. .num_parents = 1,
  1584. .flags = CLK_SET_RATE_PARENT,
  1585. .ops = &clk_branch2_ops,
  1586. },
  1587. },
  1588. };
  1589. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  1590. .halt_reg = 0x0c44,
  1591. .clkr = {
  1592. .enable_reg = 0x0c44,
  1593. .enable_mask = BIT(0),
  1594. .hw.init = &(struct clk_init_data)
  1595. {
  1596. .name = "gcc_blsp2_uart6_apps_clk",
  1597. .parent_names = (const char *[]) {
  1598. "blsp2_uart6_apps_clk_src",
  1599. },
  1600. .num_parents = 1,
  1601. .flags = CLK_SET_RATE_PARENT,
  1602. .ops = &clk_branch2_ops,
  1603. },
  1604. },
  1605. };
  1606. static struct clk_branch gcc_gp1_clk = {
  1607. .halt_reg = 0x1900,
  1608. .clkr = {
  1609. .enable_reg = 0x1900,
  1610. .enable_mask = BIT(0),
  1611. .hw.init = &(struct clk_init_data)
  1612. {
  1613. .name = "gcc_gp1_clk",
  1614. .parent_names = (const char *[]) {
  1615. "gp1_clk_src",
  1616. },
  1617. .num_parents = 1,
  1618. .flags = CLK_SET_RATE_PARENT,
  1619. .ops = &clk_branch2_ops,
  1620. },
  1621. },
  1622. };
  1623. static struct clk_branch gcc_gp2_clk = {
  1624. .halt_reg = 0x1940,
  1625. .clkr = {
  1626. .enable_reg = 0x1940,
  1627. .enable_mask = BIT(0),
  1628. .hw.init = &(struct clk_init_data)
  1629. {
  1630. .name = "gcc_gp2_clk",
  1631. .parent_names = (const char *[]) {
  1632. "gp2_clk_src",
  1633. },
  1634. .num_parents = 1,
  1635. .flags = CLK_SET_RATE_PARENT,
  1636. .ops = &clk_branch2_ops,
  1637. },
  1638. },
  1639. };
  1640. static struct clk_branch gcc_gp3_clk = {
  1641. .halt_reg = 0x1980,
  1642. .clkr = {
  1643. .enable_reg = 0x1980,
  1644. .enable_mask = BIT(0),
  1645. .hw.init = &(struct clk_init_data)
  1646. {
  1647. .name = "gcc_gp3_clk",
  1648. .parent_names = (const char *[]) {
  1649. "gp3_clk_src",
  1650. },
  1651. .num_parents = 1,
  1652. .flags = CLK_SET_RATE_PARENT,
  1653. .ops = &clk_branch2_ops,
  1654. },
  1655. },
  1656. };
  1657. static struct clk_branch gcc_pcie_0_aux_clk = {
  1658. .halt_reg = 0x1ad4,
  1659. .clkr = {
  1660. .enable_reg = 0x1ad4,
  1661. .enable_mask = BIT(0),
  1662. .hw.init = &(struct clk_init_data)
  1663. {
  1664. .name = "gcc_pcie_0_aux_clk",
  1665. .parent_names = (const char *[]) {
  1666. "pcie_0_aux_clk_src",
  1667. },
  1668. .num_parents = 1,
  1669. .flags = CLK_SET_RATE_PARENT,
  1670. .ops = &clk_branch2_ops,
  1671. },
  1672. },
  1673. };
  1674. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1675. .halt_reg = 0x1ad8,
  1676. .halt_check = BRANCH_HALT_DELAY,
  1677. .clkr = {
  1678. .enable_reg = 0x1ad8,
  1679. .enable_mask = BIT(0),
  1680. .hw.init = &(struct clk_init_data)
  1681. {
  1682. .name = "gcc_pcie_0_pipe_clk",
  1683. .parent_names = (const char *[]) {
  1684. "pcie_0_pipe_clk_src",
  1685. },
  1686. .num_parents = 1,
  1687. .flags = CLK_SET_RATE_PARENT,
  1688. .ops = &clk_branch2_ops,
  1689. },
  1690. },
  1691. };
  1692. static struct clk_branch gcc_pcie_1_aux_clk = {
  1693. .halt_reg = 0x1b54,
  1694. .clkr = {
  1695. .enable_reg = 0x1b54,
  1696. .enable_mask = BIT(0),
  1697. .hw.init = &(struct clk_init_data)
  1698. {
  1699. .name = "gcc_pcie_1_aux_clk",
  1700. .parent_names = (const char *[]) {
  1701. "pcie_1_aux_clk_src",
  1702. },
  1703. .num_parents = 1,
  1704. .flags = CLK_SET_RATE_PARENT,
  1705. .ops = &clk_branch2_ops,
  1706. },
  1707. },
  1708. };
  1709. static struct clk_branch gcc_pcie_1_pipe_clk = {
  1710. .halt_reg = 0x1b58,
  1711. .halt_check = BRANCH_HALT_DELAY,
  1712. .clkr = {
  1713. .enable_reg = 0x1b58,
  1714. .enable_mask = BIT(0),
  1715. .hw.init = &(struct clk_init_data)
  1716. {
  1717. .name = "gcc_pcie_1_pipe_clk",
  1718. .parent_names = (const char *[]) {
  1719. "pcie_1_pipe_clk_src",
  1720. },
  1721. .num_parents = 1,
  1722. .flags = CLK_SET_RATE_PARENT,
  1723. .ops = &clk_branch2_ops,
  1724. },
  1725. },
  1726. };
  1727. static struct clk_branch gcc_pdm2_clk = {
  1728. .halt_reg = 0x0ccc,
  1729. .clkr = {
  1730. .enable_reg = 0x0ccc,
  1731. .enable_mask = BIT(0),
  1732. .hw.init = &(struct clk_init_data)
  1733. {
  1734. .name = "gcc_pdm2_clk",
  1735. .parent_names = (const char *[]) {
  1736. "pdm2_clk_src",
  1737. },
  1738. .num_parents = 1,
  1739. .flags = CLK_SET_RATE_PARENT,
  1740. .ops = &clk_branch2_ops,
  1741. },
  1742. },
  1743. };
  1744. static struct clk_branch gcc_sdcc1_apps_clk = {
  1745. .halt_reg = 0x04c4,
  1746. .clkr = {
  1747. .enable_reg = 0x04c4,
  1748. .enable_mask = BIT(0),
  1749. .hw.init = &(struct clk_init_data)
  1750. {
  1751. .name = "gcc_sdcc1_apps_clk",
  1752. .parent_names = (const char *[]) {
  1753. "sdcc1_apps_clk_src",
  1754. },
  1755. .num_parents = 1,
  1756. .flags = CLK_SET_RATE_PARENT,
  1757. .ops = &clk_branch2_ops,
  1758. },
  1759. },
  1760. };
  1761. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1762. .halt_reg = 0x04c8,
  1763. .clkr = {
  1764. .enable_reg = 0x04c8,
  1765. .enable_mask = BIT(0),
  1766. .hw.init = &(struct clk_init_data)
  1767. {
  1768. .name = "gcc_sdcc1_ahb_clk",
  1769. .parent_names = (const char *[]){
  1770. "periph_noc_clk_src",
  1771. },
  1772. .num_parents = 1,
  1773. .ops = &clk_branch2_ops,
  1774. },
  1775. },
  1776. };
  1777. static struct clk_branch gcc_sdcc2_apps_clk = {
  1778. .halt_reg = 0x0504,
  1779. .clkr = {
  1780. .enable_reg = 0x0504,
  1781. .enable_mask = BIT(0),
  1782. .hw.init = &(struct clk_init_data)
  1783. {
  1784. .name = "gcc_sdcc2_apps_clk",
  1785. .parent_names = (const char *[]) {
  1786. "sdcc2_apps_clk_src",
  1787. },
  1788. .num_parents = 1,
  1789. .flags = CLK_SET_RATE_PARENT,
  1790. .ops = &clk_branch2_ops,
  1791. },
  1792. },
  1793. };
  1794. static struct clk_branch gcc_sdcc3_apps_clk = {
  1795. .halt_reg = 0x0544,
  1796. .clkr = {
  1797. .enable_reg = 0x0544,
  1798. .enable_mask = BIT(0),
  1799. .hw.init = &(struct clk_init_data)
  1800. {
  1801. .name = "gcc_sdcc3_apps_clk",
  1802. .parent_names = (const char *[]) {
  1803. "sdcc3_apps_clk_src",
  1804. },
  1805. .num_parents = 1,
  1806. .flags = CLK_SET_RATE_PARENT,
  1807. .ops = &clk_branch2_ops,
  1808. },
  1809. },
  1810. };
  1811. static struct clk_branch gcc_sdcc4_apps_clk = {
  1812. .halt_reg = 0x0584,
  1813. .clkr = {
  1814. .enable_reg = 0x0584,
  1815. .enable_mask = BIT(0),
  1816. .hw.init = &(struct clk_init_data)
  1817. {
  1818. .name = "gcc_sdcc4_apps_clk",
  1819. .parent_names = (const char *[]) {
  1820. "sdcc4_apps_clk_src",
  1821. },
  1822. .num_parents = 1,
  1823. .flags = CLK_SET_RATE_PARENT,
  1824. .ops = &clk_branch2_ops,
  1825. },
  1826. },
  1827. };
  1828. static struct clk_branch gcc_sys_noc_ufs_axi_clk = {
  1829. .halt_reg = 0x1d7c,
  1830. .clkr = {
  1831. .enable_reg = 0x1d7c,
  1832. .enable_mask = BIT(0),
  1833. .hw.init = &(struct clk_init_data)
  1834. {
  1835. .name = "gcc_sys_noc_ufs_axi_clk",
  1836. .parent_names = (const char *[]) {
  1837. "ufs_axi_clk_src",
  1838. },
  1839. .num_parents = 1,
  1840. .flags = CLK_SET_RATE_PARENT,
  1841. .ops = &clk_branch2_ops,
  1842. },
  1843. },
  1844. };
  1845. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  1846. .halt_reg = 0x03fc,
  1847. .clkr = {
  1848. .enable_reg = 0x03fc,
  1849. .enable_mask = BIT(0),
  1850. .hw.init = &(struct clk_init_data)
  1851. {
  1852. .name = "gcc_sys_noc_usb3_axi_clk",
  1853. .parent_names = (const char *[]) {
  1854. "usb30_master_clk_src",
  1855. },
  1856. .num_parents = 1,
  1857. .flags = CLK_SET_RATE_PARENT,
  1858. .ops = &clk_branch2_ops,
  1859. },
  1860. },
  1861. };
  1862. static struct clk_branch gcc_tsif_ref_clk = {
  1863. .halt_reg = 0x0d88,
  1864. .clkr = {
  1865. .enable_reg = 0x0d88,
  1866. .enable_mask = BIT(0),
  1867. .hw.init = &(struct clk_init_data)
  1868. {
  1869. .name = "gcc_tsif_ref_clk",
  1870. .parent_names = (const char *[]) {
  1871. "tsif_ref_clk_src",
  1872. },
  1873. .num_parents = 1,
  1874. .flags = CLK_SET_RATE_PARENT,
  1875. .ops = &clk_branch2_ops,
  1876. },
  1877. },
  1878. };
  1879. static struct clk_branch gcc_ufs_axi_clk = {
  1880. .halt_reg = 0x1d48,
  1881. .clkr = {
  1882. .enable_reg = 0x1d48,
  1883. .enable_mask = BIT(0),
  1884. .hw.init = &(struct clk_init_data)
  1885. {
  1886. .name = "gcc_ufs_axi_clk",
  1887. .parent_names = (const char *[]) {
  1888. "ufs_axi_clk_src",
  1889. },
  1890. .num_parents = 1,
  1891. .flags = CLK_SET_RATE_PARENT,
  1892. .ops = &clk_branch2_ops,
  1893. },
  1894. },
  1895. };
  1896. static struct clk_branch gcc_ufs_rx_cfg_clk = {
  1897. .halt_reg = 0x1d54,
  1898. .clkr = {
  1899. .enable_reg = 0x1d54,
  1900. .enable_mask = BIT(0),
  1901. .hw.init = &(struct clk_init_data)
  1902. {
  1903. .name = "gcc_ufs_rx_cfg_clk",
  1904. .parent_names = (const char *[]) {
  1905. "ufs_axi_clk_src",
  1906. },
  1907. .num_parents = 1,
  1908. .flags = CLK_SET_RATE_PARENT,
  1909. .ops = &clk_branch2_ops,
  1910. },
  1911. },
  1912. };
  1913. static struct clk_branch gcc_ufs_tx_cfg_clk = {
  1914. .halt_reg = 0x1d50,
  1915. .clkr = {
  1916. .enable_reg = 0x1d50,
  1917. .enable_mask = BIT(0),
  1918. .hw.init = &(struct clk_init_data)
  1919. {
  1920. .name = "gcc_ufs_tx_cfg_clk",
  1921. .parent_names = (const char *[]) {
  1922. "ufs_axi_clk_src",
  1923. },
  1924. .num_parents = 1,
  1925. .flags = CLK_SET_RATE_PARENT,
  1926. .ops = &clk_branch2_ops,
  1927. },
  1928. },
  1929. };
  1930. static struct clk_branch gcc_usb30_master_clk = {
  1931. .halt_reg = 0x03c8,
  1932. .clkr = {
  1933. .enable_reg = 0x03c8,
  1934. .enable_mask = BIT(0),
  1935. .hw.init = &(struct clk_init_data)
  1936. {
  1937. .name = "gcc_usb30_master_clk",
  1938. .parent_names = (const char *[]) {
  1939. "usb30_master_clk_src",
  1940. },
  1941. .num_parents = 1,
  1942. .flags = CLK_SET_RATE_PARENT,
  1943. .ops = &clk_branch2_ops,
  1944. },
  1945. },
  1946. };
  1947. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  1948. .halt_reg = 0x03d0,
  1949. .clkr = {
  1950. .enable_reg = 0x03d0,
  1951. .enable_mask = BIT(0),
  1952. .hw.init = &(struct clk_init_data)
  1953. {
  1954. .name = "gcc_usb30_mock_utmi_clk",
  1955. .parent_names = (const char *[]) {
  1956. "usb30_mock_utmi_clk_src",
  1957. },
  1958. .num_parents = 1,
  1959. .flags = CLK_SET_RATE_PARENT,
  1960. .ops = &clk_branch2_ops,
  1961. },
  1962. },
  1963. };
  1964. static struct clk_branch gcc_usb3_phy_aux_clk = {
  1965. .halt_reg = 0x1408,
  1966. .clkr = {
  1967. .enable_reg = 0x1408,
  1968. .enable_mask = BIT(0),
  1969. .hw.init = &(struct clk_init_data)
  1970. {
  1971. .name = "gcc_usb3_phy_aux_clk",
  1972. .parent_names = (const char *[]) {
  1973. "usb3_phy_aux_clk_src",
  1974. },
  1975. .num_parents = 1,
  1976. .flags = CLK_SET_RATE_PARENT,
  1977. .ops = &clk_branch2_ops,
  1978. },
  1979. },
  1980. };
  1981. static struct clk_branch gcc_usb_hs_system_clk = {
  1982. .halt_reg = 0x0484,
  1983. .clkr = {
  1984. .enable_reg = 0x0484,
  1985. .enable_mask = BIT(0),
  1986. .hw.init = &(struct clk_init_data)
  1987. {
  1988. .name = "gcc_usb_hs_system_clk",
  1989. .parent_names = (const char *[]) {
  1990. "usb_hs_system_clk_src",
  1991. },
  1992. .num_parents = 1,
  1993. .flags = CLK_SET_RATE_PARENT,
  1994. .ops = &clk_branch2_ops,
  1995. },
  1996. },
  1997. };
  1998. static struct clk_regmap *gcc_msm8994_clocks[] = {
  1999. [GPLL0_EARLY] = &gpll0_early.clkr,
  2000. [GPLL0] = &gpll0.clkr,
  2001. [GPLL4_EARLY] = &gpll4_early.clkr,
  2002. [GPLL4] = &gpll4.clkr,
  2003. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  2004. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  2005. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2006. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2007. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2008. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2009. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2010. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2011. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2012. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2013. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2014. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2015. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2016. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2017. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2018. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2019. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  2020. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  2021. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  2022. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  2023. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  2024. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  2025. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  2026. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  2027. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  2028. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  2029. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  2030. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  2031. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  2032. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  2033. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  2034. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  2035. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  2036. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  2037. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  2038. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  2039. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  2040. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  2041. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2042. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2043. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2044. [PCIE_0_AUX_CLK_SRC] = &pcie_0_aux_clk_src.clkr,
  2045. [PCIE_0_PIPE_CLK_SRC] = &pcie_0_pipe_clk_src.clkr,
  2046. [PCIE_1_AUX_CLK_SRC] = &pcie_1_aux_clk_src.clkr,
  2047. [PCIE_1_PIPE_CLK_SRC] = &pcie_1_pipe_clk_src.clkr,
  2048. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2049. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2050. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2051. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  2052. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  2053. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  2054. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  2055. [USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
  2056. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2057. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2058. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2059. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2060. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2061. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2062. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2063. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2064. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2065. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2066. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2067. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2068. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2069. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2070. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2071. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2072. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  2073. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  2074. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  2075. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  2076. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  2077. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  2078. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  2079. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  2080. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  2081. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  2082. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  2083. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  2084. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  2085. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  2086. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  2087. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  2088. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  2089. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  2090. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  2091. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  2092. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  2093. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  2094. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  2095. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2096. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2097. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2098. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  2099. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  2100. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  2101. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  2102. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2103. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2104. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2105. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  2106. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  2107. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2108. [GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
  2109. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  2110. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  2111. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  2112. [GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
  2113. [GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
  2114. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  2115. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  2116. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  2117. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  2118. };
  2119. static const struct regmap_config gcc_msm8994_regmap_config = {
  2120. .reg_bits = 32,
  2121. .reg_stride = 4,
  2122. .val_bits = 32,
  2123. .max_register = 0x2000,
  2124. .fast_io = true,
  2125. };
  2126. static const struct qcom_cc_desc gcc_msm8994_desc = {
  2127. .config = &gcc_msm8994_regmap_config,
  2128. .clks = gcc_msm8994_clocks,
  2129. .num_clks = ARRAY_SIZE(gcc_msm8994_clocks),
  2130. };
  2131. static const struct of_device_id gcc_msm8994_match_table[] = {
  2132. { .compatible = "qcom,gcc-msm8994" },
  2133. {}
  2134. };
  2135. MODULE_DEVICE_TABLE(of, gcc_msm8994_match_table);
  2136. static int gcc_msm8994_probe(struct platform_device *pdev)
  2137. {
  2138. struct device *dev = &pdev->dev;
  2139. struct clk *clk;
  2140. clk = devm_clk_register(dev, &xo.hw);
  2141. if (IS_ERR(clk))
  2142. return PTR_ERR(clk);
  2143. return qcom_cc_probe(pdev, &gcc_msm8994_desc);
  2144. }
  2145. static struct platform_driver gcc_msm8994_driver = {
  2146. .probe = gcc_msm8994_probe,
  2147. .driver = {
  2148. .name = "gcc-msm8994",
  2149. .of_match_table = gcc_msm8994_match_table,
  2150. },
  2151. };
  2152. static int __init gcc_msm8994_init(void)
  2153. {
  2154. return platform_driver_register(&gcc_msm8994_driver);
  2155. }
  2156. core_initcall(gcc_msm8994_init);
  2157. static void __exit gcc_msm8994_exit(void)
  2158. {
  2159. platform_driver_unregister(&gcc_msm8994_driver);
  2160. }
  2161. module_exit(gcc_msm8994_exit);
  2162. MODULE_DESCRIPTION("Qualcomm GCC MSM8994 Driver");
  2163. MODULE_LICENSE("GPL v2");
  2164. MODULE_ALIAS("platform:gcc-msm8994");