gcc-msm8916.c 82 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423
  1. /*
  2. * Copyright 2015 Linaro Limited
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/bitops.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/module.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset-controller.h>
  23. #include <dt-bindings/clock/qcom,gcc-msm8916.h>
  24. #include <dt-bindings/reset/qcom,gcc-msm8916.h>
  25. #include "common.h"
  26. #include "clk-regmap.h"
  27. #include "clk-pll.h"
  28. #include "clk-rcg.h"
  29. #include "clk-branch.h"
  30. #include "reset.h"
  31. #include "gdsc.h"
  32. enum {
  33. P_XO,
  34. P_GPLL0,
  35. P_GPLL0_AUX,
  36. P_BIMC,
  37. P_GPLL1,
  38. P_GPLL1_AUX,
  39. P_GPLL2,
  40. P_GPLL2_AUX,
  41. P_SLEEP_CLK,
  42. P_DSI0_PHYPLL_BYTE,
  43. P_DSI0_PHYPLL_DSI,
  44. P_EXT_PRI_I2S,
  45. P_EXT_SEC_I2S,
  46. P_EXT_MCLK,
  47. };
  48. static const struct parent_map gcc_xo_gpll0_map[] = {
  49. { P_XO, 0 },
  50. { P_GPLL0, 1 },
  51. };
  52. static const char * const gcc_xo_gpll0[] = {
  53. "xo",
  54. "gpll0_vote",
  55. };
  56. static const struct parent_map gcc_xo_gpll0_bimc_map[] = {
  57. { P_XO, 0 },
  58. { P_GPLL0, 1 },
  59. { P_BIMC, 2 },
  60. };
  61. static const char * const gcc_xo_gpll0_bimc[] = {
  62. "xo",
  63. "gpll0_vote",
  64. "bimc_pll_vote",
  65. };
  66. static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2a_map[] = {
  67. { P_XO, 0 },
  68. { P_GPLL0_AUX, 3 },
  69. { P_GPLL1, 1 },
  70. { P_GPLL2_AUX, 2 },
  71. };
  72. static const char * const gcc_xo_gpll0a_gpll1_gpll2a[] = {
  73. "xo",
  74. "gpll0_vote",
  75. "gpll1_vote",
  76. "gpll2_vote",
  77. };
  78. static const struct parent_map gcc_xo_gpll0_gpll2_map[] = {
  79. { P_XO, 0 },
  80. { P_GPLL0, 1 },
  81. { P_GPLL2, 2 },
  82. };
  83. static const char * const gcc_xo_gpll0_gpll2[] = {
  84. "xo",
  85. "gpll0_vote",
  86. "gpll2_vote",
  87. };
  88. static const struct parent_map gcc_xo_gpll0a_map[] = {
  89. { P_XO, 0 },
  90. { P_GPLL0_AUX, 2 },
  91. };
  92. static const char * const gcc_xo_gpll0a[] = {
  93. "xo",
  94. "gpll0_vote",
  95. };
  96. static const struct parent_map gcc_xo_gpll0_gpll1a_sleep_map[] = {
  97. { P_XO, 0 },
  98. { P_GPLL0, 1 },
  99. { P_GPLL1_AUX, 2 },
  100. { P_SLEEP_CLK, 6 },
  101. };
  102. static const char * const gcc_xo_gpll0_gpll1a_sleep[] = {
  103. "xo",
  104. "gpll0_vote",
  105. "gpll1_vote",
  106. "sleep_clk",
  107. };
  108. static const struct parent_map gcc_xo_gpll0_gpll1a_map[] = {
  109. { P_XO, 0 },
  110. { P_GPLL0, 1 },
  111. { P_GPLL1_AUX, 2 },
  112. };
  113. static const char * const gcc_xo_gpll0_gpll1a[] = {
  114. "xo",
  115. "gpll0_vote",
  116. "gpll1_vote",
  117. };
  118. static const struct parent_map gcc_xo_dsibyte_map[] = {
  119. { P_XO, 0, },
  120. { P_DSI0_PHYPLL_BYTE, 2 },
  121. };
  122. static const char * const gcc_xo_dsibyte[] = {
  123. "xo",
  124. "dsi0pllbyte",
  125. };
  126. static const struct parent_map gcc_xo_gpll0a_dsibyte_map[] = {
  127. { P_XO, 0 },
  128. { P_GPLL0_AUX, 2 },
  129. { P_DSI0_PHYPLL_BYTE, 1 },
  130. };
  131. static const char * const gcc_xo_gpll0a_dsibyte[] = {
  132. "xo",
  133. "gpll0_vote",
  134. "dsi0pllbyte",
  135. };
  136. static const struct parent_map gcc_xo_gpll0_dsiphy_map[] = {
  137. { P_XO, 0 },
  138. { P_GPLL0, 1 },
  139. { P_DSI0_PHYPLL_DSI, 2 },
  140. };
  141. static const char * const gcc_xo_gpll0_dsiphy[] = {
  142. "xo",
  143. "gpll0_vote",
  144. "dsi0pll",
  145. };
  146. static const struct parent_map gcc_xo_gpll0a_dsiphy_map[] = {
  147. { P_XO, 0 },
  148. { P_GPLL0_AUX, 2 },
  149. { P_DSI0_PHYPLL_DSI, 1 },
  150. };
  151. static const char * const gcc_xo_gpll0a_dsiphy[] = {
  152. "xo",
  153. "gpll0_vote",
  154. "dsi0pll",
  155. };
  156. static const struct parent_map gcc_xo_gpll0a_gpll1_gpll2_map[] = {
  157. { P_XO, 0 },
  158. { P_GPLL0_AUX, 1 },
  159. { P_GPLL1, 3 },
  160. { P_GPLL2, 2 },
  161. };
  162. static const char * const gcc_xo_gpll0a_gpll1_gpll2[] = {
  163. "xo",
  164. "gpll0_vote",
  165. "gpll1_vote",
  166. "gpll2_vote",
  167. };
  168. static const struct parent_map gcc_xo_gpll0_gpll1_sleep_map[] = {
  169. { P_XO, 0 },
  170. { P_GPLL0, 1 },
  171. { P_GPLL1, 2 },
  172. { P_SLEEP_CLK, 6 }
  173. };
  174. static const char * const gcc_xo_gpll0_gpll1_sleep[] = {
  175. "xo",
  176. "gpll0_vote",
  177. "gpll1_vote",
  178. "sleep_clk",
  179. };
  180. static const struct parent_map gcc_xo_gpll1_epi2s_emclk_sleep_map[] = {
  181. { P_XO, 0 },
  182. { P_GPLL1, 1 },
  183. { P_EXT_PRI_I2S, 2 },
  184. { P_EXT_MCLK, 3 },
  185. { P_SLEEP_CLK, 6 }
  186. };
  187. static const char * const gcc_xo_gpll1_epi2s_emclk_sleep[] = {
  188. "xo",
  189. "gpll1_vote",
  190. "ext_pri_i2s",
  191. "ext_mclk",
  192. "sleep_clk",
  193. };
  194. static const struct parent_map gcc_xo_gpll1_esi2s_emclk_sleep_map[] = {
  195. { P_XO, 0 },
  196. { P_GPLL1, 1 },
  197. { P_EXT_SEC_I2S, 2 },
  198. { P_EXT_MCLK, 3 },
  199. { P_SLEEP_CLK, 6 }
  200. };
  201. static const char * const gcc_xo_gpll1_esi2s_emclk_sleep[] = {
  202. "xo",
  203. "gpll1_vote",
  204. "ext_sec_i2s",
  205. "ext_mclk",
  206. "sleep_clk",
  207. };
  208. static const struct parent_map gcc_xo_sleep_map[] = {
  209. { P_XO, 0 },
  210. { P_SLEEP_CLK, 6 }
  211. };
  212. static const char * const gcc_xo_sleep[] = {
  213. "xo",
  214. "sleep_clk",
  215. };
  216. static const struct parent_map gcc_xo_gpll1_emclk_sleep_map[] = {
  217. { P_XO, 0 },
  218. { P_GPLL1, 1 },
  219. { P_EXT_MCLK, 2 },
  220. { P_SLEEP_CLK, 6 }
  221. };
  222. static const char * const gcc_xo_gpll1_emclk_sleep[] = {
  223. "xo",
  224. "gpll1_vote",
  225. "ext_mclk",
  226. "sleep_clk",
  227. };
  228. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  229. static struct clk_pll gpll0 = {
  230. .l_reg = 0x21004,
  231. .m_reg = 0x21008,
  232. .n_reg = 0x2100c,
  233. .config_reg = 0x21014,
  234. .mode_reg = 0x21000,
  235. .status_reg = 0x2101c,
  236. .status_bit = 17,
  237. .clkr.hw.init = &(struct clk_init_data){
  238. .name = "gpll0",
  239. .parent_names = (const char *[]){ "xo" },
  240. .num_parents = 1,
  241. .ops = &clk_pll_ops,
  242. },
  243. };
  244. static struct clk_regmap gpll0_vote = {
  245. .enable_reg = 0x45000,
  246. .enable_mask = BIT(0),
  247. .hw.init = &(struct clk_init_data){
  248. .name = "gpll0_vote",
  249. .parent_names = (const char *[]){ "gpll0" },
  250. .num_parents = 1,
  251. .ops = &clk_pll_vote_ops,
  252. },
  253. };
  254. static struct clk_pll gpll1 = {
  255. .l_reg = 0x20004,
  256. .m_reg = 0x20008,
  257. .n_reg = 0x2000c,
  258. .config_reg = 0x20014,
  259. .mode_reg = 0x20000,
  260. .status_reg = 0x2001c,
  261. .status_bit = 17,
  262. .clkr.hw.init = &(struct clk_init_data){
  263. .name = "gpll1",
  264. .parent_names = (const char *[]){ "xo" },
  265. .num_parents = 1,
  266. .ops = &clk_pll_ops,
  267. },
  268. };
  269. static struct clk_regmap gpll1_vote = {
  270. .enable_reg = 0x45000,
  271. .enable_mask = BIT(1),
  272. .hw.init = &(struct clk_init_data){
  273. .name = "gpll1_vote",
  274. .parent_names = (const char *[]){ "gpll1" },
  275. .num_parents = 1,
  276. .ops = &clk_pll_vote_ops,
  277. },
  278. };
  279. static struct clk_pll gpll2 = {
  280. .l_reg = 0x4a004,
  281. .m_reg = 0x4a008,
  282. .n_reg = 0x4a00c,
  283. .config_reg = 0x4a014,
  284. .mode_reg = 0x4a000,
  285. .status_reg = 0x4a01c,
  286. .status_bit = 17,
  287. .clkr.hw.init = &(struct clk_init_data){
  288. .name = "gpll2",
  289. .parent_names = (const char *[]){ "xo" },
  290. .num_parents = 1,
  291. .ops = &clk_pll_ops,
  292. },
  293. };
  294. static struct clk_regmap gpll2_vote = {
  295. .enable_reg = 0x45000,
  296. .enable_mask = BIT(2),
  297. .hw.init = &(struct clk_init_data){
  298. .name = "gpll2_vote",
  299. .parent_names = (const char *[]){ "gpll2" },
  300. .num_parents = 1,
  301. .ops = &clk_pll_vote_ops,
  302. },
  303. };
  304. static struct clk_pll bimc_pll = {
  305. .l_reg = 0x23004,
  306. .m_reg = 0x23008,
  307. .n_reg = 0x2300c,
  308. .config_reg = 0x23014,
  309. .mode_reg = 0x23000,
  310. .status_reg = 0x2301c,
  311. .status_bit = 17,
  312. .clkr.hw.init = &(struct clk_init_data){
  313. .name = "bimc_pll",
  314. .parent_names = (const char *[]){ "xo" },
  315. .num_parents = 1,
  316. .ops = &clk_pll_ops,
  317. },
  318. };
  319. static struct clk_regmap bimc_pll_vote = {
  320. .enable_reg = 0x45000,
  321. .enable_mask = BIT(3),
  322. .hw.init = &(struct clk_init_data){
  323. .name = "bimc_pll_vote",
  324. .parent_names = (const char *[]){ "bimc_pll" },
  325. .num_parents = 1,
  326. .ops = &clk_pll_vote_ops,
  327. },
  328. };
  329. static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
  330. .cmd_rcgr = 0x27000,
  331. .hid_width = 5,
  332. .parent_map = gcc_xo_gpll0_bimc_map,
  333. .clkr.hw.init = &(struct clk_init_data){
  334. .name = "pcnoc_bfdcd_clk_src",
  335. .parent_names = gcc_xo_gpll0_bimc,
  336. .num_parents = 3,
  337. .ops = &clk_rcg2_ops,
  338. },
  339. };
  340. static struct clk_rcg2 system_noc_bfdcd_clk_src = {
  341. .cmd_rcgr = 0x26004,
  342. .hid_width = 5,
  343. .parent_map = gcc_xo_gpll0_bimc_map,
  344. .clkr.hw.init = &(struct clk_init_data){
  345. .name = "system_noc_bfdcd_clk_src",
  346. .parent_names = gcc_xo_gpll0_bimc,
  347. .num_parents = 3,
  348. .ops = &clk_rcg2_ops,
  349. },
  350. };
  351. static const struct freq_tbl ftbl_gcc_camss_ahb_clk[] = {
  352. F(40000000, P_GPLL0, 10, 1, 2),
  353. F(80000000, P_GPLL0, 10, 0, 0),
  354. { }
  355. };
  356. static struct clk_rcg2 camss_ahb_clk_src = {
  357. .cmd_rcgr = 0x5a000,
  358. .mnd_width = 8,
  359. .hid_width = 5,
  360. .parent_map = gcc_xo_gpll0_map,
  361. .freq_tbl = ftbl_gcc_camss_ahb_clk,
  362. .clkr.hw.init = &(struct clk_init_data){
  363. .name = "camss_ahb_clk_src",
  364. .parent_names = gcc_xo_gpll0,
  365. .num_parents = 2,
  366. .ops = &clk_rcg2_ops,
  367. },
  368. };
  369. static const struct freq_tbl ftbl_apss_ahb_clk[] = {
  370. F(19200000, P_XO, 1, 0, 0),
  371. F(50000000, P_GPLL0, 16, 0, 0),
  372. F(100000000, P_GPLL0, 8, 0, 0),
  373. F(133330000, P_GPLL0, 6, 0, 0),
  374. { }
  375. };
  376. static struct clk_rcg2 apss_ahb_clk_src = {
  377. .cmd_rcgr = 0x46000,
  378. .hid_width = 5,
  379. .parent_map = gcc_xo_gpll0_map,
  380. .freq_tbl = ftbl_apss_ahb_clk,
  381. .clkr.hw.init = &(struct clk_init_data){
  382. .name = "apss_ahb_clk_src",
  383. .parent_names = gcc_xo_gpll0,
  384. .num_parents = 2,
  385. .ops = &clk_rcg2_ops,
  386. },
  387. };
  388. static const struct freq_tbl ftbl_gcc_camss_csi0_1_clk[] = {
  389. F(100000000, P_GPLL0, 8, 0, 0),
  390. F(200000000, P_GPLL0, 4, 0, 0),
  391. { }
  392. };
  393. static struct clk_rcg2 csi0_clk_src = {
  394. .cmd_rcgr = 0x4e020,
  395. .hid_width = 5,
  396. .parent_map = gcc_xo_gpll0_map,
  397. .freq_tbl = ftbl_gcc_camss_csi0_1_clk,
  398. .clkr.hw.init = &(struct clk_init_data){
  399. .name = "csi0_clk_src",
  400. .parent_names = gcc_xo_gpll0,
  401. .num_parents = 2,
  402. .ops = &clk_rcg2_ops,
  403. },
  404. };
  405. static struct clk_rcg2 csi1_clk_src = {
  406. .cmd_rcgr = 0x4f020,
  407. .hid_width = 5,
  408. .parent_map = gcc_xo_gpll0_map,
  409. .freq_tbl = ftbl_gcc_camss_csi0_1_clk,
  410. .clkr.hw.init = &(struct clk_init_data){
  411. .name = "csi1_clk_src",
  412. .parent_names = gcc_xo_gpll0,
  413. .num_parents = 2,
  414. .ops = &clk_rcg2_ops,
  415. },
  416. };
  417. static const struct freq_tbl ftbl_gcc_oxili_gfx3d_clk[] = {
  418. F(19200000, P_XO, 1, 0, 0),
  419. F(50000000, P_GPLL0_AUX, 16, 0, 0),
  420. F(80000000, P_GPLL0_AUX, 10, 0, 0),
  421. F(100000000, P_GPLL0_AUX, 8, 0, 0),
  422. F(160000000, P_GPLL0_AUX, 5, 0, 0),
  423. F(177780000, P_GPLL0_AUX, 4.5, 0, 0),
  424. F(200000000, P_GPLL0_AUX, 4, 0, 0),
  425. F(266670000, P_GPLL0_AUX, 3, 0, 0),
  426. F(294912000, P_GPLL1, 3, 0, 0),
  427. F(310000000, P_GPLL2, 3, 0, 0),
  428. F(400000000, P_GPLL0_AUX, 2, 0, 0),
  429. { }
  430. };
  431. static struct clk_rcg2 gfx3d_clk_src = {
  432. .cmd_rcgr = 0x59000,
  433. .hid_width = 5,
  434. .parent_map = gcc_xo_gpll0a_gpll1_gpll2a_map,
  435. .freq_tbl = ftbl_gcc_oxili_gfx3d_clk,
  436. .clkr.hw.init = &(struct clk_init_data){
  437. .name = "gfx3d_clk_src",
  438. .parent_names = gcc_xo_gpll0a_gpll1_gpll2a,
  439. .num_parents = 4,
  440. .ops = &clk_rcg2_ops,
  441. },
  442. };
  443. static const struct freq_tbl ftbl_gcc_camss_vfe0_clk[] = {
  444. F(50000000, P_GPLL0, 16, 0, 0),
  445. F(80000000, P_GPLL0, 10, 0, 0),
  446. F(100000000, P_GPLL0, 8, 0, 0),
  447. F(160000000, P_GPLL0, 5, 0, 0),
  448. F(177780000, P_GPLL0, 4.5, 0, 0),
  449. F(200000000, P_GPLL0, 4, 0, 0),
  450. F(266670000, P_GPLL0, 3, 0, 0),
  451. F(320000000, P_GPLL0, 2.5, 0, 0),
  452. F(400000000, P_GPLL0, 2, 0, 0),
  453. F(465000000, P_GPLL2, 2, 0, 0),
  454. { }
  455. };
  456. static struct clk_rcg2 vfe0_clk_src = {
  457. .cmd_rcgr = 0x58000,
  458. .hid_width = 5,
  459. .parent_map = gcc_xo_gpll0_gpll2_map,
  460. .freq_tbl = ftbl_gcc_camss_vfe0_clk,
  461. .clkr.hw.init = &(struct clk_init_data){
  462. .name = "vfe0_clk_src",
  463. .parent_names = gcc_xo_gpll0_gpll2,
  464. .num_parents = 3,
  465. .ops = &clk_rcg2_ops,
  466. },
  467. };
  468. static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_i2c_apps_clk[] = {
  469. F(19200000, P_XO, 1, 0, 0),
  470. F(50000000, P_GPLL0, 16, 0, 0),
  471. { }
  472. };
  473. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  474. .cmd_rcgr = 0x0200c,
  475. .hid_width = 5,
  476. .parent_map = gcc_xo_gpll0_map,
  477. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  478. .clkr.hw.init = &(struct clk_init_data){
  479. .name = "blsp1_qup1_i2c_apps_clk_src",
  480. .parent_names = gcc_xo_gpll0,
  481. .num_parents = 2,
  482. .ops = &clk_rcg2_ops,
  483. },
  484. };
  485. static const struct freq_tbl ftbl_gcc_blsp1_qup1_6_spi_apps_clk[] = {
  486. F(960000, P_XO, 10, 1, 2),
  487. F(4800000, P_XO, 4, 0, 0),
  488. F(9600000, P_XO, 2, 0, 0),
  489. F(16000000, P_GPLL0, 10, 1, 5),
  490. F(19200000, P_XO, 1, 0, 0),
  491. F(25000000, P_GPLL0, 16, 1, 2),
  492. F(50000000, P_GPLL0, 16, 0, 0),
  493. { }
  494. };
  495. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  496. .cmd_rcgr = 0x02024,
  497. .mnd_width = 8,
  498. .hid_width = 5,
  499. .parent_map = gcc_xo_gpll0_map,
  500. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  501. .clkr.hw.init = &(struct clk_init_data){
  502. .name = "blsp1_qup1_spi_apps_clk_src",
  503. .parent_names = gcc_xo_gpll0,
  504. .num_parents = 2,
  505. .ops = &clk_rcg2_ops,
  506. },
  507. };
  508. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  509. .cmd_rcgr = 0x03000,
  510. .hid_width = 5,
  511. .parent_map = gcc_xo_gpll0_map,
  512. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  513. .clkr.hw.init = &(struct clk_init_data){
  514. .name = "blsp1_qup2_i2c_apps_clk_src",
  515. .parent_names = gcc_xo_gpll0,
  516. .num_parents = 2,
  517. .ops = &clk_rcg2_ops,
  518. },
  519. };
  520. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  521. .cmd_rcgr = 0x03014,
  522. .mnd_width = 8,
  523. .hid_width = 5,
  524. .parent_map = gcc_xo_gpll0_map,
  525. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  526. .clkr.hw.init = &(struct clk_init_data){
  527. .name = "blsp1_qup2_spi_apps_clk_src",
  528. .parent_names = gcc_xo_gpll0,
  529. .num_parents = 2,
  530. .ops = &clk_rcg2_ops,
  531. },
  532. };
  533. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  534. .cmd_rcgr = 0x04000,
  535. .hid_width = 5,
  536. .parent_map = gcc_xo_gpll0_map,
  537. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  538. .clkr.hw.init = &(struct clk_init_data){
  539. .name = "blsp1_qup3_i2c_apps_clk_src",
  540. .parent_names = gcc_xo_gpll0,
  541. .num_parents = 2,
  542. .ops = &clk_rcg2_ops,
  543. },
  544. };
  545. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  546. .cmd_rcgr = 0x04024,
  547. .mnd_width = 8,
  548. .hid_width = 5,
  549. .parent_map = gcc_xo_gpll0_map,
  550. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  551. .clkr.hw.init = &(struct clk_init_data){
  552. .name = "blsp1_qup3_spi_apps_clk_src",
  553. .parent_names = gcc_xo_gpll0,
  554. .num_parents = 2,
  555. .ops = &clk_rcg2_ops,
  556. },
  557. };
  558. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  559. .cmd_rcgr = 0x05000,
  560. .hid_width = 5,
  561. .parent_map = gcc_xo_gpll0_map,
  562. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  563. .clkr.hw.init = &(struct clk_init_data){
  564. .name = "blsp1_qup4_i2c_apps_clk_src",
  565. .parent_names = gcc_xo_gpll0,
  566. .num_parents = 2,
  567. .ops = &clk_rcg2_ops,
  568. },
  569. };
  570. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  571. .cmd_rcgr = 0x05024,
  572. .mnd_width = 8,
  573. .hid_width = 5,
  574. .parent_map = gcc_xo_gpll0_map,
  575. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  576. .clkr.hw.init = &(struct clk_init_data){
  577. .name = "blsp1_qup4_spi_apps_clk_src",
  578. .parent_names = gcc_xo_gpll0,
  579. .num_parents = 2,
  580. .ops = &clk_rcg2_ops,
  581. },
  582. };
  583. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  584. .cmd_rcgr = 0x06000,
  585. .hid_width = 5,
  586. .parent_map = gcc_xo_gpll0_map,
  587. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  588. .clkr.hw.init = &(struct clk_init_data){
  589. .name = "blsp1_qup5_i2c_apps_clk_src",
  590. .parent_names = gcc_xo_gpll0,
  591. .num_parents = 2,
  592. .ops = &clk_rcg2_ops,
  593. },
  594. };
  595. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  596. .cmd_rcgr = 0x06024,
  597. .mnd_width = 8,
  598. .hid_width = 5,
  599. .parent_map = gcc_xo_gpll0_map,
  600. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  601. .clkr.hw.init = &(struct clk_init_data){
  602. .name = "blsp1_qup5_spi_apps_clk_src",
  603. .parent_names = gcc_xo_gpll0,
  604. .num_parents = 2,
  605. .ops = &clk_rcg2_ops,
  606. },
  607. };
  608. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  609. .cmd_rcgr = 0x07000,
  610. .hid_width = 5,
  611. .parent_map = gcc_xo_gpll0_map,
  612. .freq_tbl = ftbl_gcc_blsp1_qup1_6_i2c_apps_clk,
  613. .clkr.hw.init = &(struct clk_init_data){
  614. .name = "blsp1_qup6_i2c_apps_clk_src",
  615. .parent_names = gcc_xo_gpll0,
  616. .num_parents = 2,
  617. .ops = &clk_rcg2_ops,
  618. },
  619. };
  620. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  621. .cmd_rcgr = 0x07024,
  622. .mnd_width = 8,
  623. .hid_width = 5,
  624. .parent_map = gcc_xo_gpll0_map,
  625. .freq_tbl = ftbl_gcc_blsp1_qup1_6_spi_apps_clk,
  626. .clkr.hw.init = &(struct clk_init_data){
  627. .name = "blsp1_qup6_spi_apps_clk_src",
  628. .parent_names = gcc_xo_gpll0,
  629. .num_parents = 2,
  630. .ops = &clk_rcg2_ops,
  631. },
  632. };
  633. static const struct freq_tbl ftbl_gcc_blsp1_uart1_6_apps_clk[] = {
  634. F(3686400, P_GPLL0, 1, 72, 15625),
  635. F(7372800, P_GPLL0, 1, 144, 15625),
  636. F(14745600, P_GPLL0, 1, 288, 15625),
  637. F(16000000, P_GPLL0, 10, 1, 5),
  638. F(19200000, P_XO, 1, 0, 0),
  639. F(24000000, P_GPLL0, 1, 3, 100),
  640. F(25000000, P_GPLL0, 16, 1, 2),
  641. F(32000000, P_GPLL0, 1, 1, 25),
  642. F(40000000, P_GPLL0, 1, 1, 20),
  643. F(46400000, P_GPLL0, 1, 29, 500),
  644. F(48000000, P_GPLL0, 1, 3, 50),
  645. F(51200000, P_GPLL0, 1, 8, 125),
  646. F(56000000, P_GPLL0, 1, 7, 100),
  647. F(58982400, P_GPLL0, 1, 1152, 15625),
  648. F(60000000, P_GPLL0, 1, 3, 40),
  649. { }
  650. };
  651. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  652. .cmd_rcgr = 0x02044,
  653. .mnd_width = 16,
  654. .hid_width = 5,
  655. .parent_map = gcc_xo_gpll0_map,
  656. .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
  657. .clkr.hw.init = &(struct clk_init_data){
  658. .name = "blsp1_uart1_apps_clk_src",
  659. .parent_names = gcc_xo_gpll0,
  660. .num_parents = 2,
  661. .ops = &clk_rcg2_ops,
  662. },
  663. };
  664. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  665. .cmd_rcgr = 0x03034,
  666. .mnd_width = 16,
  667. .hid_width = 5,
  668. .parent_map = gcc_xo_gpll0_map,
  669. .freq_tbl = ftbl_gcc_blsp1_uart1_6_apps_clk,
  670. .clkr.hw.init = &(struct clk_init_data){
  671. .name = "blsp1_uart2_apps_clk_src",
  672. .parent_names = gcc_xo_gpll0,
  673. .num_parents = 2,
  674. .ops = &clk_rcg2_ops,
  675. },
  676. };
  677. static const struct freq_tbl ftbl_gcc_camss_cci_clk[] = {
  678. F(19200000, P_XO, 1, 0, 0),
  679. { }
  680. };
  681. static struct clk_rcg2 cci_clk_src = {
  682. .cmd_rcgr = 0x51000,
  683. .mnd_width = 8,
  684. .hid_width = 5,
  685. .parent_map = gcc_xo_gpll0a_map,
  686. .freq_tbl = ftbl_gcc_camss_cci_clk,
  687. .clkr.hw.init = &(struct clk_init_data){
  688. .name = "cci_clk_src",
  689. .parent_names = gcc_xo_gpll0a,
  690. .num_parents = 2,
  691. .ops = &clk_rcg2_ops,
  692. },
  693. };
  694. static const struct freq_tbl ftbl_gcc_camss_gp0_1_clk[] = {
  695. F(100000000, P_GPLL0, 8, 0, 0),
  696. F(200000000, P_GPLL0, 4, 0, 0),
  697. { }
  698. };
  699. static struct clk_rcg2 camss_gp0_clk_src = {
  700. .cmd_rcgr = 0x54000,
  701. .mnd_width = 8,
  702. .hid_width = 5,
  703. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  704. .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
  705. .clkr.hw.init = &(struct clk_init_data){
  706. .name = "camss_gp0_clk_src",
  707. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  708. .num_parents = 4,
  709. .ops = &clk_rcg2_ops,
  710. },
  711. };
  712. static struct clk_rcg2 camss_gp1_clk_src = {
  713. .cmd_rcgr = 0x55000,
  714. .mnd_width = 8,
  715. .hid_width = 5,
  716. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  717. .freq_tbl = ftbl_gcc_camss_gp0_1_clk,
  718. .clkr.hw.init = &(struct clk_init_data){
  719. .name = "camss_gp1_clk_src",
  720. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  721. .num_parents = 4,
  722. .ops = &clk_rcg2_ops,
  723. },
  724. };
  725. static const struct freq_tbl ftbl_gcc_camss_jpeg0_clk[] = {
  726. F(133330000, P_GPLL0, 6, 0, 0),
  727. F(266670000, P_GPLL0, 3, 0, 0),
  728. F(320000000, P_GPLL0, 2.5, 0, 0),
  729. { }
  730. };
  731. static struct clk_rcg2 jpeg0_clk_src = {
  732. .cmd_rcgr = 0x57000,
  733. .hid_width = 5,
  734. .parent_map = gcc_xo_gpll0_map,
  735. .freq_tbl = ftbl_gcc_camss_jpeg0_clk,
  736. .clkr.hw.init = &(struct clk_init_data){
  737. .name = "jpeg0_clk_src",
  738. .parent_names = gcc_xo_gpll0,
  739. .num_parents = 2,
  740. .ops = &clk_rcg2_ops,
  741. },
  742. };
  743. static const struct freq_tbl ftbl_gcc_camss_mclk0_1_clk[] = {
  744. F(9600000, P_XO, 2, 0, 0),
  745. F(23880000, P_GPLL0, 1, 2, 67),
  746. F(66670000, P_GPLL0, 12, 0, 0),
  747. { }
  748. };
  749. static struct clk_rcg2 mclk0_clk_src = {
  750. .cmd_rcgr = 0x52000,
  751. .mnd_width = 8,
  752. .hid_width = 5,
  753. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  754. .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
  755. .clkr.hw.init = &(struct clk_init_data){
  756. .name = "mclk0_clk_src",
  757. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  758. .num_parents = 4,
  759. .ops = &clk_rcg2_ops,
  760. },
  761. };
  762. static struct clk_rcg2 mclk1_clk_src = {
  763. .cmd_rcgr = 0x53000,
  764. .mnd_width = 8,
  765. .hid_width = 5,
  766. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  767. .freq_tbl = ftbl_gcc_camss_mclk0_1_clk,
  768. .clkr.hw.init = &(struct clk_init_data){
  769. .name = "mclk1_clk_src",
  770. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  771. .num_parents = 4,
  772. .ops = &clk_rcg2_ops,
  773. },
  774. };
  775. static const struct freq_tbl ftbl_gcc_camss_csi0_1phytimer_clk[] = {
  776. F(100000000, P_GPLL0, 8, 0, 0),
  777. F(200000000, P_GPLL0, 4, 0, 0),
  778. { }
  779. };
  780. static struct clk_rcg2 csi0phytimer_clk_src = {
  781. .cmd_rcgr = 0x4e000,
  782. .hid_width = 5,
  783. .parent_map = gcc_xo_gpll0_gpll1a_map,
  784. .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
  785. .clkr.hw.init = &(struct clk_init_data){
  786. .name = "csi0phytimer_clk_src",
  787. .parent_names = gcc_xo_gpll0_gpll1a,
  788. .num_parents = 3,
  789. .ops = &clk_rcg2_ops,
  790. },
  791. };
  792. static struct clk_rcg2 csi1phytimer_clk_src = {
  793. .cmd_rcgr = 0x4f000,
  794. .hid_width = 5,
  795. .parent_map = gcc_xo_gpll0_gpll1a_map,
  796. .freq_tbl = ftbl_gcc_camss_csi0_1phytimer_clk,
  797. .clkr.hw.init = &(struct clk_init_data){
  798. .name = "csi1phytimer_clk_src",
  799. .parent_names = gcc_xo_gpll0_gpll1a,
  800. .num_parents = 3,
  801. .ops = &clk_rcg2_ops,
  802. },
  803. };
  804. static const struct freq_tbl ftbl_gcc_camss_cpp_clk[] = {
  805. F(160000000, P_GPLL0, 5, 0, 0),
  806. F(320000000, P_GPLL0, 2.5, 0, 0),
  807. F(465000000, P_GPLL2, 2, 0, 0),
  808. { }
  809. };
  810. static struct clk_rcg2 cpp_clk_src = {
  811. .cmd_rcgr = 0x58018,
  812. .hid_width = 5,
  813. .parent_map = gcc_xo_gpll0_gpll2_map,
  814. .freq_tbl = ftbl_gcc_camss_cpp_clk,
  815. .clkr.hw.init = &(struct clk_init_data){
  816. .name = "cpp_clk_src",
  817. .parent_names = gcc_xo_gpll0_gpll2,
  818. .num_parents = 3,
  819. .ops = &clk_rcg2_ops,
  820. },
  821. };
  822. static const struct freq_tbl ftbl_gcc_crypto_clk[] = {
  823. F(50000000, P_GPLL0, 16, 0, 0),
  824. F(80000000, P_GPLL0, 10, 0, 0),
  825. F(100000000, P_GPLL0, 8, 0, 0),
  826. F(160000000, P_GPLL0, 5, 0, 0),
  827. { }
  828. };
  829. static struct clk_rcg2 crypto_clk_src = {
  830. .cmd_rcgr = 0x16004,
  831. .hid_width = 5,
  832. .parent_map = gcc_xo_gpll0_map,
  833. .freq_tbl = ftbl_gcc_crypto_clk,
  834. .clkr.hw.init = &(struct clk_init_data){
  835. .name = "crypto_clk_src",
  836. .parent_names = gcc_xo_gpll0,
  837. .num_parents = 2,
  838. .ops = &clk_rcg2_ops,
  839. },
  840. };
  841. static const struct freq_tbl ftbl_gcc_gp1_3_clk[] = {
  842. F(19200000, P_XO, 1, 0, 0),
  843. { }
  844. };
  845. static struct clk_rcg2 gp1_clk_src = {
  846. .cmd_rcgr = 0x08004,
  847. .mnd_width = 8,
  848. .hid_width = 5,
  849. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  850. .freq_tbl = ftbl_gcc_gp1_3_clk,
  851. .clkr.hw.init = &(struct clk_init_data){
  852. .name = "gp1_clk_src",
  853. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  854. .num_parents = 3,
  855. .ops = &clk_rcg2_ops,
  856. },
  857. };
  858. static struct clk_rcg2 gp2_clk_src = {
  859. .cmd_rcgr = 0x09004,
  860. .mnd_width = 8,
  861. .hid_width = 5,
  862. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  863. .freq_tbl = ftbl_gcc_gp1_3_clk,
  864. .clkr.hw.init = &(struct clk_init_data){
  865. .name = "gp2_clk_src",
  866. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  867. .num_parents = 3,
  868. .ops = &clk_rcg2_ops,
  869. },
  870. };
  871. static struct clk_rcg2 gp3_clk_src = {
  872. .cmd_rcgr = 0x0a004,
  873. .mnd_width = 8,
  874. .hid_width = 5,
  875. .parent_map = gcc_xo_gpll0_gpll1a_sleep_map,
  876. .freq_tbl = ftbl_gcc_gp1_3_clk,
  877. .clkr.hw.init = &(struct clk_init_data){
  878. .name = "gp3_clk_src",
  879. .parent_names = gcc_xo_gpll0_gpll1a_sleep,
  880. .num_parents = 3,
  881. .ops = &clk_rcg2_ops,
  882. },
  883. };
  884. static struct clk_rcg2 byte0_clk_src = {
  885. .cmd_rcgr = 0x4d044,
  886. .hid_width = 5,
  887. .parent_map = gcc_xo_gpll0a_dsibyte_map,
  888. .clkr.hw.init = &(struct clk_init_data){
  889. .name = "byte0_clk_src",
  890. .parent_names = gcc_xo_gpll0a_dsibyte,
  891. .num_parents = 3,
  892. .ops = &clk_byte2_ops,
  893. .flags = CLK_SET_RATE_PARENT,
  894. },
  895. };
  896. static const struct freq_tbl ftbl_gcc_mdss_esc0_clk[] = {
  897. F(19200000, P_XO, 1, 0, 0),
  898. { }
  899. };
  900. static struct clk_rcg2 esc0_clk_src = {
  901. .cmd_rcgr = 0x4d05c,
  902. .hid_width = 5,
  903. .parent_map = gcc_xo_dsibyte_map,
  904. .freq_tbl = ftbl_gcc_mdss_esc0_clk,
  905. .clkr.hw.init = &(struct clk_init_data){
  906. .name = "esc0_clk_src",
  907. .parent_names = gcc_xo_dsibyte,
  908. .num_parents = 2,
  909. .ops = &clk_rcg2_ops,
  910. },
  911. };
  912. static const struct freq_tbl ftbl_gcc_mdss_mdp_clk[] = {
  913. F(50000000, P_GPLL0, 16, 0, 0),
  914. F(80000000, P_GPLL0, 10, 0, 0),
  915. F(100000000, P_GPLL0, 8, 0, 0),
  916. F(160000000, P_GPLL0, 5, 0, 0),
  917. F(177780000, P_GPLL0, 4.5, 0, 0),
  918. F(200000000, P_GPLL0, 4, 0, 0),
  919. F(266670000, P_GPLL0, 3, 0, 0),
  920. F(320000000, P_GPLL0, 2.5, 0, 0),
  921. { }
  922. };
  923. static struct clk_rcg2 mdp_clk_src = {
  924. .cmd_rcgr = 0x4d014,
  925. .hid_width = 5,
  926. .parent_map = gcc_xo_gpll0_dsiphy_map,
  927. .freq_tbl = ftbl_gcc_mdss_mdp_clk,
  928. .clkr.hw.init = &(struct clk_init_data){
  929. .name = "mdp_clk_src",
  930. .parent_names = gcc_xo_gpll0_dsiphy,
  931. .num_parents = 3,
  932. .ops = &clk_rcg2_ops,
  933. },
  934. };
  935. static struct clk_rcg2 pclk0_clk_src = {
  936. .cmd_rcgr = 0x4d000,
  937. .mnd_width = 8,
  938. .hid_width = 5,
  939. .parent_map = gcc_xo_gpll0a_dsiphy_map,
  940. .clkr.hw.init = &(struct clk_init_data){
  941. .name = "pclk0_clk_src",
  942. .parent_names = gcc_xo_gpll0a_dsiphy,
  943. .num_parents = 3,
  944. .ops = &clk_pixel_ops,
  945. .flags = CLK_SET_RATE_PARENT,
  946. },
  947. };
  948. static const struct freq_tbl ftbl_gcc_mdss_vsync_clk[] = {
  949. F(19200000, P_XO, 1, 0, 0),
  950. { }
  951. };
  952. static struct clk_rcg2 vsync_clk_src = {
  953. .cmd_rcgr = 0x4d02c,
  954. .hid_width = 5,
  955. .parent_map = gcc_xo_gpll0a_map,
  956. .freq_tbl = ftbl_gcc_mdss_vsync_clk,
  957. .clkr.hw.init = &(struct clk_init_data){
  958. .name = "vsync_clk_src",
  959. .parent_names = gcc_xo_gpll0a,
  960. .num_parents = 2,
  961. .ops = &clk_rcg2_ops,
  962. },
  963. };
  964. static const struct freq_tbl ftbl_gcc_pdm2_clk[] = {
  965. F(64000000, P_GPLL0, 12.5, 0, 0),
  966. { }
  967. };
  968. static struct clk_rcg2 pdm2_clk_src = {
  969. .cmd_rcgr = 0x44010,
  970. .hid_width = 5,
  971. .parent_map = gcc_xo_gpll0_map,
  972. .freq_tbl = ftbl_gcc_pdm2_clk,
  973. .clkr.hw.init = &(struct clk_init_data){
  974. .name = "pdm2_clk_src",
  975. .parent_names = gcc_xo_gpll0,
  976. .num_parents = 2,
  977. .ops = &clk_rcg2_ops,
  978. },
  979. };
  980. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk[] = {
  981. F(144000, P_XO, 16, 3, 25),
  982. F(400000, P_XO, 12, 1, 4),
  983. F(20000000, P_GPLL0, 10, 1, 4),
  984. F(25000000, P_GPLL0, 16, 1, 2),
  985. F(50000000, P_GPLL0, 16, 0, 0),
  986. F(100000000, P_GPLL0, 8, 0, 0),
  987. F(177770000, P_GPLL0, 4.5, 0, 0),
  988. { }
  989. };
  990. static struct clk_rcg2 sdcc1_apps_clk_src = {
  991. .cmd_rcgr = 0x42004,
  992. .mnd_width = 8,
  993. .hid_width = 5,
  994. .parent_map = gcc_xo_gpll0_map,
  995. .freq_tbl = ftbl_gcc_sdcc1_apps_clk,
  996. .clkr.hw.init = &(struct clk_init_data){
  997. .name = "sdcc1_apps_clk_src",
  998. .parent_names = gcc_xo_gpll0,
  999. .num_parents = 2,
  1000. .ops = &clk_rcg2_floor_ops,
  1001. },
  1002. };
  1003. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk[] = {
  1004. F(144000, P_XO, 16, 3, 25),
  1005. F(400000, P_XO, 12, 1, 4),
  1006. F(20000000, P_GPLL0, 10, 1, 4),
  1007. F(25000000, P_GPLL0, 16, 1, 2),
  1008. F(50000000, P_GPLL0, 16, 0, 0),
  1009. F(100000000, P_GPLL0, 8, 0, 0),
  1010. F(200000000, P_GPLL0, 4, 0, 0),
  1011. { }
  1012. };
  1013. static struct clk_rcg2 sdcc2_apps_clk_src = {
  1014. .cmd_rcgr = 0x43004,
  1015. .mnd_width = 8,
  1016. .hid_width = 5,
  1017. .parent_map = gcc_xo_gpll0_map,
  1018. .freq_tbl = ftbl_gcc_sdcc2_apps_clk,
  1019. .clkr.hw.init = &(struct clk_init_data){
  1020. .name = "sdcc2_apps_clk_src",
  1021. .parent_names = gcc_xo_gpll0,
  1022. .num_parents = 2,
  1023. .ops = &clk_rcg2_floor_ops,
  1024. },
  1025. };
  1026. static const struct freq_tbl ftbl_gcc_apss_tcu_clk[] = {
  1027. F(155000000, P_GPLL2, 6, 0, 0),
  1028. F(310000000, P_GPLL2, 3, 0, 0),
  1029. F(400000000, P_GPLL0, 2, 0, 0),
  1030. { }
  1031. };
  1032. static struct clk_rcg2 apss_tcu_clk_src = {
  1033. .cmd_rcgr = 0x1207c,
  1034. .hid_width = 5,
  1035. .parent_map = gcc_xo_gpll0a_gpll1_gpll2_map,
  1036. .freq_tbl = ftbl_gcc_apss_tcu_clk,
  1037. .clkr.hw.init = &(struct clk_init_data){
  1038. .name = "apss_tcu_clk_src",
  1039. .parent_names = gcc_xo_gpll0a_gpll1_gpll2,
  1040. .num_parents = 4,
  1041. .ops = &clk_rcg2_ops,
  1042. },
  1043. };
  1044. static const struct freq_tbl ftbl_gcc_bimc_gpu_clk[] = {
  1045. F(19200000, P_XO, 1, 0, 0),
  1046. F(100000000, P_GPLL0, 8, 0, 0),
  1047. F(200000000, P_GPLL0, 4, 0, 0),
  1048. F(266500000, P_BIMC, 4, 0, 0),
  1049. F(400000000, P_GPLL0, 2, 0, 0),
  1050. F(533000000, P_BIMC, 2, 0, 0),
  1051. { }
  1052. };
  1053. static struct clk_rcg2 bimc_gpu_clk_src = {
  1054. .cmd_rcgr = 0x31028,
  1055. .hid_width = 5,
  1056. .parent_map = gcc_xo_gpll0_bimc_map,
  1057. .freq_tbl = ftbl_gcc_bimc_gpu_clk,
  1058. .clkr.hw.init = &(struct clk_init_data){
  1059. .name = "bimc_gpu_clk_src",
  1060. .parent_names = gcc_xo_gpll0_bimc,
  1061. .num_parents = 3,
  1062. .flags = CLK_GET_RATE_NOCACHE,
  1063. .ops = &clk_rcg2_ops,
  1064. },
  1065. };
  1066. static const struct freq_tbl ftbl_gcc_usb_hs_system_clk[] = {
  1067. F(80000000, P_GPLL0, 10, 0, 0),
  1068. { }
  1069. };
  1070. static struct clk_rcg2 usb_hs_system_clk_src = {
  1071. .cmd_rcgr = 0x41010,
  1072. .hid_width = 5,
  1073. .parent_map = gcc_xo_gpll0_map,
  1074. .freq_tbl = ftbl_gcc_usb_hs_system_clk,
  1075. .clkr.hw.init = &(struct clk_init_data){
  1076. .name = "usb_hs_system_clk_src",
  1077. .parent_names = gcc_xo_gpll0,
  1078. .num_parents = 2,
  1079. .ops = &clk_rcg2_ops,
  1080. },
  1081. };
  1082. static const struct freq_tbl ftbl_gcc_ultaudio_ahb_clk[] = {
  1083. F(3200000, P_XO, 6, 0, 0),
  1084. F(6400000, P_XO, 3, 0, 0),
  1085. F(9600000, P_XO, 2, 0, 0),
  1086. F(19200000, P_XO, 1, 0, 0),
  1087. F(40000000, P_GPLL0, 10, 1, 2),
  1088. F(66670000, P_GPLL0, 12, 0, 0),
  1089. F(80000000, P_GPLL0, 10, 0, 0),
  1090. F(100000000, P_GPLL0, 8, 0, 0),
  1091. { }
  1092. };
  1093. static struct clk_rcg2 ultaudio_ahbfabric_clk_src = {
  1094. .cmd_rcgr = 0x1c010,
  1095. .hid_width = 5,
  1096. .mnd_width = 8,
  1097. .parent_map = gcc_xo_gpll0_gpll1_sleep_map,
  1098. .freq_tbl = ftbl_gcc_ultaudio_ahb_clk,
  1099. .clkr.hw.init = &(struct clk_init_data){
  1100. .name = "ultaudio_ahbfabric_clk_src",
  1101. .parent_names = gcc_xo_gpll0_gpll1_sleep,
  1102. .num_parents = 4,
  1103. .ops = &clk_rcg2_ops,
  1104. },
  1105. };
  1106. static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_clk = {
  1107. .halt_reg = 0x1c028,
  1108. .clkr = {
  1109. .enable_reg = 0x1c028,
  1110. .enable_mask = BIT(0),
  1111. .hw.init = &(struct clk_init_data){
  1112. .name = "gcc_ultaudio_ahbfabric_ixfabric_clk",
  1113. .parent_names = (const char *[]){
  1114. "ultaudio_ahbfabric_clk_src",
  1115. },
  1116. .num_parents = 1,
  1117. .flags = CLK_SET_RATE_PARENT,
  1118. .ops = &clk_branch2_ops,
  1119. },
  1120. },
  1121. };
  1122. static struct clk_branch gcc_ultaudio_ahbfabric_ixfabric_lpm_clk = {
  1123. .halt_reg = 0x1c024,
  1124. .clkr = {
  1125. .enable_reg = 0x1c024,
  1126. .enable_mask = BIT(0),
  1127. .hw.init = &(struct clk_init_data){
  1128. .name = "gcc_ultaudio_ahbfabric_ixfabric_lpm_clk",
  1129. .parent_names = (const char *[]){
  1130. "ultaudio_ahbfabric_clk_src",
  1131. },
  1132. .num_parents = 1,
  1133. .flags = CLK_SET_RATE_PARENT,
  1134. .ops = &clk_branch2_ops,
  1135. },
  1136. },
  1137. };
  1138. static const struct freq_tbl ftbl_gcc_ultaudio_lpaif_i2s_clk[] = {
  1139. F(128000, P_XO, 10, 1, 15),
  1140. F(256000, P_XO, 5, 1, 15),
  1141. F(384000, P_XO, 5, 1, 10),
  1142. F(512000, P_XO, 5, 2, 15),
  1143. F(576000, P_XO, 5, 3, 20),
  1144. F(705600, P_GPLL1, 16, 1, 80),
  1145. F(768000, P_XO, 5, 1, 5),
  1146. F(800000, P_XO, 5, 5, 24),
  1147. F(1024000, P_XO, 5, 4, 15),
  1148. F(1152000, P_XO, 1, 3, 50),
  1149. F(1411200, P_GPLL1, 16, 1, 40),
  1150. F(1536000, P_XO, 1, 2, 25),
  1151. F(1600000, P_XO, 12, 0, 0),
  1152. F(1728000, P_XO, 5, 9, 20),
  1153. F(2048000, P_XO, 5, 8, 15),
  1154. F(2304000, P_XO, 5, 3, 5),
  1155. F(2400000, P_XO, 8, 0, 0),
  1156. F(2822400, P_GPLL1, 16, 1, 20),
  1157. F(3072000, P_XO, 5, 4, 5),
  1158. F(4096000, P_GPLL1, 9, 2, 49),
  1159. F(4800000, P_XO, 4, 0, 0),
  1160. F(5644800, P_GPLL1, 16, 1, 10),
  1161. F(6144000, P_GPLL1, 7, 1, 21),
  1162. F(8192000, P_GPLL1, 9, 4, 49),
  1163. F(9600000, P_XO, 2, 0, 0),
  1164. F(11289600, P_GPLL1, 16, 1, 5),
  1165. F(12288000, P_GPLL1, 7, 2, 21),
  1166. { }
  1167. };
  1168. static struct clk_rcg2 ultaudio_lpaif_pri_i2s_clk_src = {
  1169. .cmd_rcgr = 0x1c054,
  1170. .hid_width = 5,
  1171. .mnd_width = 8,
  1172. .parent_map = gcc_xo_gpll1_epi2s_emclk_sleep_map,
  1173. .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
  1174. .clkr.hw.init = &(struct clk_init_data){
  1175. .name = "ultaudio_lpaif_pri_i2s_clk_src",
  1176. .parent_names = gcc_xo_gpll1_epi2s_emclk_sleep,
  1177. .num_parents = 5,
  1178. .ops = &clk_rcg2_ops,
  1179. },
  1180. };
  1181. static struct clk_branch gcc_ultaudio_lpaif_pri_i2s_clk = {
  1182. .halt_reg = 0x1c068,
  1183. .clkr = {
  1184. .enable_reg = 0x1c068,
  1185. .enable_mask = BIT(0),
  1186. .hw.init = &(struct clk_init_data){
  1187. .name = "gcc_ultaudio_lpaif_pri_i2s_clk",
  1188. .parent_names = (const char *[]){
  1189. "ultaudio_lpaif_pri_i2s_clk_src",
  1190. },
  1191. .num_parents = 1,
  1192. .flags = CLK_SET_RATE_PARENT,
  1193. .ops = &clk_branch2_ops,
  1194. },
  1195. },
  1196. };
  1197. static struct clk_rcg2 ultaudio_lpaif_sec_i2s_clk_src = {
  1198. .cmd_rcgr = 0x1c06c,
  1199. .hid_width = 5,
  1200. .mnd_width = 8,
  1201. .parent_map = gcc_xo_gpll1_esi2s_emclk_sleep_map,
  1202. .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
  1203. .clkr.hw.init = &(struct clk_init_data){
  1204. .name = "ultaudio_lpaif_sec_i2s_clk_src",
  1205. .parent_names = gcc_xo_gpll1_esi2s_emclk_sleep,
  1206. .num_parents = 5,
  1207. .ops = &clk_rcg2_ops,
  1208. },
  1209. };
  1210. static struct clk_branch gcc_ultaudio_lpaif_sec_i2s_clk = {
  1211. .halt_reg = 0x1c080,
  1212. .clkr = {
  1213. .enable_reg = 0x1c080,
  1214. .enable_mask = BIT(0),
  1215. .hw.init = &(struct clk_init_data){
  1216. .name = "gcc_ultaudio_lpaif_sec_i2s_clk",
  1217. .parent_names = (const char *[]){
  1218. "ultaudio_lpaif_sec_i2s_clk_src",
  1219. },
  1220. .num_parents = 1,
  1221. .flags = CLK_SET_RATE_PARENT,
  1222. .ops = &clk_branch2_ops,
  1223. },
  1224. },
  1225. };
  1226. static struct clk_rcg2 ultaudio_lpaif_aux_i2s_clk_src = {
  1227. .cmd_rcgr = 0x1c084,
  1228. .hid_width = 5,
  1229. .mnd_width = 8,
  1230. .parent_map = gcc_xo_gpll1_emclk_sleep_map,
  1231. .freq_tbl = ftbl_gcc_ultaudio_lpaif_i2s_clk,
  1232. .clkr.hw.init = &(struct clk_init_data){
  1233. .name = "ultaudio_lpaif_aux_i2s_clk_src",
  1234. .parent_names = gcc_xo_gpll1_esi2s_emclk_sleep,
  1235. .num_parents = 5,
  1236. .ops = &clk_rcg2_ops,
  1237. },
  1238. };
  1239. static struct clk_branch gcc_ultaudio_lpaif_aux_i2s_clk = {
  1240. .halt_reg = 0x1c098,
  1241. .clkr = {
  1242. .enable_reg = 0x1c098,
  1243. .enable_mask = BIT(0),
  1244. .hw.init = &(struct clk_init_data){
  1245. .name = "gcc_ultaudio_lpaif_aux_i2s_clk",
  1246. .parent_names = (const char *[]){
  1247. "ultaudio_lpaif_aux_i2s_clk_src",
  1248. },
  1249. .num_parents = 1,
  1250. .flags = CLK_SET_RATE_PARENT,
  1251. .ops = &clk_branch2_ops,
  1252. },
  1253. },
  1254. };
  1255. static const struct freq_tbl ftbl_gcc_ultaudio_xo_clk[] = {
  1256. F(19200000, P_XO, 1, 0, 0),
  1257. { }
  1258. };
  1259. static struct clk_rcg2 ultaudio_xo_clk_src = {
  1260. .cmd_rcgr = 0x1c034,
  1261. .hid_width = 5,
  1262. .parent_map = gcc_xo_sleep_map,
  1263. .freq_tbl = ftbl_gcc_ultaudio_xo_clk,
  1264. .clkr.hw.init = &(struct clk_init_data){
  1265. .name = "ultaudio_xo_clk_src",
  1266. .parent_names = gcc_xo_sleep,
  1267. .num_parents = 2,
  1268. .ops = &clk_rcg2_ops,
  1269. },
  1270. };
  1271. static struct clk_branch gcc_ultaudio_avsync_xo_clk = {
  1272. .halt_reg = 0x1c04c,
  1273. .clkr = {
  1274. .enable_reg = 0x1c04c,
  1275. .enable_mask = BIT(0),
  1276. .hw.init = &(struct clk_init_data){
  1277. .name = "gcc_ultaudio_avsync_xo_clk",
  1278. .parent_names = (const char *[]){
  1279. "ultaudio_xo_clk_src",
  1280. },
  1281. .num_parents = 1,
  1282. .flags = CLK_SET_RATE_PARENT,
  1283. .ops = &clk_branch2_ops,
  1284. },
  1285. },
  1286. };
  1287. static struct clk_branch gcc_ultaudio_stc_xo_clk = {
  1288. .halt_reg = 0x1c050,
  1289. .clkr = {
  1290. .enable_reg = 0x1c050,
  1291. .enable_mask = BIT(0),
  1292. .hw.init = &(struct clk_init_data){
  1293. .name = "gcc_ultaudio_stc_xo_clk",
  1294. .parent_names = (const char *[]){
  1295. "ultaudio_xo_clk_src",
  1296. },
  1297. .num_parents = 1,
  1298. .flags = CLK_SET_RATE_PARENT,
  1299. .ops = &clk_branch2_ops,
  1300. },
  1301. },
  1302. };
  1303. static const struct freq_tbl ftbl_codec_clk[] = {
  1304. F(9600000, P_XO, 2, 0, 0),
  1305. F(12288000, P_XO, 1, 16, 25),
  1306. F(19200000, P_XO, 1, 0, 0),
  1307. F(11289600, P_EXT_MCLK, 1, 0, 0),
  1308. { }
  1309. };
  1310. static struct clk_rcg2 codec_digcodec_clk_src = {
  1311. .cmd_rcgr = 0x1c09c,
  1312. .mnd_width = 8,
  1313. .hid_width = 5,
  1314. .parent_map = gcc_xo_gpll1_emclk_sleep_map,
  1315. .freq_tbl = ftbl_codec_clk,
  1316. .clkr.hw.init = &(struct clk_init_data){
  1317. .name = "codec_digcodec_clk_src",
  1318. .parent_names = gcc_xo_gpll1_emclk_sleep,
  1319. .num_parents = 4,
  1320. .ops = &clk_rcg2_ops,
  1321. },
  1322. };
  1323. static struct clk_branch gcc_codec_digcodec_clk = {
  1324. .halt_reg = 0x1c0b0,
  1325. .clkr = {
  1326. .enable_reg = 0x1c0b0,
  1327. .enable_mask = BIT(0),
  1328. .hw.init = &(struct clk_init_data){
  1329. .name = "gcc_ultaudio_codec_digcodec_clk",
  1330. .parent_names = (const char *[]){
  1331. "codec_digcodec_clk_src",
  1332. },
  1333. .num_parents = 1,
  1334. .flags = CLK_SET_RATE_PARENT,
  1335. .ops = &clk_branch2_ops,
  1336. },
  1337. },
  1338. };
  1339. static struct clk_branch gcc_ultaudio_pcnoc_mport_clk = {
  1340. .halt_reg = 0x1c000,
  1341. .clkr = {
  1342. .enable_reg = 0x1c000,
  1343. .enable_mask = BIT(0),
  1344. .hw.init = &(struct clk_init_data){
  1345. .name = "gcc_ultaudio_pcnoc_mport_clk",
  1346. .parent_names = (const char *[]){
  1347. "pcnoc_bfdcd_clk_src",
  1348. },
  1349. .num_parents = 1,
  1350. .ops = &clk_branch2_ops,
  1351. },
  1352. },
  1353. };
  1354. static struct clk_branch gcc_ultaudio_pcnoc_sway_clk = {
  1355. .halt_reg = 0x1c004,
  1356. .clkr = {
  1357. .enable_reg = 0x1c004,
  1358. .enable_mask = BIT(0),
  1359. .hw.init = &(struct clk_init_data){
  1360. .name = "gcc_ultaudio_pcnoc_sway_clk",
  1361. .parent_names = (const char *[]){
  1362. "pcnoc_bfdcd_clk_src",
  1363. },
  1364. .num_parents = 1,
  1365. .ops = &clk_branch2_ops,
  1366. },
  1367. },
  1368. };
  1369. static const struct freq_tbl ftbl_gcc_venus0_vcodec0_clk[] = {
  1370. F(100000000, P_GPLL0, 8, 0, 0),
  1371. F(160000000, P_GPLL0, 5, 0, 0),
  1372. F(228570000, P_GPLL0, 3.5, 0, 0),
  1373. { }
  1374. };
  1375. static struct clk_rcg2 vcodec0_clk_src = {
  1376. .cmd_rcgr = 0x4C000,
  1377. .mnd_width = 8,
  1378. .hid_width = 5,
  1379. .parent_map = gcc_xo_gpll0_map,
  1380. .freq_tbl = ftbl_gcc_venus0_vcodec0_clk,
  1381. .clkr.hw.init = &(struct clk_init_data){
  1382. .name = "vcodec0_clk_src",
  1383. .parent_names = gcc_xo_gpll0,
  1384. .num_parents = 2,
  1385. .ops = &clk_rcg2_ops,
  1386. },
  1387. };
  1388. static struct clk_branch gcc_blsp1_ahb_clk = {
  1389. .halt_reg = 0x01008,
  1390. .halt_check = BRANCH_HALT_VOTED,
  1391. .clkr = {
  1392. .enable_reg = 0x45004,
  1393. .enable_mask = BIT(10),
  1394. .hw.init = &(struct clk_init_data){
  1395. .name = "gcc_blsp1_ahb_clk",
  1396. .parent_names = (const char *[]){
  1397. "pcnoc_bfdcd_clk_src",
  1398. },
  1399. .num_parents = 1,
  1400. .ops = &clk_branch2_ops,
  1401. },
  1402. },
  1403. };
  1404. static struct clk_branch gcc_blsp1_sleep_clk = {
  1405. .halt_reg = 0x01004,
  1406. .clkr = {
  1407. .enable_reg = 0x01004,
  1408. .enable_mask = BIT(0),
  1409. .hw.init = &(struct clk_init_data){
  1410. .name = "gcc_blsp1_sleep_clk",
  1411. .parent_names = (const char *[]){
  1412. "sleep_clk_src",
  1413. },
  1414. .num_parents = 1,
  1415. .flags = CLK_SET_RATE_PARENT,
  1416. .ops = &clk_branch2_ops,
  1417. },
  1418. },
  1419. };
  1420. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1421. .halt_reg = 0x02008,
  1422. .clkr = {
  1423. .enable_reg = 0x02008,
  1424. .enable_mask = BIT(0),
  1425. .hw.init = &(struct clk_init_data){
  1426. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1427. .parent_names = (const char *[]){
  1428. "blsp1_qup1_i2c_apps_clk_src",
  1429. },
  1430. .num_parents = 1,
  1431. .flags = CLK_SET_RATE_PARENT,
  1432. .ops = &clk_branch2_ops,
  1433. },
  1434. },
  1435. };
  1436. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1437. .halt_reg = 0x02004,
  1438. .clkr = {
  1439. .enable_reg = 0x02004,
  1440. .enable_mask = BIT(0),
  1441. .hw.init = &(struct clk_init_data){
  1442. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1443. .parent_names = (const char *[]){
  1444. "blsp1_qup1_spi_apps_clk_src",
  1445. },
  1446. .num_parents = 1,
  1447. .flags = CLK_SET_RATE_PARENT,
  1448. .ops = &clk_branch2_ops,
  1449. },
  1450. },
  1451. };
  1452. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1453. .halt_reg = 0x03010,
  1454. .clkr = {
  1455. .enable_reg = 0x03010,
  1456. .enable_mask = BIT(0),
  1457. .hw.init = &(struct clk_init_data){
  1458. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1459. .parent_names = (const char *[]){
  1460. "blsp1_qup2_i2c_apps_clk_src",
  1461. },
  1462. .num_parents = 1,
  1463. .flags = CLK_SET_RATE_PARENT,
  1464. .ops = &clk_branch2_ops,
  1465. },
  1466. },
  1467. };
  1468. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1469. .halt_reg = 0x0300c,
  1470. .clkr = {
  1471. .enable_reg = 0x0300c,
  1472. .enable_mask = BIT(0),
  1473. .hw.init = &(struct clk_init_data){
  1474. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1475. .parent_names = (const char *[]){
  1476. "blsp1_qup2_spi_apps_clk_src",
  1477. },
  1478. .num_parents = 1,
  1479. .flags = CLK_SET_RATE_PARENT,
  1480. .ops = &clk_branch2_ops,
  1481. },
  1482. },
  1483. };
  1484. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1485. .halt_reg = 0x04020,
  1486. .clkr = {
  1487. .enable_reg = 0x04020,
  1488. .enable_mask = BIT(0),
  1489. .hw.init = &(struct clk_init_data){
  1490. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1491. .parent_names = (const char *[]){
  1492. "blsp1_qup3_i2c_apps_clk_src",
  1493. },
  1494. .num_parents = 1,
  1495. .flags = CLK_SET_RATE_PARENT,
  1496. .ops = &clk_branch2_ops,
  1497. },
  1498. },
  1499. };
  1500. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1501. .halt_reg = 0x0401c,
  1502. .clkr = {
  1503. .enable_reg = 0x0401c,
  1504. .enable_mask = BIT(0),
  1505. .hw.init = &(struct clk_init_data){
  1506. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1507. .parent_names = (const char *[]){
  1508. "blsp1_qup3_spi_apps_clk_src",
  1509. },
  1510. .num_parents = 1,
  1511. .flags = CLK_SET_RATE_PARENT,
  1512. .ops = &clk_branch2_ops,
  1513. },
  1514. },
  1515. };
  1516. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1517. .halt_reg = 0x05020,
  1518. .clkr = {
  1519. .enable_reg = 0x05020,
  1520. .enable_mask = BIT(0),
  1521. .hw.init = &(struct clk_init_data){
  1522. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1523. .parent_names = (const char *[]){
  1524. "blsp1_qup4_i2c_apps_clk_src",
  1525. },
  1526. .num_parents = 1,
  1527. .flags = CLK_SET_RATE_PARENT,
  1528. .ops = &clk_branch2_ops,
  1529. },
  1530. },
  1531. };
  1532. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1533. .halt_reg = 0x0501c,
  1534. .clkr = {
  1535. .enable_reg = 0x0501c,
  1536. .enable_mask = BIT(0),
  1537. .hw.init = &(struct clk_init_data){
  1538. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1539. .parent_names = (const char *[]){
  1540. "blsp1_qup4_spi_apps_clk_src",
  1541. },
  1542. .num_parents = 1,
  1543. .flags = CLK_SET_RATE_PARENT,
  1544. .ops = &clk_branch2_ops,
  1545. },
  1546. },
  1547. };
  1548. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1549. .halt_reg = 0x06020,
  1550. .clkr = {
  1551. .enable_reg = 0x06020,
  1552. .enable_mask = BIT(0),
  1553. .hw.init = &(struct clk_init_data){
  1554. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1555. .parent_names = (const char *[]){
  1556. "blsp1_qup5_i2c_apps_clk_src",
  1557. },
  1558. .num_parents = 1,
  1559. .flags = CLK_SET_RATE_PARENT,
  1560. .ops = &clk_branch2_ops,
  1561. },
  1562. },
  1563. };
  1564. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1565. .halt_reg = 0x0601c,
  1566. .clkr = {
  1567. .enable_reg = 0x0601c,
  1568. .enable_mask = BIT(0),
  1569. .hw.init = &(struct clk_init_data){
  1570. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1571. .parent_names = (const char *[]){
  1572. "blsp1_qup5_spi_apps_clk_src",
  1573. },
  1574. .num_parents = 1,
  1575. .flags = CLK_SET_RATE_PARENT,
  1576. .ops = &clk_branch2_ops,
  1577. },
  1578. },
  1579. };
  1580. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1581. .halt_reg = 0x07020,
  1582. .clkr = {
  1583. .enable_reg = 0x07020,
  1584. .enable_mask = BIT(0),
  1585. .hw.init = &(struct clk_init_data){
  1586. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1587. .parent_names = (const char *[]){
  1588. "blsp1_qup6_i2c_apps_clk_src",
  1589. },
  1590. .num_parents = 1,
  1591. .flags = CLK_SET_RATE_PARENT,
  1592. .ops = &clk_branch2_ops,
  1593. },
  1594. },
  1595. };
  1596. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1597. .halt_reg = 0x0701c,
  1598. .clkr = {
  1599. .enable_reg = 0x0701c,
  1600. .enable_mask = BIT(0),
  1601. .hw.init = &(struct clk_init_data){
  1602. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1603. .parent_names = (const char *[]){
  1604. "blsp1_qup6_spi_apps_clk_src",
  1605. },
  1606. .num_parents = 1,
  1607. .flags = CLK_SET_RATE_PARENT,
  1608. .ops = &clk_branch2_ops,
  1609. },
  1610. },
  1611. };
  1612. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1613. .halt_reg = 0x0203c,
  1614. .clkr = {
  1615. .enable_reg = 0x0203c,
  1616. .enable_mask = BIT(0),
  1617. .hw.init = &(struct clk_init_data){
  1618. .name = "gcc_blsp1_uart1_apps_clk",
  1619. .parent_names = (const char *[]){
  1620. "blsp1_uart1_apps_clk_src",
  1621. },
  1622. .num_parents = 1,
  1623. .flags = CLK_SET_RATE_PARENT,
  1624. .ops = &clk_branch2_ops,
  1625. },
  1626. },
  1627. };
  1628. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1629. .halt_reg = 0x0302c,
  1630. .clkr = {
  1631. .enable_reg = 0x0302c,
  1632. .enable_mask = BIT(0),
  1633. .hw.init = &(struct clk_init_data){
  1634. .name = "gcc_blsp1_uart2_apps_clk",
  1635. .parent_names = (const char *[]){
  1636. "blsp1_uart2_apps_clk_src",
  1637. },
  1638. .num_parents = 1,
  1639. .flags = CLK_SET_RATE_PARENT,
  1640. .ops = &clk_branch2_ops,
  1641. },
  1642. },
  1643. };
  1644. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1645. .halt_reg = 0x1300c,
  1646. .halt_check = BRANCH_HALT_VOTED,
  1647. .clkr = {
  1648. .enable_reg = 0x45004,
  1649. .enable_mask = BIT(7),
  1650. .hw.init = &(struct clk_init_data){
  1651. .name = "gcc_boot_rom_ahb_clk",
  1652. .parent_names = (const char *[]){
  1653. "pcnoc_bfdcd_clk_src",
  1654. },
  1655. .num_parents = 1,
  1656. .ops = &clk_branch2_ops,
  1657. },
  1658. },
  1659. };
  1660. static struct clk_branch gcc_camss_cci_ahb_clk = {
  1661. .halt_reg = 0x5101c,
  1662. .clkr = {
  1663. .enable_reg = 0x5101c,
  1664. .enable_mask = BIT(0),
  1665. .hw.init = &(struct clk_init_data){
  1666. .name = "gcc_camss_cci_ahb_clk",
  1667. .parent_names = (const char *[]){
  1668. "camss_ahb_clk_src",
  1669. },
  1670. .num_parents = 1,
  1671. .flags = CLK_SET_RATE_PARENT,
  1672. .ops = &clk_branch2_ops,
  1673. },
  1674. },
  1675. };
  1676. static struct clk_branch gcc_camss_cci_clk = {
  1677. .halt_reg = 0x51018,
  1678. .clkr = {
  1679. .enable_reg = 0x51018,
  1680. .enable_mask = BIT(0),
  1681. .hw.init = &(struct clk_init_data){
  1682. .name = "gcc_camss_cci_clk",
  1683. .parent_names = (const char *[]){
  1684. "cci_clk_src",
  1685. },
  1686. .num_parents = 1,
  1687. .flags = CLK_SET_RATE_PARENT,
  1688. .ops = &clk_branch2_ops,
  1689. },
  1690. },
  1691. };
  1692. static struct clk_branch gcc_camss_csi0_ahb_clk = {
  1693. .halt_reg = 0x4e040,
  1694. .clkr = {
  1695. .enable_reg = 0x4e040,
  1696. .enable_mask = BIT(0),
  1697. .hw.init = &(struct clk_init_data){
  1698. .name = "gcc_camss_csi0_ahb_clk",
  1699. .parent_names = (const char *[]){
  1700. "camss_ahb_clk_src",
  1701. },
  1702. .num_parents = 1,
  1703. .flags = CLK_SET_RATE_PARENT,
  1704. .ops = &clk_branch2_ops,
  1705. },
  1706. },
  1707. };
  1708. static struct clk_branch gcc_camss_csi0_clk = {
  1709. .halt_reg = 0x4e03c,
  1710. .clkr = {
  1711. .enable_reg = 0x4e03c,
  1712. .enable_mask = BIT(0),
  1713. .hw.init = &(struct clk_init_data){
  1714. .name = "gcc_camss_csi0_clk",
  1715. .parent_names = (const char *[]){
  1716. "csi0_clk_src",
  1717. },
  1718. .num_parents = 1,
  1719. .flags = CLK_SET_RATE_PARENT,
  1720. .ops = &clk_branch2_ops,
  1721. },
  1722. },
  1723. };
  1724. static struct clk_branch gcc_camss_csi0phy_clk = {
  1725. .halt_reg = 0x4e048,
  1726. .clkr = {
  1727. .enable_reg = 0x4e048,
  1728. .enable_mask = BIT(0),
  1729. .hw.init = &(struct clk_init_data){
  1730. .name = "gcc_camss_csi0phy_clk",
  1731. .parent_names = (const char *[]){
  1732. "csi0_clk_src",
  1733. },
  1734. .num_parents = 1,
  1735. .flags = CLK_SET_RATE_PARENT,
  1736. .ops = &clk_branch2_ops,
  1737. },
  1738. },
  1739. };
  1740. static struct clk_branch gcc_camss_csi0pix_clk = {
  1741. .halt_reg = 0x4e058,
  1742. .clkr = {
  1743. .enable_reg = 0x4e058,
  1744. .enable_mask = BIT(0),
  1745. .hw.init = &(struct clk_init_data){
  1746. .name = "gcc_camss_csi0pix_clk",
  1747. .parent_names = (const char *[]){
  1748. "csi0_clk_src",
  1749. },
  1750. .num_parents = 1,
  1751. .flags = CLK_SET_RATE_PARENT,
  1752. .ops = &clk_branch2_ops,
  1753. },
  1754. },
  1755. };
  1756. static struct clk_branch gcc_camss_csi0rdi_clk = {
  1757. .halt_reg = 0x4e050,
  1758. .clkr = {
  1759. .enable_reg = 0x4e050,
  1760. .enable_mask = BIT(0),
  1761. .hw.init = &(struct clk_init_data){
  1762. .name = "gcc_camss_csi0rdi_clk",
  1763. .parent_names = (const char *[]){
  1764. "csi0_clk_src",
  1765. },
  1766. .num_parents = 1,
  1767. .flags = CLK_SET_RATE_PARENT,
  1768. .ops = &clk_branch2_ops,
  1769. },
  1770. },
  1771. };
  1772. static struct clk_branch gcc_camss_csi1_ahb_clk = {
  1773. .halt_reg = 0x4f040,
  1774. .clkr = {
  1775. .enable_reg = 0x4f040,
  1776. .enable_mask = BIT(0),
  1777. .hw.init = &(struct clk_init_data){
  1778. .name = "gcc_camss_csi1_ahb_clk",
  1779. .parent_names = (const char *[]){
  1780. "camss_ahb_clk_src",
  1781. },
  1782. .num_parents = 1,
  1783. .flags = CLK_SET_RATE_PARENT,
  1784. .ops = &clk_branch2_ops,
  1785. },
  1786. },
  1787. };
  1788. static struct clk_branch gcc_camss_csi1_clk = {
  1789. .halt_reg = 0x4f03c,
  1790. .clkr = {
  1791. .enable_reg = 0x4f03c,
  1792. .enable_mask = BIT(0),
  1793. .hw.init = &(struct clk_init_data){
  1794. .name = "gcc_camss_csi1_clk",
  1795. .parent_names = (const char *[]){
  1796. "csi1_clk_src",
  1797. },
  1798. .num_parents = 1,
  1799. .flags = CLK_SET_RATE_PARENT,
  1800. .ops = &clk_branch2_ops,
  1801. },
  1802. },
  1803. };
  1804. static struct clk_branch gcc_camss_csi1phy_clk = {
  1805. .halt_reg = 0x4f048,
  1806. .clkr = {
  1807. .enable_reg = 0x4f048,
  1808. .enable_mask = BIT(0),
  1809. .hw.init = &(struct clk_init_data){
  1810. .name = "gcc_camss_csi1phy_clk",
  1811. .parent_names = (const char *[]){
  1812. "csi1_clk_src",
  1813. },
  1814. .num_parents = 1,
  1815. .flags = CLK_SET_RATE_PARENT,
  1816. .ops = &clk_branch2_ops,
  1817. },
  1818. },
  1819. };
  1820. static struct clk_branch gcc_camss_csi1pix_clk = {
  1821. .halt_reg = 0x4f058,
  1822. .clkr = {
  1823. .enable_reg = 0x4f058,
  1824. .enable_mask = BIT(0),
  1825. .hw.init = &(struct clk_init_data){
  1826. .name = "gcc_camss_csi1pix_clk",
  1827. .parent_names = (const char *[]){
  1828. "csi1_clk_src",
  1829. },
  1830. .num_parents = 1,
  1831. .flags = CLK_SET_RATE_PARENT,
  1832. .ops = &clk_branch2_ops,
  1833. },
  1834. },
  1835. };
  1836. static struct clk_branch gcc_camss_csi1rdi_clk = {
  1837. .halt_reg = 0x4f050,
  1838. .clkr = {
  1839. .enable_reg = 0x4f050,
  1840. .enable_mask = BIT(0),
  1841. .hw.init = &(struct clk_init_data){
  1842. .name = "gcc_camss_csi1rdi_clk",
  1843. .parent_names = (const char *[]){
  1844. "csi1_clk_src",
  1845. },
  1846. .num_parents = 1,
  1847. .flags = CLK_SET_RATE_PARENT,
  1848. .ops = &clk_branch2_ops,
  1849. },
  1850. },
  1851. };
  1852. static struct clk_branch gcc_camss_csi_vfe0_clk = {
  1853. .halt_reg = 0x58050,
  1854. .clkr = {
  1855. .enable_reg = 0x58050,
  1856. .enable_mask = BIT(0),
  1857. .hw.init = &(struct clk_init_data){
  1858. .name = "gcc_camss_csi_vfe0_clk",
  1859. .parent_names = (const char *[]){
  1860. "vfe0_clk_src",
  1861. },
  1862. .num_parents = 1,
  1863. .flags = CLK_SET_RATE_PARENT,
  1864. .ops = &clk_branch2_ops,
  1865. },
  1866. },
  1867. };
  1868. static struct clk_branch gcc_camss_gp0_clk = {
  1869. .halt_reg = 0x54018,
  1870. .clkr = {
  1871. .enable_reg = 0x54018,
  1872. .enable_mask = BIT(0),
  1873. .hw.init = &(struct clk_init_data){
  1874. .name = "gcc_camss_gp0_clk",
  1875. .parent_names = (const char *[]){
  1876. "camss_gp0_clk_src",
  1877. },
  1878. .num_parents = 1,
  1879. .flags = CLK_SET_RATE_PARENT,
  1880. .ops = &clk_branch2_ops,
  1881. },
  1882. },
  1883. };
  1884. static struct clk_branch gcc_camss_gp1_clk = {
  1885. .halt_reg = 0x55018,
  1886. .clkr = {
  1887. .enable_reg = 0x55018,
  1888. .enable_mask = BIT(0),
  1889. .hw.init = &(struct clk_init_data){
  1890. .name = "gcc_camss_gp1_clk",
  1891. .parent_names = (const char *[]){
  1892. "camss_gp1_clk_src",
  1893. },
  1894. .num_parents = 1,
  1895. .flags = CLK_SET_RATE_PARENT,
  1896. .ops = &clk_branch2_ops,
  1897. },
  1898. },
  1899. };
  1900. static struct clk_branch gcc_camss_ispif_ahb_clk = {
  1901. .halt_reg = 0x50004,
  1902. .clkr = {
  1903. .enable_reg = 0x50004,
  1904. .enable_mask = BIT(0),
  1905. .hw.init = &(struct clk_init_data){
  1906. .name = "gcc_camss_ispif_ahb_clk",
  1907. .parent_names = (const char *[]){
  1908. "camss_ahb_clk_src",
  1909. },
  1910. .num_parents = 1,
  1911. .flags = CLK_SET_RATE_PARENT,
  1912. .ops = &clk_branch2_ops,
  1913. },
  1914. },
  1915. };
  1916. static struct clk_branch gcc_camss_jpeg0_clk = {
  1917. .halt_reg = 0x57020,
  1918. .clkr = {
  1919. .enable_reg = 0x57020,
  1920. .enable_mask = BIT(0),
  1921. .hw.init = &(struct clk_init_data){
  1922. .name = "gcc_camss_jpeg0_clk",
  1923. .parent_names = (const char *[]){
  1924. "jpeg0_clk_src",
  1925. },
  1926. .num_parents = 1,
  1927. .flags = CLK_SET_RATE_PARENT,
  1928. .ops = &clk_branch2_ops,
  1929. },
  1930. },
  1931. };
  1932. static struct clk_branch gcc_camss_jpeg_ahb_clk = {
  1933. .halt_reg = 0x57024,
  1934. .clkr = {
  1935. .enable_reg = 0x57024,
  1936. .enable_mask = BIT(0),
  1937. .hw.init = &(struct clk_init_data){
  1938. .name = "gcc_camss_jpeg_ahb_clk",
  1939. .parent_names = (const char *[]){
  1940. "camss_ahb_clk_src",
  1941. },
  1942. .num_parents = 1,
  1943. .flags = CLK_SET_RATE_PARENT,
  1944. .ops = &clk_branch2_ops,
  1945. },
  1946. },
  1947. };
  1948. static struct clk_branch gcc_camss_jpeg_axi_clk = {
  1949. .halt_reg = 0x57028,
  1950. .clkr = {
  1951. .enable_reg = 0x57028,
  1952. .enable_mask = BIT(0),
  1953. .hw.init = &(struct clk_init_data){
  1954. .name = "gcc_camss_jpeg_axi_clk",
  1955. .parent_names = (const char *[]){
  1956. "system_noc_bfdcd_clk_src",
  1957. },
  1958. .num_parents = 1,
  1959. .flags = CLK_SET_RATE_PARENT,
  1960. .ops = &clk_branch2_ops,
  1961. },
  1962. },
  1963. };
  1964. static struct clk_branch gcc_camss_mclk0_clk = {
  1965. .halt_reg = 0x52018,
  1966. .clkr = {
  1967. .enable_reg = 0x52018,
  1968. .enable_mask = BIT(0),
  1969. .hw.init = &(struct clk_init_data){
  1970. .name = "gcc_camss_mclk0_clk",
  1971. .parent_names = (const char *[]){
  1972. "mclk0_clk_src",
  1973. },
  1974. .num_parents = 1,
  1975. .flags = CLK_SET_RATE_PARENT,
  1976. .ops = &clk_branch2_ops,
  1977. },
  1978. },
  1979. };
  1980. static struct clk_branch gcc_camss_mclk1_clk = {
  1981. .halt_reg = 0x53018,
  1982. .clkr = {
  1983. .enable_reg = 0x53018,
  1984. .enable_mask = BIT(0),
  1985. .hw.init = &(struct clk_init_data){
  1986. .name = "gcc_camss_mclk1_clk",
  1987. .parent_names = (const char *[]){
  1988. "mclk1_clk_src",
  1989. },
  1990. .num_parents = 1,
  1991. .flags = CLK_SET_RATE_PARENT,
  1992. .ops = &clk_branch2_ops,
  1993. },
  1994. },
  1995. };
  1996. static struct clk_branch gcc_camss_micro_ahb_clk = {
  1997. .halt_reg = 0x5600c,
  1998. .clkr = {
  1999. .enable_reg = 0x5600c,
  2000. .enable_mask = BIT(0),
  2001. .hw.init = &(struct clk_init_data){
  2002. .name = "gcc_camss_micro_ahb_clk",
  2003. .parent_names = (const char *[]){
  2004. "camss_ahb_clk_src",
  2005. },
  2006. .num_parents = 1,
  2007. .flags = CLK_SET_RATE_PARENT,
  2008. .ops = &clk_branch2_ops,
  2009. },
  2010. },
  2011. };
  2012. static struct clk_branch gcc_camss_csi0phytimer_clk = {
  2013. .halt_reg = 0x4e01c,
  2014. .clkr = {
  2015. .enable_reg = 0x4e01c,
  2016. .enable_mask = BIT(0),
  2017. .hw.init = &(struct clk_init_data){
  2018. .name = "gcc_camss_csi0phytimer_clk",
  2019. .parent_names = (const char *[]){
  2020. "csi0phytimer_clk_src",
  2021. },
  2022. .num_parents = 1,
  2023. .flags = CLK_SET_RATE_PARENT,
  2024. .ops = &clk_branch2_ops,
  2025. },
  2026. },
  2027. };
  2028. static struct clk_branch gcc_camss_csi1phytimer_clk = {
  2029. .halt_reg = 0x4f01c,
  2030. .clkr = {
  2031. .enable_reg = 0x4f01c,
  2032. .enable_mask = BIT(0),
  2033. .hw.init = &(struct clk_init_data){
  2034. .name = "gcc_camss_csi1phytimer_clk",
  2035. .parent_names = (const char *[]){
  2036. "csi1phytimer_clk_src",
  2037. },
  2038. .num_parents = 1,
  2039. .flags = CLK_SET_RATE_PARENT,
  2040. .ops = &clk_branch2_ops,
  2041. },
  2042. },
  2043. };
  2044. static struct clk_branch gcc_camss_ahb_clk = {
  2045. .halt_reg = 0x5a014,
  2046. .clkr = {
  2047. .enable_reg = 0x5a014,
  2048. .enable_mask = BIT(0),
  2049. .hw.init = &(struct clk_init_data){
  2050. .name = "gcc_camss_ahb_clk",
  2051. .parent_names = (const char *[]){
  2052. "camss_ahb_clk_src",
  2053. },
  2054. .num_parents = 1,
  2055. .flags = CLK_SET_RATE_PARENT,
  2056. .ops = &clk_branch2_ops,
  2057. },
  2058. },
  2059. };
  2060. static struct clk_branch gcc_camss_top_ahb_clk = {
  2061. .halt_reg = 0x56004,
  2062. .clkr = {
  2063. .enable_reg = 0x56004,
  2064. .enable_mask = BIT(0),
  2065. .hw.init = &(struct clk_init_data){
  2066. .name = "gcc_camss_top_ahb_clk",
  2067. .parent_names = (const char *[]){
  2068. "pcnoc_bfdcd_clk_src",
  2069. },
  2070. .num_parents = 1,
  2071. .flags = CLK_SET_RATE_PARENT,
  2072. .ops = &clk_branch2_ops,
  2073. },
  2074. },
  2075. };
  2076. static struct clk_branch gcc_camss_cpp_ahb_clk = {
  2077. .halt_reg = 0x58040,
  2078. .clkr = {
  2079. .enable_reg = 0x58040,
  2080. .enable_mask = BIT(0),
  2081. .hw.init = &(struct clk_init_data){
  2082. .name = "gcc_camss_cpp_ahb_clk",
  2083. .parent_names = (const char *[]){
  2084. "camss_ahb_clk_src",
  2085. },
  2086. .num_parents = 1,
  2087. .flags = CLK_SET_RATE_PARENT,
  2088. .ops = &clk_branch2_ops,
  2089. },
  2090. },
  2091. };
  2092. static struct clk_branch gcc_camss_cpp_clk = {
  2093. .halt_reg = 0x5803c,
  2094. .clkr = {
  2095. .enable_reg = 0x5803c,
  2096. .enable_mask = BIT(0),
  2097. .hw.init = &(struct clk_init_data){
  2098. .name = "gcc_camss_cpp_clk",
  2099. .parent_names = (const char *[]){
  2100. "cpp_clk_src",
  2101. },
  2102. .num_parents = 1,
  2103. .flags = CLK_SET_RATE_PARENT,
  2104. .ops = &clk_branch2_ops,
  2105. },
  2106. },
  2107. };
  2108. static struct clk_branch gcc_camss_vfe0_clk = {
  2109. .halt_reg = 0x58038,
  2110. .clkr = {
  2111. .enable_reg = 0x58038,
  2112. .enable_mask = BIT(0),
  2113. .hw.init = &(struct clk_init_data){
  2114. .name = "gcc_camss_vfe0_clk",
  2115. .parent_names = (const char *[]){
  2116. "vfe0_clk_src",
  2117. },
  2118. .num_parents = 1,
  2119. .flags = CLK_SET_RATE_PARENT,
  2120. .ops = &clk_branch2_ops,
  2121. },
  2122. },
  2123. };
  2124. static struct clk_branch gcc_camss_vfe_ahb_clk = {
  2125. .halt_reg = 0x58044,
  2126. .clkr = {
  2127. .enable_reg = 0x58044,
  2128. .enable_mask = BIT(0),
  2129. .hw.init = &(struct clk_init_data){
  2130. .name = "gcc_camss_vfe_ahb_clk",
  2131. .parent_names = (const char *[]){
  2132. "camss_ahb_clk_src",
  2133. },
  2134. .num_parents = 1,
  2135. .flags = CLK_SET_RATE_PARENT,
  2136. .ops = &clk_branch2_ops,
  2137. },
  2138. },
  2139. };
  2140. static struct clk_branch gcc_camss_vfe_axi_clk = {
  2141. .halt_reg = 0x58048,
  2142. .clkr = {
  2143. .enable_reg = 0x58048,
  2144. .enable_mask = BIT(0),
  2145. .hw.init = &(struct clk_init_data){
  2146. .name = "gcc_camss_vfe_axi_clk",
  2147. .parent_names = (const char *[]){
  2148. "system_noc_bfdcd_clk_src",
  2149. },
  2150. .num_parents = 1,
  2151. .flags = CLK_SET_RATE_PARENT,
  2152. .ops = &clk_branch2_ops,
  2153. },
  2154. },
  2155. };
  2156. static struct clk_branch gcc_crypto_ahb_clk = {
  2157. .halt_reg = 0x16024,
  2158. .halt_check = BRANCH_HALT_VOTED,
  2159. .clkr = {
  2160. .enable_reg = 0x45004,
  2161. .enable_mask = BIT(0),
  2162. .hw.init = &(struct clk_init_data){
  2163. .name = "gcc_crypto_ahb_clk",
  2164. .parent_names = (const char *[]){
  2165. "pcnoc_bfdcd_clk_src",
  2166. },
  2167. .num_parents = 1,
  2168. .flags = CLK_SET_RATE_PARENT,
  2169. .ops = &clk_branch2_ops,
  2170. },
  2171. },
  2172. };
  2173. static struct clk_branch gcc_crypto_axi_clk = {
  2174. .halt_reg = 0x16020,
  2175. .halt_check = BRANCH_HALT_VOTED,
  2176. .clkr = {
  2177. .enable_reg = 0x45004,
  2178. .enable_mask = BIT(1),
  2179. .hw.init = &(struct clk_init_data){
  2180. .name = "gcc_crypto_axi_clk",
  2181. .parent_names = (const char *[]){
  2182. "pcnoc_bfdcd_clk_src",
  2183. },
  2184. .num_parents = 1,
  2185. .flags = CLK_SET_RATE_PARENT,
  2186. .ops = &clk_branch2_ops,
  2187. },
  2188. },
  2189. };
  2190. static struct clk_branch gcc_crypto_clk = {
  2191. .halt_reg = 0x1601c,
  2192. .halt_check = BRANCH_HALT_VOTED,
  2193. .clkr = {
  2194. .enable_reg = 0x45004,
  2195. .enable_mask = BIT(2),
  2196. .hw.init = &(struct clk_init_data){
  2197. .name = "gcc_crypto_clk",
  2198. .parent_names = (const char *[]){
  2199. "crypto_clk_src",
  2200. },
  2201. .num_parents = 1,
  2202. .flags = CLK_SET_RATE_PARENT,
  2203. .ops = &clk_branch2_ops,
  2204. },
  2205. },
  2206. };
  2207. static struct clk_branch gcc_oxili_gmem_clk = {
  2208. .halt_reg = 0x59024,
  2209. .clkr = {
  2210. .enable_reg = 0x59024,
  2211. .enable_mask = BIT(0),
  2212. .hw.init = &(struct clk_init_data){
  2213. .name = "gcc_oxili_gmem_clk",
  2214. .parent_names = (const char *[]){
  2215. "gfx3d_clk_src",
  2216. },
  2217. .num_parents = 1,
  2218. .flags = CLK_SET_RATE_PARENT,
  2219. .ops = &clk_branch2_ops,
  2220. },
  2221. },
  2222. };
  2223. static struct clk_branch gcc_gp1_clk = {
  2224. .halt_reg = 0x08000,
  2225. .clkr = {
  2226. .enable_reg = 0x08000,
  2227. .enable_mask = BIT(0),
  2228. .hw.init = &(struct clk_init_data){
  2229. .name = "gcc_gp1_clk",
  2230. .parent_names = (const char *[]){
  2231. "gp1_clk_src",
  2232. },
  2233. .num_parents = 1,
  2234. .flags = CLK_SET_RATE_PARENT,
  2235. .ops = &clk_branch2_ops,
  2236. },
  2237. },
  2238. };
  2239. static struct clk_branch gcc_gp2_clk = {
  2240. .halt_reg = 0x09000,
  2241. .clkr = {
  2242. .enable_reg = 0x09000,
  2243. .enable_mask = BIT(0),
  2244. .hw.init = &(struct clk_init_data){
  2245. .name = "gcc_gp2_clk",
  2246. .parent_names = (const char *[]){
  2247. "gp2_clk_src",
  2248. },
  2249. .num_parents = 1,
  2250. .flags = CLK_SET_RATE_PARENT,
  2251. .ops = &clk_branch2_ops,
  2252. },
  2253. },
  2254. };
  2255. static struct clk_branch gcc_gp3_clk = {
  2256. .halt_reg = 0x0a000,
  2257. .clkr = {
  2258. .enable_reg = 0x0a000,
  2259. .enable_mask = BIT(0),
  2260. .hw.init = &(struct clk_init_data){
  2261. .name = "gcc_gp3_clk",
  2262. .parent_names = (const char *[]){
  2263. "gp3_clk_src",
  2264. },
  2265. .num_parents = 1,
  2266. .flags = CLK_SET_RATE_PARENT,
  2267. .ops = &clk_branch2_ops,
  2268. },
  2269. },
  2270. };
  2271. static struct clk_branch gcc_mdss_ahb_clk = {
  2272. .halt_reg = 0x4d07c,
  2273. .clkr = {
  2274. .enable_reg = 0x4d07c,
  2275. .enable_mask = BIT(0),
  2276. .hw.init = &(struct clk_init_data){
  2277. .name = "gcc_mdss_ahb_clk",
  2278. .parent_names = (const char *[]){
  2279. "pcnoc_bfdcd_clk_src",
  2280. },
  2281. .num_parents = 1,
  2282. .flags = CLK_SET_RATE_PARENT,
  2283. .ops = &clk_branch2_ops,
  2284. },
  2285. },
  2286. };
  2287. static struct clk_branch gcc_mdss_axi_clk = {
  2288. .halt_reg = 0x4d080,
  2289. .clkr = {
  2290. .enable_reg = 0x4d080,
  2291. .enable_mask = BIT(0),
  2292. .hw.init = &(struct clk_init_data){
  2293. .name = "gcc_mdss_axi_clk",
  2294. .parent_names = (const char *[]){
  2295. "system_noc_bfdcd_clk_src",
  2296. },
  2297. .num_parents = 1,
  2298. .flags = CLK_SET_RATE_PARENT,
  2299. .ops = &clk_branch2_ops,
  2300. },
  2301. },
  2302. };
  2303. static struct clk_branch gcc_mdss_byte0_clk = {
  2304. .halt_reg = 0x4d094,
  2305. .clkr = {
  2306. .enable_reg = 0x4d094,
  2307. .enable_mask = BIT(0),
  2308. .hw.init = &(struct clk_init_data){
  2309. .name = "gcc_mdss_byte0_clk",
  2310. .parent_names = (const char *[]){
  2311. "byte0_clk_src",
  2312. },
  2313. .num_parents = 1,
  2314. .flags = CLK_SET_RATE_PARENT,
  2315. .ops = &clk_branch2_ops,
  2316. },
  2317. },
  2318. };
  2319. static struct clk_branch gcc_mdss_esc0_clk = {
  2320. .halt_reg = 0x4d098,
  2321. .clkr = {
  2322. .enable_reg = 0x4d098,
  2323. .enable_mask = BIT(0),
  2324. .hw.init = &(struct clk_init_data){
  2325. .name = "gcc_mdss_esc0_clk",
  2326. .parent_names = (const char *[]){
  2327. "esc0_clk_src",
  2328. },
  2329. .num_parents = 1,
  2330. .flags = CLK_SET_RATE_PARENT,
  2331. .ops = &clk_branch2_ops,
  2332. },
  2333. },
  2334. };
  2335. static struct clk_branch gcc_mdss_mdp_clk = {
  2336. .halt_reg = 0x4D088,
  2337. .clkr = {
  2338. .enable_reg = 0x4D088,
  2339. .enable_mask = BIT(0),
  2340. .hw.init = &(struct clk_init_data){
  2341. .name = "gcc_mdss_mdp_clk",
  2342. .parent_names = (const char *[]){
  2343. "mdp_clk_src",
  2344. },
  2345. .num_parents = 1,
  2346. .flags = CLK_SET_RATE_PARENT,
  2347. .ops = &clk_branch2_ops,
  2348. },
  2349. },
  2350. };
  2351. static struct clk_branch gcc_mdss_pclk0_clk = {
  2352. .halt_reg = 0x4d084,
  2353. .clkr = {
  2354. .enable_reg = 0x4d084,
  2355. .enable_mask = BIT(0),
  2356. .hw.init = &(struct clk_init_data){
  2357. .name = "gcc_mdss_pclk0_clk",
  2358. .parent_names = (const char *[]){
  2359. "pclk0_clk_src",
  2360. },
  2361. .num_parents = 1,
  2362. .flags = CLK_SET_RATE_PARENT,
  2363. .ops = &clk_branch2_ops,
  2364. },
  2365. },
  2366. };
  2367. static struct clk_branch gcc_mdss_vsync_clk = {
  2368. .halt_reg = 0x4d090,
  2369. .clkr = {
  2370. .enable_reg = 0x4d090,
  2371. .enable_mask = BIT(0),
  2372. .hw.init = &(struct clk_init_data){
  2373. .name = "gcc_mdss_vsync_clk",
  2374. .parent_names = (const char *[]){
  2375. "vsync_clk_src",
  2376. },
  2377. .num_parents = 1,
  2378. .flags = CLK_SET_RATE_PARENT,
  2379. .ops = &clk_branch2_ops,
  2380. },
  2381. },
  2382. };
  2383. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  2384. .halt_reg = 0x49000,
  2385. .clkr = {
  2386. .enable_reg = 0x49000,
  2387. .enable_mask = BIT(0),
  2388. .hw.init = &(struct clk_init_data){
  2389. .name = "gcc_mss_cfg_ahb_clk",
  2390. .parent_names = (const char *[]){
  2391. "pcnoc_bfdcd_clk_src",
  2392. },
  2393. .num_parents = 1,
  2394. .flags = CLK_SET_RATE_PARENT,
  2395. .ops = &clk_branch2_ops,
  2396. },
  2397. },
  2398. };
  2399. static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
  2400. .halt_reg = 0x49004,
  2401. .clkr = {
  2402. .enable_reg = 0x49004,
  2403. .enable_mask = BIT(0),
  2404. .hw.init = &(struct clk_init_data){
  2405. .name = "gcc_mss_q6_bimc_axi_clk",
  2406. .parent_names = (const char *[]){
  2407. "bimc_ddr_clk_src",
  2408. },
  2409. .num_parents = 1,
  2410. .flags = CLK_SET_RATE_PARENT,
  2411. .ops = &clk_branch2_ops,
  2412. },
  2413. },
  2414. };
  2415. static struct clk_branch gcc_oxili_ahb_clk = {
  2416. .halt_reg = 0x59028,
  2417. .clkr = {
  2418. .enable_reg = 0x59028,
  2419. .enable_mask = BIT(0),
  2420. .hw.init = &(struct clk_init_data){
  2421. .name = "gcc_oxili_ahb_clk",
  2422. .parent_names = (const char *[]){
  2423. "pcnoc_bfdcd_clk_src",
  2424. },
  2425. .num_parents = 1,
  2426. .flags = CLK_SET_RATE_PARENT,
  2427. .ops = &clk_branch2_ops,
  2428. },
  2429. },
  2430. };
  2431. static struct clk_branch gcc_oxili_gfx3d_clk = {
  2432. .halt_reg = 0x59020,
  2433. .clkr = {
  2434. .enable_reg = 0x59020,
  2435. .enable_mask = BIT(0),
  2436. .hw.init = &(struct clk_init_data){
  2437. .name = "gcc_oxili_gfx3d_clk",
  2438. .parent_names = (const char *[]){
  2439. "gfx3d_clk_src",
  2440. },
  2441. .num_parents = 1,
  2442. .flags = CLK_SET_RATE_PARENT,
  2443. .ops = &clk_branch2_ops,
  2444. },
  2445. },
  2446. };
  2447. static struct clk_branch gcc_pdm2_clk = {
  2448. .halt_reg = 0x4400c,
  2449. .clkr = {
  2450. .enable_reg = 0x4400c,
  2451. .enable_mask = BIT(0),
  2452. .hw.init = &(struct clk_init_data){
  2453. .name = "gcc_pdm2_clk",
  2454. .parent_names = (const char *[]){
  2455. "pdm2_clk_src",
  2456. },
  2457. .num_parents = 1,
  2458. .flags = CLK_SET_RATE_PARENT,
  2459. .ops = &clk_branch2_ops,
  2460. },
  2461. },
  2462. };
  2463. static struct clk_branch gcc_pdm_ahb_clk = {
  2464. .halt_reg = 0x44004,
  2465. .clkr = {
  2466. .enable_reg = 0x44004,
  2467. .enable_mask = BIT(0),
  2468. .hw.init = &(struct clk_init_data){
  2469. .name = "gcc_pdm_ahb_clk",
  2470. .parent_names = (const char *[]){
  2471. "pcnoc_bfdcd_clk_src",
  2472. },
  2473. .num_parents = 1,
  2474. .flags = CLK_SET_RATE_PARENT,
  2475. .ops = &clk_branch2_ops,
  2476. },
  2477. },
  2478. };
  2479. static struct clk_branch gcc_prng_ahb_clk = {
  2480. .halt_reg = 0x13004,
  2481. .halt_check = BRANCH_HALT_VOTED,
  2482. .clkr = {
  2483. .enable_reg = 0x45004,
  2484. .enable_mask = BIT(8),
  2485. .hw.init = &(struct clk_init_data){
  2486. .name = "gcc_prng_ahb_clk",
  2487. .parent_names = (const char *[]){
  2488. "pcnoc_bfdcd_clk_src",
  2489. },
  2490. .num_parents = 1,
  2491. .ops = &clk_branch2_ops,
  2492. },
  2493. },
  2494. };
  2495. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2496. .halt_reg = 0x4201c,
  2497. .clkr = {
  2498. .enable_reg = 0x4201c,
  2499. .enable_mask = BIT(0),
  2500. .hw.init = &(struct clk_init_data){
  2501. .name = "gcc_sdcc1_ahb_clk",
  2502. .parent_names = (const char *[]){
  2503. "pcnoc_bfdcd_clk_src",
  2504. },
  2505. .num_parents = 1,
  2506. .flags = CLK_SET_RATE_PARENT,
  2507. .ops = &clk_branch2_ops,
  2508. },
  2509. },
  2510. };
  2511. static struct clk_branch gcc_sdcc1_apps_clk = {
  2512. .halt_reg = 0x42018,
  2513. .clkr = {
  2514. .enable_reg = 0x42018,
  2515. .enable_mask = BIT(0),
  2516. .hw.init = &(struct clk_init_data){
  2517. .name = "gcc_sdcc1_apps_clk",
  2518. .parent_names = (const char *[]){
  2519. "sdcc1_apps_clk_src",
  2520. },
  2521. .num_parents = 1,
  2522. .flags = CLK_SET_RATE_PARENT,
  2523. .ops = &clk_branch2_ops,
  2524. },
  2525. },
  2526. };
  2527. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2528. .halt_reg = 0x4301c,
  2529. .clkr = {
  2530. .enable_reg = 0x4301c,
  2531. .enable_mask = BIT(0),
  2532. .hw.init = &(struct clk_init_data){
  2533. .name = "gcc_sdcc2_ahb_clk",
  2534. .parent_names = (const char *[]){
  2535. "pcnoc_bfdcd_clk_src",
  2536. },
  2537. .num_parents = 1,
  2538. .flags = CLK_SET_RATE_PARENT,
  2539. .ops = &clk_branch2_ops,
  2540. },
  2541. },
  2542. };
  2543. static struct clk_branch gcc_sdcc2_apps_clk = {
  2544. .halt_reg = 0x43018,
  2545. .clkr = {
  2546. .enable_reg = 0x43018,
  2547. .enable_mask = BIT(0),
  2548. .hw.init = &(struct clk_init_data){
  2549. .name = "gcc_sdcc2_apps_clk",
  2550. .parent_names = (const char *[]){
  2551. "sdcc2_apps_clk_src",
  2552. },
  2553. .num_parents = 1,
  2554. .flags = CLK_SET_RATE_PARENT,
  2555. .ops = &clk_branch2_ops,
  2556. },
  2557. },
  2558. };
  2559. static struct clk_rcg2 bimc_ddr_clk_src = {
  2560. .cmd_rcgr = 0x32004,
  2561. .hid_width = 5,
  2562. .parent_map = gcc_xo_gpll0_bimc_map,
  2563. .clkr.hw.init = &(struct clk_init_data){
  2564. .name = "bimc_ddr_clk_src",
  2565. .parent_names = gcc_xo_gpll0_bimc,
  2566. .num_parents = 3,
  2567. .ops = &clk_rcg2_ops,
  2568. .flags = CLK_GET_RATE_NOCACHE,
  2569. },
  2570. };
  2571. static struct clk_branch gcc_apss_tcu_clk = {
  2572. .halt_reg = 0x12018,
  2573. .clkr = {
  2574. .enable_reg = 0x4500c,
  2575. .enable_mask = BIT(1),
  2576. .hw.init = &(struct clk_init_data){
  2577. .name = "gcc_apss_tcu_clk",
  2578. .parent_names = (const char *[]){
  2579. "bimc_ddr_clk_src",
  2580. },
  2581. .num_parents = 1,
  2582. .ops = &clk_branch2_ops,
  2583. },
  2584. },
  2585. };
  2586. static struct clk_branch gcc_gfx_tcu_clk = {
  2587. .halt_reg = 0x12020,
  2588. .clkr = {
  2589. .enable_reg = 0x4500c,
  2590. .enable_mask = BIT(2),
  2591. .hw.init = &(struct clk_init_data){
  2592. .name = "gcc_gfx_tcu_clk",
  2593. .parent_names = (const char *[]){
  2594. "bimc_ddr_clk_src",
  2595. },
  2596. .num_parents = 1,
  2597. .ops = &clk_branch2_ops,
  2598. },
  2599. },
  2600. };
  2601. static struct clk_branch gcc_gtcu_ahb_clk = {
  2602. .halt_reg = 0x12044,
  2603. .clkr = {
  2604. .enable_reg = 0x4500c,
  2605. .enable_mask = BIT(13),
  2606. .hw.init = &(struct clk_init_data){
  2607. .name = "gcc_gtcu_ahb_clk",
  2608. .parent_names = (const char *[]){
  2609. "pcnoc_bfdcd_clk_src",
  2610. },
  2611. .num_parents = 1,
  2612. .flags = CLK_SET_RATE_PARENT,
  2613. .ops = &clk_branch2_ops,
  2614. },
  2615. },
  2616. };
  2617. static struct clk_branch gcc_bimc_gfx_clk = {
  2618. .halt_reg = 0x31024,
  2619. .clkr = {
  2620. .enable_reg = 0x31024,
  2621. .enable_mask = BIT(0),
  2622. .hw.init = &(struct clk_init_data){
  2623. .name = "gcc_bimc_gfx_clk",
  2624. .parent_names = (const char *[]){
  2625. "bimc_gpu_clk_src",
  2626. },
  2627. .num_parents = 1,
  2628. .flags = CLK_SET_RATE_PARENT,
  2629. .ops = &clk_branch2_ops,
  2630. },
  2631. },
  2632. };
  2633. static struct clk_branch gcc_bimc_gpu_clk = {
  2634. .halt_reg = 0x31040,
  2635. .clkr = {
  2636. .enable_reg = 0x31040,
  2637. .enable_mask = BIT(0),
  2638. .hw.init = &(struct clk_init_data){
  2639. .name = "gcc_bimc_gpu_clk",
  2640. .parent_names = (const char *[]){
  2641. "bimc_gpu_clk_src",
  2642. },
  2643. .num_parents = 1,
  2644. .flags = CLK_SET_RATE_PARENT,
  2645. .ops = &clk_branch2_ops,
  2646. },
  2647. },
  2648. };
  2649. static struct clk_branch gcc_jpeg_tbu_clk = {
  2650. .halt_reg = 0x12034,
  2651. .clkr = {
  2652. .enable_reg = 0x4500c,
  2653. .enable_mask = BIT(10),
  2654. .hw.init = &(struct clk_init_data){
  2655. .name = "gcc_jpeg_tbu_clk",
  2656. .parent_names = (const char *[]){
  2657. "system_noc_bfdcd_clk_src",
  2658. },
  2659. .num_parents = 1,
  2660. .flags = CLK_SET_RATE_PARENT,
  2661. .ops = &clk_branch2_ops,
  2662. },
  2663. },
  2664. };
  2665. static struct clk_branch gcc_mdp_tbu_clk = {
  2666. .halt_reg = 0x1201c,
  2667. .clkr = {
  2668. .enable_reg = 0x4500c,
  2669. .enable_mask = BIT(4),
  2670. .hw.init = &(struct clk_init_data){
  2671. .name = "gcc_mdp_tbu_clk",
  2672. .parent_names = (const char *[]){
  2673. "system_noc_bfdcd_clk_src",
  2674. },
  2675. .num_parents = 1,
  2676. .flags = CLK_SET_RATE_PARENT,
  2677. .ops = &clk_branch2_ops,
  2678. },
  2679. },
  2680. };
  2681. static struct clk_branch gcc_smmu_cfg_clk = {
  2682. .halt_reg = 0x12038,
  2683. .clkr = {
  2684. .enable_reg = 0x4500c,
  2685. .enable_mask = BIT(12),
  2686. .hw.init = &(struct clk_init_data){
  2687. .name = "gcc_smmu_cfg_clk",
  2688. .parent_names = (const char *[]){
  2689. "pcnoc_bfdcd_clk_src",
  2690. },
  2691. .num_parents = 1,
  2692. .flags = CLK_SET_RATE_PARENT,
  2693. .ops = &clk_branch2_ops,
  2694. },
  2695. },
  2696. };
  2697. static struct clk_branch gcc_venus_tbu_clk = {
  2698. .halt_reg = 0x12014,
  2699. .clkr = {
  2700. .enable_reg = 0x4500c,
  2701. .enable_mask = BIT(5),
  2702. .hw.init = &(struct clk_init_data){
  2703. .name = "gcc_venus_tbu_clk",
  2704. .parent_names = (const char *[]){
  2705. "system_noc_bfdcd_clk_src",
  2706. },
  2707. .num_parents = 1,
  2708. .flags = CLK_SET_RATE_PARENT,
  2709. .ops = &clk_branch2_ops,
  2710. },
  2711. },
  2712. };
  2713. static struct clk_branch gcc_vfe_tbu_clk = {
  2714. .halt_reg = 0x1203c,
  2715. .clkr = {
  2716. .enable_reg = 0x4500c,
  2717. .enable_mask = BIT(9),
  2718. .hw.init = &(struct clk_init_data){
  2719. .name = "gcc_vfe_tbu_clk",
  2720. .parent_names = (const char *[]){
  2721. "system_noc_bfdcd_clk_src",
  2722. },
  2723. .num_parents = 1,
  2724. .flags = CLK_SET_RATE_PARENT,
  2725. .ops = &clk_branch2_ops,
  2726. },
  2727. },
  2728. };
  2729. static struct clk_branch gcc_usb2a_phy_sleep_clk = {
  2730. .halt_reg = 0x4102c,
  2731. .clkr = {
  2732. .enable_reg = 0x4102c,
  2733. .enable_mask = BIT(0),
  2734. .hw.init = &(struct clk_init_data){
  2735. .name = "gcc_usb2a_phy_sleep_clk",
  2736. .parent_names = (const char *[]){
  2737. "sleep_clk_src",
  2738. },
  2739. .num_parents = 1,
  2740. .flags = CLK_SET_RATE_PARENT,
  2741. .ops = &clk_branch2_ops,
  2742. },
  2743. },
  2744. };
  2745. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2746. .halt_reg = 0x41008,
  2747. .clkr = {
  2748. .enable_reg = 0x41008,
  2749. .enable_mask = BIT(0),
  2750. .hw.init = &(struct clk_init_data){
  2751. .name = "gcc_usb_hs_ahb_clk",
  2752. .parent_names = (const char *[]){
  2753. "pcnoc_bfdcd_clk_src",
  2754. },
  2755. .num_parents = 1,
  2756. .flags = CLK_SET_RATE_PARENT,
  2757. .ops = &clk_branch2_ops,
  2758. },
  2759. },
  2760. };
  2761. static struct clk_branch gcc_usb_hs_system_clk = {
  2762. .halt_reg = 0x41004,
  2763. .clkr = {
  2764. .enable_reg = 0x41004,
  2765. .enable_mask = BIT(0),
  2766. .hw.init = &(struct clk_init_data){
  2767. .name = "gcc_usb_hs_system_clk",
  2768. .parent_names = (const char *[]){
  2769. "usb_hs_system_clk_src",
  2770. },
  2771. .num_parents = 1,
  2772. .flags = CLK_SET_RATE_PARENT,
  2773. .ops = &clk_branch2_ops,
  2774. },
  2775. },
  2776. };
  2777. static struct clk_branch gcc_venus0_ahb_clk = {
  2778. .halt_reg = 0x4c020,
  2779. .clkr = {
  2780. .enable_reg = 0x4c020,
  2781. .enable_mask = BIT(0),
  2782. .hw.init = &(struct clk_init_data){
  2783. .name = "gcc_venus0_ahb_clk",
  2784. .parent_names = (const char *[]){
  2785. "pcnoc_bfdcd_clk_src",
  2786. },
  2787. .num_parents = 1,
  2788. .flags = CLK_SET_RATE_PARENT,
  2789. .ops = &clk_branch2_ops,
  2790. },
  2791. },
  2792. };
  2793. static struct clk_branch gcc_venus0_axi_clk = {
  2794. .halt_reg = 0x4c024,
  2795. .clkr = {
  2796. .enable_reg = 0x4c024,
  2797. .enable_mask = BIT(0),
  2798. .hw.init = &(struct clk_init_data){
  2799. .name = "gcc_venus0_axi_clk",
  2800. .parent_names = (const char *[]){
  2801. "system_noc_bfdcd_clk_src",
  2802. },
  2803. .num_parents = 1,
  2804. .flags = CLK_SET_RATE_PARENT,
  2805. .ops = &clk_branch2_ops,
  2806. },
  2807. },
  2808. };
  2809. static struct clk_branch gcc_venus0_vcodec0_clk = {
  2810. .halt_reg = 0x4c01c,
  2811. .clkr = {
  2812. .enable_reg = 0x4c01c,
  2813. .enable_mask = BIT(0),
  2814. .hw.init = &(struct clk_init_data){
  2815. .name = "gcc_venus0_vcodec0_clk",
  2816. .parent_names = (const char *[]){
  2817. "vcodec0_clk_src",
  2818. },
  2819. .num_parents = 1,
  2820. .flags = CLK_SET_RATE_PARENT,
  2821. .ops = &clk_branch2_ops,
  2822. },
  2823. },
  2824. };
  2825. static struct gdsc venus_gdsc = {
  2826. .gdscr = 0x4c018,
  2827. .pd = {
  2828. .name = "venus",
  2829. },
  2830. .pwrsts = PWRSTS_OFF_ON,
  2831. };
  2832. static struct gdsc mdss_gdsc = {
  2833. .gdscr = 0x4d078,
  2834. .pd = {
  2835. .name = "mdss",
  2836. },
  2837. .pwrsts = PWRSTS_OFF_ON,
  2838. };
  2839. static struct gdsc jpeg_gdsc = {
  2840. .gdscr = 0x5701c,
  2841. .pd = {
  2842. .name = "jpeg",
  2843. },
  2844. .pwrsts = PWRSTS_OFF_ON,
  2845. };
  2846. static struct gdsc vfe_gdsc = {
  2847. .gdscr = 0x58034,
  2848. .pd = {
  2849. .name = "vfe",
  2850. },
  2851. .pwrsts = PWRSTS_OFF_ON,
  2852. };
  2853. static struct gdsc oxili_gdsc = {
  2854. .gdscr = 0x5901c,
  2855. .pd = {
  2856. .name = "oxili",
  2857. },
  2858. .pwrsts = PWRSTS_OFF_ON,
  2859. };
  2860. static struct clk_regmap *gcc_msm8916_clocks[] = {
  2861. [GPLL0] = &gpll0.clkr,
  2862. [GPLL0_VOTE] = &gpll0_vote,
  2863. [BIMC_PLL] = &bimc_pll.clkr,
  2864. [BIMC_PLL_VOTE] = &bimc_pll_vote,
  2865. [GPLL1] = &gpll1.clkr,
  2866. [GPLL1_VOTE] = &gpll1_vote,
  2867. [GPLL2] = &gpll2.clkr,
  2868. [GPLL2_VOTE] = &gpll2_vote,
  2869. [PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
  2870. [SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
  2871. [CAMSS_AHB_CLK_SRC] = &camss_ahb_clk_src.clkr,
  2872. [APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
  2873. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2874. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2875. [GFX3D_CLK_SRC] = &gfx3d_clk_src.clkr,
  2876. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2877. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2878. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2879. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2880. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2881. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2882. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2883. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2884. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2885. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2886. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2887. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2888. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2889. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2890. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2891. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2892. [CAMSS_GP0_CLK_SRC] = &camss_gp0_clk_src.clkr,
  2893. [CAMSS_GP1_CLK_SRC] = &camss_gp1_clk_src.clkr,
  2894. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2895. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2896. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2897. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2898. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2899. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2900. [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
  2901. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2902. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2903. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2904. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2905. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2906. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2907. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2908. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2909. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2910. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2911. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2912. [APSS_TCU_CLK_SRC] = &apss_tcu_clk_src.clkr,
  2913. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2914. [VCODEC0_CLK_SRC] = &vcodec0_clk_src.clkr,
  2915. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2916. [GCC_BLSP1_SLEEP_CLK] = &gcc_blsp1_sleep_clk.clkr,
  2917. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2918. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2919. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2920. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2921. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2922. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2923. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2924. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2925. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2926. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2927. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2928. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2929. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2930. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2931. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2932. [GCC_CAMSS_CCI_AHB_CLK] = &gcc_camss_cci_ahb_clk.clkr,
  2933. [GCC_CAMSS_CCI_CLK] = &gcc_camss_cci_clk.clkr,
  2934. [GCC_CAMSS_CSI0_AHB_CLK] = &gcc_camss_csi0_ahb_clk.clkr,
  2935. [GCC_CAMSS_CSI0_CLK] = &gcc_camss_csi0_clk.clkr,
  2936. [GCC_CAMSS_CSI0PHY_CLK] = &gcc_camss_csi0phy_clk.clkr,
  2937. [GCC_CAMSS_CSI0PIX_CLK] = &gcc_camss_csi0pix_clk.clkr,
  2938. [GCC_CAMSS_CSI0RDI_CLK] = &gcc_camss_csi0rdi_clk.clkr,
  2939. [GCC_CAMSS_CSI1_AHB_CLK] = &gcc_camss_csi1_ahb_clk.clkr,
  2940. [GCC_CAMSS_CSI1_CLK] = &gcc_camss_csi1_clk.clkr,
  2941. [GCC_CAMSS_CSI1PHY_CLK] = &gcc_camss_csi1phy_clk.clkr,
  2942. [GCC_CAMSS_CSI1PIX_CLK] = &gcc_camss_csi1pix_clk.clkr,
  2943. [GCC_CAMSS_CSI1RDI_CLK] = &gcc_camss_csi1rdi_clk.clkr,
  2944. [GCC_CAMSS_CSI_VFE0_CLK] = &gcc_camss_csi_vfe0_clk.clkr,
  2945. [GCC_CAMSS_GP0_CLK] = &gcc_camss_gp0_clk.clkr,
  2946. [GCC_CAMSS_GP1_CLK] = &gcc_camss_gp1_clk.clkr,
  2947. [GCC_CAMSS_ISPIF_AHB_CLK] = &gcc_camss_ispif_ahb_clk.clkr,
  2948. [GCC_CAMSS_JPEG0_CLK] = &gcc_camss_jpeg0_clk.clkr,
  2949. [GCC_CAMSS_JPEG_AHB_CLK] = &gcc_camss_jpeg_ahb_clk.clkr,
  2950. [GCC_CAMSS_JPEG_AXI_CLK] = &gcc_camss_jpeg_axi_clk.clkr,
  2951. [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
  2952. [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
  2953. [GCC_CAMSS_MICRO_AHB_CLK] = &gcc_camss_micro_ahb_clk.clkr,
  2954. [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
  2955. [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
  2956. [GCC_CAMSS_AHB_CLK] = &gcc_camss_ahb_clk.clkr,
  2957. [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
  2958. [GCC_CAMSS_CPP_AHB_CLK] = &gcc_camss_cpp_ahb_clk.clkr,
  2959. [GCC_CAMSS_CPP_CLK] = &gcc_camss_cpp_clk.clkr,
  2960. [GCC_CAMSS_VFE0_CLK] = &gcc_camss_vfe0_clk.clkr,
  2961. [GCC_CAMSS_VFE_AHB_CLK] = &gcc_camss_vfe_ahb_clk.clkr,
  2962. [GCC_CAMSS_VFE_AXI_CLK] = &gcc_camss_vfe_axi_clk.clkr,
  2963. [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
  2964. [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
  2965. [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
  2966. [GCC_OXILI_GMEM_CLK] = &gcc_oxili_gmem_clk.clkr,
  2967. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2968. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2969. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2970. [GCC_MDSS_AHB_CLK] = &gcc_mdss_ahb_clk.clkr,
  2971. [GCC_MDSS_AXI_CLK] = &gcc_mdss_axi_clk.clkr,
  2972. [GCC_MDSS_BYTE0_CLK] = &gcc_mdss_byte0_clk.clkr,
  2973. [GCC_MDSS_ESC0_CLK] = &gcc_mdss_esc0_clk.clkr,
  2974. [GCC_MDSS_MDP_CLK] = &gcc_mdss_mdp_clk.clkr,
  2975. [GCC_MDSS_PCLK0_CLK] = &gcc_mdss_pclk0_clk.clkr,
  2976. [GCC_MDSS_VSYNC_CLK] = &gcc_mdss_vsync_clk.clkr,
  2977. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  2978. [GCC_OXILI_AHB_CLK] = &gcc_oxili_ahb_clk.clkr,
  2979. [GCC_OXILI_GFX3D_CLK] = &gcc_oxili_gfx3d_clk.clkr,
  2980. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2981. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2982. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2983. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2984. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2985. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2986. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2987. [GCC_GTCU_AHB_CLK] = &gcc_gtcu_ahb_clk.clkr,
  2988. [GCC_JPEG_TBU_CLK] = &gcc_jpeg_tbu_clk.clkr,
  2989. [GCC_MDP_TBU_CLK] = &gcc_mdp_tbu_clk.clkr,
  2990. [GCC_SMMU_CFG_CLK] = &gcc_smmu_cfg_clk.clkr,
  2991. [GCC_VENUS_TBU_CLK] = &gcc_venus_tbu_clk.clkr,
  2992. [GCC_VFE_TBU_CLK] = &gcc_vfe_tbu_clk.clkr,
  2993. [GCC_USB2A_PHY_SLEEP_CLK] = &gcc_usb2a_phy_sleep_clk.clkr,
  2994. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  2995. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  2996. [GCC_VENUS0_AHB_CLK] = &gcc_venus0_ahb_clk.clkr,
  2997. [GCC_VENUS0_AXI_CLK] = &gcc_venus0_axi_clk.clkr,
  2998. [GCC_VENUS0_VCODEC0_CLK] = &gcc_venus0_vcodec0_clk.clkr,
  2999. [BIMC_DDR_CLK_SRC] = &bimc_ddr_clk_src.clkr,
  3000. [GCC_APSS_TCU_CLK] = &gcc_apss_tcu_clk.clkr,
  3001. [GCC_GFX_TCU_CLK] = &gcc_gfx_tcu_clk.clkr,
  3002. [BIMC_GPU_CLK_SRC] = &bimc_gpu_clk_src.clkr,
  3003. [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
  3004. [GCC_BIMC_GPU_CLK] = &gcc_bimc_gpu_clk.clkr,
  3005. [ULTAUDIO_AHBFABRIC_CLK_SRC] = &ultaudio_ahbfabric_clk_src.clkr,
  3006. [ULTAUDIO_LPAIF_PRI_I2S_CLK_SRC] = &ultaudio_lpaif_pri_i2s_clk_src.clkr,
  3007. [ULTAUDIO_LPAIF_SEC_I2S_CLK_SRC] = &ultaudio_lpaif_sec_i2s_clk_src.clkr,
  3008. [ULTAUDIO_LPAIF_AUX_I2S_CLK_SRC] = &ultaudio_lpaif_aux_i2s_clk_src.clkr,
  3009. [ULTAUDIO_XO_CLK_SRC] = &ultaudio_xo_clk_src.clkr,
  3010. [CODEC_DIGCODEC_CLK_SRC] = &codec_digcodec_clk_src.clkr,
  3011. [GCC_ULTAUDIO_PCNOC_MPORT_CLK] = &gcc_ultaudio_pcnoc_mport_clk.clkr,
  3012. [GCC_ULTAUDIO_PCNOC_SWAY_CLK] = &gcc_ultaudio_pcnoc_sway_clk.clkr,
  3013. [GCC_ULTAUDIO_AVSYNC_XO_CLK] = &gcc_ultaudio_avsync_xo_clk.clkr,
  3014. [GCC_ULTAUDIO_STC_XO_CLK] = &gcc_ultaudio_stc_xo_clk.clkr,
  3015. [GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_clk.clkr,
  3016. [GCC_ULTAUDIO_AHBFABRIC_IXFABRIC_LPM_CLK] = &gcc_ultaudio_ahbfabric_ixfabric_lpm_clk.clkr,
  3017. [GCC_ULTAUDIO_LPAIF_PRI_I2S_CLK] = &gcc_ultaudio_lpaif_pri_i2s_clk.clkr,
  3018. [GCC_ULTAUDIO_LPAIF_SEC_I2S_CLK] = &gcc_ultaudio_lpaif_sec_i2s_clk.clkr,
  3019. [GCC_ULTAUDIO_LPAIF_AUX_I2S_CLK] = &gcc_ultaudio_lpaif_aux_i2s_clk.clkr,
  3020. [GCC_CODEC_DIGCODEC_CLK] = &gcc_codec_digcodec_clk.clkr,
  3021. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  3022. };
  3023. static struct gdsc *gcc_msm8916_gdscs[] = {
  3024. [VENUS_GDSC] = &venus_gdsc,
  3025. [MDSS_GDSC] = &mdss_gdsc,
  3026. [JPEG_GDSC] = &jpeg_gdsc,
  3027. [VFE_GDSC] = &vfe_gdsc,
  3028. [OXILI_GDSC] = &oxili_gdsc,
  3029. };
  3030. static const struct qcom_reset_map gcc_msm8916_resets[] = {
  3031. [GCC_BLSP1_BCR] = { 0x01000 },
  3032. [GCC_BLSP1_QUP1_BCR] = { 0x02000 },
  3033. [GCC_BLSP1_UART1_BCR] = { 0x02038 },
  3034. [GCC_BLSP1_QUP2_BCR] = { 0x03008 },
  3035. [GCC_BLSP1_UART2_BCR] = { 0x03028 },
  3036. [GCC_BLSP1_QUP3_BCR] = { 0x04018 },
  3037. [GCC_BLSP1_QUP4_BCR] = { 0x05018 },
  3038. [GCC_BLSP1_QUP5_BCR] = { 0x06018 },
  3039. [GCC_BLSP1_QUP6_BCR] = { 0x07018 },
  3040. [GCC_IMEM_BCR] = { 0x0e000 },
  3041. [GCC_SMMU_BCR] = { 0x12000 },
  3042. [GCC_APSS_TCU_BCR] = { 0x12050 },
  3043. [GCC_SMMU_XPU_BCR] = { 0x12054 },
  3044. [GCC_PCNOC_TBU_BCR] = { 0x12058 },
  3045. [GCC_PRNG_BCR] = { 0x13000 },
  3046. [GCC_BOOT_ROM_BCR] = { 0x13008 },
  3047. [GCC_CRYPTO_BCR] = { 0x16000 },
  3048. [GCC_SEC_CTRL_BCR] = { 0x1a000 },
  3049. [GCC_AUDIO_CORE_BCR] = { 0x1c008 },
  3050. [GCC_ULT_AUDIO_BCR] = { 0x1c0b4 },
  3051. [GCC_DEHR_BCR] = { 0x1f000 },
  3052. [GCC_SYSTEM_NOC_BCR] = { 0x26000 },
  3053. [GCC_PCNOC_BCR] = { 0x27018 },
  3054. [GCC_TCSR_BCR] = { 0x28000 },
  3055. [GCC_QDSS_BCR] = { 0x29000 },
  3056. [GCC_DCD_BCR] = { 0x2a000 },
  3057. [GCC_MSG_RAM_BCR] = { 0x2b000 },
  3058. [GCC_MPM_BCR] = { 0x2c000 },
  3059. [GCC_SPMI_BCR] = { 0x2e000 },
  3060. [GCC_SPDM_BCR] = { 0x2f000 },
  3061. [GCC_MM_SPDM_BCR] = { 0x2f024 },
  3062. [GCC_BIMC_BCR] = { 0x31000 },
  3063. [GCC_RBCPR_BCR] = { 0x33000 },
  3064. [GCC_TLMM_BCR] = { 0x34000 },
  3065. [GCC_USB_HS_BCR] = { 0x41000 },
  3066. [GCC_USB2A_PHY_BCR] = { 0x41028 },
  3067. [GCC_SDCC1_BCR] = { 0x42000 },
  3068. [GCC_SDCC2_BCR] = { 0x43000 },
  3069. [GCC_PDM_BCR] = { 0x44000 },
  3070. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000 },
  3071. [GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000 },
  3072. [GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008 },
  3073. [GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010 },
  3074. [GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018 },
  3075. [GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020 },
  3076. [GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028 },
  3077. [GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030 },
  3078. [GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038 },
  3079. [GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040 },
  3080. [GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048 },
  3081. [GCC_MMSS_BCR] = { 0x4b000 },
  3082. [GCC_VENUS0_BCR] = { 0x4c014 },
  3083. [GCC_MDSS_BCR] = { 0x4d074 },
  3084. [GCC_CAMSS_PHY0_BCR] = { 0x4e018 },
  3085. [GCC_CAMSS_CSI0_BCR] = { 0x4e038 },
  3086. [GCC_CAMSS_CSI0PHY_BCR] = { 0x4e044 },
  3087. [GCC_CAMSS_CSI0RDI_BCR] = { 0x4e04c },
  3088. [GCC_CAMSS_CSI0PIX_BCR] = { 0x4e054 },
  3089. [GCC_CAMSS_PHY1_BCR] = { 0x4f018 },
  3090. [GCC_CAMSS_CSI1_BCR] = { 0x4f038 },
  3091. [GCC_CAMSS_CSI1PHY_BCR] = { 0x4f044 },
  3092. [GCC_CAMSS_CSI1RDI_BCR] = { 0x4f04c },
  3093. [GCC_CAMSS_CSI1PIX_BCR] = { 0x4f054 },
  3094. [GCC_CAMSS_ISPIF_BCR] = { 0x50000 },
  3095. [GCC_CAMSS_CCI_BCR] = { 0x51014 },
  3096. [GCC_CAMSS_MCLK0_BCR] = { 0x52014 },
  3097. [GCC_CAMSS_MCLK1_BCR] = { 0x53014 },
  3098. [GCC_CAMSS_GP0_BCR] = { 0x54014 },
  3099. [GCC_CAMSS_GP1_BCR] = { 0x55014 },
  3100. [GCC_CAMSS_TOP_BCR] = { 0x56000 },
  3101. [GCC_CAMSS_MICRO_BCR] = { 0x56008 },
  3102. [GCC_CAMSS_JPEG_BCR] = { 0x57018 },
  3103. [GCC_CAMSS_VFE_BCR] = { 0x58030 },
  3104. [GCC_CAMSS_CSI_VFE0_BCR] = { 0x5804c },
  3105. [GCC_OXILI_BCR] = { 0x59018 },
  3106. [GCC_GMEM_BCR] = { 0x5902c },
  3107. [GCC_CAMSS_AHB_BCR] = { 0x5a018 },
  3108. [GCC_MDP_TBU_BCR] = { 0x62000 },
  3109. [GCC_GFX_TBU_BCR] = { 0x63000 },
  3110. [GCC_GFX_TCU_BCR] = { 0x64000 },
  3111. [GCC_MSS_TBU_AXI_BCR] = { 0x65000 },
  3112. [GCC_MSS_TBU_GSS_AXI_BCR] = { 0x66000 },
  3113. [GCC_MSS_TBU_Q6_AXI_BCR] = { 0x67000 },
  3114. [GCC_GTCU_AHB_BCR] = { 0x68000 },
  3115. [GCC_SMMU_CFG_BCR] = { 0x69000 },
  3116. [GCC_VFE_TBU_BCR] = { 0x6a000 },
  3117. [GCC_VENUS_TBU_BCR] = { 0x6b000 },
  3118. [GCC_JPEG_TBU_BCR] = { 0x6c000 },
  3119. [GCC_PRONTO_TBU_BCR] = { 0x6d000 },
  3120. [GCC_SMMU_CATS_BCR] = { 0x7c000 },
  3121. };
  3122. static const struct regmap_config gcc_msm8916_regmap_config = {
  3123. .reg_bits = 32,
  3124. .reg_stride = 4,
  3125. .val_bits = 32,
  3126. .max_register = 0x80000,
  3127. .fast_io = true,
  3128. };
  3129. static const struct qcom_cc_desc gcc_msm8916_desc = {
  3130. .config = &gcc_msm8916_regmap_config,
  3131. .clks = gcc_msm8916_clocks,
  3132. .num_clks = ARRAY_SIZE(gcc_msm8916_clocks),
  3133. .resets = gcc_msm8916_resets,
  3134. .num_resets = ARRAY_SIZE(gcc_msm8916_resets),
  3135. .gdscs = gcc_msm8916_gdscs,
  3136. .num_gdscs = ARRAY_SIZE(gcc_msm8916_gdscs),
  3137. };
  3138. static const struct of_device_id gcc_msm8916_match_table[] = {
  3139. { .compatible = "qcom,gcc-msm8916" },
  3140. { }
  3141. };
  3142. MODULE_DEVICE_TABLE(of, gcc_msm8916_match_table);
  3143. static int gcc_msm8916_probe(struct platform_device *pdev)
  3144. {
  3145. int ret;
  3146. struct device *dev = &pdev->dev;
  3147. ret = qcom_cc_register_board_clk(dev, "xo_board", "xo", 19200000);
  3148. if (ret)
  3149. return ret;
  3150. ret = qcom_cc_register_sleep_clk(dev);
  3151. if (ret)
  3152. return ret;
  3153. return qcom_cc_probe(pdev, &gcc_msm8916_desc);
  3154. }
  3155. static struct platform_driver gcc_msm8916_driver = {
  3156. .probe = gcc_msm8916_probe,
  3157. .driver = {
  3158. .name = "gcc-msm8916",
  3159. .of_match_table = gcc_msm8916_match_table,
  3160. },
  3161. };
  3162. static int __init gcc_msm8916_init(void)
  3163. {
  3164. return platform_driver_register(&gcc_msm8916_driver);
  3165. }
  3166. core_initcall(gcc_msm8916_init);
  3167. static void __exit gcc_msm8916_exit(void)
  3168. {
  3169. platform_driver_unregister(&gcc_msm8916_driver);
  3170. }
  3171. module_exit(gcc_msm8916_exit);
  3172. MODULE_DESCRIPTION("Qualcomm GCC MSM8916 Driver");
  3173. MODULE_LICENSE("GPL v2");
  3174. MODULE_ALIAS("platform:gcc-msm8916");