gcc-ipq8074.c 115 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757
  1. /*
  2. * Copyright (c) 2017, The Linux Foundation. All rights reserved.
  3. *
  4. * This software is licensed under the terms of the GNU General Public
  5. * License version 2, as published by the Free Software Foundation, and
  6. * may be copied, distributed, and modified under those terms.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/err.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/module.h>
  17. #include <linux/of.h>
  18. #include <linux/of_device.h>
  19. #include <linux/clk-provider.h>
  20. #include <linux/regmap.h>
  21. #include <dt-bindings/clock/qcom,gcc-ipq8074.h>
  22. #include "common.h"
  23. #include "clk-regmap.h"
  24. #include "clk-pll.h"
  25. #include "clk-rcg.h"
  26. #include "clk-branch.h"
  27. #include "clk-alpha-pll.h"
  28. #include "clk-regmap-divider.h"
  29. #include "clk-regmap-mux.h"
  30. #include "reset.h"
  31. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  32. enum {
  33. P_XO,
  34. P_GPLL0,
  35. P_GPLL0_DIV2,
  36. P_GPLL2,
  37. P_GPLL4,
  38. P_GPLL6,
  39. P_SLEEP_CLK,
  40. P_PCIE20_PHY0_PIPE,
  41. P_PCIE20_PHY1_PIPE,
  42. P_USB3PHY_0_PIPE,
  43. P_USB3PHY_1_PIPE,
  44. P_UBI32_PLL,
  45. P_NSS_CRYPTO_PLL,
  46. P_BIAS_PLL,
  47. P_BIAS_PLL_NSS_NOC,
  48. P_UNIPHY0_RX,
  49. P_UNIPHY0_TX,
  50. P_UNIPHY1_RX,
  51. P_UNIPHY1_TX,
  52. P_UNIPHY2_RX,
  53. P_UNIPHY2_TX,
  54. };
  55. static const char * const gcc_xo_gpll0_gpll0_out_main_div2[] = {
  56. "xo",
  57. "gpll0",
  58. "gpll0_out_main_div2",
  59. };
  60. static const struct parent_map gcc_xo_gpll0_gpll0_out_main_div2_map[] = {
  61. { P_XO, 0 },
  62. { P_GPLL0, 1 },
  63. { P_GPLL0_DIV2, 4 },
  64. };
  65. static const char * const gcc_xo_gpll0[] = {
  66. "xo",
  67. "gpll0",
  68. };
  69. static const struct parent_map gcc_xo_gpll0_map[] = {
  70. { P_XO, 0 },
  71. { P_GPLL0, 1 },
  72. };
  73. static const char * const gcc_xo_gpll0_gpll2_gpll0_out_main_div2[] = {
  74. "xo",
  75. "gpll0",
  76. "gpll2",
  77. "gpll0_out_main_div2",
  78. };
  79. static const struct parent_map gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map[] = {
  80. { P_XO, 0 },
  81. { P_GPLL0, 1 },
  82. { P_GPLL2, 2 },
  83. { P_GPLL0_DIV2, 4 },
  84. };
  85. static const char * const gcc_xo_gpll0_sleep_clk[] = {
  86. "xo",
  87. "gpll0",
  88. "sleep_clk",
  89. };
  90. static const struct parent_map gcc_xo_gpll0_sleep_clk_map[] = {
  91. { P_XO, 0 },
  92. { P_GPLL0, 2 },
  93. { P_SLEEP_CLK, 6 },
  94. };
  95. static const char * const gcc_xo_gpll6_gpll0_gpll0_out_main_div2[] = {
  96. "xo",
  97. "gpll6",
  98. "gpll0",
  99. "gpll0_out_main_div2",
  100. };
  101. static const struct parent_map gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map[] = {
  102. { P_XO, 0 },
  103. { P_GPLL6, 1 },
  104. { P_GPLL0, 3 },
  105. { P_GPLL0_DIV2, 4 },
  106. };
  107. static const char * const gcc_xo_gpll0_out_main_div2_gpll0[] = {
  108. "xo",
  109. "gpll0_out_main_div2",
  110. "gpll0",
  111. };
  112. static const struct parent_map gcc_xo_gpll0_out_main_div2_gpll0_map[] = {
  113. { P_XO, 0 },
  114. { P_GPLL0_DIV2, 2 },
  115. { P_GPLL0, 1 },
  116. };
  117. static const char * const gcc_usb3phy_0_cc_pipe_clk_xo[] = {
  118. "usb3phy_0_cc_pipe_clk",
  119. "xo",
  120. };
  121. static const struct parent_map gcc_usb3phy_0_cc_pipe_clk_xo_map[] = {
  122. { P_USB3PHY_0_PIPE, 0 },
  123. { P_XO, 2 },
  124. };
  125. static const char * const gcc_usb3phy_1_cc_pipe_clk_xo[] = {
  126. "usb3phy_1_cc_pipe_clk",
  127. "xo",
  128. };
  129. static const struct parent_map gcc_usb3phy_1_cc_pipe_clk_xo_map[] = {
  130. { P_USB3PHY_1_PIPE, 0 },
  131. { P_XO, 2 },
  132. };
  133. static const char * const gcc_pcie20_phy0_pipe_clk_xo[] = {
  134. "pcie20_phy0_pipe_clk",
  135. "xo",
  136. };
  137. static const struct parent_map gcc_pcie20_phy0_pipe_clk_xo_map[] = {
  138. { P_PCIE20_PHY0_PIPE, 0 },
  139. { P_XO, 2 },
  140. };
  141. static const char * const gcc_pcie20_phy1_pipe_clk_xo[] = {
  142. "pcie20_phy1_pipe_clk",
  143. "xo",
  144. };
  145. static const struct parent_map gcc_pcie20_phy1_pipe_clk_xo_map[] = {
  146. { P_PCIE20_PHY1_PIPE, 0 },
  147. { P_XO, 2 },
  148. };
  149. static const char * const gcc_xo_gpll0_gpll6_gpll0_div2[] = {
  150. "xo",
  151. "gpll0",
  152. "gpll6",
  153. "gpll0_out_main_div2",
  154. };
  155. static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_div2_map[] = {
  156. { P_XO, 0 },
  157. { P_GPLL0, 1 },
  158. { P_GPLL6, 2 },
  159. { P_GPLL0_DIV2, 4 },
  160. };
  161. static const char * const gcc_xo_gpll0_gpll6_gpll0_out_main_div2[] = {
  162. "xo",
  163. "gpll0",
  164. "gpll6",
  165. "gpll0_out_main_div2",
  166. };
  167. static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_out_main_div2_map[] = {
  168. { P_XO, 0 },
  169. { P_GPLL0, 1 },
  170. { P_GPLL6, 2 },
  171. { P_GPLL0_DIV2, 3 },
  172. };
  173. static const char * const gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2[] = {
  174. "xo",
  175. "bias_pll_nss_noc_clk",
  176. "gpll0",
  177. "gpll2",
  178. };
  179. static const struct parent_map gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2_map[] = {
  180. { P_XO, 0 },
  181. { P_BIAS_PLL_NSS_NOC, 1 },
  182. { P_GPLL0, 2 },
  183. { P_GPLL2, 3 },
  184. };
  185. static const char * const gcc_xo_nss_crypto_pll_gpll0[] = {
  186. "xo",
  187. "nss_crypto_pll",
  188. "gpll0",
  189. };
  190. static const struct parent_map gcc_xo_nss_crypto_pll_gpll0_map[] = {
  191. { P_XO, 0 },
  192. { P_NSS_CRYPTO_PLL, 1 },
  193. { P_GPLL0, 2 },
  194. };
  195. static const char * const gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6[] = {
  196. "xo",
  197. "ubi32_pll",
  198. "gpll0",
  199. "gpll2",
  200. "gpll4",
  201. "gpll6",
  202. };
  203. static const struct parent_map gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map[] = {
  204. { P_XO, 0 },
  205. { P_UBI32_PLL, 1 },
  206. { P_GPLL0, 2 },
  207. { P_GPLL2, 3 },
  208. { P_GPLL4, 4 },
  209. { P_GPLL6, 5 },
  210. };
  211. static const char * const gcc_xo_gpll0_out_main_div2[] = {
  212. "xo",
  213. "gpll0_out_main_div2",
  214. };
  215. static const struct parent_map gcc_xo_gpll0_out_main_div2_map[] = {
  216. { P_XO, 0 },
  217. { P_GPLL0_DIV2, 1 },
  218. };
  219. static const char * const gcc_xo_bias_gpll0_gpll4_nss_ubi32[] = {
  220. "xo",
  221. "bias_pll_cc_clk",
  222. "gpll0",
  223. "gpll4",
  224. "nss_crypto_pll",
  225. "ubi32_pll",
  226. };
  227. static const struct parent_map gcc_xo_bias_gpll0_gpll4_nss_ubi32_map[] = {
  228. { P_XO, 0 },
  229. { P_BIAS_PLL, 1 },
  230. { P_GPLL0, 2 },
  231. { P_GPLL4, 3 },
  232. { P_NSS_CRYPTO_PLL, 4 },
  233. { P_UBI32_PLL, 5 },
  234. };
  235. static const char * const gcc_xo_gpll0_gpll4[] = {
  236. "xo",
  237. "gpll0",
  238. "gpll4",
  239. };
  240. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  241. { P_XO, 0 },
  242. { P_GPLL0, 1 },
  243. { P_GPLL4, 2 },
  244. };
  245. static const char * const gcc_xo_uniphy0_rx_tx_ubi32_bias[] = {
  246. "xo",
  247. "uniphy0_gcc_rx_clk",
  248. "uniphy0_gcc_tx_clk",
  249. "ubi32_pll",
  250. "bias_pll_cc_clk",
  251. };
  252. static const struct parent_map gcc_xo_uniphy0_rx_tx_ubi32_bias_map[] = {
  253. { P_XO, 0 },
  254. { P_UNIPHY0_RX, 1 },
  255. { P_UNIPHY0_TX, 2 },
  256. { P_UBI32_PLL, 5 },
  257. { P_BIAS_PLL, 6 },
  258. };
  259. static const char * const gcc_xo_uniphy0_tx_rx_ubi32_bias[] = {
  260. "xo",
  261. "uniphy0_gcc_tx_clk",
  262. "uniphy0_gcc_rx_clk",
  263. "ubi32_pll",
  264. "bias_pll_cc_clk",
  265. };
  266. static const struct parent_map gcc_xo_uniphy0_tx_rx_ubi32_bias_map[] = {
  267. { P_XO, 0 },
  268. { P_UNIPHY0_TX, 1 },
  269. { P_UNIPHY0_RX, 2 },
  270. { P_UBI32_PLL, 5 },
  271. { P_BIAS_PLL, 6 },
  272. };
  273. static const char * const gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias[] = {
  274. "xo",
  275. "uniphy0_gcc_rx_clk",
  276. "uniphy0_gcc_tx_clk",
  277. "uniphy1_gcc_rx_clk",
  278. "uniphy1_gcc_tx_clk",
  279. "ubi32_pll",
  280. "bias_pll_cc_clk",
  281. };
  282. static const struct parent_map
  283. gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias_map[] = {
  284. { P_XO, 0 },
  285. { P_UNIPHY0_RX, 1 },
  286. { P_UNIPHY0_TX, 2 },
  287. { P_UNIPHY1_RX, 3 },
  288. { P_UNIPHY1_TX, 4 },
  289. { P_UBI32_PLL, 5 },
  290. { P_BIAS_PLL, 6 },
  291. };
  292. static const char * const gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias[] = {
  293. "xo",
  294. "uniphy0_gcc_tx_clk",
  295. "uniphy0_gcc_rx_clk",
  296. "uniphy1_gcc_tx_clk",
  297. "uniphy1_gcc_rx_clk",
  298. "ubi32_pll",
  299. "bias_pll_cc_clk",
  300. };
  301. static const struct parent_map
  302. gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias_map[] = {
  303. { P_XO, 0 },
  304. { P_UNIPHY0_TX, 1 },
  305. { P_UNIPHY0_RX, 2 },
  306. { P_UNIPHY1_TX, 3 },
  307. { P_UNIPHY1_RX, 4 },
  308. { P_UBI32_PLL, 5 },
  309. { P_BIAS_PLL, 6 },
  310. };
  311. static const char * const gcc_xo_uniphy2_rx_tx_ubi32_bias[] = {
  312. "xo",
  313. "uniphy2_gcc_rx_clk",
  314. "uniphy2_gcc_tx_clk",
  315. "ubi32_pll",
  316. "bias_pll_cc_clk",
  317. };
  318. static const struct parent_map gcc_xo_uniphy2_rx_tx_ubi32_bias_map[] = {
  319. { P_XO, 0 },
  320. { P_UNIPHY2_RX, 1 },
  321. { P_UNIPHY2_TX, 2 },
  322. { P_UBI32_PLL, 5 },
  323. { P_BIAS_PLL, 6 },
  324. };
  325. static const char * const gcc_xo_uniphy2_tx_rx_ubi32_bias[] = {
  326. "xo",
  327. "uniphy2_gcc_tx_clk",
  328. "uniphy2_gcc_rx_clk",
  329. "ubi32_pll",
  330. "bias_pll_cc_clk",
  331. };
  332. static const struct parent_map gcc_xo_uniphy2_tx_rx_ubi32_bias_map[] = {
  333. { P_XO, 0 },
  334. { P_UNIPHY2_TX, 1 },
  335. { P_UNIPHY2_RX, 2 },
  336. { P_UBI32_PLL, 5 },
  337. { P_BIAS_PLL, 6 },
  338. };
  339. static const char * const gcc_xo_gpll0_gpll6_gpll0_sleep_clk[] = {
  340. "xo",
  341. "gpll0",
  342. "gpll6",
  343. "gpll0_out_main_div2",
  344. "sleep_clk",
  345. };
  346. static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map[] = {
  347. { P_XO, 0 },
  348. { P_GPLL0, 1 },
  349. { P_GPLL6, 2 },
  350. { P_GPLL0_DIV2, 4 },
  351. { P_SLEEP_CLK, 6 },
  352. };
  353. static struct clk_alpha_pll gpll0_main = {
  354. .offset = 0x21000,
  355. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  356. .clkr = {
  357. .enable_reg = 0x0b000,
  358. .enable_mask = BIT(0),
  359. .hw.init = &(struct clk_init_data){
  360. .name = "gpll0_main",
  361. .parent_names = (const char *[]){
  362. "xo"
  363. },
  364. .num_parents = 1,
  365. .ops = &clk_alpha_pll_ops,
  366. },
  367. },
  368. };
  369. static struct clk_fixed_factor gpll0_out_main_div2 = {
  370. .mult = 1,
  371. .div = 2,
  372. .hw.init = &(struct clk_init_data){
  373. .name = "gpll0_out_main_div2",
  374. .parent_names = (const char *[]){
  375. "gpll0_main"
  376. },
  377. .num_parents = 1,
  378. .ops = &clk_fixed_factor_ops,
  379. .flags = CLK_SET_RATE_PARENT,
  380. },
  381. };
  382. static struct clk_alpha_pll_postdiv gpll0 = {
  383. .offset = 0x21000,
  384. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  385. .width = 4,
  386. .clkr.hw.init = &(struct clk_init_data){
  387. .name = "gpll0",
  388. .parent_names = (const char *[]){
  389. "gpll0_main"
  390. },
  391. .num_parents = 1,
  392. .ops = &clk_alpha_pll_postdiv_ro_ops,
  393. },
  394. };
  395. static struct clk_alpha_pll gpll2_main = {
  396. .offset = 0x4a000,
  397. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  398. .clkr = {
  399. .enable_reg = 0x0b000,
  400. .enable_mask = BIT(2),
  401. .hw.init = &(struct clk_init_data){
  402. .name = "gpll2_main",
  403. .parent_names = (const char *[]){
  404. "xo"
  405. },
  406. .num_parents = 1,
  407. .ops = &clk_alpha_pll_ops,
  408. .flags = CLK_IS_CRITICAL,
  409. },
  410. },
  411. };
  412. static struct clk_alpha_pll_postdiv gpll2 = {
  413. .offset = 0x4a000,
  414. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  415. .width = 4,
  416. .clkr.hw.init = &(struct clk_init_data){
  417. .name = "gpll2",
  418. .parent_names = (const char *[]){
  419. "gpll2_main"
  420. },
  421. .num_parents = 1,
  422. .ops = &clk_alpha_pll_postdiv_ro_ops,
  423. .flags = CLK_SET_RATE_PARENT,
  424. },
  425. };
  426. static struct clk_alpha_pll gpll4_main = {
  427. .offset = 0x24000,
  428. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  429. .clkr = {
  430. .enable_reg = 0x0b000,
  431. .enable_mask = BIT(5),
  432. .hw.init = &(struct clk_init_data){
  433. .name = "gpll4_main",
  434. .parent_names = (const char *[]){
  435. "xo"
  436. },
  437. .num_parents = 1,
  438. .ops = &clk_alpha_pll_ops,
  439. .flags = CLK_IS_CRITICAL,
  440. },
  441. },
  442. };
  443. static struct clk_alpha_pll_postdiv gpll4 = {
  444. .offset = 0x24000,
  445. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  446. .width = 4,
  447. .clkr.hw.init = &(struct clk_init_data){
  448. .name = "gpll4",
  449. .parent_names = (const char *[]){
  450. "gpll4_main"
  451. },
  452. .num_parents = 1,
  453. .ops = &clk_alpha_pll_postdiv_ro_ops,
  454. .flags = CLK_SET_RATE_PARENT,
  455. },
  456. };
  457. static struct clk_alpha_pll gpll6_main = {
  458. .offset = 0x37000,
  459. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO],
  460. .flags = SUPPORTS_DYNAMIC_UPDATE,
  461. .clkr = {
  462. .enable_reg = 0x0b000,
  463. .enable_mask = BIT(7),
  464. .hw.init = &(struct clk_init_data){
  465. .name = "gpll6_main",
  466. .parent_names = (const char *[]){
  467. "xo"
  468. },
  469. .num_parents = 1,
  470. .ops = &clk_alpha_pll_ops,
  471. .flags = CLK_IS_CRITICAL,
  472. },
  473. },
  474. };
  475. static struct clk_alpha_pll_postdiv gpll6 = {
  476. .offset = 0x37000,
  477. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO],
  478. .width = 2,
  479. .clkr.hw.init = &(struct clk_init_data){
  480. .name = "gpll6",
  481. .parent_names = (const char *[]){
  482. "gpll6_main"
  483. },
  484. .num_parents = 1,
  485. .ops = &clk_alpha_pll_postdiv_ro_ops,
  486. .flags = CLK_SET_RATE_PARENT,
  487. },
  488. };
  489. static struct clk_fixed_factor gpll6_out_main_div2 = {
  490. .mult = 1,
  491. .div = 2,
  492. .hw.init = &(struct clk_init_data){
  493. .name = "gpll6_out_main_div2",
  494. .parent_names = (const char *[]){
  495. "gpll6_main"
  496. },
  497. .num_parents = 1,
  498. .ops = &clk_fixed_factor_ops,
  499. .flags = CLK_SET_RATE_PARENT,
  500. },
  501. };
  502. static struct clk_alpha_pll ubi32_pll_main = {
  503. .offset = 0x25000,
  504. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_HUAYRA],
  505. .flags = SUPPORTS_DYNAMIC_UPDATE,
  506. .clkr = {
  507. .enable_reg = 0x0b000,
  508. .enable_mask = BIT(6),
  509. .hw.init = &(struct clk_init_data){
  510. .name = "ubi32_pll_main",
  511. .parent_names = (const char *[]){
  512. "xo"
  513. },
  514. .num_parents = 1,
  515. .ops = &clk_alpha_pll_huayra_ops,
  516. },
  517. },
  518. };
  519. static struct clk_alpha_pll_postdiv ubi32_pll = {
  520. .offset = 0x25000,
  521. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_HUAYRA],
  522. .width = 2,
  523. .clkr.hw.init = &(struct clk_init_data){
  524. .name = "ubi32_pll",
  525. .parent_names = (const char *[]){
  526. "ubi32_pll_main"
  527. },
  528. .num_parents = 1,
  529. .ops = &clk_alpha_pll_postdiv_ro_ops,
  530. .flags = CLK_SET_RATE_PARENT,
  531. },
  532. };
  533. static struct clk_alpha_pll nss_crypto_pll_main = {
  534. .offset = 0x22000,
  535. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  536. .clkr = {
  537. .enable_reg = 0x0b000,
  538. .enable_mask = BIT(4),
  539. .hw.init = &(struct clk_init_data){
  540. .name = "nss_crypto_pll_main",
  541. .parent_names = (const char *[]){
  542. "xo"
  543. },
  544. .num_parents = 1,
  545. .ops = &clk_alpha_pll_ops,
  546. },
  547. },
  548. };
  549. static struct clk_alpha_pll_postdiv nss_crypto_pll = {
  550. .offset = 0x22000,
  551. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  552. .width = 4,
  553. .clkr.hw.init = &(struct clk_init_data){
  554. .name = "nss_crypto_pll",
  555. .parent_names = (const char *[]){
  556. "nss_crypto_pll_main"
  557. },
  558. .num_parents = 1,
  559. .ops = &clk_alpha_pll_postdiv_ro_ops,
  560. .flags = CLK_SET_RATE_PARENT,
  561. },
  562. };
  563. static const struct freq_tbl ftbl_pcnoc_bfdcd_clk_src[] = {
  564. F(19200000, P_XO, 1, 0, 0),
  565. F(50000000, P_GPLL0, 16, 0, 0),
  566. F(100000000, P_GPLL0, 8, 0, 0),
  567. { }
  568. };
  569. static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
  570. .cmd_rcgr = 0x27000,
  571. .freq_tbl = ftbl_pcnoc_bfdcd_clk_src,
  572. .hid_width = 5,
  573. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  574. .clkr.hw.init = &(struct clk_init_data){
  575. .name = "pcnoc_bfdcd_clk_src",
  576. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  577. .num_parents = 3,
  578. .ops = &clk_rcg2_ops,
  579. .flags = CLK_IS_CRITICAL,
  580. },
  581. };
  582. static struct clk_fixed_factor pcnoc_clk_src = {
  583. .mult = 1,
  584. .div = 1,
  585. .hw.init = &(struct clk_init_data){
  586. .name = "pcnoc_clk_src",
  587. .parent_names = (const char *[]){
  588. "pcnoc_bfdcd_clk_src"
  589. },
  590. .num_parents = 1,
  591. .ops = &clk_fixed_factor_ops,
  592. .flags = CLK_SET_RATE_PARENT,
  593. },
  594. };
  595. static struct clk_branch gcc_sleep_clk_src = {
  596. .halt_reg = 0x30000,
  597. .clkr = {
  598. .enable_reg = 0x30000,
  599. .enable_mask = BIT(1),
  600. .hw.init = &(struct clk_init_data){
  601. .name = "gcc_sleep_clk_src",
  602. .parent_names = (const char *[]){
  603. "sleep_clk"
  604. },
  605. .num_parents = 1,
  606. .ops = &clk_branch2_ops,
  607. },
  608. },
  609. };
  610. static const struct freq_tbl ftbl_blsp1_qup_i2c_apps_clk_src[] = {
  611. F(19200000, P_XO, 1, 0, 0),
  612. F(25000000, P_GPLL0_DIV2, 16, 0, 0),
  613. F(50000000, P_GPLL0, 16, 0, 0),
  614. { }
  615. };
  616. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  617. .cmd_rcgr = 0x0200c,
  618. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  619. .hid_width = 5,
  620. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  621. .clkr.hw.init = &(struct clk_init_data){
  622. .name = "blsp1_qup1_i2c_apps_clk_src",
  623. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  624. .num_parents = 3,
  625. .ops = &clk_rcg2_ops,
  626. },
  627. };
  628. static const struct freq_tbl ftbl_blsp1_qup_spi_apps_clk_src[] = {
  629. F(960000, P_XO, 10, 1, 2),
  630. F(4800000, P_XO, 4, 0, 0),
  631. F(9600000, P_XO, 2, 0, 0),
  632. F(12500000, P_GPLL0_DIV2, 16, 1, 2),
  633. F(16000000, P_GPLL0, 10, 1, 5),
  634. F(19200000, P_XO, 1, 0, 0),
  635. F(25000000, P_GPLL0, 16, 1, 2),
  636. F(50000000, P_GPLL0, 16, 0, 0),
  637. { }
  638. };
  639. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  640. .cmd_rcgr = 0x02024,
  641. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  642. .mnd_width = 8,
  643. .hid_width = 5,
  644. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  645. .clkr.hw.init = &(struct clk_init_data){
  646. .name = "blsp1_qup1_spi_apps_clk_src",
  647. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  648. .num_parents = 3,
  649. .ops = &clk_rcg2_ops,
  650. },
  651. };
  652. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  653. .cmd_rcgr = 0x03000,
  654. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  655. .hid_width = 5,
  656. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  657. .clkr.hw.init = &(struct clk_init_data){
  658. .name = "blsp1_qup2_i2c_apps_clk_src",
  659. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  660. .num_parents = 3,
  661. .ops = &clk_rcg2_ops,
  662. },
  663. };
  664. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  665. .cmd_rcgr = 0x03014,
  666. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  667. .mnd_width = 8,
  668. .hid_width = 5,
  669. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  670. .clkr.hw.init = &(struct clk_init_data){
  671. .name = "blsp1_qup2_spi_apps_clk_src",
  672. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  673. .num_parents = 3,
  674. .ops = &clk_rcg2_ops,
  675. },
  676. };
  677. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  678. .cmd_rcgr = 0x04000,
  679. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  680. .hid_width = 5,
  681. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  682. .clkr.hw.init = &(struct clk_init_data){
  683. .name = "blsp1_qup3_i2c_apps_clk_src",
  684. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  685. .num_parents = 3,
  686. .ops = &clk_rcg2_ops,
  687. },
  688. };
  689. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  690. .cmd_rcgr = 0x04014,
  691. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  692. .mnd_width = 8,
  693. .hid_width = 5,
  694. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  695. .clkr.hw.init = &(struct clk_init_data){
  696. .name = "blsp1_qup3_spi_apps_clk_src",
  697. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  698. .num_parents = 3,
  699. .ops = &clk_rcg2_ops,
  700. },
  701. };
  702. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  703. .cmd_rcgr = 0x05000,
  704. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  705. .hid_width = 5,
  706. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  707. .clkr.hw.init = &(struct clk_init_data){
  708. .name = "blsp1_qup4_i2c_apps_clk_src",
  709. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  710. .num_parents = 3,
  711. .ops = &clk_rcg2_ops,
  712. },
  713. };
  714. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  715. .cmd_rcgr = 0x05014,
  716. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  717. .mnd_width = 8,
  718. .hid_width = 5,
  719. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  720. .clkr.hw.init = &(struct clk_init_data){
  721. .name = "blsp1_qup4_spi_apps_clk_src",
  722. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  723. .num_parents = 3,
  724. .ops = &clk_rcg2_ops,
  725. },
  726. };
  727. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  728. .cmd_rcgr = 0x06000,
  729. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  730. .hid_width = 5,
  731. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  732. .clkr.hw.init = &(struct clk_init_data){
  733. .name = "blsp1_qup5_i2c_apps_clk_src",
  734. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  735. .num_parents = 3,
  736. .ops = &clk_rcg2_ops,
  737. },
  738. };
  739. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  740. .cmd_rcgr = 0x06014,
  741. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  742. .mnd_width = 8,
  743. .hid_width = 5,
  744. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  745. .clkr.hw.init = &(struct clk_init_data){
  746. .name = "blsp1_qup5_spi_apps_clk_src",
  747. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  748. .num_parents = 3,
  749. .ops = &clk_rcg2_ops,
  750. },
  751. };
  752. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  753. .cmd_rcgr = 0x07000,
  754. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  755. .hid_width = 5,
  756. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  757. .clkr.hw.init = &(struct clk_init_data){
  758. .name = "blsp1_qup6_i2c_apps_clk_src",
  759. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  760. .num_parents = 3,
  761. .ops = &clk_rcg2_ops,
  762. },
  763. };
  764. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  765. .cmd_rcgr = 0x07014,
  766. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  767. .mnd_width = 8,
  768. .hid_width = 5,
  769. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  770. .clkr.hw.init = &(struct clk_init_data){
  771. .name = "blsp1_qup6_spi_apps_clk_src",
  772. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  773. .num_parents = 3,
  774. .ops = &clk_rcg2_ops,
  775. },
  776. };
  777. static const struct freq_tbl ftbl_blsp1_uart_apps_clk_src[] = {
  778. F(3686400, P_GPLL0_DIV2, 1, 144, 15625),
  779. F(7372800, P_GPLL0_DIV2, 1, 288, 15625),
  780. F(14745600, P_GPLL0_DIV2, 1, 576, 15625),
  781. F(16000000, P_GPLL0_DIV2, 5, 1, 5),
  782. F(19200000, P_XO, 1, 0, 0),
  783. F(24000000, P_GPLL0, 1, 3, 100),
  784. F(25000000, P_GPLL0, 16, 1, 2),
  785. F(32000000, P_GPLL0, 1, 1, 25),
  786. F(40000000, P_GPLL0, 1, 1, 20),
  787. F(46400000, P_GPLL0, 1, 29, 500),
  788. F(48000000, P_GPLL0, 1, 3, 50),
  789. F(51200000, P_GPLL0, 1, 8, 125),
  790. F(56000000, P_GPLL0, 1, 7, 100),
  791. F(58982400, P_GPLL0, 1, 1152, 15625),
  792. F(60000000, P_GPLL0, 1, 3, 40),
  793. F(64000000, P_GPLL0, 12.5, 1, 1),
  794. { }
  795. };
  796. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  797. .cmd_rcgr = 0x02044,
  798. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  799. .mnd_width = 16,
  800. .hid_width = 5,
  801. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  802. .clkr.hw.init = &(struct clk_init_data){
  803. .name = "blsp1_uart1_apps_clk_src",
  804. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  805. .num_parents = 3,
  806. .ops = &clk_rcg2_ops,
  807. },
  808. };
  809. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  810. .cmd_rcgr = 0x03034,
  811. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  812. .mnd_width = 16,
  813. .hid_width = 5,
  814. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  815. .clkr.hw.init = &(struct clk_init_data){
  816. .name = "blsp1_uart2_apps_clk_src",
  817. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  818. .num_parents = 3,
  819. .ops = &clk_rcg2_ops,
  820. },
  821. };
  822. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  823. .cmd_rcgr = 0x04034,
  824. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  825. .mnd_width = 16,
  826. .hid_width = 5,
  827. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  828. .clkr.hw.init = &(struct clk_init_data){
  829. .name = "blsp1_uart3_apps_clk_src",
  830. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  831. .num_parents = 3,
  832. .ops = &clk_rcg2_ops,
  833. },
  834. };
  835. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  836. .cmd_rcgr = 0x05034,
  837. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  838. .mnd_width = 16,
  839. .hid_width = 5,
  840. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  841. .clkr.hw.init = &(struct clk_init_data){
  842. .name = "blsp1_uart4_apps_clk_src",
  843. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  844. .num_parents = 3,
  845. .ops = &clk_rcg2_ops,
  846. },
  847. };
  848. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  849. .cmd_rcgr = 0x06034,
  850. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  851. .mnd_width = 16,
  852. .hid_width = 5,
  853. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  854. .clkr.hw.init = &(struct clk_init_data){
  855. .name = "blsp1_uart5_apps_clk_src",
  856. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  857. .num_parents = 3,
  858. .ops = &clk_rcg2_ops,
  859. },
  860. };
  861. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  862. .cmd_rcgr = 0x07034,
  863. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  864. .mnd_width = 16,
  865. .hid_width = 5,
  866. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  867. .clkr.hw.init = &(struct clk_init_data){
  868. .name = "blsp1_uart6_apps_clk_src",
  869. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  870. .num_parents = 3,
  871. .ops = &clk_rcg2_ops,
  872. },
  873. };
  874. static const struct freq_tbl ftbl_pcie_axi_clk_src[] = {
  875. F(19200000, P_XO, 1, 0, 0),
  876. F(200000000, P_GPLL0, 4, 0, 0),
  877. { }
  878. };
  879. static struct clk_rcg2 pcie0_axi_clk_src = {
  880. .cmd_rcgr = 0x75054,
  881. .freq_tbl = ftbl_pcie_axi_clk_src,
  882. .hid_width = 5,
  883. .parent_map = gcc_xo_gpll0_map,
  884. .clkr.hw.init = &(struct clk_init_data){
  885. .name = "pcie0_axi_clk_src",
  886. .parent_names = gcc_xo_gpll0,
  887. .num_parents = 2,
  888. .ops = &clk_rcg2_ops,
  889. },
  890. };
  891. static const struct freq_tbl ftbl_pcie_aux_clk_src[] = {
  892. F(19200000, P_XO, 1, 0, 0),
  893. };
  894. static struct clk_rcg2 pcie0_aux_clk_src = {
  895. .cmd_rcgr = 0x75024,
  896. .freq_tbl = ftbl_pcie_aux_clk_src,
  897. .mnd_width = 16,
  898. .hid_width = 5,
  899. .parent_map = gcc_xo_gpll0_sleep_clk_map,
  900. .clkr.hw.init = &(struct clk_init_data){
  901. .name = "pcie0_aux_clk_src",
  902. .parent_names = gcc_xo_gpll0_sleep_clk,
  903. .num_parents = 3,
  904. .ops = &clk_rcg2_ops,
  905. },
  906. };
  907. static struct clk_regmap_mux pcie0_pipe_clk_src = {
  908. .reg = 0x7501c,
  909. .shift = 8,
  910. .width = 2,
  911. .parent_map = gcc_pcie20_phy0_pipe_clk_xo_map,
  912. .clkr = {
  913. .hw.init = &(struct clk_init_data){
  914. .name = "pcie0_pipe_clk_src",
  915. .parent_names = gcc_pcie20_phy0_pipe_clk_xo,
  916. .num_parents = 2,
  917. .ops = &clk_regmap_mux_closest_ops,
  918. .flags = CLK_SET_RATE_PARENT,
  919. },
  920. },
  921. };
  922. static struct clk_rcg2 pcie1_axi_clk_src = {
  923. .cmd_rcgr = 0x76054,
  924. .freq_tbl = ftbl_pcie_axi_clk_src,
  925. .hid_width = 5,
  926. .parent_map = gcc_xo_gpll0_map,
  927. .clkr.hw.init = &(struct clk_init_data){
  928. .name = "pcie1_axi_clk_src",
  929. .parent_names = gcc_xo_gpll0,
  930. .num_parents = 2,
  931. .ops = &clk_rcg2_ops,
  932. },
  933. };
  934. static struct clk_rcg2 pcie1_aux_clk_src = {
  935. .cmd_rcgr = 0x76024,
  936. .freq_tbl = ftbl_pcie_aux_clk_src,
  937. .mnd_width = 16,
  938. .hid_width = 5,
  939. .parent_map = gcc_xo_gpll0_sleep_clk_map,
  940. .clkr.hw.init = &(struct clk_init_data){
  941. .name = "pcie1_aux_clk_src",
  942. .parent_names = gcc_xo_gpll0_sleep_clk,
  943. .num_parents = 3,
  944. .ops = &clk_rcg2_ops,
  945. },
  946. };
  947. static struct clk_regmap_mux pcie1_pipe_clk_src = {
  948. .reg = 0x7601c,
  949. .shift = 8,
  950. .width = 2,
  951. .parent_map = gcc_pcie20_phy1_pipe_clk_xo_map,
  952. .clkr = {
  953. .hw.init = &(struct clk_init_data){
  954. .name = "pcie1_pipe_clk_src",
  955. .parent_names = gcc_pcie20_phy1_pipe_clk_xo,
  956. .num_parents = 2,
  957. .ops = &clk_regmap_mux_closest_ops,
  958. .flags = CLK_SET_RATE_PARENT,
  959. },
  960. },
  961. };
  962. static const struct freq_tbl ftbl_sdcc_apps_clk_src[] = {
  963. F(144000, P_XO, 16, 3, 25),
  964. F(400000, P_XO, 12, 1, 4),
  965. F(24000000, P_GPLL2, 12, 1, 4),
  966. F(48000000, P_GPLL2, 12, 1, 2),
  967. F(96000000, P_GPLL2, 12, 0, 0),
  968. F(177777778, P_GPLL0, 4.5, 0, 0),
  969. F(192000000, P_GPLL2, 6, 0, 0),
  970. F(384000000, P_GPLL2, 3, 0, 0),
  971. { }
  972. };
  973. static struct clk_rcg2 sdcc1_apps_clk_src = {
  974. .cmd_rcgr = 0x42004,
  975. .freq_tbl = ftbl_sdcc_apps_clk_src,
  976. .mnd_width = 8,
  977. .hid_width = 5,
  978. .parent_map = gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map,
  979. .clkr.hw.init = &(struct clk_init_data){
  980. .name = "sdcc1_apps_clk_src",
  981. .parent_names = gcc_xo_gpll0_gpll2_gpll0_out_main_div2,
  982. .num_parents = 4,
  983. .ops = &clk_rcg2_ops,
  984. },
  985. };
  986. static const struct freq_tbl ftbl_sdcc_ice_core_clk_src[] = {
  987. F(19200000, P_XO, 1, 0, 0),
  988. F(160000000, P_GPLL0, 5, 0, 0),
  989. F(308570000, P_GPLL6, 3.5, 0, 0),
  990. };
  991. static struct clk_rcg2 sdcc1_ice_core_clk_src = {
  992. .cmd_rcgr = 0x5d000,
  993. .freq_tbl = ftbl_sdcc_ice_core_clk_src,
  994. .mnd_width = 8,
  995. .hid_width = 5,
  996. .parent_map = gcc_xo_gpll0_gpll6_gpll0_div2_map,
  997. .clkr.hw.init = &(struct clk_init_data){
  998. .name = "sdcc1_ice_core_clk_src",
  999. .parent_names = gcc_xo_gpll0_gpll6_gpll0_div2,
  1000. .num_parents = 4,
  1001. .ops = &clk_rcg2_ops,
  1002. },
  1003. };
  1004. static struct clk_rcg2 sdcc2_apps_clk_src = {
  1005. .cmd_rcgr = 0x43004,
  1006. .freq_tbl = ftbl_sdcc_apps_clk_src,
  1007. .mnd_width = 8,
  1008. .hid_width = 5,
  1009. .parent_map = gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map,
  1010. .clkr.hw.init = &(struct clk_init_data){
  1011. .name = "sdcc2_apps_clk_src",
  1012. .parent_names = gcc_xo_gpll0_gpll2_gpll0_out_main_div2,
  1013. .num_parents = 4,
  1014. .ops = &clk_rcg2_ops,
  1015. },
  1016. };
  1017. static const struct freq_tbl ftbl_usb_master_clk_src[] = {
  1018. F(80000000, P_GPLL0_DIV2, 5, 0, 0),
  1019. F(100000000, P_GPLL0, 8, 0, 0),
  1020. F(133330000, P_GPLL0, 6, 0, 0),
  1021. { }
  1022. };
  1023. static struct clk_rcg2 usb0_master_clk_src = {
  1024. .cmd_rcgr = 0x3e00c,
  1025. .freq_tbl = ftbl_usb_master_clk_src,
  1026. .mnd_width = 8,
  1027. .hid_width = 5,
  1028. .parent_map = gcc_xo_gpll0_out_main_div2_gpll0_map,
  1029. .clkr.hw.init = &(struct clk_init_data){
  1030. .name = "usb0_master_clk_src",
  1031. .parent_names = gcc_xo_gpll0_out_main_div2_gpll0,
  1032. .num_parents = 3,
  1033. .ops = &clk_rcg2_ops,
  1034. },
  1035. };
  1036. static const struct freq_tbl ftbl_usb_aux_clk_src[] = {
  1037. F(19200000, P_XO, 1, 0, 0),
  1038. { }
  1039. };
  1040. static struct clk_rcg2 usb0_aux_clk_src = {
  1041. .cmd_rcgr = 0x3e05c,
  1042. .freq_tbl = ftbl_usb_aux_clk_src,
  1043. .mnd_width = 16,
  1044. .hid_width = 5,
  1045. .parent_map = gcc_xo_gpll0_sleep_clk_map,
  1046. .clkr.hw.init = &(struct clk_init_data){
  1047. .name = "usb0_aux_clk_src",
  1048. .parent_names = gcc_xo_gpll0_sleep_clk,
  1049. .num_parents = 3,
  1050. .ops = &clk_rcg2_ops,
  1051. },
  1052. };
  1053. static const struct freq_tbl ftbl_usb_mock_utmi_clk_src[] = {
  1054. F(19200000, P_XO, 1, 0, 0),
  1055. F(20000000, P_GPLL6, 6, 1, 9),
  1056. F(60000000, P_GPLL6, 6, 1, 3),
  1057. { }
  1058. };
  1059. static struct clk_rcg2 usb0_mock_utmi_clk_src = {
  1060. .cmd_rcgr = 0x3e020,
  1061. .freq_tbl = ftbl_usb_mock_utmi_clk_src,
  1062. .mnd_width = 8,
  1063. .hid_width = 5,
  1064. .parent_map = gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map,
  1065. .clkr.hw.init = &(struct clk_init_data){
  1066. .name = "usb0_mock_utmi_clk_src",
  1067. .parent_names = gcc_xo_gpll6_gpll0_gpll0_out_main_div2,
  1068. .num_parents = 4,
  1069. .ops = &clk_rcg2_ops,
  1070. },
  1071. };
  1072. static struct clk_regmap_mux usb0_pipe_clk_src = {
  1073. .reg = 0x3e048,
  1074. .shift = 8,
  1075. .width = 2,
  1076. .parent_map = gcc_usb3phy_0_cc_pipe_clk_xo_map,
  1077. .clkr = {
  1078. .hw.init = &(struct clk_init_data){
  1079. .name = "usb0_pipe_clk_src",
  1080. .parent_names = gcc_usb3phy_0_cc_pipe_clk_xo,
  1081. .num_parents = 2,
  1082. .ops = &clk_regmap_mux_closest_ops,
  1083. .flags = CLK_SET_RATE_PARENT,
  1084. },
  1085. },
  1086. };
  1087. static struct clk_rcg2 usb1_master_clk_src = {
  1088. .cmd_rcgr = 0x3f00c,
  1089. .freq_tbl = ftbl_usb_master_clk_src,
  1090. .mnd_width = 8,
  1091. .hid_width = 5,
  1092. .parent_map = gcc_xo_gpll0_out_main_div2_gpll0_map,
  1093. .clkr.hw.init = &(struct clk_init_data){
  1094. .name = "usb1_master_clk_src",
  1095. .parent_names = gcc_xo_gpll0_out_main_div2_gpll0,
  1096. .num_parents = 3,
  1097. .ops = &clk_rcg2_ops,
  1098. },
  1099. };
  1100. static struct clk_rcg2 usb1_aux_clk_src = {
  1101. .cmd_rcgr = 0x3f05c,
  1102. .freq_tbl = ftbl_usb_aux_clk_src,
  1103. .mnd_width = 16,
  1104. .hid_width = 5,
  1105. .parent_map = gcc_xo_gpll0_sleep_clk_map,
  1106. .clkr.hw.init = &(struct clk_init_data){
  1107. .name = "usb1_aux_clk_src",
  1108. .parent_names = gcc_xo_gpll0_sleep_clk,
  1109. .num_parents = 3,
  1110. .ops = &clk_rcg2_ops,
  1111. },
  1112. };
  1113. static struct clk_rcg2 usb1_mock_utmi_clk_src = {
  1114. .cmd_rcgr = 0x3f020,
  1115. .freq_tbl = ftbl_usb_mock_utmi_clk_src,
  1116. .mnd_width = 8,
  1117. .hid_width = 5,
  1118. .parent_map = gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map,
  1119. .clkr.hw.init = &(struct clk_init_data){
  1120. .name = "usb1_mock_utmi_clk_src",
  1121. .parent_names = gcc_xo_gpll6_gpll0_gpll0_out_main_div2,
  1122. .num_parents = 4,
  1123. .ops = &clk_rcg2_ops,
  1124. },
  1125. };
  1126. static struct clk_regmap_mux usb1_pipe_clk_src = {
  1127. .reg = 0x3f048,
  1128. .shift = 8,
  1129. .width = 2,
  1130. .parent_map = gcc_usb3phy_1_cc_pipe_clk_xo_map,
  1131. .clkr = {
  1132. .hw.init = &(struct clk_init_data){
  1133. .name = "usb1_pipe_clk_src",
  1134. .parent_names = gcc_usb3phy_1_cc_pipe_clk_xo,
  1135. .num_parents = 2,
  1136. .ops = &clk_regmap_mux_closest_ops,
  1137. .flags = CLK_SET_RATE_PARENT,
  1138. },
  1139. },
  1140. };
  1141. static struct clk_branch gcc_xo_clk_src = {
  1142. .halt_reg = 0x30018,
  1143. .clkr = {
  1144. .enable_reg = 0x30018,
  1145. .enable_mask = BIT(1),
  1146. .hw.init = &(struct clk_init_data){
  1147. .name = "gcc_xo_clk_src",
  1148. .parent_names = (const char *[]){
  1149. "xo"
  1150. },
  1151. .num_parents = 1,
  1152. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1153. .ops = &clk_branch2_ops,
  1154. },
  1155. },
  1156. };
  1157. static struct clk_fixed_factor gcc_xo_div4_clk_src = {
  1158. .mult = 1,
  1159. .div = 4,
  1160. .hw.init = &(struct clk_init_data){
  1161. .name = "gcc_xo_div4_clk_src",
  1162. .parent_names = (const char *[]){
  1163. "gcc_xo_clk_src"
  1164. },
  1165. .num_parents = 1,
  1166. .ops = &clk_fixed_factor_ops,
  1167. .flags = CLK_SET_RATE_PARENT,
  1168. },
  1169. };
  1170. static const struct freq_tbl ftbl_system_noc_bfdcd_clk_src[] = {
  1171. F(19200000, P_XO, 1, 0, 0),
  1172. F(50000000, P_GPLL0_DIV2, 8, 0, 0),
  1173. F(100000000, P_GPLL0, 8, 0, 0),
  1174. F(133333333, P_GPLL0, 6, 0, 0),
  1175. F(160000000, P_GPLL0, 5, 0, 0),
  1176. F(200000000, P_GPLL0, 4, 0, 0),
  1177. F(266666667, P_GPLL0, 3, 0, 0),
  1178. { }
  1179. };
  1180. static struct clk_rcg2 system_noc_bfdcd_clk_src = {
  1181. .cmd_rcgr = 0x26004,
  1182. .freq_tbl = ftbl_system_noc_bfdcd_clk_src,
  1183. .hid_width = 5,
  1184. .parent_map = gcc_xo_gpll0_gpll6_gpll0_out_main_div2_map,
  1185. .clkr.hw.init = &(struct clk_init_data){
  1186. .name = "system_noc_bfdcd_clk_src",
  1187. .parent_names = gcc_xo_gpll0_gpll6_gpll0_out_main_div2,
  1188. .num_parents = 4,
  1189. .ops = &clk_rcg2_ops,
  1190. .flags = CLK_IS_CRITICAL,
  1191. },
  1192. };
  1193. static struct clk_fixed_factor system_noc_clk_src = {
  1194. .mult = 1,
  1195. .div = 1,
  1196. .hw.init = &(struct clk_init_data){
  1197. .name = "system_noc_clk_src",
  1198. .parent_names = (const char *[]){
  1199. "system_noc_bfdcd_clk_src"
  1200. },
  1201. .num_parents = 1,
  1202. .ops = &clk_fixed_factor_ops,
  1203. .flags = CLK_SET_RATE_PARENT,
  1204. },
  1205. };
  1206. static const struct freq_tbl ftbl_nss_ce_clk_src[] = {
  1207. F(19200000, P_XO, 1, 0, 0),
  1208. F(200000000, P_GPLL0, 4, 0, 0),
  1209. { }
  1210. };
  1211. static struct clk_rcg2 nss_ce_clk_src = {
  1212. .cmd_rcgr = 0x68098,
  1213. .freq_tbl = ftbl_nss_ce_clk_src,
  1214. .hid_width = 5,
  1215. .parent_map = gcc_xo_gpll0_map,
  1216. .clkr.hw.init = &(struct clk_init_data){
  1217. .name = "nss_ce_clk_src",
  1218. .parent_names = gcc_xo_gpll0,
  1219. .num_parents = 2,
  1220. .ops = &clk_rcg2_ops,
  1221. },
  1222. };
  1223. static const struct freq_tbl ftbl_nss_noc_bfdcd_clk_src[] = {
  1224. F(19200000, P_XO, 1, 0, 0),
  1225. F(461500000, P_BIAS_PLL_NSS_NOC, 1, 0, 0),
  1226. { }
  1227. };
  1228. static struct clk_rcg2 nss_noc_bfdcd_clk_src = {
  1229. .cmd_rcgr = 0x68088,
  1230. .freq_tbl = ftbl_nss_noc_bfdcd_clk_src,
  1231. .hid_width = 5,
  1232. .parent_map = gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2_map,
  1233. .clkr.hw.init = &(struct clk_init_data){
  1234. .name = "nss_noc_bfdcd_clk_src",
  1235. .parent_names = gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2,
  1236. .num_parents = 4,
  1237. .ops = &clk_rcg2_ops,
  1238. },
  1239. };
  1240. static struct clk_fixed_factor nss_noc_clk_src = {
  1241. .mult = 1,
  1242. .div = 1,
  1243. .hw.init = &(struct clk_init_data){
  1244. .name = "nss_noc_clk_src",
  1245. .parent_names = (const char *[]){
  1246. "nss_noc_bfdcd_clk_src"
  1247. },
  1248. .num_parents = 1,
  1249. .ops = &clk_fixed_factor_ops,
  1250. .flags = CLK_SET_RATE_PARENT,
  1251. },
  1252. };
  1253. static const struct freq_tbl ftbl_nss_crypto_clk_src[] = {
  1254. F(19200000, P_XO, 1, 0, 0),
  1255. F(600000000, P_NSS_CRYPTO_PLL, 1, 0, 0),
  1256. { }
  1257. };
  1258. static struct clk_rcg2 nss_crypto_clk_src = {
  1259. .cmd_rcgr = 0x68144,
  1260. .freq_tbl = ftbl_nss_crypto_clk_src,
  1261. .mnd_width = 16,
  1262. .hid_width = 5,
  1263. .parent_map = gcc_xo_nss_crypto_pll_gpll0_map,
  1264. .clkr.hw.init = &(struct clk_init_data){
  1265. .name = "nss_crypto_clk_src",
  1266. .parent_names = gcc_xo_nss_crypto_pll_gpll0,
  1267. .num_parents = 3,
  1268. .ops = &clk_rcg2_ops,
  1269. },
  1270. };
  1271. static const struct freq_tbl ftbl_nss_ubi_clk_src[] = {
  1272. F(19200000, P_XO, 1, 0, 0),
  1273. F(187200000, P_UBI32_PLL, 8, 0, 0),
  1274. F(748800000, P_UBI32_PLL, 2, 0, 0),
  1275. F(1497600000, P_UBI32_PLL, 1, 0, 0),
  1276. F(1689600000, P_UBI32_PLL, 1, 0, 0),
  1277. { }
  1278. };
  1279. static struct clk_rcg2 nss_ubi0_clk_src = {
  1280. .cmd_rcgr = 0x68104,
  1281. .freq_tbl = ftbl_nss_ubi_clk_src,
  1282. .hid_width = 5,
  1283. .parent_map = gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map,
  1284. .clkr.hw.init = &(struct clk_init_data){
  1285. .name = "nss_ubi0_clk_src",
  1286. .parent_names = gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6,
  1287. .num_parents = 6,
  1288. .ops = &clk_rcg2_ops,
  1289. .flags = CLK_SET_RATE_PARENT,
  1290. },
  1291. };
  1292. static struct clk_regmap_div nss_ubi0_div_clk_src = {
  1293. .reg = 0x68118,
  1294. .shift = 0,
  1295. .width = 4,
  1296. .clkr = {
  1297. .hw.init = &(struct clk_init_data){
  1298. .name = "nss_ubi0_div_clk_src",
  1299. .parent_names = (const char *[]){
  1300. "nss_ubi0_clk_src"
  1301. },
  1302. .num_parents = 1,
  1303. .ops = &clk_regmap_div_ro_ops,
  1304. .flags = CLK_SET_RATE_PARENT,
  1305. },
  1306. },
  1307. };
  1308. static struct clk_rcg2 nss_ubi1_clk_src = {
  1309. .cmd_rcgr = 0x68124,
  1310. .freq_tbl = ftbl_nss_ubi_clk_src,
  1311. .hid_width = 5,
  1312. .parent_map = gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map,
  1313. .clkr.hw.init = &(struct clk_init_data){
  1314. .name = "nss_ubi1_clk_src",
  1315. .parent_names = gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6,
  1316. .num_parents = 6,
  1317. .ops = &clk_rcg2_ops,
  1318. .flags = CLK_SET_RATE_PARENT,
  1319. },
  1320. };
  1321. static struct clk_regmap_div nss_ubi1_div_clk_src = {
  1322. .reg = 0x68138,
  1323. .shift = 0,
  1324. .width = 4,
  1325. .clkr = {
  1326. .hw.init = &(struct clk_init_data){
  1327. .name = "nss_ubi1_div_clk_src",
  1328. .parent_names = (const char *[]){
  1329. "nss_ubi1_clk_src"
  1330. },
  1331. .num_parents = 1,
  1332. .ops = &clk_regmap_div_ro_ops,
  1333. .flags = CLK_SET_RATE_PARENT,
  1334. },
  1335. },
  1336. };
  1337. static const struct freq_tbl ftbl_ubi_mpt_clk_src[] = {
  1338. F(19200000, P_XO, 1, 0, 0),
  1339. F(25000000, P_GPLL0_DIV2, 16, 0, 0),
  1340. { }
  1341. };
  1342. static struct clk_rcg2 ubi_mpt_clk_src = {
  1343. .cmd_rcgr = 0x68090,
  1344. .freq_tbl = ftbl_ubi_mpt_clk_src,
  1345. .hid_width = 5,
  1346. .parent_map = gcc_xo_gpll0_out_main_div2_map,
  1347. .clkr.hw.init = &(struct clk_init_data){
  1348. .name = "ubi_mpt_clk_src",
  1349. .parent_names = gcc_xo_gpll0_out_main_div2,
  1350. .num_parents = 2,
  1351. .ops = &clk_rcg2_ops,
  1352. },
  1353. };
  1354. static const struct freq_tbl ftbl_nss_imem_clk_src[] = {
  1355. F(19200000, P_XO, 1, 0, 0),
  1356. F(400000000, P_GPLL0, 2, 0, 0),
  1357. { }
  1358. };
  1359. static struct clk_rcg2 nss_imem_clk_src = {
  1360. .cmd_rcgr = 0x68158,
  1361. .freq_tbl = ftbl_nss_imem_clk_src,
  1362. .hid_width = 5,
  1363. .parent_map = gcc_xo_gpll0_gpll4_map,
  1364. .clkr.hw.init = &(struct clk_init_data){
  1365. .name = "nss_imem_clk_src",
  1366. .parent_names = gcc_xo_gpll0_gpll4,
  1367. .num_parents = 3,
  1368. .ops = &clk_rcg2_ops,
  1369. },
  1370. };
  1371. static const struct freq_tbl ftbl_nss_ppe_clk_src[] = {
  1372. F(19200000, P_XO, 1, 0, 0),
  1373. F(300000000, P_BIAS_PLL, 1, 0, 0),
  1374. { }
  1375. };
  1376. static struct clk_rcg2 nss_ppe_clk_src = {
  1377. .cmd_rcgr = 0x68080,
  1378. .freq_tbl = ftbl_nss_ppe_clk_src,
  1379. .hid_width = 5,
  1380. .parent_map = gcc_xo_bias_gpll0_gpll4_nss_ubi32_map,
  1381. .clkr.hw.init = &(struct clk_init_data){
  1382. .name = "nss_ppe_clk_src",
  1383. .parent_names = gcc_xo_bias_gpll0_gpll4_nss_ubi32,
  1384. .num_parents = 6,
  1385. .ops = &clk_rcg2_ops,
  1386. },
  1387. };
  1388. static struct clk_fixed_factor nss_ppe_cdiv_clk_src = {
  1389. .mult = 1,
  1390. .div = 4,
  1391. .hw.init = &(struct clk_init_data){
  1392. .name = "nss_ppe_cdiv_clk_src",
  1393. .parent_names = (const char *[]){
  1394. "nss_ppe_clk_src"
  1395. },
  1396. .num_parents = 1,
  1397. .ops = &clk_fixed_factor_ops,
  1398. .flags = CLK_SET_RATE_PARENT,
  1399. },
  1400. };
  1401. static const struct freq_tbl ftbl_nss_port1_rx_clk_src[] = {
  1402. F(19200000, P_XO, 1, 0, 0),
  1403. F(25000000, P_UNIPHY0_RX, 5, 0, 0),
  1404. F(125000000, P_UNIPHY0_RX, 1, 0, 0),
  1405. { }
  1406. };
  1407. static struct clk_rcg2 nss_port1_rx_clk_src = {
  1408. .cmd_rcgr = 0x68020,
  1409. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  1410. .hid_width = 5,
  1411. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  1412. .clkr.hw.init = &(struct clk_init_data){
  1413. .name = "nss_port1_rx_clk_src",
  1414. .parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  1415. .num_parents = 5,
  1416. .ops = &clk_rcg2_ops,
  1417. },
  1418. };
  1419. static struct clk_regmap_div nss_port1_rx_div_clk_src = {
  1420. .reg = 0x68400,
  1421. .shift = 0,
  1422. .width = 4,
  1423. .clkr = {
  1424. .hw.init = &(struct clk_init_data){
  1425. .name = "nss_port1_rx_div_clk_src",
  1426. .parent_names = (const char *[]){
  1427. "nss_port1_rx_clk_src"
  1428. },
  1429. .num_parents = 1,
  1430. .ops = &clk_regmap_div_ops,
  1431. .flags = CLK_SET_RATE_PARENT,
  1432. },
  1433. },
  1434. };
  1435. static const struct freq_tbl ftbl_nss_port1_tx_clk_src[] = {
  1436. F(19200000, P_XO, 1, 0, 0),
  1437. F(25000000, P_UNIPHY0_TX, 5, 0, 0),
  1438. F(125000000, P_UNIPHY0_TX, 1, 0, 0),
  1439. { }
  1440. };
  1441. static struct clk_rcg2 nss_port1_tx_clk_src = {
  1442. .cmd_rcgr = 0x68028,
  1443. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  1444. .hid_width = 5,
  1445. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  1446. .clkr.hw.init = &(struct clk_init_data){
  1447. .name = "nss_port1_tx_clk_src",
  1448. .parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  1449. .num_parents = 5,
  1450. .ops = &clk_rcg2_ops,
  1451. },
  1452. };
  1453. static struct clk_regmap_div nss_port1_tx_div_clk_src = {
  1454. .reg = 0x68404,
  1455. .shift = 0,
  1456. .width = 4,
  1457. .clkr = {
  1458. .hw.init = &(struct clk_init_data){
  1459. .name = "nss_port1_tx_div_clk_src",
  1460. .parent_names = (const char *[]){
  1461. "nss_port1_tx_clk_src"
  1462. },
  1463. .num_parents = 1,
  1464. .ops = &clk_regmap_div_ops,
  1465. .flags = CLK_SET_RATE_PARENT,
  1466. },
  1467. },
  1468. };
  1469. static struct clk_rcg2 nss_port2_rx_clk_src = {
  1470. .cmd_rcgr = 0x68030,
  1471. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  1472. .hid_width = 5,
  1473. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  1474. .clkr.hw.init = &(struct clk_init_data){
  1475. .name = "nss_port2_rx_clk_src",
  1476. .parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  1477. .num_parents = 5,
  1478. .ops = &clk_rcg2_ops,
  1479. },
  1480. };
  1481. static struct clk_regmap_div nss_port2_rx_div_clk_src = {
  1482. .reg = 0x68410,
  1483. .shift = 0,
  1484. .width = 4,
  1485. .clkr = {
  1486. .hw.init = &(struct clk_init_data){
  1487. .name = "nss_port2_rx_div_clk_src",
  1488. .parent_names = (const char *[]){
  1489. "nss_port2_rx_clk_src"
  1490. },
  1491. .num_parents = 1,
  1492. .ops = &clk_regmap_div_ops,
  1493. .flags = CLK_SET_RATE_PARENT,
  1494. },
  1495. },
  1496. };
  1497. static struct clk_rcg2 nss_port2_tx_clk_src = {
  1498. .cmd_rcgr = 0x68038,
  1499. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  1500. .hid_width = 5,
  1501. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  1502. .clkr.hw.init = &(struct clk_init_data){
  1503. .name = "nss_port2_tx_clk_src",
  1504. .parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  1505. .num_parents = 5,
  1506. .ops = &clk_rcg2_ops,
  1507. },
  1508. };
  1509. static struct clk_regmap_div nss_port2_tx_div_clk_src = {
  1510. .reg = 0x68414,
  1511. .shift = 0,
  1512. .width = 4,
  1513. .clkr = {
  1514. .hw.init = &(struct clk_init_data){
  1515. .name = "nss_port2_tx_div_clk_src",
  1516. .parent_names = (const char *[]){
  1517. "nss_port2_tx_clk_src"
  1518. },
  1519. .num_parents = 1,
  1520. .ops = &clk_regmap_div_ops,
  1521. .flags = CLK_SET_RATE_PARENT,
  1522. },
  1523. },
  1524. };
  1525. static struct clk_rcg2 nss_port3_rx_clk_src = {
  1526. .cmd_rcgr = 0x68040,
  1527. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  1528. .hid_width = 5,
  1529. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  1530. .clkr.hw.init = &(struct clk_init_data){
  1531. .name = "nss_port3_rx_clk_src",
  1532. .parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  1533. .num_parents = 5,
  1534. .ops = &clk_rcg2_ops,
  1535. },
  1536. };
  1537. static struct clk_regmap_div nss_port3_rx_div_clk_src = {
  1538. .reg = 0x68420,
  1539. .shift = 0,
  1540. .width = 4,
  1541. .clkr = {
  1542. .hw.init = &(struct clk_init_data){
  1543. .name = "nss_port3_rx_div_clk_src",
  1544. .parent_names = (const char *[]){
  1545. "nss_port3_rx_clk_src"
  1546. },
  1547. .num_parents = 1,
  1548. .ops = &clk_regmap_div_ops,
  1549. .flags = CLK_SET_RATE_PARENT,
  1550. },
  1551. },
  1552. };
  1553. static struct clk_rcg2 nss_port3_tx_clk_src = {
  1554. .cmd_rcgr = 0x68048,
  1555. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  1556. .hid_width = 5,
  1557. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  1558. .clkr.hw.init = &(struct clk_init_data){
  1559. .name = "nss_port3_tx_clk_src",
  1560. .parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  1561. .num_parents = 5,
  1562. .ops = &clk_rcg2_ops,
  1563. },
  1564. };
  1565. static struct clk_regmap_div nss_port3_tx_div_clk_src = {
  1566. .reg = 0x68424,
  1567. .shift = 0,
  1568. .width = 4,
  1569. .clkr = {
  1570. .hw.init = &(struct clk_init_data){
  1571. .name = "nss_port3_tx_div_clk_src",
  1572. .parent_names = (const char *[]){
  1573. "nss_port3_tx_clk_src"
  1574. },
  1575. .num_parents = 1,
  1576. .ops = &clk_regmap_div_ops,
  1577. .flags = CLK_SET_RATE_PARENT,
  1578. },
  1579. },
  1580. };
  1581. static struct clk_rcg2 nss_port4_rx_clk_src = {
  1582. .cmd_rcgr = 0x68050,
  1583. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  1584. .hid_width = 5,
  1585. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  1586. .clkr.hw.init = &(struct clk_init_data){
  1587. .name = "nss_port4_rx_clk_src",
  1588. .parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  1589. .num_parents = 5,
  1590. .ops = &clk_rcg2_ops,
  1591. },
  1592. };
  1593. static struct clk_regmap_div nss_port4_rx_div_clk_src = {
  1594. .reg = 0x68430,
  1595. .shift = 0,
  1596. .width = 4,
  1597. .clkr = {
  1598. .hw.init = &(struct clk_init_data){
  1599. .name = "nss_port4_rx_div_clk_src",
  1600. .parent_names = (const char *[]){
  1601. "nss_port4_rx_clk_src"
  1602. },
  1603. .num_parents = 1,
  1604. .ops = &clk_regmap_div_ops,
  1605. .flags = CLK_SET_RATE_PARENT,
  1606. },
  1607. },
  1608. };
  1609. static struct clk_rcg2 nss_port4_tx_clk_src = {
  1610. .cmd_rcgr = 0x68058,
  1611. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  1612. .hid_width = 5,
  1613. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  1614. .clkr.hw.init = &(struct clk_init_data){
  1615. .name = "nss_port4_tx_clk_src",
  1616. .parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  1617. .num_parents = 5,
  1618. .ops = &clk_rcg2_ops,
  1619. },
  1620. };
  1621. static struct clk_regmap_div nss_port4_tx_div_clk_src = {
  1622. .reg = 0x68434,
  1623. .shift = 0,
  1624. .width = 4,
  1625. .clkr = {
  1626. .hw.init = &(struct clk_init_data){
  1627. .name = "nss_port4_tx_div_clk_src",
  1628. .parent_names = (const char *[]){
  1629. "nss_port4_tx_clk_src"
  1630. },
  1631. .num_parents = 1,
  1632. .ops = &clk_regmap_div_ops,
  1633. .flags = CLK_SET_RATE_PARENT,
  1634. },
  1635. },
  1636. };
  1637. static const struct freq_tbl ftbl_nss_port5_rx_clk_src[] = {
  1638. F(19200000, P_XO, 1, 0, 0),
  1639. F(25000000, P_UNIPHY1_RX, 12.5, 0, 0),
  1640. F(78125000, P_UNIPHY1_RX, 4, 0, 0),
  1641. F(125000000, P_UNIPHY1_RX, 2.5, 0, 0),
  1642. F(156250000, P_UNIPHY1_RX, 2, 0, 0),
  1643. F(312500000, P_UNIPHY1_RX, 1, 0, 0),
  1644. { }
  1645. };
  1646. static struct clk_rcg2 nss_port5_rx_clk_src = {
  1647. .cmd_rcgr = 0x68060,
  1648. .freq_tbl = ftbl_nss_port5_rx_clk_src,
  1649. .hid_width = 5,
  1650. .parent_map = gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias_map,
  1651. .clkr.hw.init = &(struct clk_init_data){
  1652. .name = "nss_port5_rx_clk_src",
  1653. .parent_names = gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias,
  1654. .num_parents = 7,
  1655. .ops = &clk_rcg2_ops,
  1656. },
  1657. };
  1658. static struct clk_regmap_div nss_port5_rx_div_clk_src = {
  1659. .reg = 0x68440,
  1660. .shift = 0,
  1661. .width = 4,
  1662. .clkr = {
  1663. .hw.init = &(struct clk_init_data){
  1664. .name = "nss_port5_rx_div_clk_src",
  1665. .parent_names = (const char *[]){
  1666. "nss_port5_rx_clk_src"
  1667. },
  1668. .num_parents = 1,
  1669. .ops = &clk_regmap_div_ops,
  1670. .flags = CLK_SET_RATE_PARENT,
  1671. },
  1672. },
  1673. };
  1674. static const struct freq_tbl ftbl_nss_port5_tx_clk_src[] = {
  1675. F(19200000, P_XO, 1, 0, 0),
  1676. F(25000000, P_UNIPHY1_TX, 12.5, 0, 0),
  1677. F(78125000, P_UNIPHY1_TX, 4, 0, 0),
  1678. F(125000000, P_UNIPHY1_TX, 2.5, 0, 0),
  1679. F(156250000, P_UNIPHY1_TX, 2, 0, 0),
  1680. F(312500000, P_UNIPHY1_TX, 1, 0, 0),
  1681. { }
  1682. };
  1683. static struct clk_rcg2 nss_port5_tx_clk_src = {
  1684. .cmd_rcgr = 0x68068,
  1685. .freq_tbl = ftbl_nss_port5_tx_clk_src,
  1686. .hid_width = 5,
  1687. .parent_map = gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias_map,
  1688. .clkr.hw.init = &(struct clk_init_data){
  1689. .name = "nss_port5_tx_clk_src",
  1690. .parent_names = gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias,
  1691. .num_parents = 7,
  1692. .ops = &clk_rcg2_ops,
  1693. },
  1694. };
  1695. static struct clk_regmap_div nss_port5_tx_div_clk_src = {
  1696. .reg = 0x68444,
  1697. .shift = 0,
  1698. .width = 4,
  1699. .clkr = {
  1700. .hw.init = &(struct clk_init_data){
  1701. .name = "nss_port5_tx_div_clk_src",
  1702. .parent_names = (const char *[]){
  1703. "nss_port5_tx_clk_src"
  1704. },
  1705. .num_parents = 1,
  1706. .ops = &clk_regmap_div_ops,
  1707. .flags = CLK_SET_RATE_PARENT,
  1708. },
  1709. },
  1710. };
  1711. static const struct freq_tbl ftbl_nss_port6_rx_clk_src[] = {
  1712. F(19200000, P_XO, 1, 0, 0),
  1713. F(25000000, P_UNIPHY2_RX, 12.5, 0, 0),
  1714. F(78125000, P_UNIPHY2_RX, 4, 0, 0),
  1715. F(125000000, P_UNIPHY2_RX, 2.5, 0, 0),
  1716. F(156250000, P_UNIPHY2_RX, 2, 0, 0),
  1717. F(312500000, P_UNIPHY2_RX, 1, 0, 0),
  1718. { }
  1719. };
  1720. static struct clk_rcg2 nss_port6_rx_clk_src = {
  1721. .cmd_rcgr = 0x68070,
  1722. .freq_tbl = ftbl_nss_port6_rx_clk_src,
  1723. .hid_width = 5,
  1724. .parent_map = gcc_xo_uniphy2_rx_tx_ubi32_bias_map,
  1725. .clkr.hw.init = &(struct clk_init_data){
  1726. .name = "nss_port6_rx_clk_src",
  1727. .parent_names = gcc_xo_uniphy2_rx_tx_ubi32_bias,
  1728. .num_parents = 5,
  1729. .ops = &clk_rcg2_ops,
  1730. },
  1731. };
  1732. static struct clk_regmap_div nss_port6_rx_div_clk_src = {
  1733. .reg = 0x68450,
  1734. .shift = 0,
  1735. .width = 4,
  1736. .clkr = {
  1737. .hw.init = &(struct clk_init_data){
  1738. .name = "nss_port6_rx_div_clk_src",
  1739. .parent_names = (const char *[]){
  1740. "nss_port6_rx_clk_src"
  1741. },
  1742. .num_parents = 1,
  1743. .ops = &clk_regmap_div_ops,
  1744. .flags = CLK_SET_RATE_PARENT,
  1745. },
  1746. },
  1747. };
  1748. static const struct freq_tbl ftbl_nss_port6_tx_clk_src[] = {
  1749. F(19200000, P_XO, 1, 0, 0),
  1750. F(25000000, P_UNIPHY2_TX, 12.5, 0, 0),
  1751. F(78125000, P_UNIPHY2_TX, 4, 0, 0),
  1752. F(125000000, P_UNIPHY2_TX, 2.5, 0, 0),
  1753. F(156250000, P_UNIPHY2_TX, 2, 0, 0),
  1754. F(312500000, P_UNIPHY2_TX, 1, 0, 0),
  1755. { }
  1756. };
  1757. static struct clk_rcg2 nss_port6_tx_clk_src = {
  1758. .cmd_rcgr = 0x68078,
  1759. .freq_tbl = ftbl_nss_port6_tx_clk_src,
  1760. .hid_width = 5,
  1761. .parent_map = gcc_xo_uniphy2_tx_rx_ubi32_bias_map,
  1762. .clkr.hw.init = &(struct clk_init_data){
  1763. .name = "nss_port6_tx_clk_src",
  1764. .parent_names = gcc_xo_uniphy2_tx_rx_ubi32_bias,
  1765. .num_parents = 5,
  1766. .ops = &clk_rcg2_ops,
  1767. },
  1768. };
  1769. static struct clk_regmap_div nss_port6_tx_div_clk_src = {
  1770. .reg = 0x68454,
  1771. .shift = 0,
  1772. .width = 4,
  1773. .clkr = {
  1774. .hw.init = &(struct clk_init_data){
  1775. .name = "nss_port6_tx_div_clk_src",
  1776. .parent_names = (const char *[]){
  1777. "nss_port6_tx_clk_src"
  1778. },
  1779. .num_parents = 1,
  1780. .ops = &clk_regmap_div_ops,
  1781. .flags = CLK_SET_RATE_PARENT,
  1782. },
  1783. },
  1784. };
  1785. static struct freq_tbl ftbl_crypto_clk_src[] = {
  1786. F(40000000, P_GPLL0_DIV2, 10, 0, 0),
  1787. F(80000000, P_GPLL0, 10, 0, 0),
  1788. F(100000000, P_GPLL0, 8, 0, 0),
  1789. F(160000000, P_GPLL0, 5, 0, 0),
  1790. { }
  1791. };
  1792. static struct clk_rcg2 crypto_clk_src = {
  1793. .cmd_rcgr = 0x16004,
  1794. .freq_tbl = ftbl_crypto_clk_src,
  1795. .hid_width = 5,
  1796. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1797. .clkr.hw.init = &(struct clk_init_data){
  1798. .name = "crypto_clk_src",
  1799. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  1800. .num_parents = 3,
  1801. .ops = &clk_rcg2_ops,
  1802. },
  1803. };
  1804. static struct freq_tbl ftbl_gp_clk_src[] = {
  1805. F(19200000, P_XO, 1, 0, 0),
  1806. { }
  1807. };
  1808. static struct clk_rcg2 gp1_clk_src = {
  1809. .cmd_rcgr = 0x08004,
  1810. .freq_tbl = ftbl_gp_clk_src,
  1811. .mnd_width = 8,
  1812. .hid_width = 5,
  1813. .parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
  1814. .clkr.hw.init = &(struct clk_init_data){
  1815. .name = "gp1_clk_src",
  1816. .parent_names = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
  1817. .num_parents = 5,
  1818. .ops = &clk_rcg2_ops,
  1819. },
  1820. };
  1821. static struct clk_rcg2 gp2_clk_src = {
  1822. .cmd_rcgr = 0x09004,
  1823. .freq_tbl = ftbl_gp_clk_src,
  1824. .mnd_width = 8,
  1825. .hid_width = 5,
  1826. .parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
  1827. .clkr.hw.init = &(struct clk_init_data){
  1828. .name = "gp2_clk_src",
  1829. .parent_names = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
  1830. .num_parents = 5,
  1831. .ops = &clk_rcg2_ops,
  1832. },
  1833. };
  1834. static struct clk_rcg2 gp3_clk_src = {
  1835. .cmd_rcgr = 0x0a004,
  1836. .freq_tbl = ftbl_gp_clk_src,
  1837. .mnd_width = 8,
  1838. .hid_width = 5,
  1839. .parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
  1840. .clkr.hw.init = &(struct clk_init_data){
  1841. .name = "gp3_clk_src",
  1842. .parent_names = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
  1843. .num_parents = 5,
  1844. .ops = &clk_rcg2_ops,
  1845. },
  1846. };
  1847. static struct clk_branch gcc_blsp1_ahb_clk = {
  1848. .halt_reg = 0x01008,
  1849. .clkr = {
  1850. .enable_reg = 0x01008,
  1851. .enable_mask = BIT(0),
  1852. .hw.init = &(struct clk_init_data){
  1853. .name = "gcc_blsp1_ahb_clk",
  1854. .parent_names = (const char *[]){
  1855. "pcnoc_clk_src"
  1856. },
  1857. .num_parents = 1,
  1858. .flags = CLK_SET_RATE_PARENT,
  1859. .ops = &clk_branch2_ops,
  1860. },
  1861. },
  1862. };
  1863. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1864. .halt_reg = 0x02008,
  1865. .clkr = {
  1866. .enable_reg = 0x02008,
  1867. .enable_mask = BIT(0),
  1868. .hw.init = &(struct clk_init_data){
  1869. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1870. .parent_names = (const char *[]){
  1871. "blsp1_qup1_i2c_apps_clk_src"
  1872. },
  1873. .num_parents = 1,
  1874. .flags = CLK_SET_RATE_PARENT,
  1875. .ops = &clk_branch2_ops,
  1876. },
  1877. },
  1878. };
  1879. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1880. .halt_reg = 0x02004,
  1881. .clkr = {
  1882. .enable_reg = 0x02004,
  1883. .enable_mask = BIT(0),
  1884. .hw.init = &(struct clk_init_data){
  1885. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1886. .parent_names = (const char *[]){
  1887. "blsp1_qup1_spi_apps_clk_src"
  1888. },
  1889. .num_parents = 1,
  1890. .flags = CLK_SET_RATE_PARENT,
  1891. .ops = &clk_branch2_ops,
  1892. },
  1893. },
  1894. };
  1895. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1896. .halt_reg = 0x03010,
  1897. .clkr = {
  1898. .enable_reg = 0x03010,
  1899. .enable_mask = BIT(0),
  1900. .hw.init = &(struct clk_init_data){
  1901. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1902. .parent_names = (const char *[]){
  1903. "blsp1_qup2_i2c_apps_clk_src"
  1904. },
  1905. .num_parents = 1,
  1906. .flags = CLK_SET_RATE_PARENT,
  1907. .ops = &clk_branch2_ops,
  1908. },
  1909. },
  1910. };
  1911. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1912. .halt_reg = 0x0300c,
  1913. .clkr = {
  1914. .enable_reg = 0x0300c,
  1915. .enable_mask = BIT(0),
  1916. .hw.init = &(struct clk_init_data){
  1917. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1918. .parent_names = (const char *[]){
  1919. "blsp1_qup2_spi_apps_clk_src"
  1920. },
  1921. .num_parents = 1,
  1922. .flags = CLK_SET_RATE_PARENT,
  1923. .ops = &clk_branch2_ops,
  1924. },
  1925. },
  1926. };
  1927. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1928. .halt_reg = 0x04010,
  1929. .clkr = {
  1930. .enable_reg = 0x04010,
  1931. .enable_mask = BIT(0),
  1932. .hw.init = &(struct clk_init_data){
  1933. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1934. .parent_names = (const char *[]){
  1935. "blsp1_qup3_i2c_apps_clk_src"
  1936. },
  1937. .num_parents = 1,
  1938. .flags = CLK_SET_RATE_PARENT,
  1939. .ops = &clk_branch2_ops,
  1940. },
  1941. },
  1942. };
  1943. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1944. .halt_reg = 0x0400c,
  1945. .clkr = {
  1946. .enable_reg = 0x0400c,
  1947. .enable_mask = BIT(0),
  1948. .hw.init = &(struct clk_init_data){
  1949. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1950. .parent_names = (const char *[]){
  1951. "blsp1_qup3_spi_apps_clk_src"
  1952. },
  1953. .num_parents = 1,
  1954. .flags = CLK_SET_RATE_PARENT,
  1955. .ops = &clk_branch2_ops,
  1956. },
  1957. },
  1958. };
  1959. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1960. .halt_reg = 0x05010,
  1961. .clkr = {
  1962. .enable_reg = 0x05010,
  1963. .enable_mask = BIT(0),
  1964. .hw.init = &(struct clk_init_data){
  1965. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1966. .parent_names = (const char *[]){
  1967. "blsp1_qup4_i2c_apps_clk_src"
  1968. },
  1969. .num_parents = 1,
  1970. .flags = CLK_SET_RATE_PARENT,
  1971. .ops = &clk_branch2_ops,
  1972. },
  1973. },
  1974. };
  1975. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1976. .halt_reg = 0x0500c,
  1977. .clkr = {
  1978. .enable_reg = 0x0500c,
  1979. .enable_mask = BIT(0),
  1980. .hw.init = &(struct clk_init_data){
  1981. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1982. .parent_names = (const char *[]){
  1983. "blsp1_qup4_spi_apps_clk_src"
  1984. },
  1985. .num_parents = 1,
  1986. .flags = CLK_SET_RATE_PARENT,
  1987. .ops = &clk_branch2_ops,
  1988. },
  1989. },
  1990. };
  1991. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1992. .halt_reg = 0x06010,
  1993. .clkr = {
  1994. .enable_reg = 0x06010,
  1995. .enable_mask = BIT(0),
  1996. .hw.init = &(struct clk_init_data){
  1997. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1998. .parent_names = (const char *[]){
  1999. "blsp1_qup5_i2c_apps_clk_src"
  2000. },
  2001. .num_parents = 1,
  2002. .flags = CLK_SET_RATE_PARENT,
  2003. .ops = &clk_branch2_ops,
  2004. },
  2005. },
  2006. };
  2007. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  2008. .halt_reg = 0x0600c,
  2009. .clkr = {
  2010. .enable_reg = 0x0600c,
  2011. .enable_mask = BIT(0),
  2012. .hw.init = &(struct clk_init_data){
  2013. .name = "gcc_blsp1_qup5_spi_apps_clk",
  2014. .parent_names = (const char *[]){
  2015. "blsp1_qup5_spi_apps_clk_src"
  2016. },
  2017. .num_parents = 1,
  2018. .flags = CLK_SET_RATE_PARENT,
  2019. .ops = &clk_branch2_ops,
  2020. },
  2021. },
  2022. };
  2023. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  2024. .halt_reg = 0x07010,
  2025. .clkr = {
  2026. .enable_reg = 0x07010,
  2027. .enable_mask = BIT(0),
  2028. .hw.init = &(struct clk_init_data){
  2029. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  2030. .parent_names = (const char *[]){
  2031. "blsp1_qup6_i2c_apps_clk_src"
  2032. },
  2033. .num_parents = 1,
  2034. .flags = CLK_SET_RATE_PARENT,
  2035. .ops = &clk_branch2_ops,
  2036. },
  2037. },
  2038. };
  2039. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  2040. .halt_reg = 0x0700c,
  2041. .clkr = {
  2042. .enable_reg = 0x0700c,
  2043. .enable_mask = BIT(0),
  2044. .hw.init = &(struct clk_init_data){
  2045. .name = "gcc_blsp1_qup6_spi_apps_clk",
  2046. .parent_names = (const char *[]){
  2047. "blsp1_qup6_spi_apps_clk_src"
  2048. },
  2049. .num_parents = 1,
  2050. .flags = CLK_SET_RATE_PARENT,
  2051. .ops = &clk_branch2_ops,
  2052. },
  2053. },
  2054. };
  2055. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  2056. .halt_reg = 0x0203c,
  2057. .clkr = {
  2058. .enable_reg = 0x0203c,
  2059. .enable_mask = BIT(0),
  2060. .hw.init = &(struct clk_init_data){
  2061. .name = "gcc_blsp1_uart1_apps_clk",
  2062. .parent_names = (const char *[]){
  2063. "blsp1_uart1_apps_clk_src"
  2064. },
  2065. .num_parents = 1,
  2066. .flags = CLK_SET_RATE_PARENT,
  2067. .ops = &clk_branch2_ops,
  2068. },
  2069. },
  2070. };
  2071. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  2072. .halt_reg = 0x0302c,
  2073. .clkr = {
  2074. .enable_reg = 0x0302c,
  2075. .enable_mask = BIT(0),
  2076. .hw.init = &(struct clk_init_data){
  2077. .name = "gcc_blsp1_uart2_apps_clk",
  2078. .parent_names = (const char *[]){
  2079. "blsp1_uart2_apps_clk_src"
  2080. },
  2081. .num_parents = 1,
  2082. .flags = CLK_SET_RATE_PARENT,
  2083. .ops = &clk_branch2_ops,
  2084. },
  2085. },
  2086. };
  2087. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  2088. .halt_reg = 0x0402c,
  2089. .clkr = {
  2090. .enable_reg = 0x0402c,
  2091. .enable_mask = BIT(0),
  2092. .hw.init = &(struct clk_init_data){
  2093. .name = "gcc_blsp1_uart3_apps_clk",
  2094. .parent_names = (const char *[]){
  2095. "blsp1_uart3_apps_clk_src"
  2096. },
  2097. .num_parents = 1,
  2098. .flags = CLK_SET_RATE_PARENT,
  2099. .ops = &clk_branch2_ops,
  2100. },
  2101. },
  2102. };
  2103. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  2104. .halt_reg = 0x0502c,
  2105. .clkr = {
  2106. .enable_reg = 0x0502c,
  2107. .enable_mask = BIT(0),
  2108. .hw.init = &(struct clk_init_data){
  2109. .name = "gcc_blsp1_uart4_apps_clk",
  2110. .parent_names = (const char *[]){
  2111. "blsp1_uart4_apps_clk_src"
  2112. },
  2113. .num_parents = 1,
  2114. .flags = CLK_SET_RATE_PARENT,
  2115. .ops = &clk_branch2_ops,
  2116. },
  2117. },
  2118. };
  2119. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  2120. .halt_reg = 0x0602c,
  2121. .clkr = {
  2122. .enable_reg = 0x0602c,
  2123. .enable_mask = BIT(0),
  2124. .hw.init = &(struct clk_init_data){
  2125. .name = "gcc_blsp1_uart5_apps_clk",
  2126. .parent_names = (const char *[]){
  2127. "blsp1_uart5_apps_clk_src"
  2128. },
  2129. .num_parents = 1,
  2130. .flags = CLK_SET_RATE_PARENT,
  2131. .ops = &clk_branch2_ops,
  2132. },
  2133. },
  2134. };
  2135. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  2136. .halt_reg = 0x0702c,
  2137. .clkr = {
  2138. .enable_reg = 0x0702c,
  2139. .enable_mask = BIT(0),
  2140. .hw.init = &(struct clk_init_data){
  2141. .name = "gcc_blsp1_uart6_apps_clk",
  2142. .parent_names = (const char *[]){
  2143. "blsp1_uart6_apps_clk_src"
  2144. },
  2145. .num_parents = 1,
  2146. .flags = CLK_SET_RATE_PARENT,
  2147. .ops = &clk_branch2_ops,
  2148. },
  2149. },
  2150. };
  2151. static struct clk_branch gcc_prng_ahb_clk = {
  2152. .halt_reg = 0x13004,
  2153. .halt_check = BRANCH_HALT_VOTED,
  2154. .clkr = {
  2155. .enable_reg = 0x0b004,
  2156. .enable_mask = BIT(8),
  2157. .hw.init = &(struct clk_init_data){
  2158. .name = "gcc_prng_ahb_clk",
  2159. .parent_names = (const char *[]){
  2160. "pcnoc_clk_src"
  2161. },
  2162. .num_parents = 1,
  2163. .flags = CLK_SET_RATE_PARENT,
  2164. .ops = &clk_branch2_ops,
  2165. },
  2166. },
  2167. };
  2168. static struct clk_branch gcc_qpic_ahb_clk = {
  2169. .halt_reg = 0x57024,
  2170. .clkr = {
  2171. .enable_reg = 0x57024,
  2172. .enable_mask = BIT(0),
  2173. .hw.init = &(struct clk_init_data){
  2174. .name = "gcc_qpic_ahb_clk",
  2175. .parent_names = (const char *[]){
  2176. "pcnoc_clk_src"
  2177. },
  2178. .num_parents = 1,
  2179. .flags = CLK_SET_RATE_PARENT,
  2180. .ops = &clk_branch2_ops,
  2181. },
  2182. },
  2183. };
  2184. static struct clk_branch gcc_qpic_clk = {
  2185. .halt_reg = 0x57020,
  2186. .clkr = {
  2187. .enable_reg = 0x57020,
  2188. .enable_mask = BIT(0),
  2189. .hw.init = &(struct clk_init_data){
  2190. .name = "gcc_qpic_clk",
  2191. .parent_names = (const char *[]){
  2192. "pcnoc_clk_src"
  2193. },
  2194. .num_parents = 1,
  2195. .flags = CLK_SET_RATE_PARENT,
  2196. .ops = &clk_branch2_ops,
  2197. },
  2198. },
  2199. };
  2200. static struct clk_branch gcc_pcie0_ahb_clk = {
  2201. .halt_reg = 0x75010,
  2202. .clkr = {
  2203. .enable_reg = 0x75010,
  2204. .enable_mask = BIT(0),
  2205. .hw.init = &(struct clk_init_data){
  2206. .name = "gcc_pcie0_ahb_clk",
  2207. .parent_names = (const char *[]){
  2208. "pcnoc_clk_src"
  2209. },
  2210. .num_parents = 1,
  2211. .flags = CLK_SET_RATE_PARENT,
  2212. .ops = &clk_branch2_ops,
  2213. },
  2214. },
  2215. };
  2216. static struct clk_branch gcc_pcie0_aux_clk = {
  2217. .halt_reg = 0x75014,
  2218. .clkr = {
  2219. .enable_reg = 0x75014,
  2220. .enable_mask = BIT(0),
  2221. .hw.init = &(struct clk_init_data){
  2222. .name = "gcc_pcie0_aux_clk",
  2223. .parent_names = (const char *[]){
  2224. "pcie0_aux_clk_src"
  2225. },
  2226. .num_parents = 1,
  2227. .flags = CLK_SET_RATE_PARENT,
  2228. .ops = &clk_branch2_ops,
  2229. },
  2230. },
  2231. };
  2232. static struct clk_branch gcc_pcie0_axi_m_clk = {
  2233. .halt_reg = 0x75008,
  2234. .clkr = {
  2235. .enable_reg = 0x75008,
  2236. .enable_mask = BIT(0),
  2237. .hw.init = &(struct clk_init_data){
  2238. .name = "gcc_pcie0_axi_m_clk",
  2239. .parent_names = (const char *[]){
  2240. "pcie0_axi_clk_src"
  2241. },
  2242. .num_parents = 1,
  2243. .flags = CLK_SET_RATE_PARENT,
  2244. .ops = &clk_branch2_ops,
  2245. },
  2246. },
  2247. };
  2248. static struct clk_branch gcc_pcie0_axi_s_clk = {
  2249. .halt_reg = 0x7500c,
  2250. .clkr = {
  2251. .enable_reg = 0x7500c,
  2252. .enable_mask = BIT(0),
  2253. .hw.init = &(struct clk_init_data){
  2254. .name = "gcc_pcie0_axi_s_clk",
  2255. .parent_names = (const char *[]){
  2256. "pcie0_axi_clk_src"
  2257. },
  2258. .num_parents = 1,
  2259. .flags = CLK_SET_RATE_PARENT,
  2260. .ops = &clk_branch2_ops,
  2261. },
  2262. },
  2263. };
  2264. static struct clk_branch gcc_pcie0_pipe_clk = {
  2265. .halt_reg = 0x75018,
  2266. .halt_check = BRANCH_HALT_DELAY,
  2267. .clkr = {
  2268. .enable_reg = 0x75018,
  2269. .enable_mask = BIT(0),
  2270. .hw.init = &(struct clk_init_data){
  2271. .name = "gcc_pcie0_pipe_clk",
  2272. .parent_names = (const char *[]){
  2273. "pcie0_pipe_clk_src"
  2274. },
  2275. .num_parents = 1,
  2276. .flags = CLK_SET_RATE_PARENT,
  2277. .ops = &clk_branch2_ops,
  2278. },
  2279. },
  2280. };
  2281. static struct clk_branch gcc_sys_noc_pcie0_axi_clk = {
  2282. .halt_reg = 0x26048,
  2283. .clkr = {
  2284. .enable_reg = 0x26048,
  2285. .enable_mask = BIT(0),
  2286. .hw.init = &(struct clk_init_data){
  2287. .name = "gcc_sys_noc_pcie0_axi_clk",
  2288. .parent_names = (const char *[]){
  2289. "pcie0_axi_clk_src"
  2290. },
  2291. .num_parents = 1,
  2292. .flags = CLK_SET_RATE_PARENT,
  2293. .ops = &clk_branch2_ops,
  2294. },
  2295. },
  2296. };
  2297. static struct clk_branch gcc_pcie1_ahb_clk = {
  2298. .halt_reg = 0x76010,
  2299. .clkr = {
  2300. .enable_reg = 0x76010,
  2301. .enable_mask = BIT(0),
  2302. .hw.init = &(struct clk_init_data){
  2303. .name = "gcc_pcie1_ahb_clk",
  2304. .parent_names = (const char *[]){
  2305. "pcnoc_clk_src"
  2306. },
  2307. .num_parents = 1,
  2308. .flags = CLK_SET_RATE_PARENT,
  2309. .ops = &clk_branch2_ops,
  2310. },
  2311. },
  2312. };
  2313. static struct clk_branch gcc_pcie1_aux_clk = {
  2314. .halt_reg = 0x76014,
  2315. .clkr = {
  2316. .enable_reg = 0x76014,
  2317. .enable_mask = BIT(0),
  2318. .hw.init = &(struct clk_init_data){
  2319. .name = "gcc_pcie1_aux_clk",
  2320. .parent_names = (const char *[]){
  2321. "pcie1_aux_clk_src"
  2322. },
  2323. .num_parents = 1,
  2324. .flags = CLK_SET_RATE_PARENT,
  2325. .ops = &clk_branch2_ops,
  2326. },
  2327. },
  2328. };
  2329. static struct clk_branch gcc_pcie1_axi_m_clk = {
  2330. .halt_reg = 0x76008,
  2331. .clkr = {
  2332. .enable_reg = 0x76008,
  2333. .enable_mask = BIT(0),
  2334. .hw.init = &(struct clk_init_data){
  2335. .name = "gcc_pcie1_axi_m_clk",
  2336. .parent_names = (const char *[]){
  2337. "pcie1_axi_clk_src"
  2338. },
  2339. .num_parents = 1,
  2340. .flags = CLK_SET_RATE_PARENT,
  2341. .ops = &clk_branch2_ops,
  2342. },
  2343. },
  2344. };
  2345. static struct clk_branch gcc_pcie1_axi_s_clk = {
  2346. .halt_reg = 0x7600c,
  2347. .clkr = {
  2348. .enable_reg = 0x7600c,
  2349. .enable_mask = BIT(0),
  2350. .hw.init = &(struct clk_init_data){
  2351. .name = "gcc_pcie1_axi_s_clk",
  2352. .parent_names = (const char *[]){
  2353. "pcie1_axi_clk_src"
  2354. },
  2355. .num_parents = 1,
  2356. .flags = CLK_SET_RATE_PARENT,
  2357. .ops = &clk_branch2_ops,
  2358. },
  2359. },
  2360. };
  2361. static struct clk_branch gcc_pcie1_pipe_clk = {
  2362. .halt_reg = 0x76018,
  2363. .halt_check = BRANCH_HALT_DELAY,
  2364. .clkr = {
  2365. .enable_reg = 0x76018,
  2366. .enable_mask = BIT(0),
  2367. .hw.init = &(struct clk_init_data){
  2368. .name = "gcc_pcie1_pipe_clk",
  2369. .parent_names = (const char *[]){
  2370. "pcie1_pipe_clk_src"
  2371. },
  2372. .num_parents = 1,
  2373. .flags = CLK_SET_RATE_PARENT,
  2374. .ops = &clk_branch2_ops,
  2375. },
  2376. },
  2377. };
  2378. static struct clk_branch gcc_sys_noc_pcie1_axi_clk = {
  2379. .halt_reg = 0x2604c,
  2380. .clkr = {
  2381. .enable_reg = 0x2604c,
  2382. .enable_mask = BIT(0),
  2383. .hw.init = &(struct clk_init_data){
  2384. .name = "gcc_sys_noc_pcie1_axi_clk",
  2385. .parent_names = (const char *[]){
  2386. "pcie1_axi_clk_src"
  2387. },
  2388. .num_parents = 1,
  2389. .flags = CLK_SET_RATE_PARENT,
  2390. .ops = &clk_branch2_ops,
  2391. },
  2392. },
  2393. };
  2394. static struct clk_branch gcc_usb0_aux_clk = {
  2395. .halt_reg = 0x3e044,
  2396. .clkr = {
  2397. .enable_reg = 0x3e044,
  2398. .enable_mask = BIT(0),
  2399. .hw.init = &(struct clk_init_data){
  2400. .name = "gcc_usb0_aux_clk",
  2401. .parent_names = (const char *[]){
  2402. "usb0_aux_clk_src"
  2403. },
  2404. .num_parents = 1,
  2405. .flags = CLK_SET_RATE_PARENT,
  2406. .ops = &clk_branch2_ops,
  2407. },
  2408. },
  2409. };
  2410. static struct clk_branch gcc_sys_noc_usb0_axi_clk = {
  2411. .halt_reg = 0x26040,
  2412. .clkr = {
  2413. .enable_reg = 0x26040,
  2414. .enable_mask = BIT(0),
  2415. .hw.init = &(struct clk_init_data){
  2416. .name = "gcc_sys_noc_usb0_axi_clk",
  2417. .parent_names = (const char *[]){
  2418. "usb0_master_clk_src"
  2419. },
  2420. .num_parents = 1,
  2421. .flags = CLK_SET_RATE_PARENT,
  2422. .ops = &clk_branch2_ops,
  2423. },
  2424. },
  2425. };
  2426. static struct clk_branch gcc_usb0_master_clk = {
  2427. .halt_reg = 0x3e000,
  2428. .clkr = {
  2429. .enable_reg = 0x3e000,
  2430. .enable_mask = BIT(0),
  2431. .hw.init = &(struct clk_init_data){
  2432. .name = "gcc_usb0_master_clk",
  2433. .parent_names = (const char *[]){
  2434. "usb0_master_clk_src"
  2435. },
  2436. .num_parents = 1,
  2437. .flags = CLK_SET_RATE_PARENT,
  2438. .ops = &clk_branch2_ops,
  2439. },
  2440. },
  2441. };
  2442. static struct clk_branch gcc_usb0_mock_utmi_clk = {
  2443. .halt_reg = 0x3e008,
  2444. .clkr = {
  2445. .enable_reg = 0x3e008,
  2446. .enable_mask = BIT(0),
  2447. .hw.init = &(struct clk_init_data){
  2448. .name = "gcc_usb0_mock_utmi_clk",
  2449. .parent_names = (const char *[]){
  2450. "usb0_mock_utmi_clk_src"
  2451. },
  2452. .num_parents = 1,
  2453. .flags = CLK_SET_RATE_PARENT,
  2454. .ops = &clk_branch2_ops,
  2455. },
  2456. },
  2457. };
  2458. static struct clk_branch gcc_usb0_phy_cfg_ahb_clk = {
  2459. .halt_reg = 0x3e080,
  2460. .clkr = {
  2461. .enable_reg = 0x3e080,
  2462. .enable_mask = BIT(0),
  2463. .hw.init = &(struct clk_init_data){
  2464. .name = "gcc_usb0_phy_cfg_ahb_clk",
  2465. .parent_names = (const char *[]){
  2466. "pcnoc_clk_src"
  2467. },
  2468. .num_parents = 1,
  2469. .flags = CLK_SET_RATE_PARENT,
  2470. .ops = &clk_branch2_ops,
  2471. },
  2472. },
  2473. };
  2474. static struct clk_branch gcc_usb0_pipe_clk = {
  2475. .halt_reg = 0x3e040,
  2476. .halt_check = BRANCH_HALT_DELAY,
  2477. .clkr = {
  2478. .enable_reg = 0x3e040,
  2479. .enable_mask = BIT(0),
  2480. .hw.init = &(struct clk_init_data){
  2481. .name = "gcc_usb0_pipe_clk",
  2482. .parent_names = (const char *[]){
  2483. "usb0_pipe_clk_src"
  2484. },
  2485. .num_parents = 1,
  2486. .flags = CLK_SET_RATE_PARENT,
  2487. .ops = &clk_branch2_ops,
  2488. },
  2489. },
  2490. };
  2491. static struct clk_branch gcc_usb0_sleep_clk = {
  2492. .halt_reg = 0x3e004,
  2493. .clkr = {
  2494. .enable_reg = 0x3e004,
  2495. .enable_mask = BIT(0),
  2496. .hw.init = &(struct clk_init_data){
  2497. .name = "gcc_usb0_sleep_clk",
  2498. .parent_names = (const char *[]){
  2499. "gcc_sleep_clk_src"
  2500. },
  2501. .num_parents = 1,
  2502. .flags = CLK_SET_RATE_PARENT,
  2503. .ops = &clk_branch2_ops,
  2504. },
  2505. },
  2506. };
  2507. static struct clk_branch gcc_usb1_aux_clk = {
  2508. .halt_reg = 0x3f044,
  2509. .clkr = {
  2510. .enable_reg = 0x3f044,
  2511. .enable_mask = BIT(0),
  2512. .hw.init = &(struct clk_init_data){
  2513. .name = "gcc_usb1_aux_clk",
  2514. .parent_names = (const char *[]){
  2515. "usb1_aux_clk_src"
  2516. },
  2517. .num_parents = 1,
  2518. .flags = CLK_SET_RATE_PARENT,
  2519. .ops = &clk_branch2_ops,
  2520. },
  2521. },
  2522. };
  2523. static struct clk_branch gcc_sys_noc_usb1_axi_clk = {
  2524. .halt_reg = 0x26044,
  2525. .clkr = {
  2526. .enable_reg = 0x26044,
  2527. .enable_mask = BIT(0),
  2528. .hw.init = &(struct clk_init_data){
  2529. .name = "gcc_sys_noc_usb1_axi_clk",
  2530. .parent_names = (const char *[]){
  2531. "usb1_master_clk_src"
  2532. },
  2533. .num_parents = 1,
  2534. .flags = CLK_SET_RATE_PARENT,
  2535. .ops = &clk_branch2_ops,
  2536. },
  2537. },
  2538. };
  2539. static struct clk_branch gcc_usb1_master_clk = {
  2540. .halt_reg = 0x3f000,
  2541. .clkr = {
  2542. .enable_reg = 0x3f000,
  2543. .enable_mask = BIT(0),
  2544. .hw.init = &(struct clk_init_data){
  2545. .name = "gcc_usb1_master_clk",
  2546. .parent_names = (const char *[]){
  2547. "usb1_master_clk_src"
  2548. },
  2549. .num_parents = 1,
  2550. .flags = CLK_SET_RATE_PARENT,
  2551. .ops = &clk_branch2_ops,
  2552. },
  2553. },
  2554. };
  2555. static struct clk_branch gcc_usb1_mock_utmi_clk = {
  2556. .halt_reg = 0x3f008,
  2557. .clkr = {
  2558. .enable_reg = 0x3f008,
  2559. .enable_mask = BIT(0),
  2560. .hw.init = &(struct clk_init_data){
  2561. .name = "gcc_usb1_mock_utmi_clk",
  2562. .parent_names = (const char *[]){
  2563. "usb1_mock_utmi_clk_src"
  2564. },
  2565. .num_parents = 1,
  2566. .flags = CLK_SET_RATE_PARENT,
  2567. .ops = &clk_branch2_ops,
  2568. },
  2569. },
  2570. };
  2571. static struct clk_branch gcc_usb1_phy_cfg_ahb_clk = {
  2572. .halt_reg = 0x3f080,
  2573. .clkr = {
  2574. .enable_reg = 0x3f080,
  2575. .enable_mask = BIT(0),
  2576. .hw.init = &(struct clk_init_data){
  2577. .name = "gcc_usb1_phy_cfg_ahb_clk",
  2578. .parent_names = (const char *[]){
  2579. "pcnoc_clk_src"
  2580. },
  2581. .num_parents = 1,
  2582. .flags = CLK_SET_RATE_PARENT,
  2583. .ops = &clk_branch2_ops,
  2584. },
  2585. },
  2586. };
  2587. static struct clk_branch gcc_usb1_pipe_clk = {
  2588. .halt_reg = 0x3f040,
  2589. .halt_check = BRANCH_HALT_DELAY,
  2590. .clkr = {
  2591. .enable_reg = 0x3f040,
  2592. .enable_mask = BIT(0),
  2593. .hw.init = &(struct clk_init_data){
  2594. .name = "gcc_usb1_pipe_clk",
  2595. .parent_names = (const char *[]){
  2596. "usb1_pipe_clk_src"
  2597. },
  2598. .num_parents = 1,
  2599. .flags = CLK_SET_RATE_PARENT,
  2600. .ops = &clk_branch2_ops,
  2601. },
  2602. },
  2603. };
  2604. static struct clk_branch gcc_usb1_sleep_clk = {
  2605. .halt_reg = 0x3f004,
  2606. .clkr = {
  2607. .enable_reg = 0x3f004,
  2608. .enable_mask = BIT(0),
  2609. .hw.init = &(struct clk_init_data){
  2610. .name = "gcc_usb1_sleep_clk",
  2611. .parent_names = (const char *[]){
  2612. "gcc_sleep_clk_src"
  2613. },
  2614. .num_parents = 1,
  2615. .flags = CLK_SET_RATE_PARENT,
  2616. .ops = &clk_branch2_ops,
  2617. },
  2618. },
  2619. };
  2620. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2621. .halt_reg = 0x4201c,
  2622. .clkr = {
  2623. .enable_reg = 0x4201c,
  2624. .enable_mask = BIT(0),
  2625. .hw.init = &(struct clk_init_data){
  2626. .name = "gcc_sdcc1_ahb_clk",
  2627. .parent_names = (const char *[]){
  2628. "pcnoc_clk_src"
  2629. },
  2630. .num_parents = 1,
  2631. .flags = CLK_SET_RATE_PARENT,
  2632. .ops = &clk_branch2_ops,
  2633. },
  2634. },
  2635. };
  2636. static struct clk_branch gcc_sdcc1_apps_clk = {
  2637. .halt_reg = 0x42018,
  2638. .clkr = {
  2639. .enable_reg = 0x42018,
  2640. .enable_mask = BIT(0),
  2641. .hw.init = &(struct clk_init_data){
  2642. .name = "gcc_sdcc1_apps_clk",
  2643. .parent_names = (const char *[]){
  2644. "sdcc1_apps_clk_src"
  2645. },
  2646. .num_parents = 1,
  2647. .flags = CLK_SET_RATE_PARENT,
  2648. .ops = &clk_branch2_ops,
  2649. },
  2650. },
  2651. };
  2652. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  2653. .halt_reg = 0x5d014,
  2654. .clkr = {
  2655. .enable_reg = 0x5d014,
  2656. .enable_mask = BIT(0),
  2657. .hw.init = &(struct clk_init_data){
  2658. .name = "gcc_sdcc1_ice_core_clk",
  2659. .parent_names = (const char *[]){
  2660. "sdcc1_ice_core_clk_src"
  2661. },
  2662. .num_parents = 1,
  2663. .flags = CLK_SET_RATE_PARENT,
  2664. .ops = &clk_branch2_ops,
  2665. },
  2666. },
  2667. };
  2668. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2669. .halt_reg = 0x4301c,
  2670. .clkr = {
  2671. .enable_reg = 0x4301c,
  2672. .enable_mask = BIT(0),
  2673. .hw.init = &(struct clk_init_data){
  2674. .name = "gcc_sdcc2_ahb_clk",
  2675. .parent_names = (const char *[]){
  2676. "pcnoc_clk_src"
  2677. },
  2678. .num_parents = 1,
  2679. .flags = CLK_SET_RATE_PARENT,
  2680. .ops = &clk_branch2_ops,
  2681. },
  2682. },
  2683. };
  2684. static struct clk_branch gcc_sdcc2_apps_clk = {
  2685. .halt_reg = 0x43018,
  2686. .clkr = {
  2687. .enable_reg = 0x43018,
  2688. .enable_mask = BIT(0),
  2689. .hw.init = &(struct clk_init_data){
  2690. .name = "gcc_sdcc2_apps_clk",
  2691. .parent_names = (const char *[]){
  2692. "sdcc2_apps_clk_src"
  2693. },
  2694. .num_parents = 1,
  2695. .flags = CLK_SET_RATE_PARENT,
  2696. .ops = &clk_branch2_ops,
  2697. },
  2698. },
  2699. };
  2700. static struct clk_branch gcc_mem_noc_nss_axi_clk = {
  2701. .halt_reg = 0x1d03c,
  2702. .clkr = {
  2703. .enable_reg = 0x1d03c,
  2704. .enable_mask = BIT(0),
  2705. .hw.init = &(struct clk_init_data){
  2706. .name = "gcc_mem_noc_nss_axi_clk",
  2707. .parent_names = (const char *[]){
  2708. "nss_noc_clk_src"
  2709. },
  2710. .num_parents = 1,
  2711. .flags = CLK_SET_RATE_PARENT,
  2712. .ops = &clk_branch2_ops,
  2713. },
  2714. },
  2715. };
  2716. static struct clk_branch gcc_nss_ce_apb_clk = {
  2717. .halt_reg = 0x68174,
  2718. .clkr = {
  2719. .enable_reg = 0x68174,
  2720. .enable_mask = BIT(0),
  2721. .hw.init = &(struct clk_init_data){
  2722. .name = "gcc_nss_ce_apb_clk",
  2723. .parent_names = (const char *[]){
  2724. "nss_ce_clk_src"
  2725. },
  2726. .num_parents = 1,
  2727. .flags = CLK_SET_RATE_PARENT,
  2728. .ops = &clk_branch2_ops,
  2729. },
  2730. },
  2731. };
  2732. static struct clk_branch gcc_nss_ce_axi_clk = {
  2733. .halt_reg = 0x68170,
  2734. .clkr = {
  2735. .enable_reg = 0x68170,
  2736. .enable_mask = BIT(0),
  2737. .hw.init = &(struct clk_init_data){
  2738. .name = "gcc_nss_ce_axi_clk",
  2739. .parent_names = (const char *[]){
  2740. "nss_ce_clk_src"
  2741. },
  2742. .num_parents = 1,
  2743. .flags = CLK_SET_RATE_PARENT,
  2744. .ops = &clk_branch2_ops,
  2745. },
  2746. },
  2747. };
  2748. static struct clk_branch gcc_nss_cfg_clk = {
  2749. .halt_reg = 0x68160,
  2750. .clkr = {
  2751. .enable_reg = 0x68160,
  2752. .enable_mask = BIT(0),
  2753. .hw.init = &(struct clk_init_data){
  2754. .name = "gcc_nss_cfg_clk",
  2755. .parent_names = (const char *[]){
  2756. "pcnoc_clk_src"
  2757. },
  2758. .num_parents = 1,
  2759. .flags = CLK_SET_RATE_PARENT,
  2760. .ops = &clk_branch2_ops,
  2761. },
  2762. },
  2763. };
  2764. static struct clk_branch gcc_nss_crypto_clk = {
  2765. .halt_reg = 0x68164,
  2766. .clkr = {
  2767. .enable_reg = 0x68164,
  2768. .enable_mask = BIT(0),
  2769. .hw.init = &(struct clk_init_data){
  2770. .name = "gcc_nss_crypto_clk",
  2771. .parent_names = (const char *[]){
  2772. "nss_crypto_clk_src"
  2773. },
  2774. .num_parents = 1,
  2775. .flags = CLK_SET_RATE_PARENT,
  2776. .ops = &clk_branch2_ops,
  2777. },
  2778. },
  2779. };
  2780. static struct clk_branch gcc_nss_csr_clk = {
  2781. .halt_reg = 0x68318,
  2782. .clkr = {
  2783. .enable_reg = 0x68318,
  2784. .enable_mask = BIT(0),
  2785. .hw.init = &(struct clk_init_data){
  2786. .name = "gcc_nss_csr_clk",
  2787. .parent_names = (const char *[]){
  2788. "nss_ce_clk_src"
  2789. },
  2790. .num_parents = 1,
  2791. .flags = CLK_SET_RATE_PARENT,
  2792. .ops = &clk_branch2_ops,
  2793. },
  2794. },
  2795. };
  2796. static struct clk_branch gcc_nss_edma_cfg_clk = {
  2797. .halt_reg = 0x6819c,
  2798. .clkr = {
  2799. .enable_reg = 0x6819c,
  2800. .enable_mask = BIT(0),
  2801. .hw.init = &(struct clk_init_data){
  2802. .name = "gcc_nss_edma_cfg_clk",
  2803. .parent_names = (const char *[]){
  2804. "nss_ppe_clk_src"
  2805. },
  2806. .num_parents = 1,
  2807. .flags = CLK_SET_RATE_PARENT,
  2808. .ops = &clk_branch2_ops,
  2809. },
  2810. },
  2811. };
  2812. static struct clk_branch gcc_nss_edma_clk = {
  2813. .halt_reg = 0x68198,
  2814. .clkr = {
  2815. .enable_reg = 0x68198,
  2816. .enable_mask = BIT(0),
  2817. .hw.init = &(struct clk_init_data){
  2818. .name = "gcc_nss_edma_clk",
  2819. .parent_names = (const char *[]){
  2820. "nss_ppe_clk_src"
  2821. },
  2822. .num_parents = 1,
  2823. .flags = CLK_SET_RATE_PARENT,
  2824. .ops = &clk_branch2_ops,
  2825. },
  2826. },
  2827. };
  2828. static struct clk_branch gcc_nss_imem_clk = {
  2829. .halt_reg = 0x68178,
  2830. .clkr = {
  2831. .enable_reg = 0x68178,
  2832. .enable_mask = BIT(0),
  2833. .hw.init = &(struct clk_init_data){
  2834. .name = "gcc_nss_imem_clk",
  2835. .parent_names = (const char *[]){
  2836. "nss_imem_clk_src"
  2837. },
  2838. .num_parents = 1,
  2839. .flags = CLK_SET_RATE_PARENT,
  2840. .ops = &clk_branch2_ops,
  2841. },
  2842. },
  2843. };
  2844. static struct clk_branch gcc_nss_noc_clk = {
  2845. .halt_reg = 0x68168,
  2846. .clkr = {
  2847. .enable_reg = 0x68168,
  2848. .enable_mask = BIT(0),
  2849. .hw.init = &(struct clk_init_data){
  2850. .name = "gcc_nss_noc_clk",
  2851. .parent_names = (const char *[]){
  2852. "nss_noc_clk_src"
  2853. },
  2854. .num_parents = 1,
  2855. .flags = CLK_SET_RATE_PARENT,
  2856. .ops = &clk_branch2_ops,
  2857. },
  2858. },
  2859. };
  2860. static struct clk_branch gcc_nss_ppe_btq_clk = {
  2861. .halt_reg = 0x6833c,
  2862. .clkr = {
  2863. .enable_reg = 0x6833c,
  2864. .enable_mask = BIT(0),
  2865. .hw.init = &(struct clk_init_data){
  2866. .name = "gcc_nss_ppe_btq_clk",
  2867. .parent_names = (const char *[]){
  2868. "nss_ppe_clk_src"
  2869. },
  2870. .num_parents = 1,
  2871. .flags = CLK_SET_RATE_PARENT,
  2872. .ops = &clk_branch2_ops,
  2873. },
  2874. },
  2875. };
  2876. static struct clk_branch gcc_nss_ppe_cfg_clk = {
  2877. .halt_reg = 0x68194,
  2878. .clkr = {
  2879. .enable_reg = 0x68194,
  2880. .enable_mask = BIT(0),
  2881. .hw.init = &(struct clk_init_data){
  2882. .name = "gcc_nss_ppe_cfg_clk",
  2883. .parent_names = (const char *[]){
  2884. "nss_ppe_clk_src"
  2885. },
  2886. .num_parents = 1,
  2887. .flags = CLK_SET_RATE_PARENT,
  2888. .ops = &clk_branch2_ops,
  2889. },
  2890. },
  2891. };
  2892. static struct clk_branch gcc_nss_ppe_clk = {
  2893. .halt_reg = 0x68190,
  2894. .clkr = {
  2895. .enable_reg = 0x68190,
  2896. .enable_mask = BIT(0),
  2897. .hw.init = &(struct clk_init_data){
  2898. .name = "gcc_nss_ppe_clk",
  2899. .parent_names = (const char *[]){
  2900. "nss_ppe_clk_src"
  2901. },
  2902. .num_parents = 1,
  2903. .flags = CLK_SET_RATE_PARENT,
  2904. .ops = &clk_branch2_ops,
  2905. },
  2906. },
  2907. };
  2908. static struct clk_branch gcc_nss_ppe_ipe_clk = {
  2909. .halt_reg = 0x68338,
  2910. .clkr = {
  2911. .enable_reg = 0x68338,
  2912. .enable_mask = BIT(0),
  2913. .hw.init = &(struct clk_init_data){
  2914. .name = "gcc_nss_ppe_ipe_clk",
  2915. .parent_names = (const char *[]){
  2916. "nss_ppe_clk_src"
  2917. },
  2918. .num_parents = 1,
  2919. .flags = CLK_SET_RATE_PARENT,
  2920. .ops = &clk_branch2_ops,
  2921. },
  2922. },
  2923. };
  2924. static struct clk_branch gcc_nss_ptp_ref_clk = {
  2925. .halt_reg = 0x6816c,
  2926. .clkr = {
  2927. .enable_reg = 0x6816c,
  2928. .enable_mask = BIT(0),
  2929. .hw.init = &(struct clk_init_data){
  2930. .name = "gcc_nss_ptp_ref_clk",
  2931. .parent_names = (const char *[]){
  2932. "nss_ppe_cdiv_clk_src"
  2933. },
  2934. .num_parents = 1,
  2935. .flags = CLK_SET_RATE_PARENT,
  2936. .ops = &clk_branch2_ops,
  2937. },
  2938. },
  2939. };
  2940. static struct clk_branch gcc_nssnoc_ce_apb_clk = {
  2941. .halt_reg = 0x6830c,
  2942. .clkr = {
  2943. .enable_reg = 0x6830c,
  2944. .enable_mask = BIT(0),
  2945. .hw.init = &(struct clk_init_data){
  2946. .name = "gcc_nssnoc_ce_apb_clk",
  2947. .parent_names = (const char *[]){
  2948. "nss_ce_clk_src"
  2949. },
  2950. .num_parents = 1,
  2951. .flags = CLK_SET_RATE_PARENT,
  2952. .ops = &clk_branch2_ops,
  2953. },
  2954. },
  2955. };
  2956. static struct clk_branch gcc_nssnoc_ce_axi_clk = {
  2957. .halt_reg = 0x68308,
  2958. .clkr = {
  2959. .enable_reg = 0x68308,
  2960. .enable_mask = BIT(0),
  2961. .hw.init = &(struct clk_init_data){
  2962. .name = "gcc_nssnoc_ce_axi_clk",
  2963. .parent_names = (const char *[]){
  2964. "nss_ce_clk_src"
  2965. },
  2966. .num_parents = 1,
  2967. .flags = CLK_SET_RATE_PARENT,
  2968. .ops = &clk_branch2_ops,
  2969. },
  2970. },
  2971. };
  2972. static struct clk_branch gcc_nssnoc_crypto_clk = {
  2973. .halt_reg = 0x68314,
  2974. .clkr = {
  2975. .enable_reg = 0x68314,
  2976. .enable_mask = BIT(0),
  2977. .hw.init = &(struct clk_init_data){
  2978. .name = "gcc_nssnoc_crypto_clk",
  2979. .parent_names = (const char *[]){
  2980. "nss_crypto_clk_src"
  2981. },
  2982. .num_parents = 1,
  2983. .flags = CLK_SET_RATE_PARENT,
  2984. .ops = &clk_branch2_ops,
  2985. },
  2986. },
  2987. };
  2988. static struct clk_branch gcc_nssnoc_ppe_cfg_clk = {
  2989. .halt_reg = 0x68304,
  2990. .clkr = {
  2991. .enable_reg = 0x68304,
  2992. .enable_mask = BIT(0),
  2993. .hw.init = &(struct clk_init_data){
  2994. .name = "gcc_nssnoc_ppe_cfg_clk",
  2995. .parent_names = (const char *[]){
  2996. "nss_ppe_clk_src"
  2997. },
  2998. .num_parents = 1,
  2999. .flags = CLK_SET_RATE_PARENT,
  3000. .ops = &clk_branch2_ops,
  3001. },
  3002. },
  3003. };
  3004. static struct clk_branch gcc_nssnoc_ppe_clk = {
  3005. .halt_reg = 0x68300,
  3006. .clkr = {
  3007. .enable_reg = 0x68300,
  3008. .enable_mask = BIT(0),
  3009. .hw.init = &(struct clk_init_data){
  3010. .name = "gcc_nssnoc_ppe_clk",
  3011. .parent_names = (const char *[]){
  3012. "nss_ppe_clk_src"
  3013. },
  3014. .num_parents = 1,
  3015. .flags = CLK_SET_RATE_PARENT,
  3016. .ops = &clk_branch2_ops,
  3017. },
  3018. },
  3019. };
  3020. static struct clk_branch gcc_nssnoc_qosgen_ref_clk = {
  3021. .halt_reg = 0x68180,
  3022. .clkr = {
  3023. .enable_reg = 0x68180,
  3024. .enable_mask = BIT(0),
  3025. .hw.init = &(struct clk_init_data){
  3026. .name = "gcc_nssnoc_qosgen_ref_clk",
  3027. .parent_names = (const char *[]){
  3028. "gcc_xo_clk_src"
  3029. },
  3030. .num_parents = 1,
  3031. .flags = CLK_SET_RATE_PARENT,
  3032. .ops = &clk_branch2_ops,
  3033. },
  3034. },
  3035. };
  3036. static struct clk_branch gcc_nssnoc_snoc_clk = {
  3037. .halt_reg = 0x68188,
  3038. .clkr = {
  3039. .enable_reg = 0x68188,
  3040. .enable_mask = BIT(0),
  3041. .hw.init = &(struct clk_init_data){
  3042. .name = "gcc_nssnoc_snoc_clk",
  3043. .parent_names = (const char *[]){
  3044. "system_noc_clk_src"
  3045. },
  3046. .num_parents = 1,
  3047. .flags = CLK_SET_RATE_PARENT,
  3048. .ops = &clk_branch2_ops,
  3049. },
  3050. },
  3051. };
  3052. static struct clk_branch gcc_nssnoc_timeout_ref_clk = {
  3053. .halt_reg = 0x68184,
  3054. .clkr = {
  3055. .enable_reg = 0x68184,
  3056. .enable_mask = BIT(0),
  3057. .hw.init = &(struct clk_init_data){
  3058. .name = "gcc_nssnoc_timeout_ref_clk",
  3059. .parent_names = (const char *[]){
  3060. "gcc_xo_div4_clk_src"
  3061. },
  3062. .num_parents = 1,
  3063. .flags = CLK_SET_RATE_PARENT,
  3064. .ops = &clk_branch2_ops,
  3065. },
  3066. },
  3067. };
  3068. static struct clk_branch gcc_nssnoc_ubi0_ahb_clk = {
  3069. .halt_reg = 0x68270,
  3070. .clkr = {
  3071. .enable_reg = 0x68270,
  3072. .enable_mask = BIT(0),
  3073. .hw.init = &(struct clk_init_data){
  3074. .name = "gcc_nssnoc_ubi0_ahb_clk",
  3075. .parent_names = (const char *[]){
  3076. "nss_ce_clk_src"
  3077. },
  3078. .num_parents = 1,
  3079. .flags = CLK_SET_RATE_PARENT,
  3080. .ops = &clk_branch2_ops,
  3081. },
  3082. },
  3083. };
  3084. static struct clk_branch gcc_nssnoc_ubi1_ahb_clk = {
  3085. .halt_reg = 0x68274,
  3086. .clkr = {
  3087. .enable_reg = 0x68274,
  3088. .enable_mask = BIT(0),
  3089. .hw.init = &(struct clk_init_data){
  3090. .name = "gcc_nssnoc_ubi1_ahb_clk",
  3091. .parent_names = (const char *[]){
  3092. "nss_ce_clk_src"
  3093. },
  3094. .num_parents = 1,
  3095. .flags = CLK_SET_RATE_PARENT,
  3096. .ops = &clk_branch2_ops,
  3097. },
  3098. },
  3099. };
  3100. static struct clk_branch gcc_ubi0_ahb_clk = {
  3101. .halt_reg = 0x6820c,
  3102. .clkr = {
  3103. .enable_reg = 0x6820c,
  3104. .enable_mask = BIT(0),
  3105. .hw.init = &(struct clk_init_data){
  3106. .name = "gcc_ubi0_ahb_clk",
  3107. .parent_names = (const char *[]){
  3108. "nss_ce_clk_src"
  3109. },
  3110. .num_parents = 1,
  3111. .flags = CLK_SET_RATE_PARENT,
  3112. .ops = &clk_branch2_ops,
  3113. },
  3114. },
  3115. };
  3116. static struct clk_branch gcc_ubi0_axi_clk = {
  3117. .halt_reg = 0x68200,
  3118. .clkr = {
  3119. .enable_reg = 0x68200,
  3120. .enable_mask = BIT(0),
  3121. .hw.init = &(struct clk_init_data){
  3122. .name = "gcc_ubi0_axi_clk",
  3123. .parent_names = (const char *[]){
  3124. "nss_noc_clk_src"
  3125. },
  3126. .num_parents = 1,
  3127. .flags = CLK_SET_RATE_PARENT,
  3128. .ops = &clk_branch2_ops,
  3129. },
  3130. },
  3131. };
  3132. static struct clk_branch gcc_ubi0_nc_axi_clk = {
  3133. .halt_reg = 0x68204,
  3134. .clkr = {
  3135. .enable_reg = 0x68204,
  3136. .enable_mask = BIT(0),
  3137. .hw.init = &(struct clk_init_data){
  3138. .name = "gcc_ubi0_nc_axi_clk",
  3139. .parent_names = (const char *[]){
  3140. "nss_noc_clk_src"
  3141. },
  3142. .num_parents = 1,
  3143. .flags = CLK_SET_RATE_PARENT,
  3144. .ops = &clk_branch2_ops,
  3145. },
  3146. },
  3147. };
  3148. static struct clk_branch gcc_ubi0_core_clk = {
  3149. .halt_reg = 0x68210,
  3150. .clkr = {
  3151. .enable_reg = 0x68210,
  3152. .enable_mask = BIT(0),
  3153. .hw.init = &(struct clk_init_data){
  3154. .name = "gcc_ubi0_core_clk",
  3155. .parent_names = (const char *[]){
  3156. "nss_ubi0_div_clk_src"
  3157. },
  3158. .num_parents = 1,
  3159. .flags = CLK_SET_RATE_PARENT,
  3160. .ops = &clk_branch2_ops,
  3161. },
  3162. },
  3163. };
  3164. static struct clk_branch gcc_ubi0_mpt_clk = {
  3165. .halt_reg = 0x68208,
  3166. .clkr = {
  3167. .enable_reg = 0x68208,
  3168. .enable_mask = BIT(0),
  3169. .hw.init = &(struct clk_init_data){
  3170. .name = "gcc_ubi0_mpt_clk",
  3171. .parent_names = (const char *[]){
  3172. "ubi_mpt_clk_src"
  3173. },
  3174. .num_parents = 1,
  3175. .flags = CLK_SET_RATE_PARENT,
  3176. .ops = &clk_branch2_ops,
  3177. },
  3178. },
  3179. };
  3180. static struct clk_branch gcc_ubi1_ahb_clk = {
  3181. .halt_reg = 0x6822c,
  3182. .clkr = {
  3183. .enable_reg = 0x6822c,
  3184. .enable_mask = BIT(0),
  3185. .hw.init = &(struct clk_init_data){
  3186. .name = "gcc_ubi1_ahb_clk",
  3187. .parent_names = (const char *[]){
  3188. "nss_ce_clk_src"
  3189. },
  3190. .num_parents = 1,
  3191. .flags = CLK_SET_RATE_PARENT,
  3192. .ops = &clk_branch2_ops,
  3193. },
  3194. },
  3195. };
  3196. static struct clk_branch gcc_ubi1_axi_clk = {
  3197. .halt_reg = 0x68220,
  3198. .clkr = {
  3199. .enable_reg = 0x68220,
  3200. .enable_mask = BIT(0),
  3201. .hw.init = &(struct clk_init_data){
  3202. .name = "gcc_ubi1_axi_clk",
  3203. .parent_names = (const char *[]){
  3204. "nss_noc_clk_src"
  3205. },
  3206. .num_parents = 1,
  3207. .flags = CLK_SET_RATE_PARENT,
  3208. .ops = &clk_branch2_ops,
  3209. },
  3210. },
  3211. };
  3212. static struct clk_branch gcc_ubi1_nc_axi_clk = {
  3213. .halt_reg = 0x68224,
  3214. .clkr = {
  3215. .enable_reg = 0x68224,
  3216. .enable_mask = BIT(0),
  3217. .hw.init = &(struct clk_init_data){
  3218. .name = "gcc_ubi1_nc_axi_clk",
  3219. .parent_names = (const char *[]){
  3220. "nss_noc_clk_src"
  3221. },
  3222. .num_parents = 1,
  3223. .flags = CLK_SET_RATE_PARENT,
  3224. .ops = &clk_branch2_ops,
  3225. },
  3226. },
  3227. };
  3228. static struct clk_branch gcc_ubi1_core_clk = {
  3229. .halt_reg = 0x68230,
  3230. .clkr = {
  3231. .enable_reg = 0x68230,
  3232. .enable_mask = BIT(0),
  3233. .hw.init = &(struct clk_init_data){
  3234. .name = "gcc_ubi1_core_clk",
  3235. .parent_names = (const char *[]){
  3236. "nss_ubi1_div_clk_src"
  3237. },
  3238. .num_parents = 1,
  3239. .flags = CLK_SET_RATE_PARENT,
  3240. .ops = &clk_branch2_ops,
  3241. },
  3242. },
  3243. };
  3244. static struct clk_branch gcc_ubi1_mpt_clk = {
  3245. .halt_reg = 0x68228,
  3246. .clkr = {
  3247. .enable_reg = 0x68228,
  3248. .enable_mask = BIT(0),
  3249. .hw.init = &(struct clk_init_data){
  3250. .name = "gcc_ubi1_mpt_clk",
  3251. .parent_names = (const char *[]){
  3252. "ubi_mpt_clk_src"
  3253. },
  3254. .num_parents = 1,
  3255. .flags = CLK_SET_RATE_PARENT,
  3256. .ops = &clk_branch2_ops,
  3257. },
  3258. },
  3259. };
  3260. static struct clk_branch gcc_cmn_12gpll_ahb_clk = {
  3261. .halt_reg = 0x56308,
  3262. .clkr = {
  3263. .enable_reg = 0x56308,
  3264. .enable_mask = BIT(0),
  3265. .hw.init = &(struct clk_init_data){
  3266. .name = "gcc_cmn_12gpll_ahb_clk",
  3267. .parent_names = (const char *[]){
  3268. "pcnoc_clk_src"
  3269. },
  3270. .num_parents = 1,
  3271. .flags = CLK_SET_RATE_PARENT,
  3272. .ops = &clk_branch2_ops,
  3273. },
  3274. },
  3275. };
  3276. static struct clk_branch gcc_cmn_12gpll_sys_clk = {
  3277. .halt_reg = 0x5630c,
  3278. .clkr = {
  3279. .enable_reg = 0x5630c,
  3280. .enable_mask = BIT(0),
  3281. .hw.init = &(struct clk_init_data){
  3282. .name = "gcc_cmn_12gpll_sys_clk",
  3283. .parent_names = (const char *[]){
  3284. "gcc_xo_clk_src"
  3285. },
  3286. .num_parents = 1,
  3287. .flags = CLK_SET_RATE_PARENT,
  3288. .ops = &clk_branch2_ops,
  3289. },
  3290. },
  3291. };
  3292. static struct clk_branch gcc_mdio_ahb_clk = {
  3293. .halt_reg = 0x58004,
  3294. .clkr = {
  3295. .enable_reg = 0x58004,
  3296. .enable_mask = BIT(0),
  3297. .hw.init = &(struct clk_init_data){
  3298. .name = "gcc_mdio_ahb_clk",
  3299. .parent_names = (const char *[]){
  3300. "pcnoc_clk_src"
  3301. },
  3302. .num_parents = 1,
  3303. .flags = CLK_SET_RATE_PARENT,
  3304. .ops = &clk_branch2_ops,
  3305. },
  3306. },
  3307. };
  3308. static struct clk_branch gcc_uniphy0_ahb_clk = {
  3309. .halt_reg = 0x56008,
  3310. .clkr = {
  3311. .enable_reg = 0x56008,
  3312. .enable_mask = BIT(0),
  3313. .hw.init = &(struct clk_init_data){
  3314. .name = "gcc_uniphy0_ahb_clk",
  3315. .parent_names = (const char *[]){
  3316. "pcnoc_clk_src"
  3317. },
  3318. .num_parents = 1,
  3319. .flags = CLK_SET_RATE_PARENT,
  3320. .ops = &clk_branch2_ops,
  3321. },
  3322. },
  3323. };
  3324. static struct clk_branch gcc_uniphy0_sys_clk = {
  3325. .halt_reg = 0x5600c,
  3326. .clkr = {
  3327. .enable_reg = 0x5600c,
  3328. .enable_mask = BIT(0),
  3329. .hw.init = &(struct clk_init_data){
  3330. .name = "gcc_uniphy0_sys_clk",
  3331. .parent_names = (const char *[]){
  3332. "gcc_xo_clk_src"
  3333. },
  3334. .num_parents = 1,
  3335. .flags = CLK_SET_RATE_PARENT,
  3336. .ops = &clk_branch2_ops,
  3337. },
  3338. },
  3339. };
  3340. static struct clk_branch gcc_uniphy1_ahb_clk = {
  3341. .halt_reg = 0x56108,
  3342. .clkr = {
  3343. .enable_reg = 0x56108,
  3344. .enable_mask = BIT(0),
  3345. .hw.init = &(struct clk_init_data){
  3346. .name = "gcc_uniphy1_ahb_clk",
  3347. .parent_names = (const char *[]){
  3348. "pcnoc_clk_src"
  3349. },
  3350. .num_parents = 1,
  3351. .flags = CLK_SET_RATE_PARENT,
  3352. .ops = &clk_branch2_ops,
  3353. },
  3354. },
  3355. };
  3356. static struct clk_branch gcc_uniphy1_sys_clk = {
  3357. .halt_reg = 0x5610c,
  3358. .clkr = {
  3359. .enable_reg = 0x5610c,
  3360. .enable_mask = BIT(0),
  3361. .hw.init = &(struct clk_init_data){
  3362. .name = "gcc_uniphy1_sys_clk",
  3363. .parent_names = (const char *[]){
  3364. "gcc_xo_clk_src"
  3365. },
  3366. .num_parents = 1,
  3367. .flags = CLK_SET_RATE_PARENT,
  3368. .ops = &clk_branch2_ops,
  3369. },
  3370. },
  3371. };
  3372. static struct clk_branch gcc_uniphy2_ahb_clk = {
  3373. .halt_reg = 0x56208,
  3374. .clkr = {
  3375. .enable_reg = 0x56208,
  3376. .enable_mask = BIT(0),
  3377. .hw.init = &(struct clk_init_data){
  3378. .name = "gcc_uniphy2_ahb_clk",
  3379. .parent_names = (const char *[]){
  3380. "pcnoc_clk_src"
  3381. },
  3382. .num_parents = 1,
  3383. .flags = CLK_SET_RATE_PARENT,
  3384. .ops = &clk_branch2_ops,
  3385. },
  3386. },
  3387. };
  3388. static struct clk_branch gcc_uniphy2_sys_clk = {
  3389. .halt_reg = 0x5620c,
  3390. .clkr = {
  3391. .enable_reg = 0x5620c,
  3392. .enable_mask = BIT(0),
  3393. .hw.init = &(struct clk_init_data){
  3394. .name = "gcc_uniphy2_sys_clk",
  3395. .parent_names = (const char *[]){
  3396. "gcc_xo_clk_src"
  3397. },
  3398. .num_parents = 1,
  3399. .flags = CLK_SET_RATE_PARENT,
  3400. .ops = &clk_branch2_ops,
  3401. },
  3402. },
  3403. };
  3404. static struct clk_branch gcc_nss_port1_rx_clk = {
  3405. .halt_reg = 0x68240,
  3406. .clkr = {
  3407. .enable_reg = 0x68240,
  3408. .enable_mask = BIT(0),
  3409. .hw.init = &(struct clk_init_data){
  3410. .name = "gcc_nss_port1_rx_clk",
  3411. .parent_names = (const char *[]){
  3412. "nss_port1_rx_div_clk_src"
  3413. },
  3414. .num_parents = 1,
  3415. .flags = CLK_SET_RATE_PARENT,
  3416. .ops = &clk_branch2_ops,
  3417. },
  3418. },
  3419. };
  3420. static struct clk_branch gcc_nss_port1_tx_clk = {
  3421. .halt_reg = 0x68244,
  3422. .clkr = {
  3423. .enable_reg = 0x68244,
  3424. .enable_mask = BIT(0),
  3425. .hw.init = &(struct clk_init_data){
  3426. .name = "gcc_nss_port1_tx_clk",
  3427. .parent_names = (const char *[]){
  3428. "nss_port1_tx_div_clk_src"
  3429. },
  3430. .num_parents = 1,
  3431. .flags = CLK_SET_RATE_PARENT,
  3432. .ops = &clk_branch2_ops,
  3433. },
  3434. },
  3435. };
  3436. static struct clk_branch gcc_nss_port2_rx_clk = {
  3437. .halt_reg = 0x68248,
  3438. .clkr = {
  3439. .enable_reg = 0x68248,
  3440. .enable_mask = BIT(0),
  3441. .hw.init = &(struct clk_init_data){
  3442. .name = "gcc_nss_port2_rx_clk",
  3443. .parent_names = (const char *[]){
  3444. "nss_port2_rx_div_clk_src"
  3445. },
  3446. .num_parents = 1,
  3447. .flags = CLK_SET_RATE_PARENT,
  3448. .ops = &clk_branch2_ops,
  3449. },
  3450. },
  3451. };
  3452. static struct clk_branch gcc_nss_port2_tx_clk = {
  3453. .halt_reg = 0x6824c,
  3454. .clkr = {
  3455. .enable_reg = 0x6824c,
  3456. .enable_mask = BIT(0),
  3457. .hw.init = &(struct clk_init_data){
  3458. .name = "gcc_nss_port2_tx_clk",
  3459. .parent_names = (const char *[]){
  3460. "nss_port2_tx_div_clk_src"
  3461. },
  3462. .num_parents = 1,
  3463. .flags = CLK_SET_RATE_PARENT,
  3464. .ops = &clk_branch2_ops,
  3465. },
  3466. },
  3467. };
  3468. static struct clk_branch gcc_nss_port3_rx_clk = {
  3469. .halt_reg = 0x68250,
  3470. .clkr = {
  3471. .enable_reg = 0x68250,
  3472. .enable_mask = BIT(0),
  3473. .hw.init = &(struct clk_init_data){
  3474. .name = "gcc_nss_port3_rx_clk",
  3475. .parent_names = (const char *[]){
  3476. "nss_port3_rx_div_clk_src"
  3477. },
  3478. .num_parents = 1,
  3479. .flags = CLK_SET_RATE_PARENT,
  3480. .ops = &clk_branch2_ops,
  3481. },
  3482. },
  3483. };
  3484. static struct clk_branch gcc_nss_port3_tx_clk = {
  3485. .halt_reg = 0x68254,
  3486. .clkr = {
  3487. .enable_reg = 0x68254,
  3488. .enable_mask = BIT(0),
  3489. .hw.init = &(struct clk_init_data){
  3490. .name = "gcc_nss_port3_tx_clk",
  3491. .parent_names = (const char *[]){
  3492. "nss_port3_tx_div_clk_src"
  3493. },
  3494. .num_parents = 1,
  3495. .flags = CLK_SET_RATE_PARENT,
  3496. .ops = &clk_branch2_ops,
  3497. },
  3498. },
  3499. };
  3500. static struct clk_branch gcc_nss_port4_rx_clk = {
  3501. .halt_reg = 0x68258,
  3502. .clkr = {
  3503. .enable_reg = 0x68258,
  3504. .enable_mask = BIT(0),
  3505. .hw.init = &(struct clk_init_data){
  3506. .name = "gcc_nss_port4_rx_clk",
  3507. .parent_names = (const char *[]){
  3508. "nss_port4_rx_div_clk_src"
  3509. },
  3510. .num_parents = 1,
  3511. .flags = CLK_SET_RATE_PARENT,
  3512. .ops = &clk_branch2_ops,
  3513. },
  3514. },
  3515. };
  3516. static struct clk_branch gcc_nss_port4_tx_clk = {
  3517. .halt_reg = 0x6825c,
  3518. .clkr = {
  3519. .enable_reg = 0x6825c,
  3520. .enable_mask = BIT(0),
  3521. .hw.init = &(struct clk_init_data){
  3522. .name = "gcc_nss_port4_tx_clk",
  3523. .parent_names = (const char *[]){
  3524. "nss_port4_tx_div_clk_src"
  3525. },
  3526. .num_parents = 1,
  3527. .flags = CLK_SET_RATE_PARENT,
  3528. .ops = &clk_branch2_ops,
  3529. },
  3530. },
  3531. };
  3532. static struct clk_branch gcc_nss_port5_rx_clk = {
  3533. .halt_reg = 0x68260,
  3534. .clkr = {
  3535. .enable_reg = 0x68260,
  3536. .enable_mask = BIT(0),
  3537. .hw.init = &(struct clk_init_data){
  3538. .name = "gcc_nss_port5_rx_clk",
  3539. .parent_names = (const char *[]){
  3540. "nss_port5_rx_div_clk_src"
  3541. },
  3542. .num_parents = 1,
  3543. .flags = CLK_SET_RATE_PARENT,
  3544. .ops = &clk_branch2_ops,
  3545. },
  3546. },
  3547. };
  3548. static struct clk_branch gcc_nss_port5_tx_clk = {
  3549. .halt_reg = 0x68264,
  3550. .clkr = {
  3551. .enable_reg = 0x68264,
  3552. .enable_mask = BIT(0),
  3553. .hw.init = &(struct clk_init_data){
  3554. .name = "gcc_nss_port5_tx_clk",
  3555. .parent_names = (const char *[]){
  3556. "nss_port5_tx_div_clk_src"
  3557. },
  3558. .num_parents = 1,
  3559. .flags = CLK_SET_RATE_PARENT,
  3560. .ops = &clk_branch2_ops,
  3561. },
  3562. },
  3563. };
  3564. static struct clk_branch gcc_nss_port6_rx_clk = {
  3565. .halt_reg = 0x68268,
  3566. .clkr = {
  3567. .enable_reg = 0x68268,
  3568. .enable_mask = BIT(0),
  3569. .hw.init = &(struct clk_init_data){
  3570. .name = "gcc_nss_port6_rx_clk",
  3571. .parent_names = (const char *[]){
  3572. "nss_port6_rx_div_clk_src"
  3573. },
  3574. .num_parents = 1,
  3575. .flags = CLK_SET_RATE_PARENT,
  3576. .ops = &clk_branch2_ops,
  3577. },
  3578. },
  3579. };
  3580. static struct clk_branch gcc_nss_port6_tx_clk = {
  3581. .halt_reg = 0x6826c,
  3582. .clkr = {
  3583. .enable_reg = 0x6826c,
  3584. .enable_mask = BIT(0),
  3585. .hw.init = &(struct clk_init_data){
  3586. .name = "gcc_nss_port6_tx_clk",
  3587. .parent_names = (const char *[]){
  3588. "nss_port6_tx_div_clk_src"
  3589. },
  3590. .num_parents = 1,
  3591. .flags = CLK_SET_RATE_PARENT,
  3592. .ops = &clk_branch2_ops,
  3593. },
  3594. },
  3595. };
  3596. static struct clk_branch gcc_port1_mac_clk = {
  3597. .halt_reg = 0x68320,
  3598. .clkr = {
  3599. .enable_reg = 0x68320,
  3600. .enable_mask = BIT(0),
  3601. .hw.init = &(struct clk_init_data){
  3602. .name = "gcc_port1_mac_clk",
  3603. .parent_names = (const char *[]){
  3604. "nss_ppe_clk_src"
  3605. },
  3606. .num_parents = 1,
  3607. .flags = CLK_SET_RATE_PARENT,
  3608. .ops = &clk_branch2_ops,
  3609. },
  3610. },
  3611. };
  3612. static struct clk_branch gcc_port2_mac_clk = {
  3613. .halt_reg = 0x68324,
  3614. .clkr = {
  3615. .enable_reg = 0x68324,
  3616. .enable_mask = BIT(0),
  3617. .hw.init = &(struct clk_init_data){
  3618. .name = "gcc_port2_mac_clk",
  3619. .parent_names = (const char *[]){
  3620. "nss_ppe_clk_src"
  3621. },
  3622. .num_parents = 1,
  3623. .flags = CLK_SET_RATE_PARENT,
  3624. .ops = &clk_branch2_ops,
  3625. },
  3626. },
  3627. };
  3628. static struct clk_branch gcc_port3_mac_clk = {
  3629. .halt_reg = 0x68328,
  3630. .clkr = {
  3631. .enable_reg = 0x68328,
  3632. .enable_mask = BIT(0),
  3633. .hw.init = &(struct clk_init_data){
  3634. .name = "gcc_port3_mac_clk",
  3635. .parent_names = (const char *[]){
  3636. "nss_ppe_clk_src"
  3637. },
  3638. .num_parents = 1,
  3639. .flags = CLK_SET_RATE_PARENT,
  3640. .ops = &clk_branch2_ops,
  3641. },
  3642. },
  3643. };
  3644. static struct clk_branch gcc_port4_mac_clk = {
  3645. .halt_reg = 0x6832c,
  3646. .clkr = {
  3647. .enable_reg = 0x6832c,
  3648. .enable_mask = BIT(0),
  3649. .hw.init = &(struct clk_init_data){
  3650. .name = "gcc_port4_mac_clk",
  3651. .parent_names = (const char *[]){
  3652. "nss_ppe_clk_src"
  3653. },
  3654. .num_parents = 1,
  3655. .flags = CLK_SET_RATE_PARENT,
  3656. .ops = &clk_branch2_ops,
  3657. },
  3658. },
  3659. };
  3660. static struct clk_branch gcc_port5_mac_clk = {
  3661. .halt_reg = 0x68330,
  3662. .clkr = {
  3663. .enable_reg = 0x68330,
  3664. .enable_mask = BIT(0),
  3665. .hw.init = &(struct clk_init_data){
  3666. .name = "gcc_port5_mac_clk",
  3667. .parent_names = (const char *[]){
  3668. "nss_ppe_clk_src"
  3669. },
  3670. .num_parents = 1,
  3671. .flags = CLK_SET_RATE_PARENT,
  3672. .ops = &clk_branch2_ops,
  3673. },
  3674. },
  3675. };
  3676. static struct clk_branch gcc_port6_mac_clk = {
  3677. .halt_reg = 0x68334,
  3678. .clkr = {
  3679. .enable_reg = 0x68334,
  3680. .enable_mask = BIT(0),
  3681. .hw.init = &(struct clk_init_data){
  3682. .name = "gcc_port6_mac_clk",
  3683. .parent_names = (const char *[]){
  3684. "nss_ppe_clk_src"
  3685. },
  3686. .num_parents = 1,
  3687. .flags = CLK_SET_RATE_PARENT,
  3688. .ops = &clk_branch2_ops,
  3689. },
  3690. },
  3691. };
  3692. static struct clk_branch gcc_uniphy0_port1_rx_clk = {
  3693. .halt_reg = 0x56010,
  3694. .clkr = {
  3695. .enable_reg = 0x56010,
  3696. .enable_mask = BIT(0),
  3697. .hw.init = &(struct clk_init_data){
  3698. .name = "gcc_uniphy0_port1_rx_clk",
  3699. .parent_names = (const char *[]){
  3700. "nss_port1_rx_div_clk_src"
  3701. },
  3702. .num_parents = 1,
  3703. .flags = CLK_SET_RATE_PARENT,
  3704. .ops = &clk_branch2_ops,
  3705. },
  3706. },
  3707. };
  3708. static struct clk_branch gcc_uniphy0_port1_tx_clk = {
  3709. .halt_reg = 0x56014,
  3710. .clkr = {
  3711. .enable_reg = 0x56014,
  3712. .enable_mask = BIT(0),
  3713. .hw.init = &(struct clk_init_data){
  3714. .name = "gcc_uniphy0_port1_tx_clk",
  3715. .parent_names = (const char *[]){
  3716. "nss_port1_tx_div_clk_src"
  3717. },
  3718. .num_parents = 1,
  3719. .flags = CLK_SET_RATE_PARENT,
  3720. .ops = &clk_branch2_ops,
  3721. },
  3722. },
  3723. };
  3724. static struct clk_branch gcc_uniphy0_port2_rx_clk = {
  3725. .halt_reg = 0x56018,
  3726. .clkr = {
  3727. .enable_reg = 0x56018,
  3728. .enable_mask = BIT(0),
  3729. .hw.init = &(struct clk_init_data){
  3730. .name = "gcc_uniphy0_port2_rx_clk",
  3731. .parent_names = (const char *[]){
  3732. "nss_port2_rx_div_clk_src"
  3733. },
  3734. .num_parents = 1,
  3735. .flags = CLK_SET_RATE_PARENT,
  3736. .ops = &clk_branch2_ops,
  3737. },
  3738. },
  3739. };
  3740. static struct clk_branch gcc_uniphy0_port2_tx_clk = {
  3741. .halt_reg = 0x5601c,
  3742. .clkr = {
  3743. .enable_reg = 0x5601c,
  3744. .enable_mask = BIT(0),
  3745. .hw.init = &(struct clk_init_data){
  3746. .name = "gcc_uniphy0_port2_tx_clk",
  3747. .parent_names = (const char *[]){
  3748. "nss_port2_tx_div_clk_src"
  3749. },
  3750. .num_parents = 1,
  3751. .flags = CLK_SET_RATE_PARENT,
  3752. .ops = &clk_branch2_ops,
  3753. },
  3754. },
  3755. };
  3756. static struct clk_branch gcc_uniphy0_port3_rx_clk = {
  3757. .halt_reg = 0x56020,
  3758. .clkr = {
  3759. .enable_reg = 0x56020,
  3760. .enable_mask = BIT(0),
  3761. .hw.init = &(struct clk_init_data){
  3762. .name = "gcc_uniphy0_port3_rx_clk",
  3763. .parent_names = (const char *[]){
  3764. "nss_port3_rx_div_clk_src"
  3765. },
  3766. .num_parents = 1,
  3767. .flags = CLK_SET_RATE_PARENT,
  3768. .ops = &clk_branch2_ops,
  3769. },
  3770. },
  3771. };
  3772. static struct clk_branch gcc_uniphy0_port3_tx_clk = {
  3773. .halt_reg = 0x56024,
  3774. .clkr = {
  3775. .enable_reg = 0x56024,
  3776. .enable_mask = BIT(0),
  3777. .hw.init = &(struct clk_init_data){
  3778. .name = "gcc_uniphy0_port3_tx_clk",
  3779. .parent_names = (const char *[]){
  3780. "nss_port3_tx_div_clk_src"
  3781. },
  3782. .num_parents = 1,
  3783. .flags = CLK_SET_RATE_PARENT,
  3784. .ops = &clk_branch2_ops,
  3785. },
  3786. },
  3787. };
  3788. static struct clk_branch gcc_uniphy0_port4_rx_clk = {
  3789. .halt_reg = 0x56028,
  3790. .clkr = {
  3791. .enable_reg = 0x56028,
  3792. .enable_mask = BIT(0),
  3793. .hw.init = &(struct clk_init_data){
  3794. .name = "gcc_uniphy0_port4_rx_clk",
  3795. .parent_names = (const char *[]){
  3796. "nss_port4_rx_div_clk_src"
  3797. },
  3798. .num_parents = 1,
  3799. .flags = CLK_SET_RATE_PARENT,
  3800. .ops = &clk_branch2_ops,
  3801. },
  3802. },
  3803. };
  3804. static struct clk_branch gcc_uniphy0_port4_tx_clk = {
  3805. .halt_reg = 0x5602c,
  3806. .clkr = {
  3807. .enable_reg = 0x5602c,
  3808. .enable_mask = BIT(0),
  3809. .hw.init = &(struct clk_init_data){
  3810. .name = "gcc_uniphy0_port4_tx_clk",
  3811. .parent_names = (const char *[]){
  3812. "nss_port4_tx_div_clk_src"
  3813. },
  3814. .num_parents = 1,
  3815. .flags = CLK_SET_RATE_PARENT,
  3816. .ops = &clk_branch2_ops,
  3817. },
  3818. },
  3819. };
  3820. static struct clk_branch gcc_uniphy0_port5_rx_clk = {
  3821. .halt_reg = 0x56030,
  3822. .clkr = {
  3823. .enable_reg = 0x56030,
  3824. .enable_mask = BIT(0),
  3825. .hw.init = &(struct clk_init_data){
  3826. .name = "gcc_uniphy0_port5_rx_clk",
  3827. .parent_names = (const char *[]){
  3828. "nss_port5_rx_div_clk_src"
  3829. },
  3830. .num_parents = 1,
  3831. .flags = CLK_SET_RATE_PARENT,
  3832. .ops = &clk_branch2_ops,
  3833. },
  3834. },
  3835. };
  3836. static struct clk_branch gcc_uniphy0_port5_tx_clk = {
  3837. .halt_reg = 0x56034,
  3838. .clkr = {
  3839. .enable_reg = 0x56034,
  3840. .enable_mask = BIT(0),
  3841. .hw.init = &(struct clk_init_data){
  3842. .name = "gcc_uniphy0_port5_tx_clk",
  3843. .parent_names = (const char *[]){
  3844. "nss_port5_tx_div_clk_src"
  3845. },
  3846. .num_parents = 1,
  3847. .flags = CLK_SET_RATE_PARENT,
  3848. .ops = &clk_branch2_ops,
  3849. },
  3850. },
  3851. };
  3852. static struct clk_branch gcc_uniphy1_port5_rx_clk = {
  3853. .halt_reg = 0x56110,
  3854. .clkr = {
  3855. .enable_reg = 0x56110,
  3856. .enable_mask = BIT(0),
  3857. .hw.init = &(struct clk_init_data){
  3858. .name = "gcc_uniphy1_port5_rx_clk",
  3859. .parent_names = (const char *[]){
  3860. "nss_port5_rx_div_clk_src"
  3861. },
  3862. .num_parents = 1,
  3863. .flags = CLK_SET_RATE_PARENT,
  3864. .ops = &clk_branch2_ops,
  3865. },
  3866. },
  3867. };
  3868. static struct clk_branch gcc_uniphy1_port5_tx_clk = {
  3869. .halt_reg = 0x56114,
  3870. .clkr = {
  3871. .enable_reg = 0x56114,
  3872. .enable_mask = BIT(0),
  3873. .hw.init = &(struct clk_init_data){
  3874. .name = "gcc_uniphy1_port5_tx_clk",
  3875. .parent_names = (const char *[]){
  3876. "nss_port5_tx_div_clk_src"
  3877. },
  3878. .num_parents = 1,
  3879. .flags = CLK_SET_RATE_PARENT,
  3880. .ops = &clk_branch2_ops,
  3881. },
  3882. },
  3883. };
  3884. static struct clk_branch gcc_uniphy2_port6_rx_clk = {
  3885. .halt_reg = 0x56210,
  3886. .clkr = {
  3887. .enable_reg = 0x56210,
  3888. .enable_mask = BIT(0),
  3889. .hw.init = &(struct clk_init_data){
  3890. .name = "gcc_uniphy2_port6_rx_clk",
  3891. .parent_names = (const char *[]){
  3892. "nss_port6_rx_div_clk_src"
  3893. },
  3894. .num_parents = 1,
  3895. .flags = CLK_SET_RATE_PARENT,
  3896. .ops = &clk_branch2_ops,
  3897. },
  3898. },
  3899. };
  3900. static struct clk_branch gcc_uniphy2_port6_tx_clk = {
  3901. .halt_reg = 0x56214,
  3902. .clkr = {
  3903. .enable_reg = 0x56214,
  3904. .enable_mask = BIT(0),
  3905. .hw.init = &(struct clk_init_data){
  3906. .name = "gcc_uniphy2_port6_tx_clk",
  3907. .parent_names = (const char *[]){
  3908. "nss_port6_tx_div_clk_src"
  3909. },
  3910. .num_parents = 1,
  3911. .flags = CLK_SET_RATE_PARENT,
  3912. .ops = &clk_branch2_ops,
  3913. },
  3914. },
  3915. };
  3916. static struct clk_branch gcc_crypto_ahb_clk = {
  3917. .halt_reg = 0x16024,
  3918. .halt_check = BRANCH_HALT_VOTED,
  3919. .clkr = {
  3920. .enable_reg = 0x0b004,
  3921. .enable_mask = BIT(0),
  3922. .hw.init = &(struct clk_init_data){
  3923. .name = "gcc_crypto_ahb_clk",
  3924. .parent_names = (const char *[]){
  3925. "pcnoc_clk_src"
  3926. },
  3927. .num_parents = 1,
  3928. .flags = CLK_SET_RATE_PARENT,
  3929. .ops = &clk_branch2_ops,
  3930. },
  3931. },
  3932. };
  3933. static struct clk_branch gcc_crypto_axi_clk = {
  3934. .halt_reg = 0x16020,
  3935. .halt_check = BRANCH_HALT_VOTED,
  3936. .clkr = {
  3937. .enable_reg = 0x0b004,
  3938. .enable_mask = BIT(1),
  3939. .hw.init = &(struct clk_init_data){
  3940. .name = "gcc_crypto_axi_clk",
  3941. .parent_names = (const char *[]){
  3942. "pcnoc_clk_src"
  3943. },
  3944. .num_parents = 1,
  3945. .flags = CLK_SET_RATE_PARENT,
  3946. .ops = &clk_branch2_ops,
  3947. },
  3948. },
  3949. };
  3950. static struct clk_branch gcc_crypto_clk = {
  3951. .halt_reg = 0x1601c,
  3952. .halt_check = BRANCH_HALT_VOTED,
  3953. .clkr = {
  3954. .enable_reg = 0x0b004,
  3955. .enable_mask = BIT(2),
  3956. .hw.init = &(struct clk_init_data){
  3957. .name = "gcc_crypto_clk",
  3958. .parent_names = (const char *[]){
  3959. "crypto_clk_src"
  3960. },
  3961. .num_parents = 1,
  3962. .flags = CLK_SET_RATE_PARENT,
  3963. .ops = &clk_branch2_ops,
  3964. },
  3965. },
  3966. };
  3967. static struct clk_branch gcc_gp1_clk = {
  3968. .halt_reg = 0x08000,
  3969. .clkr = {
  3970. .enable_reg = 0x08000,
  3971. .enable_mask = BIT(0),
  3972. .hw.init = &(struct clk_init_data){
  3973. .name = "gcc_gp1_clk",
  3974. .parent_names = (const char *[]){
  3975. "gp1_clk_src"
  3976. },
  3977. .num_parents = 1,
  3978. .flags = CLK_SET_RATE_PARENT,
  3979. .ops = &clk_branch2_ops,
  3980. },
  3981. },
  3982. };
  3983. static struct clk_branch gcc_gp2_clk = {
  3984. .halt_reg = 0x09000,
  3985. .clkr = {
  3986. .enable_reg = 0x09000,
  3987. .enable_mask = BIT(0),
  3988. .hw.init = &(struct clk_init_data){
  3989. .name = "gcc_gp2_clk",
  3990. .parent_names = (const char *[]){
  3991. "gp2_clk_src"
  3992. },
  3993. .num_parents = 1,
  3994. .flags = CLK_SET_RATE_PARENT,
  3995. .ops = &clk_branch2_ops,
  3996. },
  3997. },
  3998. };
  3999. static struct clk_branch gcc_gp3_clk = {
  4000. .halt_reg = 0x0a000,
  4001. .clkr = {
  4002. .enable_reg = 0x0a000,
  4003. .enable_mask = BIT(0),
  4004. .hw.init = &(struct clk_init_data){
  4005. .name = "gcc_gp3_clk",
  4006. .parent_names = (const char *[]){
  4007. "gp3_clk_src"
  4008. },
  4009. .num_parents = 1,
  4010. .flags = CLK_SET_RATE_PARENT,
  4011. .ops = &clk_branch2_ops,
  4012. },
  4013. },
  4014. };
  4015. static struct clk_hw *gcc_ipq8074_hws[] = {
  4016. &gpll0_out_main_div2.hw,
  4017. &gpll6_out_main_div2.hw,
  4018. &pcnoc_clk_src.hw,
  4019. &system_noc_clk_src.hw,
  4020. &gcc_xo_div4_clk_src.hw,
  4021. &nss_noc_clk_src.hw,
  4022. &nss_ppe_cdiv_clk_src.hw,
  4023. };
  4024. static struct clk_regmap *gcc_ipq8074_clks[] = {
  4025. [GPLL0_MAIN] = &gpll0_main.clkr,
  4026. [GPLL0] = &gpll0.clkr,
  4027. [GPLL2_MAIN] = &gpll2_main.clkr,
  4028. [GPLL2] = &gpll2.clkr,
  4029. [GPLL4_MAIN] = &gpll4_main.clkr,
  4030. [GPLL4] = &gpll4.clkr,
  4031. [GPLL6_MAIN] = &gpll6_main.clkr,
  4032. [GPLL6] = &gpll6.clkr,
  4033. [UBI32_PLL_MAIN] = &ubi32_pll_main.clkr,
  4034. [UBI32_PLL] = &ubi32_pll.clkr,
  4035. [NSS_CRYPTO_PLL_MAIN] = &nss_crypto_pll_main.clkr,
  4036. [NSS_CRYPTO_PLL] = &nss_crypto_pll.clkr,
  4037. [PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
  4038. [GCC_SLEEP_CLK_SRC] = &gcc_sleep_clk_src.clkr,
  4039. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  4040. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  4041. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  4042. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  4043. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  4044. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  4045. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  4046. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  4047. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  4048. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  4049. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  4050. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  4051. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  4052. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  4053. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  4054. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  4055. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  4056. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  4057. [PCIE0_AXI_CLK_SRC] = &pcie0_axi_clk_src.clkr,
  4058. [PCIE0_AUX_CLK_SRC] = &pcie0_aux_clk_src.clkr,
  4059. [PCIE0_PIPE_CLK_SRC] = &pcie0_pipe_clk_src.clkr,
  4060. [PCIE1_AXI_CLK_SRC] = &pcie1_axi_clk_src.clkr,
  4061. [PCIE1_AUX_CLK_SRC] = &pcie1_aux_clk_src.clkr,
  4062. [PCIE1_PIPE_CLK_SRC] = &pcie1_pipe_clk_src.clkr,
  4063. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  4064. [SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
  4065. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  4066. [USB0_MASTER_CLK_SRC] = &usb0_master_clk_src.clkr,
  4067. [USB0_AUX_CLK_SRC] = &usb0_aux_clk_src.clkr,
  4068. [USB0_MOCK_UTMI_CLK_SRC] = &usb0_mock_utmi_clk_src.clkr,
  4069. [USB0_PIPE_CLK_SRC] = &usb0_pipe_clk_src.clkr,
  4070. [USB1_MASTER_CLK_SRC] = &usb1_master_clk_src.clkr,
  4071. [USB1_AUX_CLK_SRC] = &usb1_aux_clk_src.clkr,
  4072. [USB1_MOCK_UTMI_CLK_SRC] = &usb1_mock_utmi_clk_src.clkr,
  4073. [USB1_PIPE_CLK_SRC] = &usb1_pipe_clk_src.clkr,
  4074. [GCC_XO_CLK_SRC] = &gcc_xo_clk_src.clkr,
  4075. [SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
  4076. [NSS_CE_CLK_SRC] = &nss_ce_clk_src.clkr,
  4077. [NSS_NOC_BFDCD_CLK_SRC] = &nss_noc_bfdcd_clk_src.clkr,
  4078. [NSS_CRYPTO_CLK_SRC] = &nss_crypto_clk_src.clkr,
  4079. [NSS_UBI0_CLK_SRC] = &nss_ubi0_clk_src.clkr,
  4080. [NSS_UBI0_DIV_CLK_SRC] = &nss_ubi0_div_clk_src.clkr,
  4081. [NSS_UBI1_CLK_SRC] = &nss_ubi1_clk_src.clkr,
  4082. [NSS_UBI1_DIV_CLK_SRC] = &nss_ubi1_div_clk_src.clkr,
  4083. [UBI_MPT_CLK_SRC] = &ubi_mpt_clk_src.clkr,
  4084. [NSS_IMEM_CLK_SRC] = &nss_imem_clk_src.clkr,
  4085. [NSS_PPE_CLK_SRC] = &nss_ppe_clk_src.clkr,
  4086. [NSS_PORT1_RX_CLK_SRC] = &nss_port1_rx_clk_src.clkr,
  4087. [NSS_PORT1_RX_DIV_CLK_SRC] = &nss_port1_rx_div_clk_src.clkr,
  4088. [NSS_PORT1_TX_CLK_SRC] = &nss_port1_tx_clk_src.clkr,
  4089. [NSS_PORT1_TX_DIV_CLK_SRC] = &nss_port1_tx_div_clk_src.clkr,
  4090. [NSS_PORT2_RX_CLK_SRC] = &nss_port2_rx_clk_src.clkr,
  4091. [NSS_PORT2_RX_DIV_CLK_SRC] = &nss_port2_rx_div_clk_src.clkr,
  4092. [NSS_PORT2_TX_CLK_SRC] = &nss_port2_tx_clk_src.clkr,
  4093. [NSS_PORT2_TX_DIV_CLK_SRC] = &nss_port2_tx_div_clk_src.clkr,
  4094. [NSS_PORT3_RX_CLK_SRC] = &nss_port3_rx_clk_src.clkr,
  4095. [NSS_PORT3_RX_DIV_CLK_SRC] = &nss_port3_rx_div_clk_src.clkr,
  4096. [NSS_PORT3_TX_CLK_SRC] = &nss_port3_tx_clk_src.clkr,
  4097. [NSS_PORT3_TX_DIV_CLK_SRC] = &nss_port3_tx_div_clk_src.clkr,
  4098. [NSS_PORT4_RX_CLK_SRC] = &nss_port4_rx_clk_src.clkr,
  4099. [NSS_PORT4_RX_DIV_CLK_SRC] = &nss_port4_rx_div_clk_src.clkr,
  4100. [NSS_PORT4_TX_CLK_SRC] = &nss_port4_tx_clk_src.clkr,
  4101. [NSS_PORT4_TX_DIV_CLK_SRC] = &nss_port4_tx_div_clk_src.clkr,
  4102. [NSS_PORT5_RX_CLK_SRC] = &nss_port5_rx_clk_src.clkr,
  4103. [NSS_PORT5_RX_DIV_CLK_SRC] = &nss_port5_rx_div_clk_src.clkr,
  4104. [NSS_PORT5_TX_CLK_SRC] = &nss_port5_tx_clk_src.clkr,
  4105. [NSS_PORT5_TX_DIV_CLK_SRC] = &nss_port5_tx_div_clk_src.clkr,
  4106. [NSS_PORT6_RX_CLK_SRC] = &nss_port6_rx_clk_src.clkr,
  4107. [NSS_PORT6_RX_DIV_CLK_SRC] = &nss_port6_rx_div_clk_src.clkr,
  4108. [NSS_PORT6_TX_CLK_SRC] = &nss_port6_tx_clk_src.clkr,
  4109. [NSS_PORT6_TX_DIV_CLK_SRC] = &nss_port6_tx_div_clk_src.clkr,
  4110. [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
  4111. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  4112. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  4113. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  4114. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  4115. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  4116. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  4117. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  4118. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  4119. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  4120. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  4121. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  4122. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  4123. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  4124. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  4125. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  4126. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  4127. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  4128. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  4129. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  4130. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  4131. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  4132. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  4133. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  4134. [GCC_QPIC_AHB_CLK] = &gcc_qpic_ahb_clk.clkr,
  4135. [GCC_QPIC_CLK] = &gcc_qpic_clk.clkr,
  4136. [GCC_PCIE0_AHB_CLK] = &gcc_pcie0_ahb_clk.clkr,
  4137. [GCC_PCIE0_AUX_CLK] = &gcc_pcie0_aux_clk.clkr,
  4138. [GCC_PCIE0_AXI_M_CLK] = &gcc_pcie0_axi_m_clk.clkr,
  4139. [GCC_PCIE0_AXI_S_CLK] = &gcc_pcie0_axi_s_clk.clkr,
  4140. [GCC_PCIE0_PIPE_CLK] = &gcc_pcie0_pipe_clk.clkr,
  4141. [GCC_SYS_NOC_PCIE0_AXI_CLK] = &gcc_sys_noc_pcie0_axi_clk.clkr,
  4142. [GCC_PCIE1_AHB_CLK] = &gcc_pcie1_ahb_clk.clkr,
  4143. [GCC_PCIE1_AUX_CLK] = &gcc_pcie1_aux_clk.clkr,
  4144. [GCC_PCIE1_AXI_M_CLK] = &gcc_pcie1_axi_m_clk.clkr,
  4145. [GCC_PCIE1_AXI_S_CLK] = &gcc_pcie1_axi_s_clk.clkr,
  4146. [GCC_PCIE1_PIPE_CLK] = &gcc_pcie1_pipe_clk.clkr,
  4147. [GCC_SYS_NOC_PCIE1_AXI_CLK] = &gcc_sys_noc_pcie1_axi_clk.clkr,
  4148. [GCC_USB0_AUX_CLK] = &gcc_usb0_aux_clk.clkr,
  4149. [GCC_SYS_NOC_USB0_AXI_CLK] = &gcc_sys_noc_usb0_axi_clk.clkr,
  4150. [GCC_USB0_MASTER_CLK] = &gcc_usb0_master_clk.clkr,
  4151. [GCC_USB0_MOCK_UTMI_CLK] = &gcc_usb0_mock_utmi_clk.clkr,
  4152. [GCC_USB0_PHY_CFG_AHB_CLK] = &gcc_usb0_phy_cfg_ahb_clk.clkr,
  4153. [GCC_USB0_PIPE_CLK] = &gcc_usb0_pipe_clk.clkr,
  4154. [GCC_USB0_SLEEP_CLK] = &gcc_usb0_sleep_clk.clkr,
  4155. [GCC_USB1_AUX_CLK] = &gcc_usb1_aux_clk.clkr,
  4156. [GCC_SYS_NOC_USB1_AXI_CLK] = &gcc_sys_noc_usb1_axi_clk.clkr,
  4157. [GCC_USB1_MASTER_CLK] = &gcc_usb1_master_clk.clkr,
  4158. [GCC_USB1_MOCK_UTMI_CLK] = &gcc_usb1_mock_utmi_clk.clkr,
  4159. [GCC_USB1_PHY_CFG_AHB_CLK] = &gcc_usb1_phy_cfg_ahb_clk.clkr,
  4160. [GCC_USB1_PIPE_CLK] = &gcc_usb1_pipe_clk.clkr,
  4161. [GCC_USB1_SLEEP_CLK] = &gcc_usb1_sleep_clk.clkr,
  4162. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  4163. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  4164. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  4165. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  4166. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  4167. [GCC_MEM_NOC_NSS_AXI_CLK] = &gcc_mem_noc_nss_axi_clk.clkr,
  4168. [GCC_NSS_CE_APB_CLK] = &gcc_nss_ce_apb_clk.clkr,
  4169. [GCC_NSS_CE_AXI_CLK] = &gcc_nss_ce_axi_clk.clkr,
  4170. [GCC_NSS_CFG_CLK] = &gcc_nss_cfg_clk.clkr,
  4171. [GCC_NSS_CRYPTO_CLK] = &gcc_nss_crypto_clk.clkr,
  4172. [GCC_NSS_CSR_CLK] = &gcc_nss_csr_clk.clkr,
  4173. [GCC_NSS_EDMA_CFG_CLK] = &gcc_nss_edma_cfg_clk.clkr,
  4174. [GCC_NSS_EDMA_CLK] = &gcc_nss_edma_clk.clkr,
  4175. [GCC_NSS_IMEM_CLK] = &gcc_nss_imem_clk.clkr,
  4176. [GCC_NSS_NOC_CLK] = &gcc_nss_noc_clk.clkr,
  4177. [GCC_NSS_PPE_BTQ_CLK] = &gcc_nss_ppe_btq_clk.clkr,
  4178. [GCC_NSS_PPE_CFG_CLK] = &gcc_nss_ppe_cfg_clk.clkr,
  4179. [GCC_NSS_PPE_CLK] = &gcc_nss_ppe_clk.clkr,
  4180. [GCC_NSS_PPE_IPE_CLK] = &gcc_nss_ppe_ipe_clk.clkr,
  4181. [GCC_NSS_PTP_REF_CLK] = &gcc_nss_ptp_ref_clk.clkr,
  4182. [GCC_NSSNOC_CE_APB_CLK] = &gcc_nssnoc_ce_apb_clk.clkr,
  4183. [GCC_NSSNOC_CE_AXI_CLK] = &gcc_nssnoc_ce_axi_clk.clkr,
  4184. [GCC_NSSNOC_CRYPTO_CLK] = &gcc_nssnoc_crypto_clk.clkr,
  4185. [GCC_NSSNOC_PPE_CFG_CLK] = &gcc_nssnoc_ppe_cfg_clk.clkr,
  4186. [GCC_NSSNOC_PPE_CLK] = &gcc_nssnoc_ppe_clk.clkr,
  4187. [GCC_NSSNOC_QOSGEN_REF_CLK] = &gcc_nssnoc_qosgen_ref_clk.clkr,
  4188. [GCC_NSSNOC_SNOC_CLK] = &gcc_nssnoc_snoc_clk.clkr,
  4189. [GCC_NSSNOC_TIMEOUT_REF_CLK] = &gcc_nssnoc_timeout_ref_clk.clkr,
  4190. [GCC_NSSNOC_UBI0_AHB_CLK] = &gcc_nssnoc_ubi0_ahb_clk.clkr,
  4191. [GCC_NSSNOC_UBI1_AHB_CLK] = &gcc_nssnoc_ubi1_ahb_clk.clkr,
  4192. [GCC_UBI0_AHB_CLK] = &gcc_ubi0_ahb_clk.clkr,
  4193. [GCC_UBI0_AXI_CLK] = &gcc_ubi0_axi_clk.clkr,
  4194. [GCC_UBI0_NC_AXI_CLK] = &gcc_ubi0_nc_axi_clk.clkr,
  4195. [GCC_UBI0_CORE_CLK] = &gcc_ubi0_core_clk.clkr,
  4196. [GCC_UBI0_MPT_CLK] = &gcc_ubi0_mpt_clk.clkr,
  4197. [GCC_UBI1_AHB_CLK] = &gcc_ubi1_ahb_clk.clkr,
  4198. [GCC_UBI1_AXI_CLK] = &gcc_ubi1_axi_clk.clkr,
  4199. [GCC_UBI1_NC_AXI_CLK] = &gcc_ubi1_nc_axi_clk.clkr,
  4200. [GCC_UBI1_CORE_CLK] = &gcc_ubi1_core_clk.clkr,
  4201. [GCC_UBI1_MPT_CLK] = &gcc_ubi1_mpt_clk.clkr,
  4202. [GCC_CMN_12GPLL_AHB_CLK] = &gcc_cmn_12gpll_ahb_clk.clkr,
  4203. [GCC_CMN_12GPLL_SYS_CLK] = &gcc_cmn_12gpll_sys_clk.clkr,
  4204. [GCC_MDIO_AHB_CLK] = &gcc_mdio_ahb_clk.clkr,
  4205. [GCC_UNIPHY0_AHB_CLK] = &gcc_uniphy0_ahb_clk.clkr,
  4206. [GCC_UNIPHY0_SYS_CLK] = &gcc_uniphy0_sys_clk.clkr,
  4207. [GCC_UNIPHY1_AHB_CLK] = &gcc_uniphy1_ahb_clk.clkr,
  4208. [GCC_UNIPHY1_SYS_CLK] = &gcc_uniphy1_sys_clk.clkr,
  4209. [GCC_UNIPHY2_AHB_CLK] = &gcc_uniphy2_ahb_clk.clkr,
  4210. [GCC_UNIPHY2_SYS_CLK] = &gcc_uniphy2_sys_clk.clkr,
  4211. [GCC_NSS_PORT1_RX_CLK] = &gcc_nss_port1_rx_clk.clkr,
  4212. [GCC_NSS_PORT1_TX_CLK] = &gcc_nss_port1_tx_clk.clkr,
  4213. [GCC_NSS_PORT2_RX_CLK] = &gcc_nss_port2_rx_clk.clkr,
  4214. [GCC_NSS_PORT2_TX_CLK] = &gcc_nss_port2_tx_clk.clkr,
  4215. [GCC_NSS_PORT3_RX_CLK] = &gcc_nss_port3_rx_clk.clkr,
  4216. [GCC_NSS_PORT3_TX_CLK] = &gcc_nss_port3_tx_clk.clkr,
  4217. [GCC_NSS_PORT4_RX_CLK] = &gcc_nss_port4_rx_clk.clkr,
  4218. [GCC_NSS_PORT4_TX_CLK] = &gcc_nss_port4_tx_clk.clkr,
  4219. [GCC_NSS_PORT5_RX_CLK] = &gcc_nss_port5_rx_clk.clkr,
  4220. [GCC_NSS_PORT5_TX_CLK] = &gcc_nss_port5_tx_clk.clkr,
  4221. [GCC_NSS_PORT6_RX_CLK] = &gcc_nss_port6_rx_clk.clkr,
  4222. [GCC_NSS_PORT6_TX_CLK] = &gcc_nss_port6_tx_clk.clkr,
  4223. [GCC_PORT1_MAC_CLK] = &gcc_port1_mac_clk.clkr,
  4224. [GCC_PORT2_MAC_CLK] = &gcc_port2_mac_clk.clkr,
  4225. [GCC_PORT3_MAC_CLK] = &gcc_port3_mac_clk.clkr,
  4226. [GCC_PORT4_MAC_CLK] = &gcc_port4_mac_clk.clkr,
  4227. [GCC_PORT5_MAC_CLK] = &gcc_port5_mac_clk.clkr,
  4228. [GCC_PORT6_MAC_CLK] = &gcc_port6_mac_clk.clkr,
  4229. [GCC_UNIPHY0_PORT1_RX_CLK] = &gcc_uniphy0_port1_rx_clk.clkr,
  4230. [GCC_UNIPHY0_PORT1_TX_CLK] = &gcc_uniphy0_port1_tx_clk.clkr,
  4231. [GCC_UNIPHY0_PORT2_RX_CLK] = &gcc_uniphy0_port2_rx_clk.clkr,
  4232. [GCC_UNIPHY0_PORT2_TX_CLK] = &gcc_uniphy0_port2_tx_clk.clkr,
  4233. [GCC_UNIPHY0_PORT3_RX_CLK] = &gcc_uniphy0_port3_rx_clk.clkr,
  4234. [GCC_UNIPHY0_PORT3_TX_CLK] = &gcc_uniphy0_port3_tx_clk.clkr,
  4235. [GCC_UNIPHY0_PORT4_RX_CLK] = &gcc_uniphy0_port4_rx_clk.clkr,
  4236. [GCC_UNIPHY0_PORT4_TX_CLK] = &gcc_uniphy0_port4_tx_clk.clkr,
  4237. [GCC_UNIPHY0_PORT5_RX_CLK] = &gcc_uniphy0_port5_rx_clk.clkr,
  4238. [GCC_UNIPHY0_PORT5_TX_CLK] = &gcc_uniphy0_port5_tx_clk.clkr,
  4239. [GCC_UNIPHY1_PORT5_RX_CLK] = &gcc_uniphy1_port5_rx_clk.clkr,
  4240. [GCC_UNIPHY1_PORT5_TX_CLK] = &gcc_uniphy1_port5_tx_clk.clkr,
  4241. [GCC_UNIPHY2_PORT6_RX_CLK] = &gcc_uniphy2_port6_rx_clk.clkr,
  4242. [GCC_UNIPHY2_PORT6_TX_CLK] = &gcc_uniphy2_port6_tx_clk.clkr,
  4243. [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
  4244. [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
  4245. [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
  4246. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  4247. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  4248. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  4249. };
  4250. static const struct qcom_reset_map gcc_ipq8074_resets[] = {
  4251. [GCC_BLSP1_BCR] = { 0x01000, 0 },
  4252. [GCC_BLSP1_QUP1_BCR] = { 0x02000, 0 },
  4253. [GCC_BLSP1_UART1_BCR] = { 0x02038, 0 },
  4254. [GCC_BLSP1_QUP2_BCR] = { 0x03008, 0 },
  4255. [GCC_BLSP1_UART2_BCR] = { 0x03028, 0 },
  4256. [GCC_BLSP1_QUP3_BCR] = { 0x04008, 0 },
  4257. [GCC_BLSP1_UART3_BCR] = { 0x04028, 0 },
  4258. [GCC_BLSP1_QUP4_BCR] = { 0x05008, 0 },
  4259. [GCC_BLSP1_UART4_BCR] = { 0x05028, 0 },
  4260. [GCC_BLSP1_QUP5_BCR] = { 0x06008, 0 },
  4261. [GCC_BLSP1_UART5_BCR] = { 0x06028, 0 },
  4262. [GCC_BLSP1_QUP6_BCR] = { 0x07008, 0 },
  4263. [GCC_BLSP1_UART6_BCR] = { 0x07028, 0 },
  4264. [GCC_IMEM_BCR] = { 0x0e000, 0 },
  4265. [GCC_SMMU_BCR] = { 0x12000, 0 },
  4266. [GCC_APSS_TCU_BCR] = { 0x12050, 0 },
  4267. [GCC_SMMU_XPU_BCR] = { 0x12054, 0 },
  4268. [GCC_PCNOC_TBU_BCR] = { 0x12058, 0 },
  4269. [GCC_SMMU_CFG_BCR] = { 0x1208c, 0 },
  4270. [GCC_PRNG_BCR] = { 0x13000, 0 },
  4271. [GCC_BOOT_ROM_BCR] = { 0x13008, 0 },
  4272. [GCC_CRYPTO_BCR] = { 0x16000, 0 },
  4273. [GCC_WCSS_BCR] = { 0x18000, 0 },
  4274. [GCC_WCSS_Q6_BCR] = { 0x18100, 0 },
  4275. [GCC_NSS_BCR] = { 0x19000, 0 },
  4276. [GCC_SEC_CTRL_BCR] = { 0x1a000, 0 },
  4277. [GCC_ADSS_BCR] = { 0x1c000, 0 },
  4278. [GCC_DDRSS_BCR] = { 0x1e000, 0 },
  4279. [GCC_SYSTEM_NOC_BCR] = { 0x26000, 0 },
  4280. [GCC_PCNOC_BCR] = { 0x27018, 0 },
  4281. [GCC_TCSR_BCR] = { 0x28000, 0 },
  4282. [GCC_QDSS_BCR] = { 0x29000, 0 },
  4283. [GCC_DCD_BCR] = { 0x2a000, 0 },
  4284. [GCC_MSG_RAM_BCR] = { 0x2b000, 0 },
  4285. [GCC_MPM_BCR] = { 0x2c000, 0 },
  4286. [GCC_SPMI_BCR] = { 0x2e000, 0 },
  4287. [GCC_SPDM_BCR] = { 0x2f000, 0 },
  4288. [GCC_RBCPR_BCR] = { 0x33000, 0 },
  4289. [GCC_RBCPR_MX_BCR] = { 0x33014, 0 },
  4290. [GCC_TLMM_BCR] = { 0x34000, 0 },
  4291. [GCC_RBCPR_WCSS_BCR] = { 0x3a000, 0 },
  4292. [GCC_USB0_PHY_BCR] = { 0x3e034, 0 },
  4293. [GCC_USB3PHY_0_PHY_BCR] = { 0x3e03c, 0 },
  4294. [GCC_USB0_BCR] = { 0x3e070, 0 },
  4295. [GCC_USB1_PHY_BCR] = { 0x3f034, 0 },
  4296. [GCC_USB3PHY_1_PHY_BCR] = { 0x3f03c, 0 },
  4297. [GCC_USB1_BCR] = { 0x3f070, 0 },
  4298. [GCC_QUSB2_0_PHY_BCR] = { 0x4103c, 0 },
  4299. [GCC_QUSB2_1_PHY_BCR] = { 0x41040, 0 },
  4300. [GCC_SDCC1_BCR] = { 0x42000, 0 },
  4301. [GCC_SDCC2_BCR] = { 0x43000, 0 },
  4302. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000, 0 },
  4303. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x47008, 0 },
  4304. [GCC_SNOC_BUS_TIMEOUT3_BCR] = { 0x47010, 0 },
  4305. [GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000, 0 },
  4306. [GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008, 0 },
  4307. [GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010, 0 },
  4308. [GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018, 0 },
  4309. [GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020, 0 },
  4310. [GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028, 0 },
  4311. [GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030, 0 },
  4312. [GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038, 0 },
  4313. [GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040, 0 },
  4314. [GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048, 0 },
  4315. [GCC_UNIPHY0_BCR] = { 0x56000, 0 },
  4316. [GCC_UNIPHY1_BCR] = { 0x56100, 0 },
  4317. [GCC_UNIPHY2_BCR] = { 0x56200, 0 },
  4318. [GCC_CMN_12GPLL_BCR] = { 0x56300, 0 },
  4319. [GCC_QPIC_BCR] = { 0x57018, 0 },
  4320. [GCC_MDIO_BCR] = { 0x58000, 0 },
  4321. [GCC_PCIE1_TBU_BCR] = { 0x65000, 0 },
  4322. [GCC_WCSS_CORE_TBU_BCR] = { 0x66000, 0 },
  4323. [GCC_WCSS_Q6_TBU_BCR] = { 0x67000, 0 },
  4324. [GCC_USB0_TBU_BCR] = { 0x6a000, 0 },
  4325. [GCC_USB1_TBU_BCR] = { 0x6a004, 0 },
  4326. [GCC_PCIE0_TBU_BCR] = { 0x6b000, 0 },
  4327. [GCC_NSS_NOC_TBU_BCR] = { 0x6e000, 0 },
  4328. [GCC_PCIE0_BCR] = { 0x75004, 0 },
  4329. [GCC_PCIE0_PHY_BCR] = { 0x75038, 0 },
  4330. [GCC_PCIE0PHY_PHY_BCR] = { 0x7503c, 0 },
  4331. [GCC_PCIE0_LINK_DOWN_BCR] = { 0x75044, 0 },
  4332. [GCC_PCIE1_BCR] = { 0x76004, 0 },
  4333. [GCC_PCIE1_PHY_BCR] = { 0x76038, 0 },
  4334. [GCC_PCIE1PHY_PHY_BCR] = { 0x7603c, 0 },
  4335. [GCC_PCIE1_LINK_DOWN_BCR] = { 0x76044, 0 },
  4336. [GCC_DCC_BCR] = { 0x77000, 0 },
  4337. [GCC_APC0_VOLTAGE_DROOP_DETECTOR_BCR] = { 0x78000, 0 },
  4338. [GCC_APC1_VOLTAGE_DROOP_DETECTOR_BCR] = { 0x79000, 0 },
  4339. [GCC_SMMU_CATS_BCR] = { 0x7c000, 0 },
  4340. [GCC_UBI0_AXI_ARES] = { 0x68010, 0 },
  4341. [GCC_UBI0_AHB_ARES] = { 0x68010, 1 },
  4342. [GCC_UBI0_NC_AXI_ARES] = { 0x68010, 2 },
  4343. [GCC_UBI0_DBG_ARES] = { 0x68010, 3 },
  4344. [GCC_UBI0_CORE_CLAMP_ENABLE] = { 0x68010, 4 },
  4345. [GCC_UBI0_CLKRST_CLAMP_ENABLE] = { 0x68010, 5 },
  4346. [GCC_UBI1_AXI_ARES] = { 0x68010, 8 },
  4347. [GCC_UBI1_AHB_ARES] = { 0x68010, 9 },
  4348. [GCC_UBI1_NC_AXI_ARES] = { 0x68010, 10 },
  4349. [GCC_UBI1_DBG_ARES] = { 0x68010, 11 },
  4350. [GCC_UBI1_CORE_CLAMP_ENABLE] = { 0x68010, 12 },
  4351. [GCC_UBI1_CLKRST_CLAMP_ENABLE] = { 0x68010, 13 },
  4352. [GCC_NSS_CFG_ARES] = { 0x68010, 16 },
  4353. [GCC_NSS_IMEM_ARES] = { 0x68010, 17 },
  4354. [GCC_NSS_NOC_ARES] = { 0x68010, 18 },
  4355. [GCC_NSS_CRYPTO_ARES] = { 0x68010, 19 },
  4356. [GCC_NSS_CSR_ARES] = { 0x68010, 20 },
  4357. [GCC_NSS_CE_APB_ARES] = { 0x68010, 21 },
  4358. [GCC_NSS_CE_AXI_ARES] = { 0x68010, 22 },
  4359. [GCC_NSSNOC_CE_APB_ARES] = { 0x68010, 23 },
  4360. [GCC_NSSNOC_CE_AXI_ARES] = { 0x68010, 24 },
  4361. [GCC_NSSNOC_UBI0_AHB_ARES] = { 0x68010, 25 },
  4362. [GCC_NSSNOC_UBI1_AHB_ARES] = { 0x68010, 26 },
  4363. [GCC_NSSNOC_SNOC_ARES] = { 0x68010, 27 },
  4364. [GCC_NSSNOC_CRYPTO_ARES] = { 0x68010, 28 },
  4365. [GCC_NSSNOC_ATB_ARES] = { 0x68010, 29 },
  4366. [GCC_NSSNOC_QOSGEN_REF_ARES] = { 0x68010, 30 },
  4367. [GCC_NSSNOC_TIMEOUT_REF_ARES] = { 0x68010, 31 },
  4368. [GCC_PCIE0_PIPE_ARES] = { 0x75040, 0 },
  4369. [GCC_PCIE0_SLEEP_ARES] = { 0x75040, 1 },
  4370. [GCC_PCIE0_CORE_STICKY_ARES] = { 0x75040, 2 },
  4371. [GCC_PCIE0_AXI_MASTER_ARES] = { 0x75040, 3 },
  4372. [GCC_PCIE0_AXI_SLAVE_ARES] = { 0x75040, 4 },
  4373. [GCC_PCIE0_AHB_ARES] = { 0x75040, 5 },
  4374. [GCC_PCIE0_AXI_MASTER_STICKY_ARES] = { 0x75040, 6 },
  4375. [GCC_PCIE1_PIPE_ARES] = { 0x76040, 0 },
  4376. [GCC_PCIE1_SLEEP_ARES] = { 0x76040, 1 },
  4377. [GCC_PCIE1_CORE_STICKY_ARES] = { 0x76040, 2 },
  4378. [GCC_PCIE1_AXI_MASTER_ARES] = { 0x76040, 3 },
  4379. [GCC_PCIE1_AXI_SLAVE_ARES] = { 0x76040, 4 },
  4380. [GCC_PCIE1_AHB_ARES] = { 0x76040, 5 },
  4381. [GCC_PCIE1_AXI_MASTER_STICKY_ARES] = { 0x76040, 6 },
  4382. };
  4383. static const struct of_device_id gcc_ipq8074_match_table[] = {
  4384. { .compatible = "qcom,gcc-ipq8074" },
  4385. { }
  4386. };
  4387. MODULE_DEVICE_TABLE(of, gcc_ipq8074_match_table);
  4388. static const struct regmap_config gcc_ipq8074_regmap_config = {
  4389. .reg_bits = 32,
  4390. .reg_stride = 4,
  4391. .val_bits = 32,
  4392. .max_register = 0x7fffc,
  4393. .fast_io = true,
  4394. };
  4395. static const struct qcom_cc_desc gcc_ipq8074_desc = {
  4396. .config = &gcc_ipq8074_regmap_config,
  4397. .clks = gcc_ipq8074_clks,
  4398. .num_clks = ARRAY_SIZE(gcc_ipq8074_clks),
  4399. .resets = gcc_ipq8074_resets,
  4400. .num_resets = ARRAY_SIZE(gcc_ipq8074_resets),
  4401. };
  4402. static int gcc_ipq8074_probe(struct platform_device *pdev)
  4403. {
  4404. int ret, i;
  4405. for (i = 0; i < ARRAY_SIZE(gcc_ipq8074_hws); i++) {
  4406. ret = devm_clk_hw_register(&pdev->dev, gcc_ipq8074_hws[i]);
  4407. if (ret)
  4408. return ret;
  4409. }
  4410. return qcom_cc_probe(pdev, &gcc_ipq8074_desc);
  4411. }
  4412. static struct platform_driver gcc_ipq8074_driver = {
  4413. .probe = gcc_ipq8074_probe,
  4414. .driver = {
  4415. .name = "qcom,gcc-ipq8074",
  4416. .of_match_table = gcc_ipq8074_match_table,
  4417. },
  4418. };
  4419. static int __init gcc_ipq8074_init(void)
  4420. {
  4421. return platform_driver_register(&gcc_ipq8074_driver);
  4422. }
  4423. core_initcall(gcc_ipq8074_init);
  4424. static void __exit gcc_ipq8074_exit(void)
  4425. {
  4426. platform_driver_unregister(&gcc_ipq8074_driver);
  4427. }
  4428. module_exit(gcc_ipq8074_exit);
  4429. MODULE_DESCRIPTION("QCOM GCC IPQ8074 Driver");
  4430. MODULE_LICENSE("GPL v2");
  4431. MODULE_ALIAS("platform:gcc-ipq8074");