clk-rcg.h 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* Copyright (c) 2013, 2018, The Linux Foundation. All rights reserved. */
  3. #ifndef __QCOM_CLK_RCG_H__
  4. #define __QCOM_CLK_RCG_H__
  5. #include <linux/clk-provider.h>
  6. #include "clk-regmap.h"
  7. struct freq_tbl {
  8. unsigned long freq;
  9. u8 src;
  10. u8 pre_div;
  11. u16 m;
  12. u16 n;
  13. };
  14. /**
  15. * struct mn - M/N:D counter
  16. * @mnctr_en_bit: bit to enable mn counter
  17. * @mnctr_reset_bit: bit to assert mn counter reset
  18. * @mnctr_mode_shift: lowest bit of mn counter mode field
  19. * @n_val_shift: lowest bit of n value field
  20. * @m_val_shift: lowest bit of m value field
  21. * @width: number of bits in m/n/d values
  22. * @reset_in_cc: true if the mnctr_reset_bit is in the CC register
  23. */
  24. struct mn {
  25. u8 mnctr_en_bit;
  26. u8 mnctr_reset_bit;
  27. u8 mnctr_mode_shift;
  28. #define MNCTR_MODE_DUAL 0x2
  29. #define MNCTR_MODE_MASK 0x3
  30. u8 n_val_shift;
  31. u8 m_val_shift;
  32. u8 width;
  33. bool reset_in_cc;
  34. };
  35. /**
  36. * struct pre_div - pre-divider
  37. * @pre_div_shift: lowest bit of pre divider field
  38. * @pre_div_width: number of bits in predivider
  39. */
  40. struct pre_div {
  41. u8 pre_div_shift;
  42. u8 pre_div_width;
  43. };
  44. /**
  45. * struct src_sel - source selector
  46. * @src_sel_shift: lowest bit of source selection field
  47. * @parent_map: map from software's parent index to hardware's src_sel field
  48. */
  49. struct src_sel {
  50. u8 src_sel_shift;
  51. #define SRC_SEL_MASK 0x7
  52. const struct parent_map *parent_map;
  53. };
  54. /**
  55. * struct clk_rcg - root clock generator
  56. *
  57. * @ns_reg: NS register
  58. * @md_reg: MD register
  59. * @mn: mn counter
  60. * @p: pre divider
  61. * @s: source selector
  62. * @freq_tbl: frequency table
  63. * @clkr: regmap clock handle
  64. * @lock: register lock
  65. *
  66. */
  67. struct clk_rcg {
  68. u32 ns_reg;
  69. u32 md_reg;
  70. struct mn mn;
  71. struct pre_div p;
  72. struct src_sel s;
  73. const struct freq_tbl *freq_tbl;
  74. struct clk_regmap clkr;
  75. };
  76. extern const struct clk_ops clk_rcg_ops;
  77. extern const struct clk_ops clk_rcg_bypass_ops;
  78. extern const struct clk_ops clk_rcg_bypass2_ops;
  79. extern const struct clk_ops clk_rcg_pixel_ops;
  80. extern const struct clk_ops clk_rcg_esc_ops;
  81. extern const struct clk_ops clk_rcg_lcc_ops;
  82. #define to_clk_rcg(_hw) container_of(to_clk_regmap(_hw), struct clk_rcg, clkr)
  83. /**
  84. * struct clk_dyn_rcg - root clock generator with glitch free mux
  85. *
  86. * @mux_sel_bit: bit to switch glitch free mux
  87. * @ns_reg: NS0 and NS1 register
  88. * @md_reg: MD0 and MD1 register
  89. * @bank_reg: register to XOR @mux_sel_bit into to switch glitch free mux
  90. * @mn: mn counter (banked)
  91. * @s: source selector (banked)
  92. * @freq_tbl: frequency table
  93. * @clkr: regmap clock handle
  94. * @lock: register lock
  95. *
  96. */
  97. struct clk_dyn_rcg {
  98. u32 ns_reg[2];
  99. u32 md_reg[2];
  100. u32 bank_reg;
  101. u8 mux_sel_bit;
  102. struct mn mn[2];
  103. struct pre_div p[2];
  104. struct src_sel s[2];
  105. const struct freq_tbl *freq_tbl;
  106. struct clk_regmap clkr;
  107. };
  108. extern const struct clk_ops clk_dyn_rcg_ops;
  109. #define to_clk_dyn_rcg(_hw) \
  110. container_of(to_clk_regmap(_hw), struct clk_dyn_rcg, clkr)
  111. /**
  112. * struct clk_rcg2 - root clock generator
  113. *
  114. * @cmd_rcgr: corresponds to *_CMD_RCGR
  115. * @mnd_width: number of bits in m/n/d values
  116. * @hid_width: number of bits in half integer divider
  117. * @safe_src_index: safe src index value
  118. * @parent_map: map from software's parent index to hardware's src_sel field
  119. * @freq_tbl: frequency table
  120. * @clkr: regmap clock handle
  121. *
  122. */
  123. struct clk_rcg2 {
  124. u32 cmd_rcgr;
  125. u8 mnd_width;
  126. u8 hid_width;
  127. u8 safe_src_index;
  128. const struct parent_map *parent_map;
  129. const struct freq_tbl *freq_tbl;
  130. struct clk_regmap clkr;
  131. };
  132. #define to_clk_rcg2(_hw) container_of(to_clk_regmap(_hw), struct clk_rcg2, clkr)
  133. extern const struct clk_ops clk_rcg2_ops;
  134. extern const struct clk_ops clk_rcg2_floor_ops;
  135. extern const struct clk_ops clk_edp_pixel_ops;
  136. extern const struct clk_ops clk_byte_ops;
  137. extern const struct clk_ops clk_byte2_ops;
  138. extern const struct clk_ops clk_pixel_ops;
  139. extern const struct clk_ops clk_gfx3d_ops;
  140. extern const struct clk_ops clk_rcg2_shared_ops;
  141. #endif