meson8b.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2015 Endless Mobile, Inc.
  4. * Author: Carlo Caione <carlo@endlessm.com>
  5. *
  6. * Copyright (c) 2016 BayLibre, Inc.
  7. * Michael Turquette <mturquette@baylibre.com>
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/clk-provider.h>
  11. #include <linux/init.h>
  12. #include <linux/of_address.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/reset-controller.h>
  15. #include <linux/slab.h>
  16. #include <linux/regmap.h>
  17. #include "clkc.h"
  18. #include "meson8b.h"
  19. #include "clk-regmap.h"
  20. static DEFINE_SPINLOCK(meson_clk_lock);
  21. static void __iomem *clk_base;
  22. struct meson8b_clk_reset {
  23. struct reset_controller_dev reset;
  24. void __iomem *base;
  25. };
  26. static const struct pll_rate_table sys_pll_rate_table[] = {
  27. PLL_RATE(312000000, 52, 1, 2),
  28. PLL_RATE(336000000, 56, 1, 2),
  29. PLL_RATE(360000000, 60, 1, 2),
  30. PLL_RATE(384000000, 64, 1, 2),
  31. PLL_RATE(408000000, 68, 1, 2),
  32. PLL_RATE(432000000, 72, 1, 2),
  33. PLL_RATE(456000000, 76, 1, 2),
  34. PLL_RATE(480000000, 80, 1, 2),
  35. PLL_RATE(504000000, 84, 1, 2),
  36. PLL_RATE(528000000, 88, 1, 2),
  37. PLL_RATE(552000000, 92, 1, 2),
  38. PLL_RATE(576000000, 96, 1, 2),
  39. PLL_RATE(600000000, 50, 1, 1),
  40. PLL_RATE(624000000, 52, 1, 1),
  41. PLL_RATE(648000000, 54, 1, 1),
  42. PLL_RATE(672000000, 56, 1, 1),
  43. PLL_RATE(696000000, 58, 1, 1),
  44. PLL_RATE(720000000, 60, 1, 1),
  45. PLL_RATE(744000000, 62, 1, 1),
  46. PLL_RATE(768000000, 64, 1, 1),
  47. PLL_RATE(792000000, 66, 1, 1),
  48. PLL_RATE(816000000, 68, 1, 1),
  49. PLL_RATE(840000000, 70, 1, 1),
  50. PLL_RATE(864000000, 72, 1, 1),
  51. PLL_RATE(888000000, 74, 1, 1),
  52. PLL_RATE(912000000, 76, 1, 1),
  53. PLL_RATE(936000000, 78, 1, 1),
  54. PLL_RATE(960000000, 80, 1, 1),
  55. PLL_RATE(984000000, 82, 1, 1),
  56. PLL_RATE(1008000000, 84, 1, 1),
  57. PLL_RATE(1032000000, 86, 1, 1),
  58. PLL_RATE(1056000000, 88, 1, 1),
  59. PLL_RATE(1080000000, 90, 1, 1),
  60. PLL_RATE(1104000000, 92, 1, 1),
  61. PLL_RATE(1128000000, 94, 1, 1),
  62. PLL_RATE(1152000000, 96, 1, 1),
  63. PLL_RATE(1176000000, 98, 1, 1),
  64. PLL_RATE(1200000000, 50, 1, 0),
  65. PLL_RATE(1224000000, 51, 1, 0),
  66. PLL_RATE(1248000000, 52, 1, 0),
  67. PLL_RATE(1272000000, 53, 1, 0),
  68. PLL_RATE(1296000000, 54, 1, 0),
  69. PLL_RATE(1320000000, 55, 1, 0),
  70. PLL_RATE(1344000000, 56, 1, 0),
  71. PLL_RATE(1368000000, 57, 1, 0),
  72. PLL_RATE(1392000000, 58, 1, 0),
  73. PLL_RATE(1416000000, 59, 1, 0),
  74. PLL_RATE(1440000000, 60, 1, 0),
  75. PLL_RATE(1464000000, 61, 1, 0),
  76. PLL_RATE(1488000000, 62, 1, 0),
  77. PLL_RATE(1512000000, 63, 1, 0),
  78. PLL_RATE(1536000000, 64, 1, 0),
  79. { /* sentinel */ },
  80. };
  81. static struct clk_fixed_rate meson8b_xtal = {
  82. .fixed_rate = 24000000,
  83. .hw.init = &(struct clk_init_data){
  84. .name = "xtal",
  85. .num_parents = 0,
  86. .ops = &clk_fixed_rate_ops,
  87. },
  88. };
  89. static struct clk_regmap meson8b_fixed_pll = {
  90. .data = &(struct meson_clk_pll_data){
  91. .m = {
  92. .reg_off = HHI_MPLL_CNTL,
  93. .shift = 0,
  94. .width = 9,
  95. },
  96. .n = {
  97. .reg_off = HHI_MPLL_CNTL,
  98. .shift = 9,
  99. .width = 5,
  100. },
  101. .od = {
  102. .reg_off = HHI_MPLL_CNTL,
  103. .shift = 16,
  104. .width = 2,
  105. },
  106. .frac = {
  107. .reg_off = HHI_MPLL_CNTL2,
  108. .shift = 0,
  109. .width = 12,
  110. },
  111. .l = {
  112. .reg_off = HHI_MPLL_CNTL,
  113. .shift = 31,
  114. .width = 1,
  115. },
  116. .rst = {
  117. .reg_off = HHI_MPLL_CNTL,
  118. .shift = 29,
  119. .width = 1,
  120. },
  121. },
  122. .hw.init = &(struct clk_init_data){
  123. .name = "fixed_pll",
  124. .ops = &meson_clk_pll_ro_ops,
  125. .parent_names = (const char *[]){ "xtal" },
  126. .num_parents = 1,
  127. .flags = CLK_GET_RATE_NOCACHE,
  128. },
  129. };
  130. static struct clk_regmap meson8b_vid_pll = {
  131. .data = &(struct meson_clk_pll_data){
  132. .m = {
  133. .reg_off = HHI_VID_PLL_CNTL,
  134. .shift = 0,
  135. .width = 9,
  136. },
  137. .n = {
  138. .reg_off = HHI_VID_PLL_CNTL,
  139. .shift = 9,
  140. .width = 5,
  141. },
  142. .od = {
  143. .reg_off = HHI_VID_PLL_CNTL,
  144. .shift = 16,
  145. .width = 2,
  146. },
  147. .l = {
  148. .reg_off = HHI_VID_PLL_CNTL,
  149. .shift = 31,
  150. .width = 1,
  151. },
  152. .rst = {
  153. .reg_off = HHI_VID_PLL_CNTL,
  154. .shift = 29,
  155. .width = 1,
  156. },
  157. },
  158. .hw.init = &(struct clk_init_data){
  159. .name = "vid_pll",
  160. .ops = &meson_clk_pll_ro_ops,
  161. .parent_names = (const char *[]){ "xtal" },
  162. .num_parents = 1,
  163. .flags = CLK_GET_RATE_NOCACHE,
  164. },
  165. };
  166. static struct clk_regmap meson8b_sys_pll = {
  167. .data = &(struct meson_clk_pll_data){
  168. .m = {
  169. .reg_off = HHI_SYS_PLL_CNTL,
  170. .shift = 0,
  171. .width = 9,
  172. },
  173. .n = {
  174. .reg_off = HHI_SYS_PLL_CNTL,
  175. .shift = 9,
  176. .width = 5,
  177. },
  178. .od = {
  179. .reg_off = HHI_SYS_PLL_CNTL,
  180. .shift = 16,
  181. .width = 2,
  182. },
  183. .l = {
  184. .reg_off = HHI_SYS_PLL_CNTL,
  185. .shift = 31,
  186. .width = 1,
  187. },
  188. .rst = {
  189. .reg_off = HHI_SYS_PLL_CNTL,
  190. .shift = 29,
  191. .width = 1,
  192. },
  193. .table = sys_pll_rate_table,
  194. },
  195. .hw.init = &(struct clk_init_data){
  196. .name = "sys_pll",
  197. .ops = &meson_clk_pll_ro_ops,
  198. .parent_names = (const char *[]){ "xtal" },
  199. .num_parents = 1,
  200. .flags = CLK_GET_RATE_NOCACHE,
  201. },
  202. };
  203. static struct clk_fixed_factor meson8b_fclk_div2_div = {
  204. .mult = 1,
  205. .div = 2,
  206. .hw.init = &(struct clk_init_data){
  207. .name = "fclk_div2_div",
  208. .ops = &clk_fixed_factor_ops,
  209. .parent_names = (const char *[]){ "fixed_pll" },
  210. .num_parents = 1,
  211. },
  212. };
  213. static struct clk_regmap meson8b_fclk_div2 = {
  214. .data = &(struct clk_regmap_gate_data){
  215. .offset = HHI_MPLL_CNTL6,
  216. .bit_idx = 27,
  217. },
  218. .hw.init = &(struct clk_init_data){
  219. .name = "fclk_div2",
  220. .ops = &clk_regmap_gate_ops,
  221. .parent_names = (const char *[]){ "fclk_div2_div" },
  222. .num_parents = 1,
  223. /*
  224. * FIXME: Ethernet with a RGMII PHYs is not working if
  225. * fclk_div2 is disabled. it is currently unclear why this
  226. * is. keep it enabled until the Ethernet driver knows how
  227. * to manage this clock.
  228. */
  229. .flags = CLK_IS_CRITICAL,
  230. },
  231. };
  232. static struct clk_fixed_factor meson8b_fclk_div3_div = {
  233. .mult = 1,
  234. .div = 3,
  235. .hw.init = &(struct clk_init_data){
  236. .name = "fclk_div3_div",
  237. .ops = &clk_fixed_factor_ops,
  238. .parent_names = (const char *[]){ "fixed_pll" },
  239. .num_parents = 1,
  240. },
  241. };
  242. static struct clk_regmap meson8b_fclk_div3 = {
  243. .data = &(struct clk_regmap_gate_data){
  244. .offset = HHI_MPLL_CNTL6,
  245. .bit_idx = 28,
  246. },
  247. .hw.init = &(struct clk_init_data){
  248. .name = "fclk_div3",
  249. .ops = &clk_regmap_gate_ops,
  250. .parent_names = (const char *[]){ "fclk_div3_div" },
  251. .num_parents = 1,
  252. },
  253. };
  254. static struct clk_fixed_factor meson8b_fclk_div4_div = {
  255. .mult = 1,
  256. .div = 4,
  257. .hw.init = &(struct clk_init_data){
  258. .name = "fclk_div4_div",
  259. .ops = &clk_fixed_factor_ops,
  260. .parent_names = (const char *[]){ "fixed_pll" },
  261. .num_parents = 1,
  262. },
  263. };
  264. static struct clk_regmap meson8b_fclk_div4 = {
  265. .data = &(struct clk_regmap_gate_data){
  266. .offset = HHI_MPLL_CNTL6,
  267. .bit_idx = 29,
  268. },
  269. .hw.init = &(struct clk_init_data){
  270. .name = "fclk_div4",
  271. .ops = &clk_regmap_gate_ops,
  272. .parent_names = (const char *[]){ "fclk_div4_div" },
  273. .num_parents = 1,
  274. },
  275. };
  276. static struct clk_fixed_factor meson8b_fclk_div5_div = {
  277. .mult = 1,
  278. .div = 5,
  279. .hw.init = &(struct clk_init_data){
  280. .name = "fclk_div5_div",
  281. .ops = &clk_fixed_factor_ops,
  282. .parent_names = (const char *[]){ "fixed_pll" },
  283. .num_parents = 1,
  284. },
  285. };
  286. static struct clk_regmap meson8b_fclk_div5 = {
  287. .data = &(struct clk_regmap_gate_data){
  288. .offset = HHI_MPLL_CNTL6,
  289. .bit_idx = 30,
  290. },
  291. .hw.init = &(struct clk_init_data){
  292. .name = "fclk_div5",
  293. .ops = &clk_regmap_gate_ops,
  294. .parent_names = (const char *[]){ "fclk_div5_div" },
  295. .num_parents = 1,
  296. },
  297. };
  298. static struct clk_fixed_factor meson8b_fclk_div7_div = {
  299. .mult = 1,
  300. .div = 7,
  301. .hw.init = &(struct clk_init_data){
  302. .name = "fclk_div7_div",
  303. .ops = &clk_fixed_factor_ops,
  304. .parent_names = (const char *[]){ "fixed_pll" },
  305. .num_parents = 1,
  306. },
  307. };
  308. static struct clk_regmap meson8b_fclk_div7 = {
  309. .data = &(struct clk_regmap_gate_data){
  310. .offset = HHI_MPLL_CNTL6,
  311. .bit_idx = 31,
  312. },
  313. .hw.init = &(struct clk_init_data){
  314. .name = "fclk_div7",
  315. .ops = &clk_regmap_gate_ops,
  316. .parent_names = (const char *[]){ "fclk_div7_div" },
  317. .num_parents = 1,
  318. },
  319. };
  320. static struct clk_regmap meson8b_mpll_prediv = {
  321. .data = &(struct clk_regmap_div_data){
  322. .offset = HHI_MPLL_CNTL5,
  323. .shift = 12,
  324. .width = 1,
  325. },
  326. .hw.init = &(struct clk_init_data){
  327. .name = "mpll_prediv",
  328. .ops = &clk_regmap_divider_ro_ops,
  329. .parent_names = (const char *[]){ "fixed_pll" },
  330. .num_parents = 1,
  331. },
  332. };
  333. static struct clk_regmap meson8b_mpll0_div = {
  334. .data = &(struct meson_clk_mpll_data){
  335. .sdm = {
  336. .reg_off = HHI_MPLL_CNTL7,
  337. .shift = 0,
  338. .width = 14,
  339. },
  340. .sdm_en = {
  341. .reg_off = HHI_MPLL_CNTL7,
  342. .shift = 15,
  343. .width = 1,
  344. },
  345. .n2 = {
  346. .reg_off = HHI_MPLL_CNTL7,
  347. .shift = 16,
  348. .width = 9,
  349. },
  350. .ssen = {
  351. .reg_off = HHI_MPLL_CNTL,
  352. .shift = 25,
  353. .width = 1,
  354. },
  355. .lock = &meson_clk_lock,
  356. },
  357. .hw.init = &(struct clk_init_data){
  358. .name = "mpll0_div",
  359. .ops = &meson_clk_mpll_ops,
  360. .parent_names = (const char *[]){ "mpll_prediv" },
  361. .num_parents = 1,
  362. },
  363. };
  364. static struct clk_regmap meson8b_mpll0 = {
  365. .data = &(struct clk_regmap_gate_data){
  366. .offset = HHI_MPLL_CNTL7,
  367. .bit_idx = 14,
  368. },
  369. .hw.init = &(struct clk_init_data){
  370. .name = "mpll0",
  371. .ops = &clk_regmap_gate_ops,
  372. .parent_names = (const char *[]){ "mpll0_div" },
  373. .num_parents = 1,
  374. .flags = CLK_SET_RATE_PARENT,
  375. },
  376. };
  377. static struct clk_regmap meson8b_mpll1_div = {
  378. .data = &(struct meson_clk_mpll_data){
  379. .sdm = {
  380. .reg_off = HHI_MPLL_CNTL8,
  381. .shift = 0,
  382. .width = 14,
  383. },
  384. .sdm_en = {
  385. .reg_off = HHI_MPLL_CNTL8,
  386. .shift = 15,
  387. .width = 1,
  388. },
  389. .n2 = {
  390. .reg_off = HHI_MPLL_CNTL8,
  391. .shift = 16,
  392. .width = 9,
  393. },
  394. .lock = &meson_clk_lock,
  395. },
  396. .hw.init = &(struct clk_init_data){
  397. .name = "mpll1_div",
  398. .ops = &meson_clk_mpll_ops,
  399. .parent_names = (const char *[]){ "mpll_prediv" },
  400. .num_parents = 1,
  401. },
  402. };
  403. static struct clk_regmap meson8b_mpll1 = {
  404. .data = &(struct clk_regmap_gate_data){
  405. .offset = HHI_MPLL_CNTL8,
  406. .bit_idx = 14,
  407. },
  408. .hw.init = &(struct clk_init_data){
  409. .name = "mpll1",
  410. .ops = &clk_regmap_gate_ops,
  411. .parent_names = (const char *[]){ "mpll1_div" },
  412. .num_parents = 1,
  413. .flags = CLK_SET_RATE_PARENT,
  414. },
  415. };
  416. static struct clk_regmap meson8b_mpll2_div = {
  417. .data = &(struct meson_clk_mpll_data){
  418. .sdm = {
  419. .reg_off = HHI_MPLL_CNTL9,
  420. .shift = 0,
  421. .width = 14,
  422. },
  423. .sdm_en = {
  424. .reg_off = HHI_MPLL_CNTL9,
  425. .shift = 15,
  426. .width = 1,
  427. },
  428. .n2 = {
  429. .reg_off = HHI_MPLL_CNTL9,
  430. .shift = 16,
  431. .width = 9,
  432. },
  433. .lock = &meson_clk_lock,
  434. },
  435. .hw.init = &(struct clk_init_data){
  436. .name = "mpll2_div",
  437. .ops = &meson_clk_mpll_ops,
  438. .parent_names = (const char *[]){ "mpll_prediv" },
  439. .num_parents = 1,
  440. },
  441. };
  442. static struct clk_regmap meson8b_mpll2 = {
  443. .data = &(struct clk_regmap_gate_data){
  444. .offset = HHI_MPLL_CNTL9,
  445. .bit_idx = 14,
  446. },
  447. .hw.init = &(struct clk_init_data){
  448. .name = "mpll2",
  449. .ops = &clk_regmap_gate_ops,
  450. .parent_names = (const char *[]){ "mpll2_div" },
  451. .num_parents = 1,
  452. .flags = CLK_SET_RATE_PARENT,
  453. },
  454. };
  455. static u32 mux_table_clk81[] = { 6, 5, 7 };
  456. static struct clk_regmap meson8b_mpeg_clk_sel = {
  457. .data = &(struct clk_regmap_mux_data){
  458. .offset = HHI_MPEG_CLK_CNTL,
  459. .mask = 0x7,
  460. .shift = 12,
  461. .table = mux_table_clk81,
  462. },
  463. .hw.init = &(struct clk_init_data){
  464. .name = "mpeg_clk_sel",
  465. .ops = &clk_regmap_mux_ro_ops,
  466. /*
  467. * FIXME bits 14:12 selects from 8 possible parents:
  468. * xtal, 1'b0 (wtf), fclk_div7, mpll_clkout1, mpll_clkout2,
  469. * fclk_div4, fclk_div3, fclk_div5
  470. */
  471. .parent_names = (const char *[]){ "fclk_div3", "fclk_div4",
  472. "fclk_div5" },
  473. .num_parents = 3,
  474. },
  475. };
  476. static struct clk_regmap meson8b_mpeg_clk_div = {
  477. .data = &(struct clk_regmap_div_data){
  478. .offset = HHI_MPEG_CLK_CNTL,
  479. .shift = 0,
  480. .width = 7,
  481. },
  482. .hw.init = &(struct clk_init_data){
  483. .name = "mpeg_clk_div",
  484. .ops = &clk_regmap_divider_ro_ops,
  485. .parent_names = (const char *[]){ "mpeg_clk_sel" },
  486. .num_parents = 1,
  487. },
  488. };
  489. static struct clk_regmap meson8b_clk81 = {
  490. .data = &(struct clk_regmap_gate_data){
  491. .offset = HHI_MPEG_CLK_CNTL,
  492. .bit_idx = 7,
  493. },
  494. .hw.init = &(struct clk_init_data){
  495. .name = "clk81",
  496. .ops = &clk_regmap_gate_ops,
  497. .parent_names = (const char *[]){ "mpeg_clk_div" },
  498. .num_parents = 1,
  499. .flags = CLK_IS_CRITICAL,
  500. },
  501. };
  502. static struct clk_regmap meson8b_cpu_in_sel = {
  503. .data = &(struct clk_regmap_mux_data){
  504. .offset = HHI_SYS_CPU_CLK_CNTL0,
  505. .mask = 0x1,
  506. .shift = 0,
  507. },
  508. .hw.init = &(struct clk_init_data){
  509. .name = "cpu_in_sel",
  510. .ops = &clk_regmap_mux_ro_ops,
  511. .parent_names = (const char *[]){ "xtal", "sys_pll" },
  512. .num_parents = 2,
  513. .flags = (CLK_SET_RATE_PARENT |
  514. CLK_SET_RATE_NO_REPARENT),
  515. },
  516. };
  517. static struct clk_fixed_factor meson8b_cpu_div2 = {
  518. .mult = 1,
  519. .div = 2,
  520. .hw.init = &(struct clk_init_data){
  521. .name = "cpu_div2",
  522. .ops = &clk_fixed_factor_ops,
  523. .parent_names = (const char *[]){ "cpu_in_sel" },
  524. .num_parents = 1,
  525. .flags = CLK_SET_RATE_PARENT,
  526. },
  527. };
  528. static struct clk_fixed_factor meson8b_cpu_div3 = {
  529. .mult = 1,
  530. .div = 3,
  531. .hw.init = &(struct clk_init_data){
  532. .name = "cpu_div3",
  533. .ops = &clk_fixed_factor_ops,
  534. .parent_names = (const char *[]){ "cpu_in_sel" },
  535. .num_parents = 1,
  536. .flags = CLK_SET_RATE_PARENT,
  537. },
  538. };
  539. static const struct clk_div_table cpu_scale_table[] = {
  540. { .val = 2, .div = 4 },
  541. { .val = 3, .div = 6 },
  542. { .val = 4, .div = 8 },
  543. { .val = 5, .div = 10 },
  544. { .val = 6, .div = 12 },
  545. { .val = 7, .div = 14 },
  546. { .val = 8, .div = 16 },
  547. { /* sentinel */ },
  548. };
  549. static struct clk_regmap meson8b_cpu_scale_div = {
  550. .data = &(struct clk_regmap_div_data){
  551. .offset = HHI_SYS_CPU_CLK_CNTL1,
  552. .shift = 20,
  553. .width = 9,
  554. .table = cpu_scale_table,
  555. .flags = CLK_DIVIDER_ALLOW_ZERO,
  556. },
  557. .hw.init = &(struct clk_init_data){
  558. .name = "cpu_scale_div",
  559. .ops = &clk_regmap_divider_ro_ops,
  560. .parent_names = (const char *[]){ "cpu_in_sel" },
  561. .num_parents = 1,
  562. .flags = CLK_SET_RATE_PARENT,
  563. },
  564. };
  565. static struct clk_regmap meson8b_cpu_scale_out_sel = {
  566. .data = &(struct clk_regmap_mux_data){
  567. .offset = HHI_SYS_CPU_CLK_CNTL0,
  568. .mask = 0x3,
  569. .shift = 2,
  570. },
  571. .hw.init = &(struct clk_init_data){
  572. .name = "cpu_scale_out_sel",
  573. .ops = &clk_regmap_mux_ro_ops,
  574. .parent_names = (const char *[]) { "cpu_in_sel",
  575. "cpu_div2",
  576. "cpu_div3",
  577. "cpu_scale_div" },
  578. .num_parents = 4,
  579. .flags = CLK_SET_RATE_PARENT,
  580. },
  581. };
  582. static struct clk_regmap meson8b_cpu_clk = {
  583. .data = &(struct clk_regmap_mux_data){
  584. .offset = HHI_SYS_CPU_CLK_CNTL0,
  585. .mask = 0x1,
  586. .shift = 7,
  587. },
  588. .hw.init = &(struct clk_init_data){
  589. .name = "cpu_clk",
  590. .ops = &clk_regmap_mux_ro_ops,
  591. .parent_names = (const char *[]){ "xtal",
  592. "cpu_scale_out_sel" },
  593. .num_parents = 2,
  594. .flags = (CLK_SET_RATE_PARENT |
  595. CLK_SET_RATE_NO_REPARENT),
  596. },
  597. };
  598. static struct clk_regmap meson8b_nand_clk_sel = {
  599. .data = &(struct clk_regmap_mux_data){
  600. .offset = HHI_NAND_CLK_CNTL,
  601. .mask = 0x7,
  602. .shift = 9,
  603. .flags = CLK_MUX_ROUND_CLOSEST,
  604. },
  605. .hw.init = &(struct clk_init_data){
  606. .name = "nand_clk_sel",
  607. .ops = &clk_regmap_mux_ops,
  608. /* FIXME all other parents are unknown: */
  609. .parent_names = (const char *[]){ "fclk_div4", "fclk_div3",
  610. "fclk_div5", "fclk_div7", "xtal" },
  611. .num_parents = 5,
  612. .flags = CLK_SET_RATE_PARENT,
  613. },
  614. };
  615. static struct clk_regmap meson8b_nand_clk_div = {
  616. .data = &(struct clk_regmap_div_data){
  617. .offset = HHI_NAND_CLK_CNTL,
  618. .shift = 0,
  619. .width = 7,
  620. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  621. },
  622. .hw.init = &(struct clk_init_data){
  623. .name = "nand_clk_div",
  624. .ops = &clk_regmap_divider_ops,
  625. .parent_names = (const char *[]){ "nand_clk_sel" },
  626. .num_parents = 1,
  627. .flags = CLK_SET_RATE_PARENT,
  628. },
  629. };
  630. static struct clk_regmap meson8b_nand_clk_gate = {
  631. .data = &(struct clk_regmap_gate_data){
  632. .offset = HHI_NAND_CLK_CNTL,
  633. .bit_idx = 8,
  634. },
  635. .hw.init = &(struct clk_init_data){
  636. .name = "nand_clk_gate",
  637. .ops = &clk_regmap_gate_ops,
  638. .parent_names = (const char *[]){ "nand_clk_div" },
  639. .num_parents = 1,
  640. .flags = CLK_SET_RATE_PARENT,
  641. },
  642. };
  643. /* Everything Else (EE) domain gates */
  644. static MESON_GATE(meson8b_ddr, HHI_GCLK_MPEG0, 0);
  645. static MESON_GATE(meson8b_dos, HHI_GCLK_MPEG0, 1);
  646. static MESON_GATE(meson8b_isa, HHI_GCLK_MPEG0, 5);
  647. static MESON_GATE(meson8b_pl301, HHI_GCLK_MPEG0, 6);
  648. static MESON_GATE(meson8b_periphs, HHI_GCLK_MPEG0, 7);
  649. static MESON_GATE(meson8b_spicc, HHI_GCLK_MPEG0, 8);
  650. static MESON_GATE(meson8b_i2c, HHI_GCLK_MPEG0, 9);
  651. static MESON_GATE(meson8b_sar_adc, HHI_GCLK_MPEG0, 10);
  652. static MESON_GATE(meson8b_smart_card, HHI_GCLK_MPEG0, 11);
  653. static MESON_GATE(meson8b_rng0, HHI_GCLK_MPEG0, 12);
  654. static MESON_GATE(meson8b_uart0, HHI_GCLK_MPEG0, 13);
  655. static MESON_GATE(meson8b_sdhc, HHI_GCLK_MPEG0, 14);
  656. static MESON_GATE(meson8b_stream, HHI_GCLK_MPEG0, 15);
  657. static MESON_GATE(meson8b_async_fifo, HHI_GCLK_MPEG0, 16);
  658. static MESON_GATE(meson8b_sdio, HHI_GCLK_MPEG0, 17);
  659. static MESON_GATE(meson8b_abuf, HHI_GCLK_MPEG0, 18);
  660. static MESON_GATE(meson8b_hiu_iface, HHI_GCLK_MPEG0, 19);
  661. static MESON_GATE(meson8b_assist_misc, HHI_GCLK_MPEG0, 23);
  662. static MESON_GATE(meson8b_spi, HHI_GCLK_MPEG0, 30);
  663. static MESON_GATE(meson8b_i2s_spdif, HHI_GCLK_MPEG1, 2);
  664. static MESON_GATE(meson8b_eth, HHI_GCLK_MPEG1, 3);
  665. static MESON_GATE(meson8b_demux, HHI_GCLK_MPEG1, 4);
  666. static MESON_GATE(meson8b_aiu_glue, HHI_GCLK_MPEG1, 6);
  667. static MESON_GATE(meson8b_iec958, HHI_GCLK_MPEG1, 7);
  668. static MESON_GATE(meson8b_i2s_out, HHI_GCLK_MPEG1, 8);
  669. static MESON_GATE(meson8b_amclk, HHI_GCLK_MPEG1, 9);
  670. static MESON_GATE(meson8b_aififo2, HHI_GCLK_MPEG1, 10);
  671. static MESON_GATE(meson8b_mixer, HHI_GCLK_MPEG1, 11);
  672. static MESON_GATE(meson8b_mixer_iface, HHI_GCLK_MPEG1, 12);
  673. static MESON_GATE(meson8b_adc, HHI_GCLK_MPEG1, 13);
  674. static MESON_GATE(meson8b_blkmv, HHI_GCLK_MPEG1, 14);
  675. static MESON_GATE(meson8b_aiu, HHI_GCLK_MPEG1, 15);
  676. static MESON_GATE(meson8b_uart1, HHI_GCLK_MPEG1, 16);
  677. static MESON_GATE(meson8b_g2d, HHI_GCLK_MPEG1, 20);
  678. static MESON_GATE(meson8b_usb0, HHI_GCLK_MPEG1, 21);
  679. static MESON_GATE(meson8b_usb1, HHI_GCLK_MPEG1, 22);
  680. static MESON_GATE(meson8b_reset, HHI_GCLK_MPEG1, 23);
  681. static MESON_GATE(meson8b_nand, HHI_GCLK_MPEG1, 24);
  682. static MESON_GATE(meson8b_dos_parser, HHI_GCLK_MPEG1, 25);
  683. static MESON_GATE(meson8b_usb, HHI_GCLK_MPEG1, 26);
  684. static MESON_GATE(meson8b_vdin1, HHI_GCLK_MPEG1, 28);
  685. static MESON_GATE(meson8b_ahb_arb0, HHI_GCLK_MPEG1, 29);
  686. static MESON_GATE(meson8b_efuse, HHI_GCLK_MPEG1, 30);
  687. static MESON_GATE(meson8b_boot_rom, HHI_GCLK_MPEG1, 31);
  688. static MESON_GATE(meson8b_ahb_data_bus, HHI_GCLK_MPEG2, 1);
  689. static MESON_GATE(meson8b_ahb_ctrl_bus, HHI_GCLK_MPEG2, 2);
  690. static MESON_GATE(meson8b_hdmi_intr_sync, HHI_GCLK_MPEG2, 3);
  691. static MESON_GATE(meson8b_hdmi_pclk, HHI_GCLK_MPEG2, 4);
  692. static MESON_GATE(meson8b_usb1_ddr_bridge, HHI_GCLK_MPEG2, 8);
  693. static MESON_GATE(meson8b_usb0_ddr_bridge, HHI_GCLK_MPEG2, 9);
  694. static MESON_GATE(meson8b_mmc_pclk, HHI_GCLK_MPEG2, 11);
  695. static MESON_GATE(meson8b_dvin, HHI_GCLK_MPEG2, 12);
  696. static MESON_GATE(meson8b_uart2, HHI_GCLK_MPEG2, 15);
  697. static MESON_GATE(meson8b_sana, HHI_GCLK_MPEG2, 22);
  698. static MESON_GATE(meson8b_vpu_intr, HHI_GCLK_MPEG2, 25);
  699. static MESON_GATE(meson8b_sec_ahb_ahb3_bridge, HHI_GCLK_MPEG2, 26);
  700. static MESON_GATE(meson8b_clk81_a9, HHI_GCLK_MPEG2, 29);
  701. static MESON_GATE(meson8b_vclk2_venci0, HHI_GCLK_OTHER, 1);
  702. static MESON_GATE(meson8b_vclk2_venci1, HHI_GCLK_OTHER, 2);
  703. static MESON_GATE(meson8b_vclk2_vencp0, HHI_GCLK_OTHER, 3);
  704. static MESON_GATE(meson8b_vclk2_vencp1, HHI_GCLK_OTHER, 4);
  705. static MESON_GATE(meson8b_gclk_venci_int, HHI_GCLK_OTHER, 8);
  706. static MESON_GATE(meson8b_gclk_vencp_int, HHI_GCLK_OTHER, 9);
  707. static MESON_GATE(meson8b_dac_clk, HHI_GCLK_OTHER, 10);
  708. static MESON_GATE(meson8b_aoclk_gate, HHI_GCLK_OTHER, 14);
  709. static MESON_GATE(meson8b_iec958_gate, HHI_GCLK_OTHER, 16);
  710. static MESON_GATE(meson8b_enc480p, HHI_GCLK_OTHER, 20);
  711. static MESON_GATE(meson8b_rng1, HHI_GCLK_OTHER, 21);
  712. static MESON_GATE(meson8b_gclk_vencl_int, HHI_GCLK_OTHER, 22);
  713. static MESON_GATE(meson8b_vclk2_venclmcc, HHI_GCLK_OTHER, 24);
  714. static MESON_GATE(meson8b_vclk2_vencl, HHI_GCLK_OTHER, 25);
  715. static MESON_GATE(meson8b_vclk2_other, HHI_GCLK_OTHER, 26);
  716. static MESON_GATE(meson8b_edp, HHI_GCLK_OTHER, 31);
  717. /* Always On (AO) domain gates */
  718. static MESON_GATE(meson8b_ao_media_cpu, HHI_GCLK_AO, 0);
  719. static MESON_GATE(meson8b_ao_ahb_sram, HHI_GCLK_AO, 1);
  720. static MESON_GATE(meson8b_ao_ahb_bus, HHI_GCLK_AO, 2);
  721. static MESON_GATE(meson8b_ao_iface, HHI_GCLK_AO, 3);
  722. static struct clk_hw_onecell_data meson8b_hw_onecell_data = {
  723. .hws = {
  724. [CLKID_XTAL] = &meson8b_xtal.hw,
  725. [CLKID_PLL_FIXED] = &meson8b_fixed_pll.hw,
  726. [CLKID_PLL_VID] = &meson8b_vid_pll.hw,
  727. [CLKID_PLL_SYS] = &meson8b_sys_pll.hw,
  728. [CLKID_FCLK_DIV2] = &meson8b_fclk_div2.hw,
  729. [CLKID_FCLK_DIV3] = &meson8b_fclk_div3.hw,
  730. [CLKID_FCLK_DIV4] = &meson8b_fclk_div4.hw,
  731. [CLKID_FCLK_DIV5] = &meson8b_fclk_div5.hw,
  732. [CLKID_FCLK_DIV7] = &meson8b_fclk_div7.hw,
  733. [CLKID_CPUCLK] = &meson8b_cpu_clk.hw,
  734. [CLKID_MPEG_SEL] = &meson8b_mpeg_clk_sel.hw,
  735. [CLKID_MPEG_DIV] = &meson8b_mpeg_clk_div.hw,
  736. [CLKID_CLK81] = &meson8b_clk81.hw,
  737. [CLKID_DDR] = &meson8b_ddr.hw,
  738. [CLKID_DOS] = &meson8b_dos.hw,
  739. [CLKID_ISA] = &meson8b_isa.hw,
  740. [CLKID_PL301] = &meson8b_pl301.hw,
  741. [CLKID_PERIPHS] = &meson8b_periphs.hw,
  742. [CLKID_SPICC] = &meson8b_spicc.hw,
  743. [CLKID_I2C] = &meson8b_i2c.hw,
  744. [CLKID_SAR_ADC] = &meson8b_sar_adc.hw,
  745. [CLKID_SMART_CARD] = &meson8b_smart_card.hw,
  746. [CLKID_RNG0] = &meson8b_rng0.hw,
  747. [CLKID_UART0] = &meson8b_uart0.hw,
  748. [CLKID_SDHC] = &meson8b_sdhc.hw,
  749. [CLKID_STREAM] = &meson8b_stream.hw,
  750. [CLKID_ASYNC_FIFO] = &meson8b_async_fifo.hw,
  751. [CLKID_SDIO] = &meson8b_sdio.hw,
  752. [CLKID_ABUF] = &meson8b_abuf.hw,
  753. [CLKID_HIU_IFACE] = &meson8b_hiu_iface.hw,
  754. [CLKID_ASSIST_MISC] = &meson8b_assist_misc.hw,
  755. [CLKID_SPI] = &meson8b_spi.hw,
  756. [CLKID_I2S_SPDIF] = &meson8b_i2s_spdif.hw,
  757. [CLKID_ETH] = &meson8b_eth.hw,
  758. [CLKID_DEMUX] = &meson8b_demux.hw,
  759. [CLKID_AIU_GLUE] = &meson8b_aiu_glue.hw,
  760. [CLKID_IEC958] = &meson8b_iec958.hw,
  761. [CLKID_I2S_OUT] = &meson8b_i2s_out.hw,
  762. [CLKID_AMCLK] = &meson8b_amclk.hw,
  763. [CLKID_AIFIFO2] = &meson8b_aififo2.hw,
  764. [CLKID_MIXER] = &meson8b_mixer.hw,
  765. [CLKID_MIXER_IFACE] = &meson8b_mixer_iface.hw,
  766. [CLKID_ADC] = &meson8b_adc.hw,
  767. [CLKID_BLKMV] = &meson8b_blkmv.hw,
  768. [CLKID_AIU] = &meson8b_aiu.hw,
  769. [CLKID_UART1] = &meson8b_uart1.hw,
  770. [CLKID_G2D] = &meson8b_g2d.hw,
  771. [CLKID_USB0] = &meson8b_usb0.hw,
  772. [CLKID_USB1] = &meson8b_usb1.hw,
  773. [CLKID_RESET] = &meson8b_reset.hw,
  774. [CLKID_NAND] = &meson8b_nand.hw,
  775. [CLKID_DOS_PARSER] = &meson8b_dos_parser.hw,
  776. [CLKID_USB] = &meson8b_usb.hw,
  777. [CLKID_VDIN1] = &meson8b_vdin1.hw,
  778. [CLKID_AHB_ARB0] = &meson8b_ahb_arb0.hw,
  779. [CLKID_EFUSE] = &meson8b_efuse.hw,
  780. [CLKID_BOOT_ROM] = &meson8b_boot_rom.hw,
  781. [CLKID_AHB_DATA_BUS] = &meson8b_ahb_data_bus.hw,
  782. [CLKID_AHB_CTRL_BUS] = &meson8b_ahb_ctrl_bus.hw,
  783. [CLKID_HDMI_INTR_SYNC] = &meson8b_hdmi_intr_sync.hw,
  784. [CLKID_HDMI_PCLK] = &meson8b_hdmi_pclk.hw,
  785. [CLKID_USB1_DDR_BRIDGE] = &meson8b_usb1_ddr_bridge.hw,
  786. [CLKID_USB0_DDR_BRIDGE] = &meson8b_usb0_ddr_bridge.hw,
  787. [CLKID_MMC_PCLK] = &meson8b_mmc_pclk.hw,
  788. [CLKID_DVIN] = &meson8b_dvin.hw,
  789. [CLKID_UART2] = &meson8b_uart2.hw,
  790. [CLKID_SANA] = &meson8b_sana.hw,
  791. [CLKID_VPU_INTR] = &meson8b_vpu_intr.hw,
  792. [CLKID_SEC_AHB_AHB3_BRIDGE] = &meson8b_sec_ahb_ahb3_bridge.hw,
  793. [CLKID_CLK81_A9] = &meson8b_clk81_a9.hw,
  794. [CLKID_VCLK2_VENCI0] = &meson8b_vclk2_venci0.hw,
  795. [CLKID_VCLK2_VENCI1] = &meson8b_vclk2_venci1.hw,
  796. [CLKID_VCLK2_VENCP0] = &meson8b_vclk2_vencp0.hw,
  797. [CLKID_VCLK2_VENCP1] = &meson8b_vclk2_vencp1.hw,
  798. [CLKID_GCLK_VENCI_INT] = &meson8b_gclk_venci_int.hw,
  799. [CLKID_GCLK_VENCP_INT] = &meson8b_gclk_vencp_int.hw,
  800. [CLKID_DAC_CLK] = &meson8b_dac_clk.hw,
  801. [CLKID_AOCLK_GATE] = &meson8b_aoclk_gate.hw,
  802. [CLKID_IEC958_GATE] = &meson8b_iec958_gate.hw,
  803. [CLKID_ENC480P] = &meson8b_enc480p.hw,
  804. [CLKID_RNG1] = &meson8b_rng1.hw,
  805. [CLKID_GCLK_VENCL_INT] = &meson8b_gclk_vencl_int.hw,
  806. [CLKID_VCLK2_VENCLMCC] = &meson8b_vclk2_venclmcc.hw,
  807. [CLKID_VCLK2_VENCL] = &meson8b_vclk2_vencl.hw,
  808. [CLKID_VCLK2_OTHER] = &meson8b_vclk2_other.hw,
  809. [CLKID_EDP] = &meson8b_edp.hw,
  810. [CLKID_AO_MEDIA_CPU] = &meson8b_ao_media_cpu.hw,
  811. [CLKID_AO_AHB_SRAM] = &meson8b_ao_ahb_sram.hw,
  812. [CLKID_AO_AHB_BUS] = &meson8b_ao_ahb_bus.hw,
  813. [CLKID_AO_IFACE] = &meson8b_ao_iface.hw,
  814. [CLKID_MPLL0] = &meson8b_mpll0.hw,
  815. [CLKID_MPLL1] = &meson8b_mpll1.hw,
  816. [CLKID_MPLL2] = &meson8b_mpll2.hw,
  817. [CLKID_MPLL0_DIV] = &meson8b_mpll0_div.hw,
  818. [CLKID_MPLL1_DIV] = &meson8b_mpll1_div.hw,
  819. [CLKID_MPLL2_DIV] = &meson8b_mpll2_div.hw,
  820. [CLKID_CPU_IN_SEL] = &meson8b_cpu_in_sel.hw,
  821. [CLKID_CPU_DIV2] = &meson8b_cpu_div2.hw,
  822. [CLKID_CPU_DIV3] = &meson8b_cpu_div3.hw,
  823. [CLKID_CPU_SCALE_DIV] = &meson8b_cpu_scale_div.hw,
  824. [CLKID_CPU_SCALE_OUT_SEL] = &meson8b_cpu_scale_out_sel.hw,
  825. [CLKID_MPLL_PREDIV] = &meson8b_mpll_prediv.hw,
  826. [CLKID_FCLK_DIV2_DIV] = &meson8b_fclk_div2_div.hw,
  827. [CLKID_FCLK_DIV3_DIV] = &meson8b_fclk_div3_div.hw,
  828. [CLKID_FCLK_DIV4_DIV] = &meson8b_fclk_div4_div.hw,
  829. [CLKID_FCLK_DIV5_DIV] = &meson8b_fclk_div5_div.hw,
  830. [CLKID_FCLK_DIV7_DIV] = &meson8b_fclk_div7_div.hw,
  831. [CLKID_NAND_SEL] = &meson8b_nand_clk_sel.hw,
  832. [CLKID_NAND_DIV] = &meson8b_nand_clk_div.hw,
  833. [CLKID_NAND_CLK] = &meson8b_nand_clk_gate.hw,
  834. [CLK_NR_CLKS] = NULL,
  835. },
  836. .num = CLK_NR_CLKS,
  837. };
  838. static struct clk_regmap *const meson8b_clk_regmaps[] = {
  839. &meson8b_clk81,
  840. &meson8b_ddr,
  841. &meson8b_dos,
  842. &meson8b_isa,
  843. &meson8b_pl301,
  844. &meson8b_periphs,
  845. &meson8b_spicc,
  846. &meson8b_i2c,
  847. &meson8b_sar_adc,
  848. &meson8b_smart_card,
  849. &meson8b_rng0,
  850. &meson8b_uart0,
  851. &meson8b_sdhc,
  852. &meson8b_stream,
  853. &meson8b_async_fifo,
  854. &meson8b_sdio,
  855. &meson8b_abuf,
  856. &meson8b_hiu_iface,
  857. &meson8b_assist_misc,
  858. &meson8b_spi,
  859. &meson8b_i2s_spdif,
  860. &meson8b_eth,
  861. &meson8b_demux,
  862. &meson8b_aiu_glue,
  863. &meson8b_iec958,
  864. &meson8b_i2s_out,
  865. &meson8b_amclk,
  866. &meson8b_aififo2,
  867. &meson8b_mixer,
  868. &meson8b_mixer_iface,
  869. &meson8b_adc,
  870. &meson8b_blkmv,
  871. &meson8b_aiu,
  872. &meson8b_uart1,
  873. &meson8b_g2d,
  874. &meson8b_usb0,
  875. &meson8b_usb1,
  876. &meson8b_reset,
  877. &meson8b_nand,
  878. &meson8b_dos_parser,
  879. &meson8b_usb,
  880. &meson8b_vdin1,
  881. &meson8b_ahb_arb0,
  882. &meson8b_efuse,
  883. &meson8b_boot_rom,
  884. &meson8b_ahb_data_bus,
  885. &meson8b_ahb_ctrl_bus,
  886. &meson8b_hdmi_intr_sync,
  887. &meson8b_hdmi_pclk,
  888. &meson8b_usb1_ddr_bridge,
  889. &meson8b_usb0_ddr_bridge,
  890. &meson8b_mmc_pclk,
  891. &meson8b_dvin,
  892. &meson8b_uart2,
  893. &meson8b_sana,
  894. &meson8b_vpu_intr,
  895. &meson8b_sec_ahb_ahb3_bridge,
  896. &meson8b_clk81_a9,
  897. &meson8b_vclk2_venci0,
  898. &meson8b_vclk2_venci1,
  899. &meson8b_vclk2_vencp0,
  900. &meson8b_vclk2_vencp1,
  901. &meson8b_gclk_venci_int,
  902. &meson8b_gclk_vencp_int,
  903. &meson8b_dac_clk,
  904. &meson8b_aoclk_gate,
  905. &meson8b_iec958_gate,
  906. &meson8b_enc480p,
  907. &meson8b_rng1,
  908. &meson8b_gclk_vencl_int,
  909. &meson8b_vclk2_venclmcc,
  910. &meson8b_vclk2_vencl,
  911. &meson8b_vclk2_other,
  912. &meson8b_edp,
  913. &meson8b_ao_media_cpu,
  914. &meson8b_ao_ahb_sram,
  915. &meson8b_ao_ahb_bus,
  916. &meson8b_ao_iface,
  917. &meson8b_mpeg_clk_div,
  918. &meson8b_mpeg_clk_sel,
  919. &meson8b_mpll0,
  920. &meson8b_mpll1,
  921. &meson8b_mpll2,
  922. &meson8b_mpll0_div,
  923. &meson8b_mpll1_div,
  924. &meson8b_mpll2_div,
  925. &meson8b_fixed_pll,
  926. &meson8b_vid_pll,
  927. &meson8b_sys_pll,
  928. &meson8b_cpu_in_sel,
  929. &meson8b_cpu_scale_div,
  930. &meson8b_cpu_scale_out_sel,
  931. &meson8b_cpu_clk,
  932. &meson8b_mpll_prediv,
  933. &meson8b_fclk_div2,
  934. &meson8b_fclk_div3,
  935. &meson8b_fclk_div4,
  936. &meson8b_fclk_div5,
  937. &meson8b_fclk_div7,
  938. &meson8b_nand_clk_sel,
  939. &meson8b_nand_clk_div,
  940. &meson8b_nand_clk_gate,
  941. };
  942. static const struct meson8b_clk_reset_line {
  943. u32 reg;
  944. u8 bit_idx;
  945. } meson8b_clk_reset_bits[] = {
  946. [CLKC_RESET_L2_CACHE_SOFT_RESET] = {
  947. .reg = HHI_SYS_CPU_CLK_CNTL0, .bit_idx = 30
  948. },
  949. [CLKC_RESET_AXI_64_TO_128_BRIDGE_A5_SOFT_RESET] = {
  950. .reg = HHI_SYS_CPU_CLK_CNTL0, .bit_idx = 29
  951. },
  952. [CLKC_RESET_SCU_SOFT_RESET] = {
  953. .reg = HHI_SYS_CPU_CLK_CNTL0, .bit_idx = 28
  954. },
  955. [CLKC_RESET_CPU3_SOFT_RESET] = {
  956. .reg = HHI_SYS_CPU_CLK_CNTL0, .bit_idx = 27
  957. },
  958. [CLKC_RESET_CPU2_SOFT_RESET] = {
  959. .reg = HHI_SYS_CPU_CLK_CNTL0, .bit_idx = 26
  960. },
  961. [CLKC_RESET_CPU1_SOFT_RESET] = {
  962. .reg = HHI_SYS_CPU_CLK_CNTL0, .bit_idx = 25
  963. },
  964. [CLKC_RESET_CPU0_SOFT_RESET] = {
  965. .reg = HHI_SYS_CPU_CLK_CNTL0, .bit_idx = 24
  966. },
  967. [CLKC_RESET_A5_GLOBAL_RESET] = {
  968. .reg = HHI_SYS_CPU_CLK_CNTL0, .bit_idx = 18
  969. },
  970. [CLKC_RESET_A5_AXI_SOFT_RESET] = {
  971. .reg = HHI_SYS_CPU_CLK_CNTL0, .bit_idx = 17
  972. },
  973. [CLKC_RESET_A5_ABP_SOFT_RESET] = {
  974. .reg = HHI_SYS_CPU_CLK_CNTL0, .bit_idx = 16
  975. },
  976. [CLKC_RESET_AXI_64_TO_128_BRIDGE_MMC_SOFT_RESET] = {
  977. .reg = HHI_SYS_CPU_CLK_CNTL1, .bit_idx = 30
  978. },
  979. [CLKC_RESET_VID_CLK_CNTL_SOFT_RESET] = {
  980. .reg = HHI_VID_CLK_CNTL, .bit_idx = 15
  981. },
  982. [CLKC_RESET_VID_DIVIDER_CNTL_SOFT_RESET_POST] = {
  983. .reg = HHI_VID_DIVIDER_CNTL, .bit_idx = 7
  984. },
  985. [CLKC_RESET_VID_DIVIDER_CNTL_SOFT_RESET_PRE] = {
  986. .reg = HHI_VID_DIVIDER_CNTL, .bit_idx = 3
  987. },
  988. [CLKC_RESET_VID_DIVIDER_CNTL_RESET_N_POST] = {
  989. .reg = HHI_VID_DIVIDER_CNTL, .bit_idx = 1
  990. },
  991. [CLKC_RESET_VID_DIVIDER_CNTL_RESET_N_PRE] = {
  992. .reg = HHI_VID_DIVIDER_CNTL, .bit_idx = 0
  993. },
  994. };
  995. static int meson8b_clk_reset_update(struct reset_controller_dev *rcdev,
  996. unsigned long id, bool assert)
  997. {
  998. struct meson8b_clk_reset *meson8b_clk_reset =
  999. container_of(rcdev, struct meson8b_clk_reset, reset);
  1000. unsigned long flags;
  1001. const struct meson8b_clk_reset_line *reset;
  1002. u32 val;
  1003. if (id >= ARRAY_SIZE(meson8b_clk_reset_bits))
  1004. return -EINVAL;
  1005. reset = &meson8b_clk_reset_bits[id];
  1006. spin_lock_irqsave(&meson_clk_lock, flags);
  1007. val = readl(meson8b_clk_reset->base + reset->reg);
  1008. if (assert)
  1009. val |= BIT(reset->bit_idx);
  1010. else
  1011. val &= ~BIT(reset->bit_idx);
  1012. writel(val, meson8b_clk_reset->base + reset->reg);
  1013. spin_unlock_irqrestore(&meson_clk_lock, flags);
  1014. return 0;
  1015. }
  1016. static int meson8b_clk_reset_assert(struct reset_controller_dev *rcdev,
  1017. unsigned long id)
  1018. {
  1019. return meson8b_clk_reset_update(rcdev, id, true);
  1020. }
  1021. static int meson8b_clk_reset_deassert(struct reset_controller_dev *rcdev,
  1022. unsigned long id)
  1023. {
  1024. return meson8b_clk_reset_update(rcdev, id, false);
  1025. }
  1026. static const struct reset_control_ops meson8b_clk_reset_ops = {
  1027. .assert = meson8b_clk_reset_assert,
  1028. .deassert = meson8b_clk_reset_deassert,
  1029. };
  1030. static const struct regmap_config clkc_regmap_config = {
  1031. .reg_bits = 32,
  1032. .val_bits = 32,
  1033. .reg_stride = 4,
  1034. };
  1035. static int meson8b_clkc_probe(struct platform_device *pdev)
  1036. {
  1037. int ret, i;
  1038. struct device *dev = &pdev->dev;
  1039. struct regmap *map;
  1040. if (!clk_base)
  1041. return -ENXIO;
  1042. map = devm_regmap_init_mmio(dev, clk_base, &clkc_regmap_config);
  1043. if (IS_ERR(map))
  1044. return PTR_ERR(map);
  1045. /* Populate regmap for the regmap backed clocks */
  1046. for (i = 0; i < ARRAY_SIZE(meson8b_clk_regmaps); i++)
  1047. meson8b_clk_regmaps[i]->map = map;
  1048. /*
  1049. * register all clks
  1050. * CLKID_UNUSED = 0, so skip it and start with CLKID_XTAL = 1
  1051. */
  1052. for (i = CLKID_XTAL; i < CLK_NR_CLKS; i++) {
  1053. /* array might be sparse */
  1054. if (!meson8b_hw_onecell_data.hws[i])
  1055. continue;
  1056. ret = devm_clk_hw_register(dev, meson8b_hw_onecell_data.hws[i]);
  1057. if (ret)
  1058. return ret;
  1059. }
  1060. return devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get,
  1061. &meson8b_hw_onecell_data);
  1062. }
  1063. static const struct of_device_id meson8b_clkc_match_table[] = {
  1064. { .compatible = "amlogic,meson8-clkc" },
  1065. { .compatible = "amlogic,meson8b-clkc" },
  1066. { .compatible = "amlogic,meson8m2-clkc" },
  1067. { }
  1068. };
  1069. static struct platform_driver meson8b_driver = {
  1070. .probe = meson8b_clkc_probe,
  1071. .driver = {
  1072. .name = "meson8b-clkc",
  1073. .of_match_table = meson8b_clkc_match_table,
  1074. },
  1075. };
  1076. builtin_platform_driver(meson8b_driver);
  1077. static void __init meson8b_clkc_reset_init(struct device_node *np)
  1078. {
  1079. struct meson8b_clk_reset *rstc;
  1080. int ret;
  1081. /* Generic clocks, PLLs and some of the reset-bits */
  1082. clk_base = of_iomap(np, 1);
  1083. if (!clk_base) {
  1084. pr_err("%s: Unable to map clk base\n", __func__);
  1085. return;
  1086. }
  1087. rstc = kzalloc(sizeof(*rstc), GFP_KERNEL);
  1088. if (!rstc)
  1089. return;
  1090. /* Reset Controller */
  1091. rstc->base = clk_base;
  1092. rstc->reset.ops = &meson8b_clk_reset_ops;
  1093. rstc->reset.nr_resets = ARRAY_SIZE(meson8b_clk_reset_bits);
  1094. rstc->reset.of_node = np;
  1095. ret = reset_controller_register(&rstc->reset);
  1096. if (ret) {
  1097. pr_err("%s: Failed to register clkc reset controller: %d\n",
  1098. __func__, ret);
  1099. return;
  1100. }
  1101. }
  1102. CLK_OF_DECLARE_DRIVER(meson8_clkc, "amlogic,meson8-clkc",
  1103. meson8b_clkc_reset_init);
  1104. CLK_OF_DECLARE_DRIVER(meson8b_clkc, "amlogic,meson8b-clkc",
  1105. meson8b_clkc_reset_init);
  1106. CLK_OF_DECLARE_DRIVER(meson8m2_clkc, "amlogic,meson8m2-clkc",
  1107. meson8b_clkc_reset_init);