gxbb.c 63 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2016 AmLogic, Inc.
  4. * Michael Turquette <mturquette@baylibre.com>
  5. */
  6. #include <linux/clk.h>
  7. #include <linux/clk-provider.h>
  8. #include <linux/init.h>
  9. #include <linux/of_address.h>
  10. #include <linux/of_device.h>
  11. #include <linux/mfd/syscon.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/regmap.h>
  14. #include "clkc.h"
  15. #include "gxbb.h"
  16. #include "clk-regmap.h"
  17. static DEFINE_SPINLOCK(meson_clk_lock);
  18. static const struct pll_rate_table gxbb_gp0_pll_rate_table[] = {
  19. PLL_RATE(96000000, 32, 1, 3),
  20. PLL_RATE(99000000, 33, 1, 3),
  21. PLL_RATE(102000000, 34, 1, 3),
  22. PLL_RATE(105000000, 35, 1, 3),
  23. PLL_RATE(108000000, 36, 1, 3),
  24. PLL_RATE(111000000, 37, 1, 3),
  25. PLL_RATE(114000000, 38, 1, 3),
  26. PLL_RATE(117000000, 39, 1, 3),
  27. PLL_RATE(120000000, 40, 1, 3),
  28. PLL_RATE(123000000, 41, 1, 3),
  29. PLL_RATE(126000000, 42, 1, 3),
  30. PLL_RATE(129000000, 43, 1, 3),
  31. PLL_RATE(132000000, 44, 1, 3),
  32. PLL_RATE(135000000, 45, 1, 3),
  33. PLL_RATE(138000000, 46, 1, 3),
  34. PLL_RATE(141000000, 47, 1, 3),
  35. PLL_RATE(144000000, 48, 1, 3),
  36. PLL_RATE(147000000, 49, 1, 3),
  37. PLL_RATE(150000000, 50, 1, 3),
  38. PLL_RATE(153000000, 51, 1, 3),
  39. PLL_RATE(156000000, 52, 1, 3),
  40. PLL_RATE(159000000, 53, 1, 3),
  41. PLL_RATE(162000000, 54, 1, 3),
  42. PLL_RATE(165000000, 55, 1, 3),
  43. PLL_RATE(168000000, 56, 1, 3),
  44. PLL_RATE(171000000, 57, 1, 3),
  45. PLL_RATE(174000000, 58, 1, 3),
  46. PLL_RATE(177000000, 59, 1, 3),
  47. PLL_RATE(180000000, 60, 1, 3),
  48. PLL_RATE(183000000, 61, 1, 3),
  49. PLL_RATE(186000000, 62, 1, 3),
  50. PLL_RATE(192000000, 32, 1, 2),
  51. PLL_RATE(198000000, 33, 1, 2),
  52. PLL_RATE(204000000, 34, 1, 2),
  53. PLL_RATE(210000000, 35, 1, 2),
  54. PLL_RATE(216000000, 36, 1, 2),
  55. PLL_RATE(222000000, 37, 1, 2),
  56. PLL_RATE(228000000, 38, 1, 2),
  57. PLL_RATE(234000000, 39, 1, 2),
  58. PLL_RATE(240000000, 40, 1, 2),
  59. PLL_RATE(246000000, 41, 1, 2),
  60. PLL_RATE(252000000, 42, 1, 2),
  61. PLL_RATE(258000000, 43, 1, 2),
  62. PLL_RATE(264000000, 44, 1, 2),
  63. PLL_RATE(270000000, 45, 1, 2),
  64. PLL_RATE(276000000, 46, 1, 2),
  65. PLL_RATE(282000000, 47, 1, 2),
  66. PLL_RATE(288000000, 48, 1, 2),
  67. PLL_RATE(294000000, 49, 1, 2),
  68. PLL_RATE(300000000, 50, 1, 2),
  69. PLL_RATE(306000000, 51, 1, 2),
  70. PLL_RATE(312000000, 52, 1, 2),
  71. PLL_RATE(318000000, 53, 1, 2),
  72. PLL_RATE(324000000, 54, 1, 2),
  73. PLL_RATE(330000000, 55, 1, 2),
  74. PLL_RATE(336000000, 56, 1, 2),
  75. PLL_RATE(342000000, 57, 1, 2),
  76. PLL_RATE(348000000, 58, 1, 2),
  77. PLL_RATE(354000000, 59, 1, 2),
  78. PLL_RATE(360000000, 60, 1, 2),
  79. PLL_RATE(366000000, 61, 1, 2),
  80. PLL_RATE(372000000, 62, 1, 2),
  81. PLL_RATE(384000000, 32, 1, 1),
  82. PLL_RATE(396000000, 33, 1, 1),
  83. PLL_RATE(408000000, 34, 1, 1),
  84. PLL_RATE(420000000, 35, 1, 1),
  85. PLL_RATE(432000000, 36, 1, 1),
  86. PLL_RATE(444000000, 37, 1, 1),
  87. PLL_RATE(456000000, 38, 1, 1),
  88. PLL_RATE(468000000, 39, 1, 1),
  89. PLL_RATE(480000000, 40, 1, 1),
  90. PLL_RATE(492000000, 41, 1, 1),
  91. PLL_RATE(504000000, 42, 1, 1),
  92. PLL_RATE(516000000, 43, 1, 1),
  93. PLL_RATE(528000000, 44, 1, 1),
  94. PLL_RATE(540000000, 45, 1, 1),
  95. PLL_RATE(552000000, 46, 1, 1),
  96. PLL_RATE(564000000, 47, 1, 1),
  97. PLL_RATE(576000000, 48, 1, 1),
  98. PLL_RATE(588000000, 49, 1, 1),
  99. PLL_RATE(600000000, 50, 1, 1),
  100. PLL_RATE(612000000, 51, 1, 1),
  101. PLL_RATE(624000000, 52, 1, 1),
  102. PLL_RATE(636000000, 53, 1, 1),
  103. PLL_RATE(648000000, 54, 1, 1),
  104. PLL_RATE(660000000, 55, 1, 1),
  105. PLL_RATE(672000000, 56, 1, 1),
  106. PLL_RATE(684000000, 57, 1, 1),
  107. PLL_RATE(696000000, 58, 1, 1),
  108. PLL_RATE(708000000, 59, 1, 1),
  109. PLL_RATE(720000000, 60, 1, 1),
  110. PLL_RATE(732000000, 61, 1, 1),
  111. PLL_RATE(744000000, 62, 1, 1),
  112. PLL_RATE(768000000, 32, 1, 0),
  113. PLL_RATE(792000000, 33, 1, 0),
  114. PLL_RATE(816000000, 34, 1, 0),
  115. PLL_RATE(840000000, 35, 1, 0),
  116. PLL_RATE(864000000, 36, 1, 0),
  117. PLL_RATE(888000000, 37, 1, 0),
  118. PLL_RATE(912000000, 38, 1, 0),
  119. PLL_RATE(936000000, 39, 1, 0),
  120. PLL_RATE(960000000, 40, 1, 0),
  121. PLL_RATE(984000000, 41, 1, 0),
  122. PLL_RATE(1008000000, 42, 1, 0),
  123. PLL_RATE(1032000000, 43, 1, 0),
  124. PLL_RATE(1056000000, 44, 1, 0),
  125. PLL_RATE(1080000000, 45, 1, 0),
  126. PLL_RATE(1104000000, 46, 1, 0),
  127. PLL_RATE(1128000000, 47, 1, 0),
  128. PLL_RATE(1152000000, 48, 1, 0),
  129. PLL_RATE(1176000000, 49, 1, 0),
  130. PLL_RATE(1200000000, 50, 1, 0),
  131. PLL_RATE(1224000000, 51, 1, 0),
  132. PLL_RATE(1248000000, 52, 1, 0),
  133. PLL_RATE(1272000000, 53, 1, 0),
  134. PLL_RATE(1296000000, 54, 1, 0),
  135. PLL_RATE(1320000000, 55, 1, 0),
  136. PLL_RATE(1344000000, 56, 1, 0),
  137. PLL_RATE(1368000000, 57, 1, 0),
  138. PLL_RATE(1392000000, 58, 1, 0),
  139. PLL_RATE(1416000000, 59, 1, 0),
  140. PLL_RATE(1440000000, 60, 1, 0),
  141. PLL_RATE(1464000000, 61, 1, 0),
  142. PLL_RATE(1488000000, 62, 1, 0),
  143. { /* sentinel */ },
  144. };
  145. static const struct pll_rate_table gxl_gp0_pll_rate_table[] = {
  146. PLL_RATE(504000000, 42, 1, 1),
  147. PLL_RATE(516000000, 43, 1, 1),
  148. PLL_RATE(528000000, 44, 1, 1),
  149. PLL_RATE(540000000, 45, 1, 1),
  150. PLL_RATE(552000000, 46, 1, 1),
  151. PLL_RATE(564000000, 47, 1, 1),
  152. PLL_RATE(576000000, 48, 1, 1),
  153. PLL_RATE(588000000, 49, 1, 1),
  154. PLL_RATE(600000000, 50, 1, 1),
  155. PLL_RATE(612000000, 51, 1, 1),
  156. PLL_RATE(624000000, 52, 1, 1),
  157. PLL_RATE(636000000, 53, 1, 1),
  158. PLL_RATE(648000000, 54, 1, 1),
  159. PLL_RATE(660000000, 55, 1, 1),
  160. PLL_RATE(672000000, 56, 1, 1),
  161. PLL_RATE(684000000, 57, 1, 1),
  162. PLL_RATE(696000000, 58, 1, 1),
  163. PLL_RATE(708000000, 59, 1, 1),
  164. PLL_RATE(720000000, 60, 1, 1),
  165. PLL_RATE(732000000, 61, 1, 1),
  166. PLL_RATE(744000000, 62, 1, 1),
  167. PLL_RATE(756000000, 63, 1, 1),
  168. PLL_RATE(768000000, 64, 1, 1),
  169. PLL_RATE(780000000, 65, 1, 1),
  170. PLL_RATE(792000000, 66, 1, 1),
  171. { /* sentinel */ },
  172. };
  173. static struct clk_regmap gxbb_fixed_pll = {
  174. .data = &(struct meson_clk_pll_data){
  175. .m = {
  176. .reg_off = HHI_MPLL_CNTL,
  177. .shift = 0,
  178. .width = 9,
  179. },
  180. .n = {
  181. .reg_off = HHI_MPLL_CNTL,
  182. .shift = 9,
  183. .width = 5,
  184. },
  185. .od = {
  186. .reg_off = HHI_MPLL_CNTL,
  187. .shift = 16,
  188. .width = 2,
  189. },
  190. .frac = {
  191. .reg_off = HHI_MPLL_CNTL2,
  192. .shift = 0,
  193. .width = 12,
  194. },
  195. .l = {
  196. .reg_off = HHI_MPLL_CNTL,
  197. .shift = 31,
  198. .width = 1,
  199. },
  200. .rst = {
  201. .reg_off = HHI_MPLL_CNTL,
  202. .shift = 29,
  203. .width = 1,
  204. },
  205. },
  206. .hw.init = &(struct clk_init_data){
  207. .name = "fixed_pll",
  208. .ops = &meson_clk_pll_ro_ops,
  209. .parent_names = (const char *[]){ "xtal" },
  210. .num_parents = 1,
  211. .flags = CLK_GET_RATE_NOCACHE,
  212. },
  213. };
  214. static struct clk_fixed_factor gxbb_hdmi_pll_pre_mult = {
  215. .mult = 2,
  216. .div = 1,
  217. .hw.init = &(struct clk_init_data){
  218. .name = "hdmi_pll_pre_mult",
  219. .ops = &clk_fixed_factor_ops,
  220. .parent_names = (const char *[]){ "xtal" },
  221. .num_parents = 1,
  222. },
  223. };
  224. static struct clk_regmap gxbb_hdmi_pll = {
  225. .data = &(struct meson_clk_pll_data){
  226. .m = {
  227. .reg_off = HHI_HDMI_PLL_CNTL,
  228. .shift = 0,
  229. .width = 9,
  230. },
  231. .n = {
  232. .reg_off = HHI_HDMI_PLL_CNTL,
  233. .shift = 9,
  234. .width = 5,
  235. },
  236. .frac = {
  237. .reg_off = HHI_HDMI_PLL_CNTL2,
  238. .shift = 0,
  239. .width = 12,
  240. },
  241. .od = {
  242. .reg_off = HHI_HDMI_PLL_CNTL2,
  243. .shift = 16,
  244. .width = 2,
  245. },
  246. .od2 = {
  247. .reg_off = HHI_HDMI_PLL_CNTL2,
  248. .shift = 22,
  249. .width = 2,
  250. },
  251. .od3 = {
  252. .reg_off = HHI_HDMI_PLL_CNTL2,
  253. .shift = 18,
  254. .width = 2,
  255. },
  256. .l = {
  257. .reg_off = HHI_HDMI_PLL_CNTL,
  258. .shift = 31,
  259. .width = 1,
  260. },
  261. .rst = {
  262. .reg_off = HHI_HDMI_PLL_CNTL,
  263. .shift = 28,
  264. .width = 1,
  265. },
  266. },
  267. .hw.init = &(struct clk_init_data){
  268. .name = "hdmi_pll",
  269. .ops = &meson_clk_pll_ro_ops,
  270. .parent_names = (const char *[]){ "hdmi_pll_pre_mult" },
  271. .num_parents = 1,
  272. .flags = CLK_GET_RATE_NOCACHE,
  273. },
  274. };
  275. static struct clk_regmap gxl_hdmi_pll = {
  276. .data = &(struct meson_clk_pll_data){
  277. .m = {
  278. .reg_off = HHI_HDMI_PLL_CNTL,
  279. .shift = 0,
  280. .width = 9,
  281. },
  282. .n = {
  283. .reg_off = HHI_HDMI_PLL_CNTL,
  284. .shift = 9,
  285. .width = 5,
  286. },
  287. .frac = {
  288. /*
  289. * On gxl, there is a register shift due to
  290. * HHI_HDMI_PLL_CNTL1 which does not exist on gxbb,
  291. * so we compute the register offset based on the PLL
  292. * base to get it right
  293. */
  294. .reg_off = HHI_HDMI_PLL_CNTL + 4,
  295. .shift = 0,
  296. .width = 12,
  297. },
  298. .od = {
  299. .reg_off = HHI_HDMI_PLL_CNTL + 8,
  300. .shift = 21,
  301. .width = 2,
  302. },
  303. .od2 = {
  304. .reg_off = HHI_HDMI_PLL_CNTL + 8,
  305. .shift = 23,
  306. .width = 2,
  307. },
  308. .od3 = {
  309. .reg_off = HHI_HDMI_PLL_CNTL + 8,
  310. .shift = 19,
  311. .width = 2,
  312. },
  313. .l = {
  314. .reg_off = HHI_HDMI_PLL_CNTL,
  315. .shift = 31,
  316. .width = 1,
  317. },
  318. .rst = {
  319. .reg_off = HHI_HDMI_PLL_CNTL,
  320. .shift = 29,
  321. .width = 1,
  322. },
  323. },
  324. .hw.init = &(struct clk_init_data){
  325. .name = "hdmi_pll",
  326. .ops = &meson_clk_pll_ro_ops,
  327. .parent_names = (const char *[]){ "xtal" },
  328. .num_parents = 1,
  329. .flags = CLK_GET_RATE_NOCACHE,
  330. },
  331. };
  332. static struct clk_regmap gxbb_sys_pll = {
  333. .data = &(struct meson_clk_pll_data){
  334. .m = {
  335. .reg_off = HHI_SYS_PLL_CNTL,
  336. .shift = 0,
  337. .width = 9,
  338. },
  339. .n = {
  340. .reg_off = HHI_SYS_PLL_CNTL,
  341. .shift = 9,
  342. .width = 5,
  343. },
  344. .od = {
  345. .reg_off = HHI_SYS_PLL_CNTL,
  346. .shift = 10,
  347. .width = 2,
  348. },
  349. .l = {
  350. .reg_off = HHI_SYS_PLL_CNTL,
  351. .shift = 31,
  352. .width = 1,
  353. },
  354. .rst = {
  355. .reg_off = HHI_SYS_PLL_CNTL,
  356. .shift = 29,
  357. .width = 1,
  358. },
  359. },
  360. .hw.init = &(struct clk_init_data){
  361. .name = "sys_pll",
  362. .ops = &meson_clk_pll_ro_ops,
  363. .parent_names = (const char *[]){ "xtal" },
  364. .num_parents = 1,
  365. .flags = CLK_GET_RATE_NOCACHE,
  366. },
  367. };
  368. static const struct reg_sequence gxbb_gp0_init_regs[] = {
  369. { .reg = HHI_GP0_PLL_CNTL2, .def = 0x69c80000 },
  370. { .reg = HHI_GP0_PLL_CNTL3, .def = 0x0a5590c4 },
  371. { .reg = HHI_GP0_PLL_CNTL4, .def = 0x0000500d },
  372. { .reg = HHI_GP0_PLL_CNTL, .def = 0x4a000228 },
  373. };
  374. static struct clk_regmap gxbb_gp0_pll = {
  375. .data = &(struct meson_clk_pll_data){
  376. .m = {
  377. .reg_off = HHI_GP0_PLL_CNTL,
  378. .shift = 0,
  379. .width = 9,
  380. },
  381. .n = {
  382. .reg_off = HHI_GP0_PLL_CNTL,
  383. .shift = 9,
  384. .width = 5,
  385. },
  386. .od = {
  387. .reg_off = HHI_GP0_PLL_CNTL,
  388. .shift = 16,
  389. .width = 2,
  390. },
  391. .l = {
  392. .reg_off = HHI_GP0_PLL_CNTL,
  393. .shift = 31,
  394. .width = 1,
  395. },
  396. .rst = {
  397. .reg_off = HHI_GP0_PLL_CNTL,
  398. .shift = 29,
  399. .width = 1,
  400. },
  401. .table = gxbb_gp0_pll_rate_table,
  402. .init_regs = gxbb_gp0_init_regs,
  403. .init_count = ARRAY_SIZE(gxbb_gp0_init_regs),
  404. },
  405. .hw.init = &(struct clk_init_data){
  406. .name = "gp0_pll",
  407. .ops = &meson_clk_pll_ops,
  408. .parent_names = (const char *[]){ "xtal" },
  409. .num_parents = 1,
  410. .flags = CLK_GET_RATE_NOCACHE,
  411. },
  412. };
  413. static const struct reg_sequence gxl_gp0_init_regs[] = {
  414. { .reg = HHI_GP0_PLL_CNTL1, .def = 0xc084b000 },
  415. { .reg = HHI_GP0_PLL_CNTL2, .def = 0xb75020be },
  416. { .reg = HHI_GP0_PLL_CNTL3, .def = 0x0a59a288 },
  417. { .reg = HHI_GP0_PLL_CNTL4, .def = 0xc000004d },
  418. { .reg = HHI_GP0_PLL_CNTL5, .def = 0x00078000 },
  419. { .reg = HHI_GP0_PLL_CNTL, .def = 0x40010250 },
  420. };
  421. static struct clk_regmap gxl_gp0_pll = {
  422. .data = &(struct meson_clk_pll_data){
  423. .m = {
  424. .reg_off = HHI_GP0_PLL_CNTL,
  425. .shift = 0,
  426. .width = 9,
  427. },
  428. .n = {
  429. .reg_off = HHI_GP0_PLL_CNTL,
  430. .shift = 9,
  431. .width = 5,
  432. },
  433. .od = {
  434. .reg_off = HHI_GP0_PLL_CNTL,
  435. .shift = 16,
  436. .width = 2,
  437. },
  438. .frac = {
  439. .reg_off = HHI_GP0_PLL_CNTL1,
  440. .shift = 0,
  441. .width = 10,
  442. },
  443. .l = {
  444. .reg_off = HHI_GP0_PLL_CNTL,
  445. .shift = 31,
  446. .width = 1,
  447. },
  448. .rst = {
  449. .reg_off = HHI_GP0_PLL_CNTL,
  450. .shift = 29,
  451. .width = 1,
  452. },
  453. .table = gxl_gp0_pll_rate_table,
  454. .init_regs = gxl_gp0_init_regs,
  455. .init_count = ARRAY_SIZE(gxl_gp0_init_regs),
  456. },
  457. .hw.init = &(struct clk_init_data){
  458. .name = "gp0_pll",
  459. .ops = &meson_clk_pll_ops,
  460. .parent_names = (const char *[]){ "xtal" },
  461. .num_parents = 1,
  462. .flags = CLK_GET_RATE_NOCACHE,
  463. },
  464. };
  465. static struct clk_fixed_factor gxbb_fclk_div2_div = {
  466. .mult = 1,
  467. .div = 2,
  468. .hw.init = &(struct clk_init_data){
  469. .name = "fclk_div2_div",
  470. .ops = &clk_fixed_factor_ops,
  471. .parent_names = (const char *[]){ "fixed_pll" },
  472. .num_parents = 1,
  473. },
  474. };
  475. static struct clk_regmap gxbb_fclk_div2 = {
  476. .data = &(struct clk_regmap_gate_data){
  477. .offset = HHI_MPLL_CNTL6,
  478. .bit_idx = 27,
  479. },
  480. .hw.init = &(struct clk_init_data){
  481. .name = "fclk_div2",
  482. .ops = &clk_regmap_gate_ops,
  483. .parent_names = (const char *[]){ "fclk_div2_div" },
  484. .num_parents = 1,
  485. },
  486. };
  487. static struct clk_fixed_factor gxbb_fclk_div3_div = {
  488. .mult = 1,
  489. .div = 3,
  490. .hw.init = &(struct clk_init_data){
  491. .name = "fclk_div3_div",
  492. .ops = &clk_fixed_factor_ops,
  493. .parent_names = (const char *[]){ "fixed_pll" },
  494. .num_parents = 1,
  495. },
  496. };
  497. static struct clk_regmap gxbb_fclk_div3 = {
  498. .data = &(struct clk_regmap_gate_data){
  499. .offset = HHI_MPLL_CNTL6,
  500. .bit_idx = 28,
  501. },
  502. .hw.init = &(struct clk_init_data){
  503. .name = "fclk_div3",
  504. .ops = &clk_regmap_gate_ops,
  505. .parent_names = (const char *[]){ "fclk_div3_div" },
  506. .num_parents = 1,
  507. },
  508. };
  509. static struct clk_fixed_factor gxbb_fclk_div4_div = {
  510. .mult = 1,
  511. .div = 4,
  512. .hw.init = &(struct clk_init_data){
  513. .name = "fclk_div4_div",
  514. .ops = &clk_fixed_factor_ops,
  515. .parent_names = (const char *[]){ "fixed_pll" },
  516. .num_parents = 1,
  517. },
  518. };
  519. static struct clk_regmap gxbb_fclk_div4 = {
  520. .data = &(struct clk_regmap_gate_data){
  521. .offset = HHI_MPLL_CNTL6,
  522. .bit_idx = 29,
  523. },
  524. .hw.init = &(struct clk_init_data){
  525. .name = "fclk_div4",
  526. .ops = &clk_regmap_gate_ops,
  527. .parent_names = (const char *[]){ "fclk_div4_div" },
  528. .num_parents = 1,
  529. },
  530. };
  531. static struct clk_fixed_factor gxbb_fclk_div5_div = {
  532. .mult = 1,
  533. .div = 5,
  534. .hw.init = &(struct clk_init_data){
  535. .name = "fclk_div5_div",
  536. .ops = &clk_fixed_factor_ops,
  537. .parent_names = (const char *[]){ "fixed_pll" },
  538. .num_parents = 1,
  539. },
  540. };
  541. static struct clk_regmap gxbb_fclk_div5 = {
  542. .data = &(struct clk_regmap_gate_data){
  543. .offset = HHI_MPLL_CNTL6,
  544. .bit_idx = 30,
  545. },
  546. .hw.init = &(struct clk_init_data){
  547. .name = "fclk_div5",
  548. .ops = &clk_regmap_gate_ops,
  549. .parent_names = (const char *[]){ "fclk_div5_div" },
  550. .num_parents = 1,
  551. },
  552. };
  553. static struct clk_fixed_factor gxbb_fclk_div7_div = {
  554. .mult = 1,
  555. .div = 7,
  556. .hw.init = &(struct clk_init_data){
  557. .name = "fclk_div7_div",
  558. .ops = &clk_fixed_factor_ops,
  559. .parent_names = (const char *[]){ "fixed_pll" },
  560. .num_parents = 1,
  561. },
  562. };
  563. static struct clk_regmap gxbb_fclk_div7 = {
  564. .data = &(struct clk_regmap_gate_data){
  565. .offset = HHI_MPLL_CNTL6,
  566. .bit_idx = 31,
  567. },
  568. .hw.init = &(struct clk_init_data){
  569. .name = "fclk_div7",
  570. .ops = &clk_regmap_gate_ops,
  571. .parent_names = (const char *[]){ "fclk_div7_div" },
  572. .num_parents = 1,
  573. },
  574. };
  575. static struct clk_regmap gxbb_mpll_prediv = {
  576. .data = &(struct clk_regmap_div_data){
  577. .offset = HHI_MPLL_CNTL5,
  578. .shift = 12,
  579. .width = 1,
  580. },
  581. .hw.init = &(struct clk_init_data){
  582. .name = "mpll_prediv",
  583. .ops = &clk_regmap_divider_ro_ops,
  584. .parent_names = (const char *[]){ "fixed_pll" },
  585. .num_parents = 1,
  586. },
  587. };
  588. static struct clk_regmap gxbb_mpll0_div = {
  589. .data = &(struct meson_clk_mpll_data){
  590. .sdm = {
  591. .reg_off = HHI_MPLL_CNTL7,
  592. .shift = 0,
  593. .width = 14,
  594. },
  595. .sdm_en = {
  596. .reg_off = HHI_MPLL_CNTL7,
  597. .shift = 15,
  598. .width = 1,
  599. },
  600. .n2 = {
  601. .reg_off = HHI_MPLL_CNTL7,
  602. .shift = 16,
  603. .width = 9,
  604. },
  605. .ssen = {
  606. .reg_off = HHI_MPLL_CNTL,
  607. .shift = 25,
  608. .width = 1,
  609. },
  610. .lock = &meson_clk_lock,
  611. },
  612. .hw.init = &(struct clk_init_data){
  613. .name = "mpll0_div",
  614. .ops = &meson_clk_mpll_ops,
  615. .parent_names = (const char *[]){ "mpll_prediv" },
  616. .num_parents = 1,
  617. },
  618. };
  619. static struct clk_regmap gxbb_mpll0 = {
  620. .data = &(struct clk_regmap_gate_data){
  621. .offset = HHI_MPLL_CNTL7,
  622. .bit_idx = 14,
  623. },
  624. .hw.init = &(struct clk_init_data){
  625. .name = "mpll0",
  626. .ops = &clk_regmap_gate_ops,
  627. .parent_names = (const char *[]){ "mpll0_div" },
  628. .num_parents = 1,
  629. .flags = CLK_SET_RATE_PARENT,
  630. },
  631. };
  632. static struct clk_regmap gxbb_mpll1_div = {
  633. .data = &(struct meson_clk_mpll_data){
  634. .sdm = {
  635. .reg_off = HHI_MPLL_CNTL8,
  636. .shift = 0,
  637. .width = 14,
  638. },
  639. .sdm_en = {
  640. .reg_off = HHI_MPLL_CNTL8,
  641. .shift = 15,
  642. .width = 1,
  643. },
  644. .n2 = {
  645. .reg_off = HHI_MPLL_CNTL8,
  646. .shift = 16,
  647. .width = 9,
  648. },
  649. .lock = &meson_clk_lock,
  650. },
  651. .hw.init = &(struct clk_init_data){
  652. .name = "mpll1_div",
  653. .ops = &meson_clk_mpll_ops,
  654. .parent_names = (const char *[]){ "mpll_prediv" },
  655. .num_parents = 1,
  656. },
  657. };
  658. static struct clk_regmap gxbb_mpll1 = {
  659. .data = &(struct clk_regmap_gate_data){
  660. .offset = HHI_MPLL_CNTL8,
  661. .bit_idx = 14,
  662. },
  663. .hw.init = &(struct clk_init_data){
  664. .name = "mpll1",
  665. .ops = &clk_regmap_gate_ops,
  666. .parent_names = (const char *[]){ "mpll1_div" },
  667. .num_parents = 1,
  668. .flags = CLK_SET_RATE_PARENT,
  669. },
  670. };
  671. static struct clk_regmap gxbb_mpll2_div = {
  672. .data = &(struct meson_clk_mpll_data){
  673. .sdm = {
  674. .reg_off = HHI_MPLL_CNTL9,
  675. .shift = 0,
  676. .width = 14,
  677. },
  678. .sdm_en = {
  679. .reg_off = HHI_MPLL_CNTL9,
  680. .shift = 15,
  681. .width = 1,
  682. },
  683. .n2 = {
  684. .reg_off = HHI_MPLL_CNTL9,
  685. .shift = 16,
  686. .width = 9,
  687. },
  688. .lock = &meson_clk_lock,
  689. },
  690. .hw.init = &(struct clk_init_data){
  691. .name = "mpll2_div",
  692. .ops = &meson_clk_mpll_ops,
  693. .parent_names = (const char *[]){ "mpll_prediv" },
  694. .num_parents = 1,
  695. },
  696. };
  697. static struct clk_regmap gxbb_mpll2 = {
  698. .data = &(struct clk_regmap_gate_data){
  699. .offset = HHI_MPLL_CNTL9,
  700. .bit_idx = 14,
  701. },
  702. .hw.init = &(struct clk_init_data){
  703. .name = "mpll2",
  704. .ops = &clk_regmap_gate_ops,
  705. .parent_names = (const char *[]){ "mpll2_div" },
  706. .num_parents = 1,
  707. .flags = CLK_SET_RATE_PARENT,
  708. },
  709. };
  710. static u32 mux_table_clk81[] = { 0, 2, 3, 4, 5, 6, 7 };
  711. static const char * const clk81_parent_names[] = {
  712. "xtal", "fclk_div7", "mpll1", "mpll2", "fclk_div4",
  713. "fclk_div3", "fclk_div5"
  714. };
  715. static struct clk_regmap gxbb_mpeg_clk_sel = {
  716. .data = &(struct clk_regmap_mux_data){
  717. .offset = HHI_MPEG_CLK_CNTL,
  718. .mask = 0x7,
  719. .shift = 12,
  720. .table = mux_table_clk81,
  721. },
  722. .hw.init = &(struct clk_init_data){
  723. .name = "mpeg_clk_sel",
  724. .ops = &clk_regmap_mux_ro_ops,
  725. /*
  726. * bits 14:12 selects from 8 possible parents:
  727. * xtal, 1'b0 (wtf), fclk_div7, mpll_clkout1, mpll_clkout2,
  728. * fclk_div4, fclk_div3, fclk_div5
  729. */
  730. .parent_names = clk81_parent_names,
  731. .num_parents = ARRAY_SIZE(clk81_parent_names),
  732. },
  733. };
  734. static struct clk_regmap gxbb_mpeg_clk_div = {
  735. .data = &(struct clk_regmap_div_data){
  736. .offset = HHI_MPEG_CLK_CNTL,
  737. .shift = 0,
  738. .width = 7,
  739. },
  740. .hw.init = &(struct clk_init_data){
  741. .name = "mpeg_clk_div",
  742. .ops = &clk_regmap_divider_ro_ops,
  743. .parent_names = (const char *[]){ "mpeg_clk_sel" },
  744. .num_parents = 1,
  745. },
  746. };
  747. /* the mother of dragons gates */
  748. static struct clk_regmap gxbb_clk81 = {
  749. .data = &(struct clk_regmap_gate_data){
  750. .offset = HHI_MPEG_CLK_CNTL,
  751. .bit_idx = 7,
  752. },
  753. .hw.init = &(struct clk_init_data){
  754. .name = "clk81",
  755. .ops = &clk_regmap_gate_ops,
  756. .parent_names = (const char *[]){ "mpeg_clk_div" },
  757. .num_parents = 1,
  758. .flags = CLK_IS_CRITICAL,
  759. },
  760. };
  761. static struct clk_regmap gxbb_sar_adc_clk_sel = {
  762. .data = &(struct clk_regmap_mux_data){
  763. .offset = HHI_SAR_CLK_CNTL,
  764. .mask = 0x3,
  765. .shift = 9,
  766. },
  767. .hw.init = &(struct clk_init_data){
  768. .name = "sar_adc_clk_sel",
  769. .ops = &clk_regmap_mux_ops,
  770. /* NOTE: The datasheet doesn't list the parents for bit 10 */
  771. .parent_names = (const char *[]){ "xtal", "clk81", },
  772. .num_parents = 2,
  773. },
  774. };
  775. static struct clk_regmap gxbb_sar_adc_clk_div = {
  776. .data = &(struct clk_regmap_div_data){
  777. .offset = HHI_SAR_CLK_CNTL,
  778. .shift = 0,
  779. .width = 8,
  780. },
  781. .hw.init = &(struct clk_init_data){
  782. .name = "sar_adc_clk_div",
  783. .ops = &clk_regmap_divider_ops,
  784. .parent_names = (const char *[]){ "sar_adc_clk_sel" },
  785. .num_parents = 1,
  786. },
  787. };
  788. static struct clk_regmap gxbb_sar_adc_clk = {
  789. .data = &(struct clk_regmap_gate_data){
  790. .offset = HHI_SAR_CLK_CNTL,
  791. .bit_idx = 8,
  792. },
  793. .hw.init = &(struct clk_init_data){
  794. .name = "sar_adc_clk",
  795. .ops = &clk_regmap_gate_ops,
  796. .parent_names = (const char *[]){ "sar_adc_clk_div" },
  797. .num_parents = 1,
  798. .flags = CLK_SET_RATE_PARENT,
  799. },
  800. };
  801. /*
  802. * The MALI IP is clocked by two identical clocks (mali_0 and mali_1)
  803. * muxed by a glitch-free switch.
  804. */
  805. static const char * const gxbb_mali_0_1_parent_names[] = {
  806. "xtal", "gp0_pll", "mpll2", "mpll1", "fclk_div7",
  807. "fclk_div4", "fclk_div3", "fclk_div5"
  808. };
  809. static struct clk_regmap gxbb_mali_0_sel = {
  810. .data = &(struct clk_regmap_mux_data){
  811. .offset = HHI_MALI_CLK_CNTL,
  812. .mask = 0x7,
  813. .shift = 9,
  814. },
  815. .hw.init = &(struct clk_init_data){
  816. .name = "mali_0_sel",
  817. .ops = &clk_regmap_mux_ops,
  818. /*
  819. * bits 10:9 selects from 8 possible parents:
  820. * xtal, gp0_pll, mpll2, mpll1, fclk_div7,
  821. * fclk_div4, fclk_div3, fclk_div5
  822. */
  823. .parent_names = gxbb_mali_0_1_parent_names,
  824. .num_parents = 8,
  825. .flags = CLK_SET_RATE_NO_REPARENT,
  826. },
  827. };
  828. static struct clk_regmap gxbb_mali_0_div = {
  829. .data = &(struct clk_regmap_div_data){
  830. .offset = HHI_MALI_CLK_CNTL,
  831. .shift = 0,
  832. .width = 7,
  833. },
  834. .hw.init = &(struct clk_init_data){
  835. .name = "mali_0_div",
  836. .ops = &clk_regmap_divider_ops,
  837. .parent_names = (const char *[]){ "mali_0_sel" },
  838. .num_parents = 1,
  839. .flags = CLK_SET_RATE_NO_REPARENT,
  840. },
  841. };
  842. static struct clk_regmap gxbb_mali_0 = {
  843. .data = &(struct clk_regmap_gate_data){
  844. .offset = HHI_MALI_CLK_CNTL,
  845. .bit_idx = 8,
  846. },
  847. .hw.init = &(struct clk_init_data){
  848. .name = "mali_0",
  849. .ops = &clk_regmap_gate_ops,
  850. .parent_names = (const char *[]){ "mali_0_div" },
  851. .num_parents = 1,
  852. .flags = CLK_SET_RATE_PARENT,
  853. },
  854. };
  855. static struct clk_regmap gxbb_mali_1_sel = {
  856. .data = &(struct clk_regmap_mux_data){
  857. .offset = HHI_MALI_CLK_CNTL,
  858. .mask = 0x7,
  859. .shift = 25,
  860. },
  861. .hw.init = &(struct clk_init_data){
  862. .name = "mali_1_sel",
  863. .ops = &clk_regmap_mux_ops,
  864. /*
  865. * bits 10:9 selects from 8 possible parents:
  866. * xtal, gp0_pll, mpll2, mpll1, fclk_div7,
  867. * fclk_div4, fclk_div3, fclk_div5
  868. */
  869. .parent_names = gxbb_mali_0_1_parent_names,
  870. .num_parents = 8,
  871. .flags = CLK_SET_RATE_NO_REPARENT,
  872. },
  873. };
  874. static struct clk_regmap gxbb_mali_1_div = {
  875. .data = &(struct clk_regmap_div_data){
  876. .offset = HHI_MALI_CLK_CNTL,
  877. .shift = 16,
  878. .width = 7,
  879. },
  880. .hw.init = &(struct clk_init_data){
  881. .name = "mali_1_div",
  882. .ops = &clk_regmap_divider_ops,
  883. .parent_names = (const char *[]){ "mali_1_sel" },
  884. .num_parents = 1,
  885. .flags = CLK_SET_RATE_NO_REPARENT,
  886. },
  887. };
  888. static struct clk_regmap gxbb_mali_1 = {
  889. .data = &(struct clk_regmap_gate_data){
  890. .offset = HHI_MALI_CLK_CNTL,
  891. .bit_idx = 24,
  892. },
  893. .hw.init = &(struct clk_init_data){
  894. .name = "mali_1",
  895. .ops = &clk_regmap_gate_ops,
  896. .parent_names = (const char *[]){ "mali_1_div" },
  897. .num_parents = 1,
  898. .flags = CLK_SET_RATE_PARENT,
  899. },
  900. };
  901. static const char * const gxbb_mali_parent_names[] = {
  902. "mali_0", "mali_1"
  903. };
  904. static struct clk_regmap gxbb_mali = {
  905. .data = &(struct clk_regmap_mux_data){
  906. .offset = HHI_MALI_CLK_CNTL,
  907. .mask = 1,
  908. .shift = 31,
  909. },
  910. .hw.init = &(struct clk_init_data){
  911. .name = "mali",
  912. .ops = &clk_regmap_mux_ops,
  913. .parent_names = gxbb_mali_parent_names,
  914. .num_parents = 2,
  915. .flags = CLK_SET_RATE_NO_REPARENT,
  916. },
  917. };
  918. static struct clk_regmap gxbb_cts_amclk_sel = {
  919. .data = &(struct clk_regmap_mux_data){
  920. .offset = HHI_AUD_CLK_CNTL,
  921. .mask = 0x3,
  922. .shift = 9,
  923. .table = (u32[]){ 1, 2, 3 },
  924. },
  925. .hw.init = &(struct clk_init_data){
  926. .name = "cts_amclk_sel",
  927. .ops = &clk_regmap_mux_ops,
  928. .parent_names = (const char *[]){ "mpll0", "mpll1", "mpll2" },
  929. .num_parents = 3,
  930. .flags = CLK_SET_RATE_PARENT,
  931. },
  932. };
  933. static struct clk_regmap gxbb_cts_amclk_div = {
  934. .data = &(struct meson_clk_audio_div_data){
  935. .div = {
  936. .reg_off = HHI_AUD_CLK_CNTL,
  937. .shift = 0,
  938. .width = 8,
  939. },
  940. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  941. },
  942. .hw.init = &(struct clk_init_data){
  943. .name = "cts_amclk_div",
  944. .ops = &meson_clk_audio_divider_ops,
  945. .parent_names = (const char *[]){ "cts_amclk_sel" },
  946. .num_parents = 1,
  947. .flags = CLK_SET_RATE_PARENT,
  948. },
  949. };
  950. static struct clk_regmap gxbb_cts_amclk = {
  951. .data = &(struct clk_regmap_gate_data){
  952. .offset = HHI_AUD_CLK_CNTL,
  953. .bit_idx = 8,
  954. },
  955. .hw.init = &(struct clk_init_data){
  956. .name = "cts_amclk",
  957. .ops = &clk_regmap_gate_ops,
  958. .parent_names = (const char *[]){ "cts_amclk_div" },
  959. .num_parents = 1,
  960. .flags = CLK_SET_RATE_PARENT,
  961. },
  962. };
  963. static struct clk_regmap gxbb_cts_mclk_i958_sel = {
  964. .data = &(struct clk_regmap_mux_data){
  965. .offset = HHI_AUD_CLK_CNTL2,
  966. .mask = 0x3,
  967. .shift = 25,
  968. .table = (u32[]){ 1, 2, 3 },
  969. },
  970. .hw.init = &(struct clk_init_data) {
  971. .name = "cts_mclk_i958_sel",
  972. .ops = &clk_regmap_mux_ops,
  973. .parent_names = (const char *[]){ "mpll0", "mpll1", "mpll2" },
  974. .num_parents = 3,
  975. .flags = CLK_SET_RATE_PARENT,
  976. },
  977. };
  978. static struct clk_regmap gxbb_cts_mclk_i958_div = {
  979. .data = &(struct clk_regmap_div_data){
  980. .offset = HHI_AUD_CLK_CNTL2,
  981. .shift = 16,
  982. .width = 8,
  983. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  984. },
  985. .hw.init = &(struct clk_init_data) {
  986. .name = "cts_mclk_i958_div",
  987. .ops = &clk_regmap_divider_ops,
  988. .parent_names = (const char *[]){ "cts_mclk_i958_sel" },
  989. .num_parents = 1,
  990. .flags = CLK_SET_RATE_PARENT,
  991. },
  992. };
  993. static struct clk_regmap gxbb_cts_mclk_i958 = {
  994. .data = &(struct clk_regmap_gate_data){
  995. .offset = HHI_AUD_CLK_CNTL2,
  996. .bit_idx = 24,
  997. },
  998. .hw.init = &(struct clk_init_data){
  999. .name = "cts_mclk_i958",
  1000. .ops = &clk_regmap_gate_ops,
  1001. .parent_names = (const char *[]){ "cts_mclk_i958_div" },
  1002. .num_parents = 1,
  1003. .flags = CLK_SET_RATE_PARENT,
  1004. },
  1005. };
  1006. static struct clk_regmap gxbb_cts_i958 = {
  1007. .data = &(struct clk_regmap_mux_data){
  1008. .offset = HHI_AUD_CLK_CNTL2,
  1009. .mask = 0x1,
  1010. .shift = 27,
  1011. },
  1012. .hw.init = &(struct clk_init_data){
  1013. .name = "cts_i958",
  1014. .ops = &clk_regmap_mux_ops,
  1015. .parent_names = (const char *[]){ "cts_amclk", "cts_mclk_i958" },
  1016. .num_parents = 2,
  1017. /*
  1018. *The parent is specific to origin of the audio data. Let the
  1019. * consumer choose the appropriate parent
  1020. */
  1021. .flags = CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  1022. },
  1023. };
  1024. static struct clk_regmap gxbb_32k_clk_div = {
  1025. .data = &(struct clk_regmap_div_data){
  1026. .offset = HHI_32K_CLK_CNTL,
  1027. .shift = 0,
  1028. .width = 14,
  1029. },
  1030. .hw.init = &(struct clk_init_data){
  1031. .name = "32k_clk_div",
  1032. .ops = &clk_regmap_divider_ops,
  1033. .parent_names = (const char *[]){ "32k_clk_sel" },
  1034. .num_parents = 1,
  1035. .flags = CLK_SET_RATE_PARENT | CLK_DIVIDER_ROUND_CLOSEST,
  1036. },
  1037. };
  1038. static struct clk_regmap gxbb_32k_clk = {
  1039. .data = &(struct clk_regmap_gate_data){
  1040. .offset = HHI_32K_CLK_CNTL,
  1041. .bit_idx = 15,
  1042. },
  1043. .hw.init = &(struct clk_init_data){
  1044. .name = "32k_clk",
  1045. .ops = &clk_regmap_gate_ops,
  1046. .parent_names = (const char *[]){ "32k_clk_div" },
  1047. .num_parents = 1,
  1048. .flags = CLK_SET_RATE_PARENT,
  1049. },
  1050. };
  1051. static const char * const gxbb_32k_clk_parent_names[] = {
  1052. "xtal", "cts_slow_oscin", "fclk_div3", "fclk_div5"
  1053. };
  1054. static struct clk_regmap gxbb_32k_clk_sel = {
  1055. .data = &(struct clk_regmap_mux_data){
  1056. .offset = HHI_32K_CLK_CNTL,
  1057. .mask = 0x3,
  1058. .shift = 16,
  1059. },
  1060. .hw.init = &(struct clk_init_data){
  1061. .name = "32k_clk_sel",
  1062. .ops = &clk_regmap_mux_ops,
  1063. .parent_names = gxbb_32k_clk_parent_names,
  1064. .num_parents = 4,
  1065. .flags = CLK_SET_RATE_PARENT,
  1066. },
  1067. };
  1068. static const char * const gxbb_sd_emmc_clk0_parent_names[] = {
  1069. "xtal", "fclk_div2", "fclk_div3", "fclk_div5", "fclk_div7",
  1070. /*
  1071. * Following these parent clocks, we should also have had mpll2, mpll3
  1072. * and gp0_pll but these clocks are too precious to be used here. All
  1073. * the necessary rates for MMC and NAND operation can be acheived using
  1074. * xtal or fclk_div clocks
  1075. */
  1076. };
  1077. /* SDIO clock */
  1078. static struct clk_regmap gxbb_sd_emmc_a_clk0_sel = {
  1079. .data = &(struct clk_regmap_mux_data){
  1080. .offset = HHI_SD_EMMC_CLK_CNTL,
  1081. .mask = 0x7,
  1082. .shift = 9,
  1083. },
  1084. .hw.init = &(struct clk_init_data) {
  1085. .name = "sd_emmc_a_clk0_sel",
  1086. .ops = &clk_regmap_mux_ops,
  1087. .parent_names = gxbb_sd_emmc_clk0_parent_names,
  1088. .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names),
  1089. .flags = CLK_SET_RATE_PARENT,
  1090. },
  1091. };
  1092. static struct clk_regmap gxbb_sd_emmc_a_clk0_div = {
  1093. .data = &(struct clk_regmap_div_data){
  1094. .offset = HHI_SD_EMMC_CLK_CNTL,
  1095. .shift = 0,
  1096. .width = 7,
  1097. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1098. },
  1099. .hw.init = &(struct clk_init_data) {
  1100. .name = "sd_emmc_a_clk0_div",
  1101. .ops = &clk_regmap_divider_ops,
  1102. .parent_names = (const char *[]){ "sd_emmc_a_clk0_sel" },
  1103. .num_parents = 1,
  1104. .flags = CLK_SET_RATE_PARENT,
  1105. },
  1106. };
  1107. static struct clk_regmap gxbb_sd_emmc_a_clk0 = {
  1108. .data = &(struct clk_regmap_gate_data){
  1109. .offset = HHI_SD_EMMC_CLK_CNTL,
  1110. .bit_idx = 7,
  1111. },
  1112. .hw.init = &(struct clk_init_data){
  1113. .name = "sd_emmc_a_clk0",
  1114. .ops = &clk_regmap_gate_ops,
  1115. .parent_names = (const char *[]){ "sd_emmc_a_clk0_div" },
  1116. .num_parents = 1,
  1117. .flags = CLK_SET_RATE_PARENT,
  1118. },
  1119. };
  1120. /* SDcard clock */
  1121. static struct clk_regmap gxbb_sd_emmc_b_clk0_sel = {
  1122. .data = &(struct clk_regmap_mux_data){
  1123. .offset = HHI_SD_EMMC_CLK_CNTL,
  1124. .mask = 0x7,
  1125. .shift = 25,
  1126. },
  1127. .hw.init = &(struct clk_init_data) {
  1128. .name = "sd_emmc_b_clk0_sel",
  1129. .ops = &clk_regmap_mux_ops,
  1130. .parent_names = gxbb_sd_emmc_clk0_parent_names,
  1131. .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names),
  1132. .flags = CLK_SET_RATE_PARENT,
  1133. },
  1134. };
  1135. static struct clk_regmap gxbb_sd_emmc_b_clk0_div = {
  1136. .data = &(struct clk_regmap_div_data){
  1137. .offset = HHI_SD_EMMC_CLK_CNTL,
  1138. .shift = 16,
  1139. .width = 7,
  1140. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1141. },
  1142. .hw.init = &(struct clk_init_data) {
  1143. .name = "sd_emmc_b_clk0_div",
  1144. .ops = &clk_regmap_divider_ops,
  1145. .parent_names = (const char *[]){ "sd_emmc_b_clk0_sel" },
  1146. .num_parents = 1,
  1147. .flags = CLK_SET_RATE_PARENT,
  1148. },
  1149. };
  1150. static struct clk_regmap gxbb_sd_emmc_b_clk0 = {
  1151. .data = &(struct clk_regmap_gate_data){
  1152. .offset = HHI_SD_EMMC_CLK_CNTL,
  1153. .bit_idx = 23,
  1154. },
  1155. .hw.init = &(struct clk_init_data){
  1156. .name = "sd_emmc_b_clk0",
  1157. .ops = &clk_regmap_gate_ops,
  1158. .parent_names = (const char *[]){ "sd_emmc_b_clk0_div" },
  1159. .num_parents = 1,
  1160. .flags = CLK_SET_RATE_PARENT,
  1161. },
  1162. };
  1163. /* EMMC/NAND clock */
  1164. static struct clk_regmap gxbb_sd_emmc_c_clk0_sel = {
  1165. .data = &(struct clk_regmap_mux_data){
  1166. .offset = HHI_NAND_CLK_CNTL,
  1167. .mask = 0x7,
  1168. .shift = 9,
  1169. },
  1170. .hw.init = &(struct clk_init_data) {
  1171. .name = "sd_emmc_c_clk0_sel",
  1172. .ops = &clk_regmap_mux_ops,
  1173. .parent_names = gxbb_sd_emmc_clk0_parent_names,
  1174. .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names),
  1175. .flags = CLK_SET_RATE_PARENT,
  1176. },
  1177. };
  1178. static struct clk_regmap gxbb_sd_emmc_c_clk0_div = {
  1179. .data = &(struct clk_regmap_div_data){
  1180. .offset = HHI_NAND_CLK_CNTL,
  1181. .shift = 0,
  1182. .width = 7,
  1183. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1184. },
  1185. .hw.init = &(struct clk_init_data) {
  1186. .name = "sd_emmc_c_clk0_div",
  1187. .ops = &clk_regmap_divider_ops,
  1188. .parent_names = (const char *[]){ "sd_emmc_c_clk0_sel" },
  1189. .num_parents = 1,
  1190. .flags = CLK_SET_RATE_PARENT,
  1191. },
  1192. };
  1193. static struct clk_regmap gxbb_sd_emmc_c_clk0 = {
  1194. .data = &(struct clk_regmap_gate_data){
  1195. .offset = HHI_NAND_CLK_CNTL,
  1196. .bit_idx = 7,
  1197. },
  1198. .hw.init = &(struct clk_init_data){
  1199. .name = "sd_emmc_c_clk0",
  1200. .ops = &clk_regmap_gate_ops,
  1201. .parent_names = (const char *[]){ "sd_emmc_c_clk0_div" },
  1202. .num_parents = 1,
  1203. .flags = CLK_SET_RATE_PARENT,
  1204. },
  1205. };
  1206. /* VPU Clock */
  1207. static const char * const gxbb_vpu_parent_names[] = {
  1208. "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7"
  1209. };
  1210. static struct clk_regmap gxbb_vpu_0_sel = {
  1211. .data = &(struct clk_regmap_mux_data){
  1212. .offset = HHI_VPU_CLK_CNTL,
  1213. .mask = 0x3,
  1214. .shift = 9,
  1215. },
  1216. .hw.init = &(struct clk_init_data){
  1217. .name = "vpu_0_sel",
  1218. .ops = &clk_regmap_mux_ops,
  1219. /*
  1220. * bits 9:10 selects from 4 possible parents:
  1221. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1222. */
  1223. .parent_names = gxbb_vpu_parent_names,
  1224. .num_parents = ARRAY_SIZE(gxbb_vpu_parent_names),
  1225. .flags = CLK_SET_RATE_NO_REPARENT,
  1226. },
  1227. };
  1228. static struct clk_regmap gxbb_vpu_0_div = {
  1229. .data = &(struct clk_regmap_div_data){
  1230. .offset = HHI_VPU_CLK_CNTL,
  1231. .shift = 0,
  1232. .width = 7,
  1233. },
  1234. .hw.init = &(struct clk_init_data){
  1235. .name = "vpu_0_div",
  1236. .ops = &clk_regmap_divider_ops,
  1237. .parent_names = (const char *[]){ "vpu_0_sel" },
  1238. .num_parents = 1,
  1239. .flags = CLK_SET_RATE_PARENT,
  1240. },
  1241. };
  1242. static struct clk_regmap gxbb_vpu_0 = {
  1243. .data = &(struct clk_regmap_gate_data){
  1244. .offset = HHI_VPU_CLK_CNTL,
  1245. .bit_idx = 8,
  1246. },
  1247. .hw.init = &(struct clk_init_data) {
  1248. .name = "vpu_0",
  1249. .ops = &clk_regmap_gate_ops,
  1250. .parent_names = (const char *[]){ "vpu_0_div" },
  1251. .num_parents = 1,
  1252. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1253. },
  1254. };
  1255. static struct clk_regmap gxbb_vpu_1_sel = {
  1256. .data = &(struct clk_regmap_mux_data){
  1257. .offset = HHI_VPU_CLK_CNTL,
  1258. .mask = 0x3,
  1259. .shift = 25,
  1260. },
  1261. .hw.init = &(struct clk_init_data){
  1262. .name = "vpu_1_sel",
  1263. .ops = &clk_regmap_mux_ops,
  1264. /*
  1265. * bits 25:26 selects from 4 possible parents:
  1266. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1267. */
  1268. .parent_names = gxbb_vpu_parent_names,
  1269. .num_parents = ARRAY_SIZE(gxbb_vpu_parent_names),
  1270. .flags = CLK_SET_RATE_NO_REPARENT,
  1271. },
  1272. };
  1273. static struct clk_regmap gxbb_vpu_1_div = {
  1274. .data = &(struct clk_regmap_div_data){
  1275. .offset = HHI_VPU_CLK_CNTL,
  1276. .shift = 16,
  1277. .width = 7,
  1278. },
  1279. .hw.init = &(struct clk_init_data){
  1280. .name = "vpu_1_div",
  1281. .ops = &clk_regmap_divider_ops,
  1282. .parent_names = (const char *[]){ "vpu_1_sel" },
  1283. .num_parents = 1,
  1284. .flags = CLK_SET_RATE_PARENT,
  1285. },
  1286. };
  1287. static struct clk_regmap gxbb_vpu_1 = {
  1288. .data = &(struct clk_regmap_gate_data){
  1289. .offset = HHI_VPU_CLK_CNTL,
  1290. .bit_idx = 24,
  1291. },
  1292. .hw.init = &(struct clk_init_data) {
  1293. .name = "vpu_1",
  1294. .ops = &clk_regmap_gate_ops,
  1295. .parent_names = (const char *[]){ "vpu_1_div" },
  1296. .num_parents = 1,
  1297. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1298. },
  1299. };
  1300. static struct clk_regmap gxbb_vpu = {
  1301. .data = &(struct clk_regmap_mux_data){
  1302. .offset = HHI_VPU_CLK_CNTL,
  1303. .mask = 1,
  1304. .shift = 31,
  1305. },
  1306. .hw.init = &(struct clk_init_data){
  1307. .name = "vpu",
  1308. .ops = &clk_regmap_mux_ops,
  1309. /*
  1310. * bit 31 selects from 2 possible parents:
  1311. * vpu_0 or vpu_1
  1312. */
  1313. .parent_names = (const char *[]){ "vpu_0", "vpu_1" },
  1314. .num_parents = 2,
  1315. .flags = CLK_SET_RATE_NO_REPARENT,
  1316. },
  1317. };
  1318. /* VAPB Clock */
  1319. static const char * const gxbb_vapb_parent_names[] = {
  1320. "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7"
  1321. };
  1322. static struct clk_regmap gxbb_vapb_0_sel = {
  1323. .data = &(struct clk_regmap_mux_data){
  1324. .offset = HHI_VAPBCLK_CNTL,
  1325. .mask = 0x3,
  1326. .shift = 9,
  1327. },
  1328. .hw.init = &(struct clk_init_data){
  1329. .name = "vapb_0_sel",
  1330. .ops = &clk_regmap_mux_ops,
  1331. /*
  1332. * bits 9:10 selects from 4 possible parents:
  1333. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1334. */
  1335. .parent_names = gxbb_vapb_parent_names,
  1336. .num_parents = ARRAY_SIZE(gxbb_vapb_parent_names),
  1337. .flags = CLK_SET_RATE_NO_REPARENT,
  1338. },
  1339. };
  1340. static struct clk_regmap gxbb_vapb_0_div = {
  1341. .data = &(struct clk_regmap_div_data){
  1342. .offset = HHI_VAPBCLK_CNTL,
  1343. .shift = 0,
  1344. .width = 7,
  1345. },
  1346. .hw.init = &(struct clk_init_data){
  1347. .name = "vapb_0_div",
  1348. .ops = &clk_regmap_divider_ops,
  1349. .parent_names = (const char *[]){ "vapb_0_sel" },
  1350. .num_parents = 1,
  1351. .flags = CLK_SET_RATE_PARENT,
  1352. },
  1353. };
  1354. static struct clk_regmap gxbb_vapb_0 = {
  1355. .data = &(struct clk_regmap_gate_data){
  1356. .offset = HHI_VAPBCLK_CNTL,
  1357. .bit_idx = 8,
  1358. },
  1359. .hw.init = &(struct clk_init_data) {
  1360. .name = "vapb_0",
  1361. .ops = &clk_regmap_gate_ops,
  1362. .parent_names = (const char *[]){ "vapb_0_div" },
  1363. .num_parents = 1,
  1364. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1365. },
  1366. };
  1367. static struct clk_regmap gxbb_vapb_1_sel = {
  1368. .data = &(struct clk_regmap_mux_data){
  1369. .offset = HHI_VAPBCLK_CNTL,
  1370. .mask = 0x3,
  1371. .shift = 25,
  1372. },
  1373. .hw.init = &(struct clk_init_data){
  1374. .name = "vapb_1_sel",
  1375. .ops = &clk_regmap_mux_ops,
  1376. /*
  1377. * bits 25:26 selects from 4 possible parents:
  1378. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1379. */
  1380. .parent_names = gxbb_vapb_parent_names,
  1381. .num_parents = ARRAY_SIZE(gxbb_vapb_parent_names),
  1382. .flags = CLK_SET_RATE_NO_REPARENT,
  1383. },
  1384. };
  1385. static struct clk_regmap gxbb_vapb_1_div = {
  1386. .data = &(struct clk_regmap_div_data){
  1387. .offset = HHI_VAPBCLK_CNTL,
  1388. .shift = 16,
  1389. .width = 7,
  1390. },
  1391. .hw.init = &(struct clk_init_data){
  1392. .name = "vapb_1_div",
  1393. .ops = &clk_regmap_divider_ops,
  1394. .parent_names = (const char *[]){ "vapb_1_sel" },
  1395. .num_parents = 1,
  1396. .flags = CLK_SET_RATE_PARENT,
  1397. },
  1398. };
  1399. static struct clk_regmap gxbb_vapb_1 = {
  1400. .data = &(struct clk_regmap_gate_data){
  1401. .offset = HHI_VAPBCLK_CNTL,
  1402. .bit_idx = 24,
  1403. },
  1404. .hw.init = &(struct clk_init_data) {
  1405. .name = "vapb_1",
  1406. .ops = &clk_regmap_gate_ops,
  1407. .parent_names = (const char *[]){ "vapb_1_div" },
  1408. .num_parents = 1,
  1409. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1410. },
  1411. };
  1412. static struct clk_regmap gxbb_vapb_sel = {
  1413. .data = &(struct clk_regmap_mux_data){
  1414. .offset = HHI_VAPBCLK_CNTL,
  1415. .mask = 1,
  1416. .shift = 31,
  1417. },
  1418. .hw.init = &(struct clk_init_data){
  1419. .name = "vapb_sel",
  1420. .ops = &clk_regmap_mux_ops,
  1421. /*
  1422. * bit 31 selects from 2 possible parents:
  1423. * vapb_0 or vapb_1
  1424. */
  1425. .parent_names = (const char *[]){ "vapb_0", "vapb_1" },
  1426. .num_parents = 2,
  1427. .flags = CLK_SET_RATE_NO_REPARENT,
  1428. },
  1429. };
  1430. static struct clk_regmap gxbb_vapb = {
  1431. .data = &(struct clk_regmap_gate_data){
  1432. .offset = HHI_VAPBCLK_CNTL,
  1433. .bit_idx = 30,
  1434. },
  1435. .hw.init = &(struct clk_init_data) {
  1436. .name = "vapb",
  1437. .ops = &clk_regmap_gate_ops,
  1438. .parent_names = (const char *[]){ "vapb_sel" },
  1439. .num_parents = 1,
  1440. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1441. },
  1442. };
  1443. /* VDEC clocks */
  1444. static const char * const gxbb_vdec_parent_names[] = {
  1445. "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7"
  1446. };
  1447. static struct clk_regmap gxbb_vdec_1_sel = {
  1448. .data = &(struct clk_regmap_mux_data){
  1449. .offset = HHI_VDEC_CLK_CNTL,
  1450. .mask = 0x3,
  1451. .shift = 9,
  1452. .flags = CLK_MUX_ROUND_CLOSEST,
  1453. },
  1454. .hw.init = &(struct clk_init_data){
  1455. .name = "vdec_1_sel",
  1456. .ops = &clk_regmap_mux_ops,
  1457. .parent_names = gxbb_vdec_parent_names,
  1458. .num_parents = ARRAY_SIZE(gxbb_vdec_parent_names),
  1459. .flags = CLK_SET_RATE_PARENT,
  1460. },
  1461. };
  1462. static struct clk_regmap gxbb_vdec_1_div = {
  1463. .data = &(struct clk_regmap_div_data){
  1464. .offset = HHI_VDEC_CLK_CNTL,
  1465. .shift = 0,
  1466. .width = 7,
  1467. },
  1468. .hw.init = &(struct clk_init_data){
  1469. .name = "vdec_1_div",
  1470. .ops = &clk_regmap_divider_ops,
  1471. .parent_names = (const char *[]){ "vdec_1_sel" },
  1472. .num_parents = 1,
  1473. .flags = CLK_SET_RATE_PARENT,
  1474. },
  1475. };
  1476. static struct clk_regmap gxbb_vdec_1 = {
  1477. .data = &(struct clk_regmap_gate_data){
  1478. .offset = HHI_VDEC_CLK_CNTL,
  1479. .bit_idx = 8,
  1480. },
  1481. .hw.init = &(struct clk_init_data) {
  1482. .name = "vdec_1",
  1483. .ops = &clk_regmap_gate_ops,
  1484. .parent_names = (const char *[]){ "vdec_1_div" },
  1485. .num_parents = 1,
  1486. .flags = CLK_SET_RATE_PARENT,
  1487. },
  1488. };
  1489. static struct clk_regmap gxbb_vdec_hevc_sel = {
  1490. .data = &(struct clk_regmap_mux_data){
  1491. .offset = HHI_VDEC2_CLK_CNTL,
  1492. .mask = 0x3,
  1493. .shift = 25,
  1494. .flags = CLK_MUX_ROUND_CLOSEST,
  1495. },
  1496. .hw.init = &(struct clk_init_data){
  1497. .name = "vdec_hevc_sel",
  1498. .ops = &clk_regmap_mux_ops,
  1499. .parent_names = gxbb_vdec_parent_names,
  1500. .num_parents = ARRAY_SIZE(gxbb_vdec_parent_names),
  1501. .flags = CLK_SET_RATE_PARENT,
  1502. },
  1503. };
  1504. static struct clk_regmap gxbb_vdec_hevc_div = {
  1505. .data = &(struct clk_regmap_div_data){
  1506. .offset = HHI_VDEC2_CLK_CNTL,
  1507. .shift = 16,
  1508. .width = 7,
  1509. },
  1510. .hw.init = &(struct clk_init_data){
  1511. .name = "vdec_hevc_div",
  1512. .ops = &clk_regmap_divider_ops,
  1513. .parent_names = (const char *[]){ "vdec_hevc_sel" },
  1514. .num_parents = 1,
  1515. .flags = CLK_SET_RATE_PARENT,
  1516. },
  1517. };
  1518. static struct clk_regmap gxbb_vdec_hevc = {
  1519. .data = &(struct clk_regmap_gate_data){
  1520. .offset = HHI_VDEC2_CLK_CNTL,
  1521. .bit_idx = 24,
  1522. },
  1523. .hw.init = &(struct clk_init_data) {
  1524. .name = "vdec_hevc",
  1525. .ops = &clk_regmap_gate_ops,
  1526. .parent_names = (const char *[]){ "vdec_hevc_div" },
  1527. .num_parents = 1,
  1528. .flags = CLK_SET_RATE_PARENT,
  1529. },
  1530. };
  1531. /* Everything Else (EE) domain gates */
  1532. static MESON_GATE(gxbb_ddr, HHI_GCLK_MPEG0, 0);
  1533. static MESON_GATE(gxbb_dos, HHI_GCLK_MPEG0, 1);
  1534. static MESON_GATE(gxbb_isa, HHI_GCLK_MPEG0, 5);
  1535. static MESON_GATE(gxbb_pl301, HHI_GCLK_MPEG0, 6);
  1536. static MESON_GATE(gxbb_periphs, HHI_GCLK_MPEG0, 7);
  1537. static MESON_GATE(gxbb_spicc, HHI_GCLK_MPEG0, 8);
  1538. static MESON_GATE(gxbb_i2c, HHI_GCLK_MPEG0, 9);
  1539. static MESON_GATE(gxbb_sana, HHI_GCLK_MPEG0, 10);
  1540. static MESON_GATE(gxbb_smart_card, HHI_GCLK_MPEG0, 11);
  1541. static MESON_GATE(gxbb_rng0, HHI_GCLK_MPEG0, 12);
  1542. static MESON_GATE(gxbb_uart0, HHI_GCLK_MPEG0, 13);
  1543. static MESON_GATE(gxbb_sdhc, HHI_GCLK_MPEG0, 14);
  1544. static MESON_GATE(gxbb_stream, HHI_GCLK_MPEG0, 15);
  1545. static MESON_GATE(gxbb_async_fifo, HHI_GCLK_MPEG0, 16);
  1546. static MESON_GATE(gxbb_sdio, HHI_GCLK_MPEG0, 17);
  1547. static MESON_GATE(gxbb_abuf, HHI_GCLK_MPEG0, 18);
  1548. static MESON_GATE(gxbb_hiu_iface, HHI_GCLK_MPEG0, 19);
  1549. static MESON_GATE(gxbb_assist_misc, HHI_GCLK_MPEG0, 23);
  1550. static MESON_GATE(gxbb_emmc_a, HHI_GCLK_MPEG0, 24);
  1551. static MESON_GATE(gxbb_emmc_b, HHI_GCLK_MPEG0, 25);
  1552. static MESON_GATE(gxbb_emmc_c, HHI_GCLK_MPEG0, 26);
  1553. static MESON_GATE(gxbb_spi, HHI_GCLK_MPEG0, 30);
  1554. static MESON_GATE(gxbb_i2s_spdif, HHI_GCLK_MPEG1, 2);
  1555. static MESON_GATE(gxbb_eth, HHI_GCLK_MPEG1, 3);
  1556. static MESON_GATE(gxbb_demux, HHI_GCLK_MPEG1, 4);
  1557. static MESON_GATE(gxbb_aiu_glue, HHI_GCLK_MPEG1, 6);
  1558. static MESON_GATE(gxbb_iec958, HHI_GCLK_MPEG1, 7);
  1559. static MESON_GATE(gxbb_i2s_out, HHI_GCLK_MPEG1, 8);
  1560. static MESON_GATE(gxbb_amclk, HHI_GCLK_MPEG1, 9);
  1561. static MESON_GATE(gxbb_aififo2, HHI_GCLK_MPEG1, 10);
  1562. static MESON_GATE(gxbb_mixer, HHI_GCLK_MPEG1, 11);
  1563. static MESON_GATE(gxbb_mixer_iface, HHI_GCLK_MPEG1, 12);
  1564. static MESON_GATE(gxbb_adc, HHI_GCLK_MPEG1, 13);
  1565. static MESON_GATE(gxbb_blkmv, HHI_GCLK_MPEG1, 14);
  1566. static MESON_GATE(gxbb_aiu, HHI_GCLK_MPEG1, 15);
  1567. static MESON_GATE(gxbb_uart1, HHI_GCLK_MPEG1, 16);
  1568. static MESON_GATE(gxbb_g2d, HHI_GCLK_MPEG1, 20);
  1569. static MESON_GATE(gxbb_usb0, HHI_GCLK_MPEG1, 21);
  1570. static MESON_GATE(gxbb_usb1, HHI_GCLK_MPEG1, 22);
  1571. static MESON_GATE(gxbb_reset, HHI_GCLK_MPEG1, 23);
  1572. static MESON_GATE(gxbb_nand, HHI_GCLK_MPEG1, 24);
  1573. static MESON_GATE(gxbb_dos_parser, HHI_GCLK_MPEG1, 25);
  1574. static MESON_GATE(gxbb_usb, HHI_GCLK_MPEG1, 26);
  1575. static MESON_GATE(gxbb_vdin1, HHI_GCLK_MPEG1, 28);
  1576. static MESON_GATE(gxbb_ahb_arb0, HHI_GCLK_MPEG1, 29);
  1577. static MESON_GATE(gxbb_efuse, HHI_GCLK_MPEG1, 30);
  1578. static MESON_GATE(gxbb_boot_rom, HHI_GCLK_MPEG1, 31);
  1579. static MESON_GATE(gxbb_ahb_data_bus, HHI_GCLK_MPEG2, 1);
  1580. static MESON_GATE(gxbb_ahb_ctrl_bus, HHI_GCLK_MPEG2, 2);
  1581. static MESON_GATE(gxbb_hdmi_intr_sync, HHI_GCLK_MPEG2, 3);
  1582. static MESON_GATE(gxbb_hdmi_pclk, HHI_GCLK_MPEG2, 4);
  1583. static MESON_GATE(gxbb_usb1_ddr_bridge, HHI_GCLK_MPEG2, 8);
  1584. static MESON_GATE(gxbb_usb0_ddr_bridge, HHI_GCLK_MPEG2, 9);
  1585. static MESON_GATE(gxbb_mmc_pclk, HHI_GCLK_MPEG2, 11);
  1586. static MESON_GATE(gxbb_dvin, HHI_GCLK_MPEG2, 12);
  1587. static MESON_GATE(gxbb_uart2, HHI_GCLK_MPEG2, 15);
  1588. static MESON_GATE(gxbb_sar_adc, HHI_GCLK_MPEG2, 22);
  1589. static MESON_GATE(gxbb_vpu_intr, HHI_GCLK_MPEG2, 25);
  1590. static MESON_GATE(gxbb_sec_ahb_ahb3_bridge, HHI_GCLK_MPEG2, 26);
  1591. static MESON_GATE(gxbb_clk81_a53, HHI_GCLK_MPEG2, 29);
  1592. static MESON_GATE(gxbb_vclk2_venci0, HHI_GCLK_OTHER, 1);
  1593. static MESON_GATE(gxbb_vclk2_venci1, HHI_GCLK_OTHER, 2);
  1594. static MESON_GATE(gxbb_vclk2_vencp0, HHI_GCLK_OTHER, 3);
  1595. static MESON_GATE(gxbb_vclk2_vencp1, HHI_GCLK_OTHER, 4);
  1596. static MESON_GATE(gxbb_gclk_venci_int0, HHI_GCLK_OTHER, 8);
  1597. static MESON_GATE(gxbb_gclk_vencp_int, HHI_GCLK_OTHER, 9);
  1598. static MESON_GATE(gxbb_dac_clk, HHI_GCLK_OTHER, 10);
  1599. static MESON_GATE(gxbb_aoclk_gate, HHI_GCLK_OTHER, 14);
  1600. static MESON_GATE(gxbb_iec958_gate, HHI_GCLK_OTHER, 16);
  1601. static MESON_GATE(gxbb_enc480p, HHI_GCLK_OTHER, 20);
  1602. static MESON_GATE(gxbb_rng1, HHI_GCLK_OTHER, 21);
  1603. static MESON_GATE(gxbb_gclk_venci_int1, HHI_GCLK_OTHER, 22);
  1604. static MESON_GATE(gxbb_vclk2_venclmcc, HHI_GCLK_OTHER, 24);
  1605. static MESON_GATE(gxbb_vclk2_vencl, HHI_GCLK_OTHER, 25);
  1606. static MESON_GATE(gxbb_vclk_other, HHI_GCLK_OTHER, 26);
  1607. static MESON_GATE(gxbb_edp, HHI_GCLK_OTHER, 31);
  1608. /* Always On (AO) domain gates */
  1609. static MESON_GATE(gxbb_ao_media_cpu, HHI_GCLK_AO, 0);
  1610. static MESON_GATE(gxbb_ao_ahb_sram, HHI_GCLK_AO, 1);
  1611. static MESON_GATE(gxbb_ao_ahb_bus, HHI_GCLK_AO, 2);
  1612. static MESON_GATE(gxbb_ao_iface, HHI_GCLK_AO, 3);
  1613. static MESON_GATE(gxbb_ao_i2c, HHI_GCLK_AO, 4);
  1614. /* Array of all clocks provided by this provider */
  1615. static struct clk_hw_onecell_data gxbb_hw_onecell_data = {
  1616. .hws = {
  1617. [CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
  1618. [CLKID_HDMI_PLL] = &gxbb_hdmi_pll.hw,
  1619. [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
  1620. [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
  1621. [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
  1622. [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
  1623. [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
  1624. [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
  1625. [CLKID_GP0_PLL] = &gxbb_gp0_pll.hw,
  1626. [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
  1627. [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
  1628. [CLKID_CLK81] = &gxbb_clk81.hw,
  1629. [CLKID_MPLL0] = &gxbb_mpll0.hw,
  1630. [CLKID_MPLL1] = &gxbb_mpll1.hw,
  1631. [CLKID_MPLL2] = &gxbb_mpll2.hw,
  1632. [CLKID_DDR] = &gxbb_ddr.hw,
  1633. [CLKID_DOS] = &gxbb_dos.hw,
  1634. [CLKID_ISA] = &gxbb_isa.hw,
  1635. [CLKID_PL301] = &gxbb_pl301.hw,
  1636. [CLKID_PERIPHS] = &gxbb_periphs.hw,
  1637. [CLKID_SPICC] = &gxbb_spicc.hw,
  1638. [CLKID_I2C] = &gxbb_i2c.hw,
  1639. [CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
  1640. [CLKID_SMART_CARD] = &gxbb_smart_card.hw,
  1641. [CLKID_RNG0] = &gxbb_rng0.hw,
  1642. [CLKID_UART0] = &gxbb_uart0.hw,
  1643. [CLKID_SDHC] = &gxbb_sdhc.hw,
  1644. [CLKID_STREAM] = &gxbb_stream.hw,
  1645. [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
  1646. [CLKID_SDIO] = &gxbb_sdio.hw,
  1647. [CLKID_ABUF] = &gxbb_abuf.hw,
  1648. [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
  1649. [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
  1650. [CLKID_SPI] = &gxbb_spi.hw,
  1651. [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
  1652. [CLKID_ETH] = &gxbb_eth.hw,
  1653. [CLKID_DEMUX] = &gxbb_demux.hw,
  1654. [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
  1655. [CLKID_IEC958] = &gxbb_iec958.hw,
  1656. [CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
  1657. [CLKID_AMCLK] = &gxbb_amclk.hw,
  1658. [CLKID_AIFIFO2] = &gxbb_aififo2.hw,
  1659. [CLKID_MIXER] = &gxbb_mixer.hw,
  1660. [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
  1661. [CLKID_ADC] = &gxbb_adc.hw,
  1662. [CLKID_BLKMV] = &gxbb_blkmv.hw,
  1663. [CLKID_AIU] = &gxbb_aiu.hw,
  1664. [CLKID_UART1] = &gxbb_uart1.hw,
  1665. [CLKID_G2D] = &gxbb_g2d.hw,
  1666. [CLKID_USB0] = &gxbb_usb0.hw,
  1667. [CLKID_USB1] = &gxbb_usb1.hw,
  1668. [CLKID_RESET] = &gxbb_reset.hw,
  1669. [CLKID_NAND] = &gxbb_nand.hw,
  1670. [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
  1671. [CLKID_USB] = &gxbb_usb.hw,
  1672. [CLKID_VDIN1] = &gxbb_vdin1.hw,
  1673. [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
  1674. [CLKID_EFUSE] = &gxbb_efuse.hw,
  1675. [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
  1676. [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
  1677. [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
  1678. [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
  1679. [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
  1680. [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
  1681. [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
  1682. [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
  1683. [CLKID_DVIN] = &gxbb_dvin.hw,
  1684. [CLKID_UART2] = &gxbb_uart2.hw,
  1685. [CLKID_SANA] = &gxbb_sana.hw,
  1686. [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
  1687. [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
  1688. [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
  1689. [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
  1690. [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
  1691. [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
  1692. [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
  1693. [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
  1694. [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
  1695. [CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
  1696. [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
  1697. [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
  1698. [CLKID_ENC480P] = &gxbb_enc480p.hw,
  1699. [CLKID_RNG1] = &gxbb_rng1.hw,
  1700. [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
  1701. [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
  1702. [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
  1703. [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
  1704. [CLKID_EDP] = &gxbb_edp.hw,
  1705. [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
  1706. [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
  1707. [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
  1708. [CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
  1709. [CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
  1710. [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
  1711. [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
  1712. [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
  1713. [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
  1714. [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
  1715. [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
  1716. [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
  1717. [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
  1718. [CLKID_MALI_0] = &gxbb_mali_0.hw,
  1719. [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
  1720. [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
  1721. [CLKID_MALI_1] = &gxbb_mali_1.hw,
  1722. [CLKID_MALI] = &gxbb_mali.hw,
  1723. [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
  1724. [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
  1725. [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
  1726. [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
  1727. [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
  1728. [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
  1729. [CLKID_CTS_I958] = &gxbb_cts_i958.hw,
  1730. [CLKID_32K_CLK] = &gxbb_32k_clk.hw,
  1731. [CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw,
  1732. [CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw,
  1733. [CLKID_SD_EMMC_A_CLK0_SEL] = &gxbb_sd_emmc_a_clk0_sel.hw,
  1734. [CLKID_SD_EMMC_A_CLK0_DIV] = &gxbb_sd_emmc_a_clk0_div.hw,
  1735. [CLKID_SD_EMMC_A_CLK0] = &gxbb_sd_emmc_a_clk0.hw,
  1736. [CLKID_SD_EMMC_B_CLK0_SEL] = &gxbb_sd_emmc_b_clk0_sel.hw,
  1737. [CLKID_SD_EMMC_B_CLK0_DIV] = &gxbb_sd_emmc_b_clk0_div.hw,
  1738. [CLKID_SD_EMMC_B_CLK0] = &gxbb_sd_emmc_b_clk0.hw,
  1739. [CLKID_SD_EMMC_C_CLK0_SEL] = &gxbb_sd_emmc_c_clk0_sel.hw,
  1740. [CLKID_SD_EMMC_C_CLK0_DIV] = &gxbb_sd_emmc_c_clk0_div.hw,
  1741. [CLKID_SD_EMMC_C_CLK0] = &gxbb_sd_emmc_c_clk0.hw,
  1742. [CLKID_VPU_0_SEL] = &gxbb_vpu_0_sel.hw,
  1743. [CLKID_VPU_0_DIV] = &gxbb_vpu_0_div.hw,
  1744. [CLKID_VPU_0] = &gxbb_vpu_0.hw,
  1745. [CLKID_VPU_1_SEL] = &gxbb_vpu_1_sel.hw,
  1746. [CLKID_VPU_1_DIV] = &gxbb_vpu_1_div.hw,
  1747. [CLKID_VPU_1] = &gxbb_vpu_1.hw,
  1748. [CLKID_VPU] = &gxbb_vpu.hw,
  1749. [CLKID_VAPB_0_SEL] = &gxbb_vapb_0_sel.hw,
  1750. [CLKID_VAPB_0_DIV] = &gxbb_vapb_0_div.hw,
  1751. [CLKID_VAPB_0] = &gxbb_vapb_0.hw,
  1752. [CLKID_VAPB_1_SEL] = &gxbb_vapb_1_sel.hw,
  1753. [CLKID_VAPB_1_DIV] = &gxbb_vapb_1_div.hw,
  1754. [CLKID_VAPB_1] = &gxbb_vapb_1.hw,
  1755. [CLKID_VAPB_SEL] = &gxbb_vapb_sel.hw,
  1756. [CLKID_VAPB] = &gxbb_vapb.hw,
  1757. [CLKID_HDMI_PLL_PRE_MULT] = &gxbb_hdmi_pll_pre_mult.hw,
  1758. [CLKID_MPLL0_DIV] = &gxbb_mpll0_div.hw,
  1759. [CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw,
  1760. [CLKID_MPLL2_DIV] = &gxbb_mpll2_div.hw,
  1761. [CLKID_MPLL_PREDIV] = &gxbb_mpll_prediv.hw,
  1762. [CLKID_FCLK_DIV2_DIV] = &gxbb_fclk_div2_div.hw,
  1763. [CLKID_FCLK_DIV3_DIV] = &gxbb_fclk_div3_div.hw,
  1764. [CLKID_FCLK_DIV4_DIV] = &gxbb_fclk_div4_div.hw,
  1765. [CLKID_FCLK_DIV5_DIV] = &gxbb_fclk_div5_div.hw,
  1766. [CLKID_FCLK_DIV7_DIV] = &gxbb_fclk_div7_div.hw,
  1767. [CLKID_VDEC_1_SEL] = &gxbb_vdec_1_sel.hw,
  1768. [CLKID_VDEC_1_DIV] = &gxbb_vdec_1_div.hw,
  1769. [CLKID_VDEC_1] = &gxbb_vdec_1.hw,
  1770. [CLKID_VDEC_HEVC_SEL] = &gxbb_vdec_hevc_sel.hw,
  1771. [CLKID_VDEC_HEVC_DIV] = &gxbb_vdec_hevc_div.hw,
  1772. [CLKID_VDEC_HEVC] = &gxbb_vdec_hevc.hw,
  1773. [NR_CLKS] = NULL,
  1774. },
  1775. .num = NR_CLKS,
  1776. };
  1777. static struct clk_hw_onecell_data gxl_hw_onecell_data = {
  1778. .hws = {
  1779. [CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
  1780. [CLKID_HDMI_PLL] = &gxl_hdmi_pll.hw,
  1781. [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
  1782. [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
  1783. [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
  1784. [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
  1785. [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
  1786. [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
  1787. [CLKID_GP0_PLL] = &gxl_gp0_pll.hw,
  1788. [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
  1789. [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
  1790. [CLKID_CLK81] = &gxbb_clk81.hw,
  1791. [CLKID_MPLL0] = &gxbb_mpll0.hw,
  1792. [CLKID_MPLL1] = &gxbb_mpll1.hw,
  1793. [CLKID_MPLL2] = &gxbb_mpll2.hw,
  1794. [CLKID_DDR] = &gxbb_ddr.hw,
  1795. [CLKID_DOS] = &gxbb_dos.hw,
  1796. [CLKID_ISA] = &gxbb_isa.hw,
  1797. [CLKID_PL301] = &gxbb_pl301.hw,
  1798. [CLKID_PERIPHS] = &gxbb_periphs.hw,
  1799. [CLKID_SPICC] = &gxbb_spicc.hw,
  1800. [CLKID_I2C] = &gxbb_i2c.hw,
  1801. [CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
  1802. [CLKID_SMART_CARD] = &gxbb_smart_card.hw,
  1803. [CLKID_RNG0] = &gxbb_rng0.hw,
  1804. [CLKID_UART0] = &gxbb_uart0.hw,
  1805. [CLKID_SDHC] = &gxbb_sdhc.hw,
  1806. [CLKID_STREAM] = &gxbb_stream.hw,
  1807. [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
  1808. [CLKID_SDIO] = &gxbb_sdio.hw,
  1809. [CLKID_ABUF] = &gxbb_abuf.hw,
  1810. [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
  1811. [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
  1812. [CLKID_SPI] = &gxbb_spi.hw,
  1813. [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
  1814. [CLKID_ETH] = &gxbb_eth.hw,
  1815. [CLKID_DEMUX] = &gxbb_demux.hw,
  1816. [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
  1817. [CLKID_IEC958] = &gxbb_iec958.hw,
  1818. [CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
  1819. [CLKID_AMCLK] = &gxbb_amclk.hw,
  1820. [CLKID_AIFIFO2] = &gxbb_aififo2.hw,
  1821. [CLKID_MIXER] = &gxbb_mixer.hw,
  1822. [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
  1823. [CLKID_ADC] = &gxbb_adc.hw,
  1824. [CLKID_BLKMV] = &gxbb_blkmv.hw,
  1825. [CLKID_AIU] = &gxbb_aiu.hw,
  1826. [CLKID_UART1] = &gxbb_uart1.hw,
  1827. [CLKID_G2D] = &gxbb_g2d.hw,
  1828. [CLKID_USB0] = &gxbb_usb0.hw,
  1829. [CLKID_USB1] = &gxbb_usb1.hw,
  1830. [CLKID_RESET] = &gxbb_reset.hw,
  1831. [CLKID_NAND] = &gxbb_nand.hw,
  1832. [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
  1833. [CLKID_USB] = &gxbb_usb.hw,
  1834. [CLKID_VDIN1] = &gxbb_vdin1.hw,
  1835. [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
  1836. [CLKID_EFUSE] = &gxbb_efuse.hw,
  1837. [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
  1838. [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
  1839. [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
  1840. [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
  1841. [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
  1842. [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
  1843. [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
  1844. [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
  1845. [CLKID_DVIN] = &gxbb_dvin.hw,
  1846. [CLKID_UART2] = &gxbb_uart2.hw,
  1847. [CLKID_SANA] = &gxbb_sana.hw,
  1848. [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
  1849. [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
  1850. [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
  1851. [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
  1852. [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
  1853. [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
  1854. [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
  1855. [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
  1856. [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
  1857. [CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
  1858. [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
  1859. [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
  1860. [CLKID_ENC480P] = &gxbb_enc480p.hw,
  1861. [CLKID_RNG1] = &gxbb_rng1.hw,
  1862. [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
  1863. [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
  1864. [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
  1865. [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
  1866. [CLKID_EDP] = &gxbb_edp.hw,
  1867. [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
  1868. [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
  1869. [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
  1870. [CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
  1871. [CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
  1872. [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
  1873. [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
  1874. [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
  1875. [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
  1876. [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
  1877. [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
  1878. [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
  1879. [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
  1880. [CLKID_MALI_0] = &gxbb_mali_0.hw,
  1881. [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
  1882. [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
  1883. [CLKID_MALI_1] = &gxbb_mali_1.hw,
  1884. [CLKID_MALI] = &gxbb_mali.hw,
  1885. [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
  1886. [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
  1887. [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
  1888. [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
  1889. [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
  1890. [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
  1891. [CLKID_CTS_I958] = &gxbb_cts_i958.hw,
  1892. [CLKID_32K_CLK] = &gxbb_32k_clk.hw,
  1893. [CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw,
  1894. [CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw,
  1895. [CLKID_SD_EMMC_A_CLK0_SEL] = &gxbb_sd_emmc_a_clk0_sel.hw,
  1896. [CLKID_SD_EMMC_A_CLK0_DIV] = &gxbb_sd_emmc_a_clk0_div.hw,
  1897. [CLKID_SD_EMMC_A_CLK0] = &gxbb_sd_emmc_a_clk0.hw,
  1898. [CLKID_SD_EMMC_B_CLK0_SEL] = &gxbb_sd_emmc_b_clk0_sel.hw,
  1899. [CLKID_SD_EMMC_B_CLK0_DIV] = &gxbb_sd_emmc_b_clk0_div.hw,
  1900. [CLKID_SD_EMMC_B_CLK0] = &gxbb_sd_emmc_b_clk0.hw,
  1901. [CLKID_SD_EMMC_C_CLK0_SEL] = &gxbb_sd_emmc_c_clk0_sel.hw,
  1902. [CLKID_SD_EMMC_C_CLK0_DIV] = &gxbb_sd_emmc_c_clk0_div.hw,
  1903. [CLKID_SD_EMMC_C_CLK0] = &gxbb_sd_emmc_c_clk0.hw,
  1904. [CLKID_VPU_0_SEL] = &gxbb_vpu_0_sel.hw,
  1905. [CLKID_VPU_0_DIV] = &gxbb_vpu_0_div.hw,
  1906. [CLKID_VPU_0] = &gxbb_vpu_0.hw,
  1907. [CLKID_VPU_1_SEL] = &gxbb_vpu_1_sel.hw,
  1908. [CLKID_VPU_1_DIV] = &gxbb_vpu_1_div.hw,
  1909. [CLKID_VPU_1] = &gxbb_vpu_1.hw,
  1910. [CLKID_VPU] = &gxbb_vpu.hw,
  1911. [CLKID_VAPB_0_SEL] = &gxbb_vapb_0_sel.hw,
  1912. [CLKID_VAPB_0_DIV] = &gxbb_vapb_0_div.hw,
  1913. [CLKID_VAPB_0] = &gxbb_vapb_0.hw,
  1914. [CLKID_VAPB_1_SEL] = &gxbb_vapb_1_sel.hw,
  1915. [CLKID_VAPB_1_DIV] = &gxbb_vapb_1_div.hw,
  1916. [CLKID_VAPB_1] = &gxbb_vapb_1.hw,
  1917. [CLKID_VAPB_SEL] = &gxbb_vapb_sel.hw,
  1918. [CLKID_VAPB] = &gxbb_vapb.hw,
  1919. [CLKID_MPLL0_DIV] = &gxbb_mpll0_div.hw,
  1920. [CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw,
  1921. [CLKID_MPLL2_DIV] = &gxbb_mpll2_div.hw,
  1922. [CLKID_MPLL_PREDIV] = &gxbb_mpll_prediv.hw,
  1923. [CLKID_FCLK_DIV2_DIV] = &gxbb_fclk_div2_div.hw,
  1924. [CLKID_FCLK_DIV3_DIV] = &gxbb_fclk_div3_div.hw,
  1925. [CLKID_FCLK_DIV4_DIV] = &gxbb_fclk_div4_div.hw,
  1926. [CLKID_FCLK_DIV5_DIV] = &gxbb_fclk_div5_div.hw,
  1927. [CLKID_FCLK_DIV7_DIV] = &gxbb_fclk_div7_div.hw,
  1928. [CLKID_VDEC_1_SEL] = &gxbb_vdec_1_sel.hw,
  1929. [CLKID_VDEC_1_DIV] = &gxbb_vdec_1_div.hw,
  1930. [CLKID_VDEC_1] = &gxbb_vdec_1.hw,
  1931. [CLKID_VDEC_HEVC_SEL] = &gxbb_vdec_hevc_sel.hw,
  1932. [CLKID_VDEC_HEVC_DIV] = &gxbb_vdec_hevc_div.hw,
  1933. [CLKID_VDEC_HEVC] = &gxbb_vdec_hevc.hw,
  1934. [NR_CLKS] = NULL,
  1935. },
  1936. .num = NR_CLKS,
  1937. };
  1938. static struct clk_regmap *const gxbb_clk_regmaps[] = {
  1939. &gxbb_gp0_pll,
  1940. &gxbb_hdmi_pll,
  1941. };
  1942. static struct clk_regmap *const gxl_clk_regmaps[] = {
  1943. &gxl_gp0_pll,
  1944. &gxl_hdmi_pll,
  1945. };
  1946. static struct clk_regmap *const gx_clk_regmaps[] = {
  1947. &gxbb_clk81,
  1948. &gxbb_ddr,
  1949. &gxbb_dos,
  1950. &gxbb_isa,
  1951. &gxbb_pl301,
  1952. &gxbb_periphs,
  1953. &gxbb_spicc,
  1954. &gxbb_i2c,
  1955. &gxbb_sar_adc,
  1956. &gxbb_smart_card,
  1957. &gxbb_rng0,
  1958. &gxbb_uart0,
  1959. &gxbb_sdhc,
  1960. &gxbb_stream,
  1961. &gxbb_async_fifo,
  1962. &gxbb_sdio,
  1963. &gxbb_abuf,
  1964. &gxbb_hiu_iface,
  1965. &gxbb_assist_misc,
  1966. &gxbb_spi,
  1967. &gxbb_i2s_spdif,
  1968. &gxbb_eth,
  1969. &gxbb_demux,
  1970. &gxbb_aiu_glue,
  1971. &gxbb_iec958,
  1972. &gxbb_i2s_out,
  1973. &gxbb_amclk,
  1974. &gxbb_aififo2,
  1975. &gxbb_mixer,
  1976. &gxbb_mixer_iface,
  1977. &gxbb_adc,
  1978. &gxbb_blkmv,
  1979. &gxbb_aiu,
  1980. &gxbb_uart1,
  1981. &gxbb_g2d,
  1982. &gxbb_usb0,
  1983. &gxbb_usb1,
  1984. &gxbb_reset,
  1985. &gxbb_nand,
  1986. &gxbb_dos_parser,
  1987. &gxbb_usb,
  1988. &gxbb_vdin1,
  1989. &gxbb_ahb_arb0,
  1990. &gxbb_efuse,
  1991. &gxbb_boot_rom,
  1992. &gxbb_ahb_data_bus,
  1993. &gxbb_ahb_ctrl_bus,
  1994. &gxbb_hdmi_intr_sync,
  1995. &gxbb_hdmi_pclk,
  1996. &gxbb_usb1_ddr_bridge,
  1997. &gxbb_usb0_ddr_bridge,
  1998. &gxbb_mmc_pclk,
  1999. &gxbb_dvin,
  2000. &gxbb_uart2,
  2001. &gxbb_sana,
  2002. &gxbb_vpu_intr,
  2003. &gxbb_sec_ahb_ahb3_bridge,
  2004. &gxbb_clk81_a53,
  2005. &gxbb_vclk2_venci0,
  2006. &gxbb_vclk2_venci1,
  2007. &gxbb_vclk2_vencp0,
  2008. &gxbb_vclk2_vencp1,
  2009. &gxbb_gclk_venci_int0,
  2010. &gxbb_gclk_vencp_int,
  2011. &gxbb_dac_clk,
  2012. &gxbb_aoclk_gate,
  2013. &gxbb_iec958_gate,
  2014. &gxbb_enc480p,
  2015. &gxbb_rng1,
  2016. &gxbb_gclk_venci_int1,
  2017. &gxbb_vclk2_venclmcc,
  2018. &gxbb_vclk2_vencl,
  2019. &gxbb_vclk_other,
  2020. &gxbb_edp,
  2021. &gxbb_ao_media_cpu,
  2022. &gxbb_ao_ahb_sram,
  2023. &gxbb_ao_ahb_bus,
  2024. &gxbb_ao_iface,
  2025. &gxbb_ao_i2c,
  2026. &gxbb_emmc_a,
  2027. &gxbb_emmc_b,
  2028. &gxbb_emmc_c,
  2029. &gxbb_sar_adc_clk,
  2030. &gxbb_mali_0,
  2031. &gxbb_mali_1,
  2032. &gxbb_cts_amclk,
  2033. &gxbb_cts_mclk_i958,
  2034. &gxbb_32k_clk,
  2035. &gxbb_sd_emmc_a_clk0,
  2036. &gxbb_sd_emmc_b_clk0,
  2037. &gxbb_sd_emmc_c_clk0,
  2038. &gxbb_vpu_0,
  2039. &gxbb_vpu_1,
  2040. &gxbb_vapb_0,
  2041. &gxbb_vapb_1,
  2042. &gxbb_vapb,
  2043. &gxbb_mpeg_clk_div,
  2044. &gxbb_sar_adc_clk_div,
  2045. &gxbb_mali_0_div,
  2046. &gxbb_mali_1_div,
  2047. &gxbb_cts_mclk_i958_div,
  2048. &gxbb_32k_clk_div,
  2049. &gxbb_sd_emmc_a_clk0_div,
  2050. &gxbb_sd_emmc_b_clk0_div,
  2051. &gxbb_sd_emmc_c_clk0_div,
  2052. &gxbb_vpu_0_div,
  2053. &gxbb_vpu_1_div,
  2054. &gxbb_vapb_0_div,
  2055. &gxbb_vapb_1_div,
  2056. &gxbb_mpeg_clk_sel,
  2057. &gxbb_sar_adc_clk_sel,
  2058. &gxbb_mali_0_sel,
  2059. &gxbb_mali_1_sel,
  2060. &gxbb_mali,
  2061. &gxbb_cts_amclk_sel,
  2062. &gxbb_cts_mclk_i958_sel,
  2063. &gxbb_cts_i958,
  2064. &gxbb_32k_clk_sel,
  2065. &gxbb_sd_emmc_a_clk0_sel,
  2066. &gxbb_sd_emmc_b_clk0_sel,
  2067. &gxbb_sd_emmc_c_clk0_sel,
  2068. &gxbb_vpu_0_sel,
  2069. &gxbb_vpu_1_sel,
  2070. &gxbb_vpu,
  2071. &gxbb_vapb_0_sel,
  2072. &gxbb_vapb_1_sel,
  2073. &gxbb_vapb_sel,
  2074. &gxbb_mpll0,
  2075. &gxbb_mpll1,
  2076. &gxbb_mpll2,
  2077. &gxbb_mpll0_div,
  2078. &gxbb_mpll1_div,
  2079. &gxbb_mpll2_div,
  2080. &gxbb_cts_amclk_div,
  2081. &gxbb_fixed_pll,
  2082. &gxbb_sys_pll,
  2083. &gxbb_mpll_prediv,
  2084. &gxbb_fclk_div2,
  2085. &gxbb_fclk_div3,
  2086. &gxbb_fclk_div4,
  2087. &gxbb_fclk_div5,
  2088. &gxbb_fclk_div7,
  2089. &gxbb_vdec_1_sel,
  2090. &gxbb_vdec_1_div,
  2091. &gxbb_vdec_1,
  2092. &gxbb_vdec_hevc_sel,
  2093. &gxbb_vdec_hevc_div,
  2094. &gxbb_vdec_hevc,
  2095. };
  2096. struct clkc_data {
  2097. struct clk_regmap *const *regmap_clks;
  2098. unsigned int regmap_clks_count;
  2099. struct clk_hw_onecell_data *hw_onecell_data;
  2100. };
  2101. static const struct clkc_data gxbb_clkc_data = {
  2102. .regmap_clks = gxbb_clk_regmaps,
  2103. .regmap_clks_count = ARRAY_SIZE(gxbb_clk_regmaps),
  2104. .hw_onecell_data = &gxbb_hw_onecell_data,
  2105. };
  2106. static const struct clkc_data gxl_clkc_data = {
  2107. .regmap_clks = gxl_clk_regmaps,
  2108. .regmap_clks_count = ARRAY_SIZE(gxl_clk_regmaps),
  2109. .hw_onecell_data = &gxl_hw_onecell_data,
  2110. };
  2111. static const struct of_device_id clkc_match_table[] = {
  2112. { .compatible = "amlogic,gxbb-clkc", .data = &gxbb_clkc_data },
  2113. { .compatible = "amlogic,gxl-clkc", .data = &gxl_clkc_data },
  2114. {},
  2115. };
  2116. static const struct regmap_config clkc_regmap_config = {
  2117. .reg_bits = 32,
  2118. .val_bits = 32,
  2119. .reg_stride = 4,
  2120. };
  2121. static int gxbb_clkc_probe(struct platform_device *pdev)
  2122. {
  2123. const struct clkc_data *clkc_data;
  2124. struct resource *res;
  2125. void __iomem *clk_base;
  2126. struct regmap *map;
  2127. int ret, i;
  2128. struct device *dev = &pdev->dev;
  2129. clkc_data = of_device_get_match_data(dev);
  2130. if (!clkc_data)
  2131. return -EINVAL;
  2132. /* Get the hhi system controller node if available */
  2133. map = syscon_node_to_regmap(of_get_parent(dev->of_node));
  2134. if (IS_ERR(map)) {
  2135. dev_err(dev,
  2136. "failed to get HHI regmap - Trying obsolete regs\n");
  2137. /*
  2138. * FIXME: HHI registers should be accessed through
  2139. * the appropriate system controller. This is required because
  2140. * there is more than just clocks in this register space
  2141. *
  2142. * This fallback method is only provided temporarily until
  2143. * all the platform DTs are properly using the syscon node
  2144. */
  2145. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  2146. if (!res)
  2147. return -EINVAL;
  2148. clk_base = devm_ioremap(dev, res->start, resource_size(res));
  2149. if (!clk_base) {
  2150. dev_err(dev, "Unable to map clk base\n");
  2151. return -ENXIO;
  2152. }
  2153. map = devm_regmap_init_mmio(dev, clk_base,
  2154. &clkc_regmap_config);
  2155. if (IS_ERR(map))
  2156. return PTR_ERR(map);
  2157. }
  2158. /* Populate regmap for the common regmap backed clocks */
  2159. for (i = 0; i < ARRAY_SIZE(gx_clk_regmaps); i++)
  2160. gx_clk_regmaps[i]->map = map;
  2161. /* Populate regmap for soc specific clocks */
  2162. for (i = 0; i < clkc_data->regmap_clks_count; i++)
  2163. clkc_data->regmap_clks[i]->map = map;
  2164. /* Register all clks */
  2165. for (i = 0; i < clkc_data->hw_onecell_data->num; i++) {
  2166. /* array might be sparse */
  2167. if (!clkc_data->hw_onecell_data->hws[i])
  2168. continue;
  2169. ret = devm_clk_hw_register(dev,
  2170. clkc_data->hw_onecell_data->hws[i]);
  2171. if (ret) {
  2172. dev_err(dev, "Clock registration failed\n");
  2173. return ret;
  2174. }
  2175. }
  2176. return devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get,
  2177. clkc_data->hw_onecell_data);
  2178. }
  2179. static struct platform_driver gxbb_driver = {
  2180. .probe = gxbb_clkc_probe,
  2181. .driver = {
  2182. .name = "gxbb-clkc",
  2183. .of_match_table = clkc_match_table,
  2184. },
  2185. };
  2186. builtin_platform_driver(gxbb_driver);