axg.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * AmLogic Meson-AXG Clock Controller Driver
  4. *
  5. * Copyright (c) 2016 Baylibre SAS.
  6. * Author: Michael Turquette <mturquette@baylibre.com>
  7. *
  8. * Copyright (c) 2017 Amlogic, inc.
  9. * Author: Qiufang Dai <qiufang.dai@amlogic.com>
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/init.h>
  14. #include <linux/of_address.h>
  15. #include <linux/of_device.h>
  16. #include <linux/mfd/syscon.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/regmap.h>
  19. #include "clkc.h"
  20. #include "axg.h"
  21. static DEFINE_SPINLOCK(meson_clk_lock);
  22. static struct clk_regmap axg_fixed_pll = {
  23. .data = &(struct meson_clk_pll_data){
  24. .m = {
  25. .reg_off = HHI_MPLL_CNTL,
  26. .shift = 0,
  27. .width = 9,
  28. },
  29. .n = {
  30. .reg_off = HHI_MPLL_CNTL,
  31. .shift = 9,
  32. .width = 5,
  33. },
  34. .od = {
  35. .reg_off = HHI_MPLL_CNTL,
  36. .shift = 16,
  37. .width = 2,
  38. },
  39. .frac = {
  40. .reg_off = HHI_MPLL_CNTL2,
  41. .shift = 0,
  42. .width = 12,
  43. },
  44. .l = {
  45. .reg_off = HHI_MPLL_CNTL,
  46. .shift = 31,
  47. .width = 1,
  48. },
  49. .rst = {
  50. .reg_off = HHI_MPLL_CNTL,
  51. .shift = 29,
  52. .width = 1,
  53. },
  54. },
  55. .hw.init = &(struct clk_init_data){
  56. .name = "fixed_pll",
  57. .ops = &meson_clk_pll_ro_ops,
  58. .parent_names = (const char *[]){ "xtal" },
  59. .num_parents = 1,
  60. },
  61. };
  62. static struct clk_regmap axg_sys_pll = {
  63. .data = &(struct meson_clk_pll_data){
  64. .m = {
  65. .reg_off = HHI_SYS_PLL_CNTL,
  66. .shift = 0,
  67. .width = 9,
  68. },
  69. .n = {
  70. .reg_off = HHI_SYS_PLL_CNTL,
  71. .shift = 9,
  72. .width = 5,
  73. },
  74. .od = {
  75. .reg_off = HHI_SYS_PLL_CNTL,
  76. .shift = 16,
  77. .width = 2,
  78. },
  79. .l = {
  80. .reg_off = HHI_SYS_PLL_CNTL,
  81. .shift = 31,
  82. .width = 1,
  83. },
  84. .rst = {
  85. .reg_off = HHI_SYS_PLL_CNTL,
  86. .shift = 29,
  87. .width = 1,
  88. },
  89. },
  90. .hw.init = &(struct clk_init_data){
  91. .name = "sys_pll",
  92. .ops = &meson_clk_pll_ro_ops,
  93. .parent_names = (const char *[]){ "xtal" },
  94. .num_parents = 1,
  95. .flags = CLK_GET_RATE_NOCACHE,
  96. },
  97. };
  98. static const struct pll_rate_table axg_gp0_pll_rate_table[] = {
  99. PLL_RATE(240000000, 40, 1, 2),
  100. PLL_RATE(246000000, 41, 1, 2),
  101. PLL_RATE(252000000, 42, 1, 2),
  102. PLL_RATE(258000000, 43, 1, 2),
  103. PLL_RATE(264000000, 44, 1, 2),
  104. PLL_RATE(270000000, 45, 1, 2),
  105. PLL_RATE(276000000, 46, 1, 2),
  106. PLL_RATE(282000000, 47, 1, 2),
  107. PLL_RATE(288000000, 48, 1, 2),
  108. PLL_RATE(294000000, 49, 1, 2),
  109. PLL_RATE(300000000, 50, 1, 2),
  110. PLL_RATE(306000000, 51, 1, 2),
  111. PLL_RATE(312000000, 52, 1, 2),
  112. PLL_RATE(318000000, 53, 1, 2),
  113. PLL_RATE(324000000, 54, 1, 2),
  114. PLL_RATE(330000000, 55, 1, 2),
  115. PLL_RATE(336000000, 56, 1, 2),
  116. PLL_RATE(342000000, 57, 1, 2),
  117. PLL_RATE(348000000, 58, 1, 2),
  118. PLL_RATE(354000000, 59, 1, 2),
  119. PLL_RATE(360000000, 60, 1, 2),
  120. PLL_RATE(366000000, 61, 1, 2),
  121. PLL_RATE(372000000, 62, 1, 2),
  122. PLL_RATE(378000000, 63, 1, 2),
  123. PLL_RATE(384000000, 64, 1, 2),
  124. PLL_RATE(390000000, 65, 1, 3),
  125. PLL_RATE(396000000, 66, 1, 3),
  126. PLL_RATE(402000000, 67, 1, 3),
  127. PLL_RATE(408000000, 68, 1, 3),
  128. PLL_RATE(480000000, 40, 1, 1),
  129. PLL_RATE(492000000, 41, 1, 1),
  130. PLL_RATE(504000000, 42, 1, 1),
  131. PLL_RATE(516000000, 43, 1, 1),
  132. PLL_RATE(528000000, 44, 1, 1),
  133. PLL_RATE(540000000, 45, 1, 1),
  134. PLL_RATE(552000000, 46, 1, 1),
  135. PLL_RATE(564000000, 47, 1, 1),
  136. PLL_RATE(576000000, 48, 1, 1),
  137. PLL_RATE(588000000, 49, 1, 1),
  138. PLL_RATE(600000000, 50, 1, 1),
  139. PLL_RATE(612000000, 51, 1, 1),
  140. PLL_RATE(624000000, 52, 1, 1),
  141. PLL_RATE(636000000, 53, 1, 1),
  142. PLL_RATE(648000000, 54, 1, 1),
  143. PLL_RATE(660000000, 55, 1, 1),
  144. PLL_RATE(672000000, 56, 1, 1),
  145. PLL_RATE(684000000, 57, 1, 1),
  146. PLL_RATE(696000000, 58, 1, 1),
  147. PLL_RATE(708000000, 59, 1, 1),
  148. PLL_RATE(720000000, 60, 1, 1),
  149. PLL_RATE(732000000, 61, 1, 1),
  150. PLL_RATE(744000000, 62, 1, 1),
  151. PLL_RATE(756000000, 63, 1, 1),
  152. PLL_RATE(768000000, 64, 1, 1),
  153. PLL_RATE(780000000, 65, 1, 1),
  154. PLL_RATE(792000000, 66, 1, 1),
  155. PLL_RATE(804000000, 67, 1, 1),
  156. PLL_RATE(816000000, 68, 1, 1),
  157. PLL_RATE(960000000, 40, 1, 0),
  158. PLL_RATE(984000000, 41, 1, 0),
  159. PLL_RATE(1008000000, 42, 1, 0),
  160. PLL_RATE(1032000000, 43, 1, 0),
  161. PLL_RATE(1056000000, 44, 1, 0),
  162. PLL_RATE(1080000000, 45, 1, 0),
  163. PLL_RATE(1104000000, 46, 1, 0),
  164. PLL_RATE(1128000000, 47, 1, 0),
  165. PLL_RATE(1152000000, 48, 1, 0),
  166. PLL_RATE(1176000000, 49, 1, 0),
  167. PLL_RATE(1200000000, 50, 1, 0),
  168. PLL_RATE(1224000000, 51, 1, 0),
  169. PLL_RATE(1248000000, 52, 1, 0),
  170. PLL_RATE(1272000000, 53, 1, 0),
  171. PLL_RATE(1296000000, 54, 1, 0),
  172. PLL_RATE(1320000000, 55, 1, 0),
  173. PLL_RATE(1344000000, 56, 1, 0),
  174. PLL_RATE(1368000000, 57, 1, 0),
  175. PLL_RATE(1392000000, 58, 1, 0),
  176. PLL_RATE(1416000000, 59, 1, 0),
  177. PLL_RATE(1440000000, 60, 1, 0),
  178. PLL_RATE(1464000000, 61, 1, 0),
  179. PLL_RATE(1488000000, 62, 1, 0),
  180. PLL_RATE(1512000000, 63, 1, 0),
  181. PLL_RATE(1536000000, 64, 1, 0),
  182. PLL_RATE(1560000000, 65, 1, 0),
  183. PLL_RATE(1584000000, 66, 1, 0),
  184. PLL_RATE(1608000000, 67, 1, 0),
  185. PLL_RATE(1632000000, 68, 1, 0),
  186. { /* sentinel */ },
  187. };
  188. static const struct reg_sequence axg_gp0_init_regs[] = {
  189. { .reg = HHI_GP0_PLL_CNTL1, .def = 0xc084b000 },
  190. { .reg = HHI_GP0_PLL_CNTL2, .def = 0xb75020be },
  191. { .reg = HHI_GP0_PLL_CNTL3, .def = 0x0a59a288 },
  192. { .reg = HHI_GP0_PLL_CNTL4, .def = 0xc000004d },
  193. { .reg = HHI_GP0_PLL_CNTL5, .def = 0x00078000 },
  194. { .reg = HHI_GP0_PLL_CNTL, .def = 0x40010250 },
  195. };
  196. static struct clk_regmap axg_gp0_pll = {
  197. .data = &(struct meson_clk_pll_data){
  198. .m = {
  199. .reg_off = HHI_GP0_PLL_CNTL,
  200. .shift = 0,
  201. .width = 9,
  202. },
  203. .n = {
  204. .reg_off = HHI_GP0_PLL_CNTL,
  205. .shift = 9,
  206. .width = 5,
  207. },
  208. .od = {
  209. .reg_off = HHI_GP0_PLL_CNTL,
  210. .shift = 16,
  211. .width = 2,
  212. },
  213. .frac = {
  214. .reg_off = HHI_GP0_PLL_CNTL1,
  215. .shift = 0,
  216. .width = 10,
  217. },
  218. .l = {
  219. .reg_off = HHI_GP0_PLL_CNTL,
  220. .shift = 31,
  221. .width = 1,
  222. },
  223. .rst = {
  224. .reg_off = HHI_GP0_PLL_CNTL,
  225. .shift = 29,
  226. .width = 1,
  227. },
  228. .table = axg_gp0_pll_rate_table,
  229. .init_regs = axg_gp0_init_regs,
  230. .init_count = ARRAY_SIZE(axg_gp0_init_regs),
  231. },
  232. .hw.init = &(struct clk_init_data){
  233. .name = "gp0_pll",
  234. .ops = &meson_clk_pll_ops,
  235. .parent_names = (const char *[]){ "xtal" },
  236. .num_parents = 1,
  237. },
  238. };
  239. static const struct reg_sequence axg_hifi_init_regs[] = {
  240. { .reg = HHI_HIFI_PLL_CNTL1, .def = 0xc084b000 },
  241. { .reg = HHI_HIFI_PLL_CNTL2, .def = 0xb75020be },
  242. { .reg = HHI_HIFI_PLL_CNTL3, .def = 0x0a6a3a88 },
  243. { .reg = HHI_HIFI_PLL_CNTL4, .def = 0xc000004d },
  244. { .reg = HHI_HIFI_PLL_CNTL5, .def = 0x00058000 },
  245. { .reg = HHI_HIFI_PLL_CNTL, .def = 0x40010250 },
  246. };
  247. static struct clk_regmap axg_hifi_pll = {
  248. .data = &(struct meson_clk_pll_data){
  249. .m = {
  250. .reg_off = HHI_HIFI_PLL_CNTL,
  251. .shift = 0,
  252. .width = 9,
  253. },
  254. .n = {
  255. .reg_off = HHI_HIFI_PLL_CNTL,
  256. .shift = 9,
  257. .width = 5,
  258. },
  259. .od = {
  260. .reg_off = HHI_HIFI_PLL_CNTL,
  261. .shift = 16,
  262. .width = 2,
  263. },
  264. .frac = {
  265. .reg_off = HHI_HIFI_PLL_CNTL5,
  266. .shift = 0,
  267. .width = 13,
  268. },
  269. .l = {
  270. .reg_off = HHI_HIFI_PLL_CNTL,
  271. .shift = 31,
  272. .width = 1,
  273. },
  274. .rst = {
  275. .reg_off = HHI_HIFI_PLL_CNTL,
  276. .shift = 29,
  277. .width = 1,
  278. },
  279. .table = axg_gp0_pll_rate_table,
  280. .init_regs = axg_hifi_init_regs,
  281. .init_count = ARRAY_SIZE(axg_hifi_init_regs),
  282. .flags = CLK_MESON_PLL_ROUND_CLOSEST,
  283. },
  284. .hw.init = &(struct clk_init_data){
  285. .name = "hifi_pll",
  286. .ops = &meson_clk_pll_ops,
  287. .parent_names = (const char *[]){ "xtal" },
  288. .num_parents = 1,
  289. },
  290. };
  291. static struct clk_fixed_factor axg_fclk_div2_div = {
  292. .mult = 1,
  293. .div = 2,
  294. .hw.init = &(struct clk_init_data){
  295. .name = "fclk_div2_div",
  296. .ops = &clk_fixed_factor_ops,
  297. .parent_names = (const char *[]){ "fixed_pll" },
  298. .num_parents = 1,
  299. },
  300. };
  301. static struct clk_regmap axg_fclk_div2 = {
  302. .data = &(struct clk_regmap_gate_data){
  303. .offset = HHI_MPLL_CNTL6,
  304. .bit_idx = 27,
  305. },
  306. .hw.init = &(struct clk_init_data){
  307. .name = "fclk_div2",
  308. .ops = &clk_regmap_gate_ops,
  309. .parent_names = (const char *[]){ "fclk_div2_div" },
  310. .num_parents = 1,
  311. },
  312. };
  313. static struct clk_fixed_factor axg_fclk_div3_div = {
  314. .mult = 1,
  315. .div = 3,
  316. .hw.init = &(struct clk_init_data){
  317. .name = "fclk_div3_div",
  318. .ops = &clk_fixed_factor_ops,
  319. .parent_names = (const char *[]){ "fixed_pll" },
  320. .num_parents = 1,
  321. },
  322. };
  323. static struct clk_regmap axg_fclk_div3 = {
  324. .data = &(struct clk_regmap_gate_data){
  325. .offset = HHI_MPLL_CNTL6,
  326. .bit_idx = 28,
  327. },
  328. .hw.init = &(struct clk_init_data){
  329. .name = "fclk_div3",
  330. .ops = &clk_regmap_gate_ops,
  331. .parent_names = (const char *[]){ "fclk_div3_div" },
  332. .num_parents = 1,
  333. },
  334. };
  335. static struct clk_fixed_factor axg_fclk_div4_div = {
  336. .mult = 1,
  337. .div = 4,
  338. .hw.init = &(struct clk_init_data){
  339. .name = "fclk_div4_div",
  340. .ops = &clk_fixed_factor_ops,
  341. .parent_names = (const char *[]){ "fixed_pll" },
  342. .num_parents = 1,
  343. },
  344. };
  345. static struct clk_regmap axg_fclk_div4 = {
  346. .data = &(struct clk_regmap_gate_data){
  347. .offset = HHI_MPLL_CNTL6,
  348. .bit_idx = 29,
  349. },
  350. .hw.init = &(struct clk_init_data){
  351. .name = "fclk_div4",
  352. .ops = &clk_regmap_gate_ops,
  353. .parent_names = (const char *[]){ "fclk_div4_div" },
  354. .num_parents = 1,
  355. },
  356. };
  357. static struct clk_fixed_factor axg_fclk_div5_div = {
  358. .mult = 1,
  359. .div = 5,
  360. .hw.init = &(struct clk_init_data){
  361. .name = "fclk_div5_div",
  362. .ops = &clk_fixed_factor_ops,
  363. .parent_names = (const char *[]){ "fixed_pll" },
  364. .num_parents = 1,
  365. },
  366. };
  367. static struct clk_regmap axg_fclk_div5 = {
  368. .data = &(struct clk_regmap_gate_data){
  369. .offset = HHI_MPLL_CNTL6,
  370. .bit_idx = 30,
  371. },
  372. .hw.init = &(struct clk_init_data){
  373. .name = "fclk_div5",
  374. .ops = &clk_regmap_gate_ops,
  375. .parent_names = (const char *[]){ "fclk_div5_div" },
  376. .num_parents = 1,
  377. },
  378. };
  379. static struct clk_fixed_factor axg_fclk_div7_div = {
  380. .mult = 1,
  381. .div = 7,
  382. .hw.init = &(struct clk_init_data){
  383. .name = "fclk_div7_div",
  384. .ops = &clk_fixed_factor_ops,
  385. .parent_names = (const char *[]){ "fixed_pll" },
  386. .num_parents = 1,
  387. },
  388. };
  389. static struct clk_regmap axg_fclk_div7 = {
  390. .data = &(struct clk_regmap_gate_data){
  391. .offset = HHI_MPLL_CNTL6,
  392. .bit_idx = 31,
  393. },
  394. .hw.init = &(struct clk_init_data){
  395. .name = "fclk_div7",
  396. .ops = &clk_regmap_gate_ops,
  397. .parent_names = (const char *[]){ "fclk_div7_div" },
  398. .num_parents = 1,
  399. },
  400. };
  401. static struct clk_regmap axg_mpll_prediv = {
  402. .data = &(struct clk_regmap_div_data){
  403. .offset = HHI_MPLL_CNTL5,
  404. .shift = 12,
  405. .width = 1,
  406. },
  407. .hw.init = &(struct clk_init_data){
  408. .name = "mpll_prediv",
  409. .ops = &clk_regmap_divider_ro_ops,
  410. .parent_names = (const char *[]){ "fixed_pll" },
  411. .num_parents = 1,
  412. },
  413. };
  414. static struct clk_regmap axg_mpll0_div = {
  415. .data = &(struct meson_clk_mpll_data){
  416. .sdm = {
  417. .reg_off = HHI_MPLL_CNTL7,
  418. .shift = 0,
  419. .width = 14,
  420. },
  421. .sdm_en = {
  422. .reg_off = HHI_MPLL_CNTL7,
  423. .shift = 15,
  424. .width = 1,
  425. },
  426. .n2 = {
  427. .reg_off = HHI_MPLL_CNTL7,
  428. .shift = 16,
  429. .width = 9,
  430. },
  431. .ssen = {
  432. .reg_off = HHI_MPLL_CNTL,
  433. .shift = 25,
  434. .width = 1,
  435. },
  436. .misc = {
  437. .reg_off = HHI_PLL_TOP_MISC,
  438. .shift = 0,
  439. .width = 1,
  440. },
  441. .lock = &meson_clk_lock,
  442. .flags = CLK_MESON_MPLL_ROUND_CLOSEST,
  443. },
  444. .hw.init = &(struct clk_init_data){
  445. .name = "mpll0_div",
  446. .ops = &meson_clk_mpll_ops,
  447. .parent_names = (const char *[]){ "mpll_prediv" },
  448. .num_parents = 1,
  449. },
  450. };
  451. static struct clk_regmap axg_mpll0 = {
  452. .data = &(struct clk_regmap_gate_data){
  453. .offset = HHI_MPLL_CNTL7,
  454. .bit_idx = 14,
  455. },
  456. .hw.init = &(struct clk_init_data){
  457. .name = "mpll0",
  458. .ops = &clk_regmap_gate_ops,
  459. .parent_names = (const char *[]){ "mpll0_div" },
  460. .num_parents = 1,
  461. .flags = CLK_SET_RATE_PARENT,
  462. },
  463. };
  464. static struct clk_regmap axg_mpll1_div = {
  465. .data = &(struct meson_clk_mpll_data){
  466. .sdm = {
  467. .reg_off = HHI_MPLL_CNTL8,
  468. .shift = 0,
  469. .width = 14,
  470. },
  471. .sdm_en = {
  472. .reg_off = HHI_MPLL_CNTL8,
  473. .shift = 15,
  474. .width = 1,
  475. },
  476. .n2 = {
  477. .reg_off = HHI_MPLL_CNTL8,
  478. .shift = 16,
  479. .width = 9,
  480. },
  481. .misc = {
  482. .reg_off = HHI_PLL_TOP_MISC,
  483. .shift = 1,
  484. .width = 1,
  485. },
  486. .lock = &meson_clk_lock,
  487. .flags = CLK_MESON_MPLL_ROUND_CLOSEST,
  488. },
  489. .hw.init = &(struct clk_init_data){
  490. .name = "mpll1_div",
  491. .ops = &meson_clk_mpll_ops,
  492. .parent_names = (const char *[]){ "mpll_prediv" },
  493. .num_parents = 1,
  494. },
  495. };
  496. static struct clk_regmap axg_mpll1 = {
  497. .data = &(struct clk_regmap_gate_data){
  498. .offset = HHI_MPLL_CNTL8,
  499. .bit_idx = 14,
  500. },
  501. .hw.init = &(struct clk_init_data){
  502. .name = "mpll1",
  503. .ops = &clk_regmap_gate_ops,
  504. .parent_names = (const char *[]){ "mpll1_div" },
  505. .num_parents = 1,
  506. .flags = CLK_SET_RATE_PARENT,
  507. },
  508. };
  509. static struct clk_regmap axg_mpll2_div = {
  510. .data = &(struct meson_clk_mpll_data){
  511. .sdm = {
  512. .reg_off = HHI_MPLL_CNTL9,
  513. .shift = 0,
  514. .width = 14,
  515. },
  516. .sdm_en = {
  517. .reg_off = HHI_MPLL_CNTL9,
  518. .shift = 15,
  519. .width = 1,
  520. },
  521. .n2 = {
  522. .reg_off = HHI_MPLL_CNTL9,
  523. .shift = 16,
  524. .width = 9,
  525. },
  526. .misc = {
  527. .reg_off = HHI_PLL_TOP_MISC,
  528. .shift = 2,
  529. .width = 1,
  530. },
  531. .lock = &meson_clk_lock,
  532. .flags = CLK_MESON_MPLL_ROUND_CLOSEST,
  533. },
  534. .hw.init = &(struct clk_init_data){
  535. .name = "mpll2_div",
  536. .ops = &meson_clk_mpll_ops,
  537. .parent_names = (const char *[]){ "mpll_prediv" },
  538. .num_parents = 1,
  539. },
  540. };
  541. static struct clk_regmap axg_mpll2 = {
  542. .data = &(struct clk_regmap_gate_data){
  543. .offset = HHI_MPLL_CNTL9,
  544. .bit_idx = 14,
  545. },
  546. .hw.init = &(struct clk_init_data){
  547. .name = "mpll2",
  548. .ops = &clk_regmap_gate_ops,
  549. .parent_names = (const char *[]){ "mpll2_div" },
  550. .num_parents = 1,
  551. .flags = CLK_SET_RATE_PARENT,
  552. },
  553. };
  554. static struct clk_regmap axg_mpll3_div = {
  555. .data = &(struct meson_clk_mpll_data){
  556. .sdm = {
  557. .reg_off = HHI_MPLL3_CNTL0,
  558. .shift = 12,
  559. .width = 14,
  560. },
  561. .sdm_en = {
  562. .reg_off = HHI_MPLL3_CNTL0,
  563. .shift = 11,
  564. .width = 1,
  565. },
  566. .n2 = {
  567. .reg_off = HHI_MPLL3_CNTL0,
  568. .shift = 2,
  569. .width = 9,
  570. },
  571. .misc = {
  572. .reg_off = HHI_PLL_TOP_MISC,
  573. .shift = 3,
  574. .width = 1,
  575. },
  576. .lock = &meson_clk_lock,
  577. .flags = CLK_MESON_MPLL_ROUND_CLOSEST,
  578. },
  579. .hw.init = &(struct clk_init_data){
  580. .name = "mpll3_div",
  581. .ops = &meson_clk_mpll_ops,
  582. .parent_names = (const char *[]){ "mpll_prediv" },
  583. .num_parents = 1,
  584. },
  585. };
  586. static struct clk_regmap axg_mpll3 = {
  587. .data = &(struct clk_regmap_gate_data){
  588. .offset = HHI_MPLL3_CNTL0,
  589. .bit_idx = 0,
  590. },
  591. .hw.init = &(struct clk_init_data){
  592. .name = "mpll3",
  593. .ops = &clk_regmap_gate_ops,
  594. .parent_names = (const char *[]){ "mpll3_div" },
  595. .num_parents = 1,
  596. .flags = CLK_SET_RATE_PARENT,
  597. },
  598. };
  599. static u32 mux_table_clk81[] = { 0, 2, 3, 4, 5, 6, 7 };
  600. static const char * const clk81_parent_names[] = {
  601. "xtal", "fclk_div7", "mpll1", "mpll2", "fclk_div4",
  602. "fclk_div3", "fclk_div5"
  603. };
  604. static struct clk_regmap axg_mpeg_clk_sel = {
  605. .data = &(struct clk_regmap_mux_data){
  606. .offset = HHI_MPEG_CLK_CNTL,
  607. .mask = 0x7,
  608. .shift = 12,
  609. .table = mux_table_clk81,
  610. },
  611. .hw.init = &(struct clk_init_data){
  612. .name = "mpeg_clk_sel",
  613. .ops = &clk_regmap_mux_ro_ops,
  614. .parent_names = clk81_parent_names,
  615. .num_parents = ARRAY_SIZE(clk81_parent_names),
  616. },
  617. };
  618. static struct clk_regmap axg_mpeg_clk_div = {
  619. .data = &(struct clk_regmap_div_data){
  620. .offset = HHI_MPEG_CLK_CNTL,
  621. .shift = 0,
  622. .width = 7,
  623. },
  624. .hw.init = &(struct clk_init_data){
  625. .name = "mpeg_clk_div",
  626. .ops = &clk_regmap_divider_ops,
  627. .parent_names = (const char *[]){ "mpeg_clk_sel" },
  628. .num_parents = 1,
  629. .flags = CLK_SET_RATE_PARENT,
  630. },
  631. };
  632. static struct clk_regmap axg_clk81 = {
  633. .data = &(struct clk_regmap_gate_data){
  634. .offset = HHI_MPEG_CLK_CNTL,
  635. .bit_idx = 7,
  636. },
  637. .hw.init = &(struct clk_init_data){
  638. .name = "clk81",
  639. .ops = &clk_regmap_gate_ops,
  640. .parent_names = (const char *[]){ "mpeg_clk_div" },
  641. .num_parents = 1,
  642. .flags = (CLK_SET_RATE_PARENT | CLK_IS_CRITICAL),
  643. },
  644. };
  645. static const char * const axg_sd_emmc_clk0_parent_names[] = {
  646. "xtal", "fclk_div2", "fclk_div3", "fclk_div5", "fclk_div7",
  647. /*
  648. * Following these parent clocks, we should also have had mpll2, mpll3
  649. * and gp0_pll but these clocks are too precious to be used here. All
  650. * the necessary rates for MMC and NAND operation can be acheived using
  651. * xtal or fclk_div clocks
  652. */
  653. };
  654. /* SDcard clock */
  655. static struct clk_regmap axg_sd_emmc_b_clk0_sel = {
  656. .data = &(struct clk_regmap_mux_data){
  657. .offset = HHI_SD_EMMC_CLK_CNTL,
  658. .mask = 0x7,
  659. .shift = 25,
  660. },
  661. .hw.init = &(struct clk_init_data) {
  662. .name = "sd_emmc_b_clk0_sel",
  663. .ops = &clk_regmap_mux_ops,
  664. .parent_names = axg_sd_emmc_clk0_parent_names,
  665. .num_parents = ARRAY_SIZE(axg_sd_emmc_clk0_parent_names),
  666. .flags = CLK_SET_RATE_PARENT,
  667. },
  668. };
  669. static struct clk_regmap axg_sd_emmc_b_clk0_div = {
  670. .data = &(struct clk_regmap_div_data){
  671. .offset = HHI_SD_EMMC_CLK_CNTL,
  672. .shift = 16,
  673. .width = 7,
  674. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  675. },
  676. .hw.init = &(struct clk_init_data) {
  677. .name = "sd_emmc_b_clk0_div",
  678. .ops = &clk_regmap_divider_ops,
  679. .parent_names = (const char *[]){ "sd_emmc_b_clk0_sel" },
  680. .num_parents = 1,
  681. .flags = CLK_SET_RATE_PARENT,
  682. },
  683. };
  684. static struct clk_regmap axg_sd_emmc_b_clk0 = {
  685. .data = &(struct clk_regmap_gate_data){
  686. .offset = HHI_SD_EMMC_CLK_CNTL,
  687. .bit_idx = 23,
  688. },
  689. .hw.init = &(struct clk_init_data){
  690. .name = "sd_emmc_b_clk0",
  691. .ops = &clk_regmap_gate_ops,
  692. .parent_names = (const char *[]){ "sd_emmc_b_clk0_div" },
  693. .num_parents = 1,
  694. .flags = CLK_SET_RATE_PARENT,
  695. },
  696. };
  697. /* EMMC/NAND clock */
  698. static struct clk_regmap axg_sd_emmc_c_clk0_sel = {
  699. .data = &(struct clk_regmap_mux_data){
  700. .offset = HHI_NAND_CLK_CNTL,
  701. .mask = 0x7,
  702. .shift = 9,
  703. },
  704. .hw.init = &(struct clk_init_data) {
  705. .name = "sd_emmc_c_clk0_sel",
  706. .ops = &clk_regmap_mux_ops,
  707. .parent_names = axg_sd_emmc_clk0_parent_names,
  708. .num_parents = ARRAY_SIZE(axg_sd_emmc_clk0_parent_names),
  709. .flags = CLK_SET_RATE_PARENT,
  710. },
  711. };
  712. static struct clk_regmap axg_sd_emmc_c_clk0_div = {
  713. .data = &(struct clk_regmap_div_data){
  714. .offset = HHI_NAND_CLK_CNTL,
  715. .shift = 0,
  716. .width = 7,
  717. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  718. },
  719. .hw.init = &(struct clk_init_data) {
  720. .name = "sd_emmc_c_clk0_div",
  721. .ops = &clk_regmap_divider_ops,
  722. .parent_names = (const char *[]){ "sd_emmc_c_clk0_sel" },
  723. .num_parents = 1,
  724. .flags = CLK_SET_RATE_PARENT,
  725. },
  726. };
  727. static struct clk_regmap axg_sd_emmc_c_clk0 = {
  728. .data = &(struct clk_regmap_gate_data){
  729. .offset = HHI_NAND_CLK_CNTL,
  730. .bit_idx = 7,
  731. },
  732. .hw.init = &(struct clk_init_data){
  733. .name = "sd_emmc_c_clk0",
  734. .ops = &clk_regmap_gate_ops,
  735. .parent_names = (const char *[]){ "sd_emmc_c_clk0_div" },
  736. .num_parents = 1,
  737. .flags = CLK_SET_RATE_PARENT,
  738. },
  739. };
  740. /* Everything Else (EE) domain gates */
  741. static MESON_GATE(axg_ddr, HHI_GCLK_MPEG0, 0);
  742. static MESON_GATE(axg_audio_locker, HHI_GCLK_MPEG0, 2);
  743. static MESON_GATE(axg_mipi_dsi_host, HHI_GCLK_MPEG0, 3);
  744. static MESON_GATE(axg_isa, HHI_GCLK_MPEG0, 5);
  745. static MESON_GATE(axg_pl301, HHI_GCLK_MPEG0, 6);
  746. static MESON_GATE(axg_periphs, HHI_GCLK_MPEG0, 7);
  747. static MESON_GATE(axg_spicc_0, HHI_GCLK_MPEG0, 8);
  748. static MESON_GATE(axg_i2c, HHI_GCLK_MPEG0, 9);
  749. static MESON_GATE(axg_rng0, HHI_GCLK_MPEG0, 12);
  750. static MESON_GATE(axg_uart0, HHI_GCLK_MPEG0, 13);
  751. static MESON_GATE(axg_mipi_dsi_phy, HHI_GCLK_MPEG0, 14);
  752. static MESON_GATE(axg_spicc_1, HHI_GCLK_MPEG0, 15);
  753. static MESON_GATE(axg_pcie_a, HHI_GCLK_MPEG0, 16);
  754. static MESON_GATE(axg_pcie_b, HHI_GCLK_MPEG0, 17);
  755. static MESON_GATE(axg_hiu_reg, HHI_GCLK_MPEG0, 19);
  756. static MESON_GATE(axg_assist_misc, HHI_GCLK_MPEG0, 23);
  757. static MESON_GATE(axg_emmc_b, HHI_GCLK_MPEG0, 25);
  758. static MESON_GATE(axg_emmc_c, HHI_GCLK_MPEG0, 26);
  759. static MESON_GATE(axg_dma, HHI_GCLK_MPEG0, 27);
  760. static MESON_GATE(axg_spi, HHI_GCLK_MPEG0, 30);
  761. static MESON_GATE(axg_audio, HHI_GCLK_MPEG1, 0);
  762. static MESON_GATE(axg_eth_core, HHI_GCLK_MPEG1, 3);
  763. static MESON_GATE(axg_uart1, HHI_GCLK_MPEG1, 16);
  764. static MESON_GATE(axg_g2d, HHI_GCLK_MPEG1, 20);
  765. static MESON_GATE(axg_usb0, HHI_GCLK_MPEG1, 21);
  766. static MESON_GATE(axg_usb1, HHI_GCLK_MPEG1, 22);
  767. static MESON_GATE(axg_reset, HHI_GCLK_MPEG1, 23);
  768. static MESON_GATE(axg_usb_general, HHI_GCLK_MPEG1, 26);
  769. static MESON_GATE(axg_ahb_arb0, HHI_GCLK_MPEG1, 29);
  770. static MESON_GATE(axg_efuse, HHI_GCLK_MPEG1, 30);
  771. static MESON_GATE(axg_boot_rom, HHI_GCLK_MPEG1, 31);
  772. static MESON_GATE(axg_ahb_data_bus, HHI_GCLK_MPEG2, 1);
  773. static MESON_GATE(axg_ahb_ctrl_bus, HHI_GCLK_MPEG2, 2);
  774. static MESON_GATE(axg_usb1_to_ddr, HHI_GCLK_MPEG2, 8);
  775. static MESON_GATE(axg_usb0_to_ddr, HHI_GCLK_MPEG2, 9);
  776. static MESON_GATE(axg_mmc_pclk, HHI_GCLK_MPEG2, 11);
  777. static MESON_GATE(axg_vpu_intr, HHI_GCLK_MPEG2, 25);
  778. static MESON_GATE(axg_sec_ahb_ahb3_bridge, HHI_GCLK_MPEG2, 26);
  779. static MESON_GATE(axg_gic, HHI_GCLK_MPEG2, 30);
  780. /* Always On (AO) domain gates */
  781. static MESON_GATE(axg_ao_media_cpu, HHI_GCLK_AO, 0);
  782. static MESON_GATE(axg_ao_ahb_sram, HHI_GCLK_AO, 1);
  783. static MESON_GATE(axg_ao_ahb_bus, HHI_GCLK_AO, 2);
  784. static MESON_GATE(axg_ao_iface, HHI_GCLK_AO, 3);
  785. static MESON_GATE(axg_ao_i2c, HHI_GCLK_AO, 4);
  786. /* Array of all clocks provided by this provider */
  787. static struct clk_hw_onecell_data axg_hw_onecell_data = {
  788. .hws = {
  789. [CLKID_SYS_PLL] = &axg_sys_pll.hw,
  790. [CLKID_FIXED_PLL] = &axg_fixed_pll.hw,
  791. [CLKID_FCLK_DIV2] = &axg_fclk_div2.hw,
  792. [CLKID_FCLK_DIV3] = &axg_fclk_div3.hw,
  793. [CLKID_FCLK_DIV4] = &axg_fclk_div4.hw,
  794. [CLKID_FCLK_DIV5] = &axg_fclk_div5.hw,
  795. [CLKID_FCLK_DIV7] = &axg_fclk_div7.hw,
  796. [CLKID_GP0_PLL] = &axg_gp0_pll.hw,
  797. [CLKID_MPEG_SEL] = &axg_mpeg_clk_sel.hw,
  798. [CLKID_MPEG_DIV] = &axg_mpeg_clk_div.hw,
  799. [CLKID_CLK81] = &axg_clk81.hw,
  800. [CLKID_MPLL0] = &axg_mpll0.hw,
  801. [CLKID_MPLL1] = &axg_mpll1.hw,
  802. [CLKID_MPLL2] = &axg_mpll2.hw,
  803. [CLKID_MPLL3] = &axg_mpll3.hw,
  804. [CLKID_DDR] = &axg_ddr.hw,
  805. [CLKID_AUDIO_LOCKER] = &axg_audio_locker.hw,
  806. [CLKID_MIPI_DSI_HOST] = &axg_mipi_dsi_host.hw,
  807. [CLKID_ISA] = &axg_isa.hw,
  808. [CLKID_PL301] = &axg_pl301.hw,
  809. [CLKID_PERIPHS] = &axg_periphs.hw,
  810. [CLKID_SPICC0] = &axg_spicc_0.hw,
  811. [CLKID_I2C] = &axg_i2c.hw,
  812. [CLKID_RNG0] = &axg_rng0.hw,
  813. [CLKID_UART0] = &axg_uart0.hw,
  814. [CLKID_MIPI_DSI_PHY] = &axg_mipi_dsi_phy.hw,
  815. [CLKID_SPICC1] = &axg_spicc_1.hw,
  816. [CLKID_PCIE_A] = &axg_pcie_a.hw,
  817. [CLKID_PCIE_B] = &axg_pcie_b.hw,
  818. [CLKID_HIU_IFACE] = &axg_hiu_reg.hw,
  819. [CLKID_ASSIST_MISC] = &axg_assist_misc.hw,
  820. [CLKID_SD_EMMC_B] = &axg_emmc_b.hw,
  821. [CLKID_SD_EMMC_C] = &axg_emmc_c.hw,
  822. [CLKID_DMA] = &axg_dma.hw,
  823. [CLKID_SPI] = &axg_spi.hw,
  824. [CLKID_AUDIO] = &axg_audio.hw,
  825. [CLKID_ETH] = &axg_eth_core.hw,
  826. [CLKID_UART1] = &axg_uart1.hw,
  827. [CLKID_G2D] = &axg_g2d.hw,
  828. [CLKID_USB0] = &axg_usb0.hw,
  829. [CLKID_USB1] = &axg_usb1.hw,
  830. [CLKID_RESET] = &axg_reset.hw,
  831. [CLKID_USB] = &axg_usb_general.hw,
  832. [CLKID_AHB_ARB0] = &axg_ahb_arb0.hw,
  833. [CLKID_EFUSE] = &axg_efuse.hw,
  834. [CLKID_BOOT_ROM] = &axg_boot_rom.hw,
  835. [CLKID_AHB_DATA_BUS] = &axg_ahb_data_bus.hw,
  836. [CLKID_AHB_CTRL_BUS] = &axg_ahb_ctrl_bus.hw,
  837. [CLKID_USB1_DDR_BRIDGE] = &axg_usb1_to_ddr.hw,
  838. [CLKID_USB0_DDR_BRIDGE] = &axg_usb0_to_ddr.hw,
  839. [CLKID_MMC_PCLK] = &axg_mmc_pclk.hw,
  840. [CLKID_VPU_INTR] = &axg_vpu_intr.hw,
  841. [CLKID_SEC_AHB_AHB3_BRIDGE] = &axg_sec_ahb_ahb3_bridge.hw,
  842. [CLKID_GIC] = &axg_gic.hw,
  843. [CLKID_AO_MEDIA_CPU] = &axg_ao_media_cpu.hw,
  844. [CLKID_AO_AHB_SRAM] = &axg_ao_ahb_sram.hw,
  845. [CLKID_AO_AHB_BUS] = &axg_ao_ahb_bus.hw,
  846. [CLKID_AO_IFACE] = &axg_ao_iface.hw,
  847. [CLKID_AO_I2C] = &axg_ao_i2c.hw,
  848. [CLKID_SD_EMMC_B_CLK0_SEL] = &axg_sd_emmc_b_clk0_sel.hw,
  849. [CLKID_SD_EMMC_B_CLK0_DIV] = &axg_sd_emmc_b_clk0_div.hw,
  850. [CLKID_SD_EMMC_B_CLK0] = &axg_sd_emmc_b_clk0.hw,
  851. [CLKID_SD_EMMC_C_CLK0_SEL] = &axg_sd_emmc_c_clk0_sel.hw,
  852. [CLKID_SD_EMMC_C_CLK0_DIV] = &axg_sd_emmc_c_clk0_div.hw,
  853. [CLKID_SD_EMMC_C_CLK0] = &axg_sd_emmc_c_clk0.hw,
  854. [CLKID_MPLL0_DIV] = &axg_mpll0_div.hw,
  855. [CLKID_MPLL1_DIV] = &axg_mpll1_div.hw,
  856. [CLKID_MPLL2_DIV] = &axg_mpll2_div.hw,
  857. [CLKID_MPLL3_DIV] = &axg_mpll3_div.hw,
  858. [CLKID_HIFI_PLL] = &axg_hifi_pll.hw,
  859. [CLKID_MPLL_PREDIV] = &axg_mpll_prediv.hw,
  860. [CLKID_FCLK_DIV2_DIV] = &axg_fclk_div2_div.hw,
  861. [CLKID_FCLK_DIV3_DIV] = &axg_fclk_div3_div.hw,
  862. [CLKID_FCLK_DIV4_DIV] = &axg_fclk_div4_div.hw,
  863. [CLKID_FCLK_DIV5_DIV] = &axg_fclk_div5_div.hw,
  864. [CLKID_FCLK_DIV7_DIV] = &axg_fclk_div7_div.hw,
  865. [NR_CLKS] = NULL,
  866. },
  867. .num = NR_CLKS,
  868. };
  869. /* Convenience table to populate regmap in .probe */
  870. static struct clk_regmap *const axg_clk_regmaps[] = {
  871. &axg_clk81,
  872. &axg_ddr,
  873. &axg_audio_locker,
  874. &axg_mipi_dsi_host,
  875. &axg_isa,
  876. &axg_pl301,
  877. &axg_periphs,
  878. &axg_spicc_0,
  879. &axg_i2c,
  880. &axg_rng0,
  881. &axg_uart0,
  882. &axg_mipi_dsi_phy,
  883. &axg_spicc_1,
  884. &axg_pcie_a,
  885. &axg_pcie_b,
  886. &axg_hiu_reg,
  887. &axg_assist_misc,
  888. &axg_emmc_b,
  889. &axg_emmc_c,
  890. &axg_dma,
  891. &axg_spi,
  892. &axg_audio,
  893. &axg_eth_core,
  894. &axg_uart1,
  895. &axg_g2d,
  896. &axg_usb0,
  897. &axg_usb1,
  898. &axg_reset,
  899. &axg_usb_general,
  900. &axg_ahb_arb0,
  901. &axg_efuse,
  902. &axg_boot_rom,
  903. &axg_ahb_data_bus,
  904. &axg_ahb_ctrl_bus,
  905. &axg_usb1_to_ddr,
  906. &axg_usb0_to_ddr,
  907. &axg_mmc_pclk,
  908. &axg_vpu_intr,
  909. &axg_sec_ahb_ahb3_bridge,
  910. &axg_gic,
  911. &axg_ao_media_cpu,
  912. &axg_ao_ahb_sram,
  913. &axg_ao_ahb_bus,
  914. &axg_ao_iface,
  915. &axg_ao_i2c,
  916. &axg_sd_emmc_b_clk0,
  917. &axg_sd_emmc_c_clk0,
  918. &axg_mpeg_clk_div,
  919. &axg_sd_emmc_b_clk0_div,
  920. &axg_sd_emmc_c_clk0_div,
  921. &axg_mpeg_clk_sel,
  922. &axg_sd_emmc_b_clk0_sel,
  923. &axg_sd_emmc_c_clk0_sel,
  924. &axg_mpll0,
  925. &axg_mpll1,
  926. &axg_mpll2,
  927. &axg_mpll3,
  928. &axg_mpll0_div,
  929. &axg_mpll1_div,
  930. &axg_mpll2_div,
  931. &axg_mpll3_div,
  932. &axg_fixed_pll,
  933. &axg_sys_pll,
  934. &axg_gp0_pll,
  935. &axg_hifi_pll,
  936. &axg_mpll_prediv,
  937. &axg_fclk_div2,
  938. &axg_fclk_div3,
  939. &axg_fclk_div4,
  940. &axg_fclk_div5,
  941. &axg_fclk_div7,
  942. };
  943. static const struct of_device_id clkc_match_table[] = {
  944. { .compatible = "amlogic,axg-clkc" },
  945. {}
  946. };
  947. static const struct regmap_config clkc_regmap_config = {
  948. .reg_bits = 32,
  949. .val_bits = 32,
  950. .reg_stride = 4,
  951. };
  952. static int axg_clkc_probe(struct platform_device *pdev)
  953. {
  954. struct device *dev = &pdev->dev;
  955. struct resource *res;
  956. void __iomem *clk_base = NULL;
  957. struct regmap *map;
  958. int ret, i;
  959. /* Get the hhi system controller node if available */
  960. map = syscon_node_to_regmap(of_get_parent(dev->of_node));
  961. if (IS_ERR(map)) {
  962. dev_err(dev,
  963. "failed to get HHI regmap - Trying obsolete regs\n");
  964. /*
  965. * FIXME: HHI registers should be accessed through
  966. * the appropriate system controller. This is required because
  967. * there is more than just clocks in this register space
  968. *
  969. * This fallback method is only provided temporarily until
  970. * all the platform DTs are properly using the syscon node
  971. */
  972. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  973. if (!res)
  974. return -EINVAL;
  975. clk_base = devm_ioremap(dev, res->start, resource_size(res));
  976. if (!clk_base) {
  977. dev_err(dev, "Unable to map clk base\n");
  978. return -ENXIO;
  979. }
  980. map = devm_regmap_init_mmio(dev, clk_base,
  981. &clkc_regmap_config);
  982. if (IS_ERR(map))
  983. return PTR_ERR(map);
  984. }
  985. /* Populate regmap for the regmap backed clocks */
  986. for (i = 0; i < ARRAY_SIZE(axg_clk_regmaps); i++)
  987. axg_clk_regmaps[i]->map = map;
  988. for (i = 0; i < axg_hw_onecell_data.num; i++) {
  989. /* array might be sparse */
  990. if (!axg_hw_onecell_data.hws[i])
  991. continue;
  992. ret = devm_clk_hw_register(dev, axg_hw_onecell_data.hws[i]);
  993. if (ret) {
  994. dev_err(dev, "Clock registration failed\n");
  995. return ret;
  996. }
  997. }
  998. return devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get,
  999. &axg_hw_onecell_data);
  1000. }
  1001. static struct platform_driver axg_driver = {
  1002. .probe = axg_clkc_probe,
  1003. .driver = {
  1004. .name = "axg-clkc",
  1005. .of_match_table = clkc_match_table,
  1006. },
  1007. };
  1008. builtin_platform_driver(axg_driver);