imx-rngc.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324
  1. /*
  2. * RNG driver for Freescale RNGC
  3. *
  4. * Copyright (C) 2008-2012 Freescale Semiconductor, Inc.
  5. * Copyright (C) 2017 Martin Kaiser <martin@kaiser.cx>
  6. *
  7. * The code contained herein is licensed under the GNU General Public
  8. * License. You may obtain a copy of the GNU General Public License
  9. * Version 2 or later at the following locations:
  10. *
  11. * http://www.opensource.org/licenses/gpl-license.html
  12. * http://www.gnu.org/copyleft/gpl.html
  13. */
  14. #include <linux/module.h>
  15. #include <linux/init.h>
  16. #include <linux/kernel.h>
  17. #include <linux/clk.h>
  18. #include <linux/err.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/hw_random.h>
  22. #include <linux/completion.h>
  23. #include <linux/io.h>
  24. #define RNGC_COMMAND 0x0004
  25. #define RNGC_CONTROL 0x0008
  26. #define RNGC_STATUS 0x000C
  27. #define RNGC_ERROR 0x0010
  28. #define RNGC_FIFO 0x0014
  29. #define RNGC_CMD_CLR_ERR 0x00000020
  30. #define RNGC_CMD_CLR_INT 0x00000010
  31. #define RNGC_CMD_SEED 0x00000002
  32. #define RNGC_CMD_SELF_TEST 0x00000001
  33. #define RNGC_CTRL_MASK_ERROR 0x00000040
  34. #define RNGC_CTRL_MASK_DONE 0x00000020
  35. #define RNGC_STATUS_ERROR 0x00010000
  36. #define RNGC_STATUS_FIFO_LEVEL_MASK 0x00000f00
  37. #define RNGC_STATUS_FIFO_LEVEL_SHIFT 8
  38. #define RNGC_STATUS_SEED_DONE 0x00000020
  39. #define RNGC_STATUS_ST_DONE 0x00000010
  40. #define RNGC_ERROR_STATUS_STAT_ERR 0x00000008
  41. #define RNGC_TIMEOUT 3000 /* 3 sec */
  42. static bool self_test = true;
  43. module_param(self_test, bool, 0);
  44. struct imx_rngc {
  45. struct device *dev;
  46. struct clk *clk;
  47. void __iomem *base;
  48. struct hwrng rng;
  49. struct completion rng_op_done;
  50. /*
  51. * err_reg is written only by the irq handler and read only
  52. * when interrupts are masked, we need no spinlock
  53. */
  54. u32 err_reg;
  55. };
  56. static inline void imx_rngc_irq_mask_clear(struct imx_rngc *rngc)
  57. {
  58. u32 ctrl, cmd;
  59. /* mask interrupts */
  60. ctrl = readl(rngc->base + RNGC_CONTROL);
  61. ctrl |= RNGC_CTRL_MASK_DONE | RNGC_CTRL_MASK_ERROR;
  62. writel(ctrl, rngc->base + RNGC_CONTROL);
  63. /*
  64. * CLR_INT clears the interrupt only if there's no error
  65. * CLR_ERR clear the interrupt and the error register if there
  66. * is an error
  67. */
  68. cmd = readl(rngc->base + RNGC_COMMAND);
  69. cmd |= RNGC_CMD_CLR_INT | RNGC_CMD_CLR_ERR;
  70. writel(cmd, rngc->base + RNGC_COMMAND);
  71. }
  72. static inline void imx_rngc_irq_unmask(struct imx_rngc *rngc)
  73. {
  74. u32 ctrl;
  75. ctrl = readl(rngc->base + RNGC_CONTROL);
  76. ctrl &= ~(RNGC_CTRL_MASK_DONE | RNGC_CTRL_MASK_ERROR);
  77. writel(ctrl, rngc->base + RNGC_CONTROL);
  78. }
  79. static int imx_rngc_self_test(struct imx_rngc *rngc)
  80. {
  81. u32 cmd;
  82. int ret;
  83. imx_rngc_irq_unmask(rngc);
  84. /* run self test */
  85. cmd = readl(rngc->base + RNGC_COMMAND);
  86. writel(cmd | RNGC_CMD_SELF_TEST, rngc->base + RNGC_COMMAND);
  87. ret = wait_for_completion_timeout(&rngc->rng_op_done, RNGC_TIMEOUT);
  88. if (!ret) {
  89. imx_rngc_irq_mask_clear(rngc);
  90. return -ETIMEDOUT;
  91. }
  92. if (rngc->err_reg != 0)
  93. return -EIO;
  94. return 0;
  95. }
  96. static int imx_rngc_read(struct hwrng *rng, void *data, size_t max, bool wait)
  97. {
  98. struct imx_rngc *rngc = container_of(rng, struct imx_rngc, rng);
  99. unsigned int status;
  100. unsigned int level;
  101. int retval = 0;
  102. while (max >= sizeof(u32)) {
  103. status = readl(rngc->base + RNGC_STATUS);
  104. /* is there some error while reading this random number? */
  105. if (status & RNGC_STATUS_ERROR)
  106. break;
  107. /* how many random numbers are in FIFO? [0-16] */
  108. level = (status & RNGC_STATUS_FIFO_LEVEL_MASK) >>
  109. RNGC_STATUS_FIFO_LEVEL_SHIFT;
  110. if (level) {
  111. /* retrieve a random number from FIFO */
  112. *(u32 *)data = readl(rngc->base + RNGC_FIFO);
  113. retval += sizeof(u32);
  114. data += sizeof(u32);
  115. max -= sizeof(u32);
  116. }
  117. }
  118. return retval ? retval : -EIO;
  119. }
  120. static irqreturn_t imx_rngc_irq(int irq, void *priv)
  121. {
  122. struct imx_rngc *rngc = (struct imx_rngc *)priv;
  123. u32 status;
  124. /*
  125. * clearing the interrupt will also clear the error register
  126. * read error and status before clearing
  127. */
  128. status = readl(rngc->base + RNGC_STATUS);
  129. rngc->err_reg = readl(rngc->base + RNGC_ERROR);
  130. imx_rngc_irq_mask_clear(rngc);
  131. if (status & (RNGC_STATUS_SEED_DONE | RNGC_STATUS_ST_DONE))
  132. complete(&rngc->rng_op_done);
  133. return IRQ_HANDLED;
  134. }
  135. static int imx_rngc_init(struct hwrng *rng)
  136. {
  137. struct imx_rngc *rngc = container_of(rng, struct imx_rngc, rng);
  138. u32 cmd;
  139. int ret;
  140. /* clear error */
  141. cmd = readl(rngc->base + RNGC_COMMAND);
  142. writel(cmd | RNGC_CMD_CLR_ERR, rngc->base + RNGC_COMMAND);
  143. /* create seed, repeat while there is some statistical error */
  144. do {
  145. imx_rngc_irq_unmask(rngc);
  146. /* seed creation */
  147. cmd = readl(rngc->base + RNGC_COMMAND);
  148. writel(cmd | RNGC_CMD_SEED, rngc->base + RNGC_COMMAND);
  149. ret = wait_for_completion_timeout(&rngc->rng_op_done,
  150. RNGC_TIMEOUT);
  151. if (!ret) {
  152. imx_rngc_irq_mask_clear(rngc);
  153. return -ETIMEDOUT;
  154. }
  155. } while (rngc->err_reg == RNGC_ERROR_STATUS_STAT_ERR);
  156. return rngc->err_reg ? -EIO : 0;
  157. }
  158. static int imx_rngc_probe(struct platform_device *pdev)
  159. {
  160. struct imx_rngc *rngc;
  161. struct resource *res;
  162. int ret;
  163. int irq;
  164. rngc = devm_kzalloc(&pdev->dev, sizeof(*rngc), GFP_KERNEL);
  165. if (!rngc)
  166. return -ENOMEM;
  167. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  168. rngc->base = devm_ioremap_resource(&pdev->dev, res);
  169. if (IS_ERR(rngc->base))
  170. return PTR_ERR(rngc->base);
  171. rngc->clk = devm_clk_get(&pdev->dev, NULL);
  172. if (IS_ERR(rngc->clk)) {
  173. dev_err(&pdev->dev, "Can not get rng_clk\n");
  174. return PTR_ERR(rngc->clk);
  175. }
  176. irq = platform_get_irq(pdev, 0);
  177. if (irq <= 0) {
  178. dev_err(&pdev->dev, "Couldn't get irq %d\n", irq);
  179. return irq;
  180. }
  181. ret = clk_prepare_enable(rngc->clk);
  182. if (ret)
  183. return ret;
  184. ret = devm_request_irq(&pdev->dev,
  185. irq, imx_rngc_irq, 0, pdev->name, (void *)rngc);
  186. if (ret) {
  187. dev_err(rngc->dev, "Can't get interrupt working.\n");
  188. goto err;
  189. }
  190. init_completion(&rngc->rng_op_done);
  191. rngc->rng.name = pdev->name;
  192. rngc->rng.init = imx_rngc_init;
  193. rngc->rng.read = imx_rngc_read;
  194. rngc->dev = &pdev->dev;
  195. platform_set_drvdata(pdev, rngc);
  196. imx_rngc_irq_mask_clear(rngc);
  197. if (self_test) {
  198. ret = imx_rngc_self_test(rngc);
  199. if (ret) {
  200. dev_err(rngc->dev, "FSL RNGC self test failed.\n");
  201. goto err;
  202. }
  203. }
  204. ret = hwrng_register(&rngc->rng);
  205. if (ret) {
  206. dev_err(&pdev->dev, "FSL RNGC registering failed (%d)\n", ret);
  207. goto err;
  208. }
  209. dev_info(&pdev->dev, "Freescale RNGC registered.\n");
  210. return 0;
  211. err:
  212. clk_disable_unprepare(rngc->clk);
  213. return ret;
  214. }
  215. static int __exit imx_rngc_remove(struct platform_device *pdev)
  216. {
  217. struct imx_rngc *rngc = platform_get_drvdata(pdev);
  218. hwrng_unregister(&rngc->rng);
  219. clk_disable_unprepare(rngc->clk);
  220. return 0;
  221. }
  222. static int __maybe_unused imx_rngc_suspend(struct device *dev)
  223. {
  224. struct imx_rngc *rngc = dev_get_drvdata(dev);
  225. clk_disable_unprepare(rngc->clk);
  226. return 0;
  227. }
  228. static int __maybe_unused imx_rngc_resume(struct device *dev)
  229. {
  230. struct imx_rngc *rngc = dev_get_drvdata(dev);
  231. clk_prepare_enable(rngc->clk);
  232. return 0;
  233. }
  234. static SIMPLE_DEV_PM_OPS(imx_rngc_pm_ops, imx_rngc_suspend, imx_rngc_resume);
  235. static const struct of_device_id imx_rngc_dt_ids[] = {
  236. { .compatible = "fsl,imx25-rngb", .data = NULL, },
  237. { /* sentinel */ }
  238. };
  239. MODULE_DEVICE_TABLE(of, imx_rngc_dt_ids);
  240. static struct platform_driver imx_rngc_driver = {
  241. .driver = {
  242. .name = "imx_rngc",
  243. .pm = &imx_rngc_pm_ops,
  244. .of_match_table = imx_rngc_dt_ids,
  245. },
  246. .remove = __exit_p(imx_rngc_remove),
  247. };
  248. module_platform_driver_probe(imx_rngc_driver, imx_rngc_probe);
  249. MODULE_AUTHOR("Freescale Semiconductor, Inc.");
  250. MODULE_DESCRIPTION("H/W RNGC driver for i.MX");
  251. MODULE_LICENSE("GPL");