libata-sff.c 83 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320
  1. /*
  2. * libata-sff.c - helper library for PCI IDE BMDMA
  3. *
  4. * Maintained by: Tejun Heo <tj@kernel.org>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2006 Red Hat, Inc. All rights reserved.
  9. * Copyright 2003-2006 Jeff Garzik
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/driver-api/libata.rst
  29. *
  30. * Hardware documentation available from http://www.t13.org/ and
  31. * http://www.sata-io.org/
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/gfp.h>
  36. #include <linux/pci.h>
  37. #include <linux/module.h>
  38. #include <linux/libata.h>
  39. #include <linux/highmem.h>
  40. #include "libata.h"
  41. static struct workqueue_struct *ata_sff_wq;
  42. const struct ata_port_operations ata_sff_port_ops = {
  43. .inherits = &ata_base_port_ops,
  44. .qc_prep = ata_noop_qc_prep,
  45. .qc_issue = ata_sff_qc_issue,
  46. .qc_fill_rtf = ata_sff_qc_fill_rtf,
  47. .freeze = ata_sff_freeze,
  48. .thaw = ata_sff_thaw,
  49. .prereset = ata_sff_prereset,
  50. .softreset = ata_sff_softreset,
  51. .hardreset = sata_sff_hardreset,
  52. .postreset = ata_sff_postreset,
  53. .error_handler = ata_sff_error_handler,
  54. .sff_dev_select = ata_sff_dev_select,
  55. .sff_check_status = ata_sff_check_status,
  56. .sff_tf_load = ata_sff_tf_load,
  57. .sff_tf_read = ata_sff_tf_read,
  58. .sff_exec_command = ata_sff_exec_command,
  59. .sff_data_xfer = ata_sff_data_xfer,
  60. .sff_drain_fifo = ata_sff_drain_fifo,
  61. .lost_interrupt = ata_sff_lost_interrupt,
  62. };
  63. EXPORT_SYMBOL_GPL(ata_sff_port_ops);
  64. /**
  65. * ata_sff_check_status - Read device status reg & clear interrupt
  66. * @ap: port where the device is
  67. *
  68. * Reads ATA taskfile status register for currently-selected device
  69. * and return its value. This also clears pending interrupts
  70. * from this device
  71. *
  72. * LOCKING:
  73. * Inherited from caller.
  74. */
  75. u8 ata_sff_check_status(struct ata_port *ap)
  76. {
  77. return ioread8(ap->ioaddr.status_addr);
  78. }
  79. EXPORT_SYMBOL_GPL(ata_sff_check_status);
  80. /**
  81. * ata_sff_altstatus - Read device alternate status reg
  82. * @ap: port where the device is
  83. *
  84. * Reads ATA taskfile alternate status register for
  85. * currently-selected device and return its value.
  86. *
  87. * Note: may NOT be used as the check_altstatus() entry in
  88. * ata_port_operations.
  89. *
  90. * LOCKING:
  91. * Inherited from caller.
  92. */
  93. static u8 ata_sff_altstatus(struct ata_port *ap)
  94. {
  95. if (ap->ops->sff_check_altstatus)
  96. return ap->ops->sff_check_altstatus(ap);
  97. return ioread8(ap->ioaddr.altstatus_addr);
  98. }
  99. /**
  100. * ata_sff_irq_status - Check if the device is busy
  101. * @ap: port where the device is
  102. *
  103. * Determine if the port is currently busy. Uses altstatus
  104. * if available in order to avoid clearing shared IRQ status
  105. * when finding an IRQ source. Non ctl capable devices don't
  106. * share interrupt lines fortunately for us.
  107. *
  108. * LOCKING:
  109. * Inherited from caller.
  110. */
  111. static u8 ata_sff_irq_status(struct ata_port *ap)
  112. {
  113. u8 status;
  114. if (ap->ops->sff_check_altstatus || ap->ioaddr.altstatus_addr) {
  115. status = ata_sff_altstatus(ap);
  116. /* Not us: We are busy */
  117. if (status & ATA_BUSY)
  118. return status;
  119. }
  120. /* Clear INTRQ latch */
  121. status = ap->ops->sff_check_status(ap);
  122. return status;
  123. }
  124. /**
  125. * ata_sff_sync - Flush writes
  126. * @ap: Port to wait for.
  127. *
  128. * CAUTION:
  129. * If we have an mmio device with no ctl and no altstatus
  130. * method this will fail. No such devices are known to exist.
  131. *
  132. * LOCKING:
  133. * Inherited from caller.
  134. */
  135. static void ata_sff_sync(struct ata_port *ap)
  136. {
  137. if (ap->ops->sff_check_altstatus)
  138. ap->ops->sff_check_altstatus(ap);
  139. else if (ap->ioaddr.altstatus_addr)
  140. ioread8(ap->ioaddr.altstatus_addr);
  141. }
  142. /**
  143. * ata_sff_pause - Flush writes and wait 400nS
  144. * @ap: Port to pause for.
  145. *
  146. * CAUTION:
  147. * If we have an mmio device with no ctl and no altstatus
  148. * method this will fail. No such devices are known to exist.
  149. *
  150. * LOCKING:
  151. * Inherited from caller.
  152. */
  153. void ata_sff_pause(struct ata_port *ap)
  154. {
  155. ata_sff_sync(ap);
  156. ndelay(400);
  157. }
  158. EXPORT_SYMBOL_GPL(ata_sff_pause);
  159. /**
  160. * ata_sff_dma_pause - Pause before commencing DMA
  161. * @ap: Port to pause for.
  162. *
  163. * Perform I/O fencing and ensure sufficient cycle delays occur
  164. * for the HDMA1:0 transition
  165. */
  166. void ata_sff_dma_pause(struct ata_port *ap)
  167. {
  168. if (ap->ops->sff_check_altstatus || ap->ioaddr.altstatus_addr) {
  169. /* An altstatus read will cause the needed delay without
  170. messing up the IRQ status */
  171. ata_sff_altstatus(ap);
  172. return;
  173. }
  174. /* There are no DMA controllers without ctl. BUG here to ensure
  175. we never violate the HDMA1:0 transition timing and risk
  176. corruption. */
  177. BUG();
  178. }
  179. EXPORT_SYMBOL_GPL(ata_sff_dma_pause);
  180. /**
  181. * ata_sff_busy_sleep - sleep until BSY clears, or timeout
  182. * @ap: port containing status register to be polled
  183. * @tmout_pat: impatience timeout in msecs
  184. * @tmout: overall timeout in msecs
  185. *
  186. * Sleep until ATA Status register bit BSY clears,
  187. * or a timeout occurs.
  188. *
  189. * LOCKING:
  190. * Kernel thread context (may sleep).
  191. *
  192. * RETURNS:
  193. * 0 on success, -errno otherwise.
  194. */
  195. int ata_sff_busy_sleep(struct ata_port *ap,
  196. unsigned long tmout_pat, unsigned long tmout)
  197. {
  198. unsigned long timer_start, timeout;
  199. u8 status;
  200. status = ata_sff_busy_wait(ap, ATA_BUSY, 300);
  201. timer_start = jiffies;
  202. timeout = ata_deadline(timer_start, tmout_pat);
  203. while (status != 0xff && (status & ATA_BUSY) &&
  204. time_before(jiffies, timeout)) {
  205. ata_msleep(ap, 50);
  206. status = ata_sff_busy_wait(ap, ATA_BUSY, 3);
  207. }
  208. if (status != 0xff && (status & ATA_BUSY))
  209. ata_port_warn(ap,
  210. "port is slow to respond, please be patient (Status 0x%x)\n",
  211. status);
  212. timeout = ata_deadline(timer_start, tmout);
  213. while (status != 0xff && (status & ATA_BUSY) &&
  214. time_before(jiffies, timeout)) {
  215. ata_msleep(ap, 50);
  216. status = ap->ops->sff_check_status(ap);
  217. }
  218. if (status == 0xff)
  219. return -ENODEV;
  220. if (status & ATA_BUSY) {
  221. ata_port_err(ap,
  222. "port failed to respond (%lu secs, Status 0x%x)\n",
  223. DIV_ROUND_UP(tmout, 1000), status);
  224. return -EBUSY;
  225. }
  226. return 0;
  227. }
  228. EXPORT_SYMBOL_GPL(ata_sff_busy_sleep);
  229. static int ata_sff_check_ready(struct ata_link *link)
  230. {
  231. u8 status = link->ap->ops->sff_check_status(link->ap);
  232. return ata_check_ready(status);
  233. }
  234. /**
  235. * ata_sff_wait_ready - sleep until BSY clears, or timeout
  236. * @link: SFF link to wait ready status for
  237. * @deadline: deadline jiffies for the operation
  238. *
  239. * Sleep until ATA Status register bit BSY clears, or timeout
  240. * occurs.
  241. *
  242. * LOCKING:
  243. * Kernel thread context (may sleep).
  244. *
  245. * RETURNS:
  246. * 0 on success, -errno otherwise.
  247. */
  248. int ata_sff_wait_ready(struct ata_link *link, unsigned long deadline)
  249. {
  250. return ata_wait_ready(link, deadline, ata_sff_check_ready);
  251. }
  252. EXPORT_SYMBOL_GPL(ata_sff_wait_ready);
  253. /**
  254. * ata_sff_set_devctl - Write device control reg
  255. * @ap: port where the device is
  256. * @ctl: value to write
  257. *
  258. * Writes ATA taskfile device control register.
  259. *
  260. * Note: may NOT be used as the sff_set_devctl() entry in
  261. * ata_port_operations.
  262. *
  263. * LOCKING:
  264. * Inherited from caller.
  265. */
  266. static void ata_sff_set_devctl(struct ata_port *ap, u8 ctl)
  267. {
  268. if (ap->ops->sff_set_devctl)
  269. ap->ops->sff_set_devctl(ap, ctl);
  270. else
  271. iowrite8(ctl, ap->ioaddr.ctl_addr);
  272. }
  273. /**
  274. * ata_sff_dev_select - Select device 0/1 on ATA bus
  275. * @ap: ATA channel to manipulate
  276. * @device: ATA device (numbered from zero) to select
  277. *
  278. * Use the method defined in the ATA specification to
  279. * make either device 0, or device 1, active on the
  280. * ATA channel. Works with both PIO and MMIO.
  281. *
  282. * May be used as the dev_select() entry in ata_port_operations.
  283. *
  284. * LOCKING:
  285. * caller.
  286. */
  287. void ata_sff_dev_select(struct ata_port *ap, unsigned int device)
  288. {
  289. u8 tmp;
  290. if (device == 0)
  291. tmp = ATA_DEVICE_OBS;
  292. else
  293. tmp = ATA_DEVICE_OBS | ATA_DEV1;
  294. iowrite8(tmp, ap->ioaddr.device_addr);
  295. ata_sff_pause(ap); /* needed; also flushes, for mmio */
  296. }
  297. EXPORT_SYMBOL_GPL(ata_sff_dev_select);
  298. /**
  299. * ata_dev_select - Select device 0/1 on ATA bus
  300. * @ap: ATA channel to manipulate
  301. * @device: ATA device (numbered from zero) to select
  302. * @wait: non-zero to wait for Status register BSY bit to clear
  303. * @can_sleep: non-zero if context allows sleeping
  304. *
  305. * Use the method defined in the ATA specification to
  306. * make either device 0, or device 1, active on the
  307. * ATA channel.
  308. *
  309. * This is a high-level version of ata_sff_dev_select(), which
  310. * additionally provides the services of inserting the proper
  311. * pauses and status polling, where needed.
  312. *
  313. * LOCKING:
  314. * caller.
  315. */
  316. static void ata_dev_select(struct ata_port *ap, unsigned int device,
  317. unsigned int wait, unsigned int can_sleep)
  318. {
  319. if (ata_msg_probe(ap))
  320. ata_port_info(ap, "ata_dev_select: ENTER, device %u, wait %u\n",
  321. device, wait);
  322. if (wait)
  323. ata_wait_idle(ap);
  324. ap->ops->sff_dev_select(ap, device);
  325. if (wait) {
  326. if (can_sleep && ap->link.device[device].class == ATA_DEV_ATAPI)
  327. ata_msleep(ap, 150);
  328. ata_wait_idle(ap);
  329. }
  330. }
  331. /**
  332. * ata_sff_irq_on - Enable interrupts on a port.
  333. * @ap: Port on which interrupts are enabled.
  334. *
  335. * Enable interrupts on a legacy IDE device using MMIO or PIO,
  336. * wait for idle, clear any pending interrupts.
  337. *
  338. * Note: may NOT be used as the sff_irq_on() entry in
  339. * ata_port_operations.
  340. *
  341. * LOCKING:
  342. * Inherited from caller.
  343. */
  344. void ata_sff_irq_on(struct ata_port *ap)
  345. {
  346. struct ata_ioports *ioaddr = &ap->ioaddr;
  347. if (ap->ops->sff_irq_on) {
  348. ap->ops->sff_irq_on(ap);
  349. return;
  350. }
  351. ap->ctl &= ~ATA_NIEN;
  352. ap->last_ctl = ap->ctl;
  353. if (ap->ops->sff_set_devctl || ioaddr->ctl_addr)
  354. ata_sff_set_devctl(ap, ap->ctl);
  355. ata_wait_idle(ap);
  356. if (ap->ops->sff_irq_clear)
  357. ap->ops->sff_irq_clear(ap);
  358. }
  359. EXPORT_SYMBOL_GPL(ata_sff_irq_on);
  360. /**
  361. * ata_sff_tf_load - send taskfile registers to host controller
  362. * @ap: Port to which output is sent
  363. * @tf: ATA taskfile register set
  364. *
  365. * Outputs ATA taskfile to standard ATA host controller.
  366. *
  367. * LOCKING:
  368. * Inherited from caller.
  369. */
  370. void ata_sff_tf_load(struct ata_port *ap, const struct ata_taskfile *tf)
  371. {
  372. struct ata_ioports *ioaddr = &ap->ioaddr;
  373. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  374. if (tf->ctl != ap->last_ctl) {
  375. if (ioaddr->ctl_addr)
  376. iowrite8(tf->ctl, ioaddr->ctl_addr);
  377. ap->last_ctl = tf->ctl;
  378. ata_wait_idle(ap);
  379. }
  380. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  381. WARN_ON_ONCE(!ioaddr->ctl_addr);
  382. iowrite8(tf->hob_feature, ioaddr->feature_addr);
  383. iowrite8(tf->hob_nsect, ioaddr->nsect_addr);
  384. iowrite8(tf->hob_lbal, ioaddr->lbal_addr);
  385. iowrite8(tf->hob_lbam, ioaddr->lbam_addr);
  386. iowrite8(tf->hob_lbah, ioaddr->lbah_addr);
  387. VPRINTK("hob: feat 0x%X nsect 0x%X, lba 0x%X 0x%X 0x%X\n",
  388. tf->hob_feature,
  389. tf->hob_nsect,
  390. tf->hob_lbal,
  391. tf->hob_lbam,
  392. tf->hob_lbah);
  393. }
  394. if (is_addr) {
  395. iowrite8(tf->feature, ioaddr->feature_addr);
  396. iowrite8(tf->nsect, ioaddr->nsect_addr);
  397. iowrite8(tf->lbal, ioaddr->lbal_addr);
  398. iowrite8(tf->lbam, ioaddr->lbam_addr);
  399. iowrite8(tf->lbah, ioaddr->lbah_addr);
  400. VPRINTK("feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n",
  401. tf->feature,
  402. tf->nsect,
  403. tf->lbal,
  404. tf->lbam,
  405. tf->lbah);
  406. }
  407. if (tf->flags & ATA_TFLAG_DEVICE) {
  408. iowrite8(tf->device, ioaddr->device_addr);
  409. VPRINTK("device 0x%X\n", tf->device);
  410. }
  411. ata_wait_idle(ap);
  412. }
  413. EXPORT_SYMBOL_GPL(ata_sff_tf_load);
  414. /**
  415. * ata_sff_tf_read - input device's ATA taskfile shadow registers
  416. * @ap: Port from which input is read
  417. * @tf: ATA taskfile register set for storing input
  418. *
  419. * Reads ATA taskfile registers for currently-selected device
  420. * into @tf. Assumes the device has a fully SFF compliant task file
  421. * layout and behaviour. If you device does not (eg has a different
  422. * status method) then you will need to provide a replacement tf_read
  423. *
  424. * LOCKING:
  425. * Inherited from caller.
  426. */
  427. void ata_sff_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  428. {
  429. struct ata_ioports *ioaddr = &ap->ioaddr;
  430. tf->command = ata_sff_check_status(ap);
  431. tf->feature = ioread8(ioaddr->error_addr);
  432. tf->nsect = ioread8(ioaddr->nsect_addr);
  433. tf->lbal = ioread8(ioaddr->lbal_addr);
  434. tf->lbam = ioread8(ioaddr->lbam_addr);
  435. tf->lbah = ioread8(ioaddr->lbah_addr);
  436. tf->device = ioread8(ioaddr->device_addr);
  437. if (tf->flags & ATA_TFLAG_LBA48) {
  438. if (likely(ioaddr->ctl_addr)) {
  439. iowrite8(tf->ctl | ATA_HOB, ioaddr->ctl_addr);
  440. tf->hob_feature = ioread8(ioaddr->error_addr);
  441. tf->hob_nsect = ioread8(ioaddr->nsect_addr);
  442. tf->hob_lbal = ioread8(ioaddr->lbal_addr);
  443. tf->hob_lbam = ioread8(ioaddr->lbam_addr);
  444. tf->hob_lbah = ioread8(ioaddr->lbah_addr);
  445. iowrite8(tf->ctl, ioaddr->ctl_addr);
  446. ap->last_ctl = tf->ctl;
  447. } else
  448. WARN_ON_ONCE(1);
  449. }
  450. }
  451. EXPORT_SYMBOL_GPL(ata_sff_tf_read);
  452. /**
  453. * ata_sff_exec_command - issue ATA command to host controller
  454. * @ap: port to which command is being issued
  455. * @tf: ATA taskfile register set
  456. *
  457. * Issues ATA command, with proper synchronization with interrupt
  458. * handler / other threads.
  459. *
  460. * LOCKING:
  461. * spin_lock_irqsave(host lock)
  462. */
  463. void ata_sff_exec_command(struct ata_port *ap, const struct ata_taskfile *tf)
  464. {
  465. DPRINTK("ata%u: cmd 0x%X\n", ap->print_id, tf->command);
  466. iowrite8(tf->command, ap->ioaddr.command_addr);
  467. ata_sff_pause(ap);
  468. }
  469. EXPORT_SYMBOL_GPL(ata_sff_exec_command);
  470. /**
  471. * ata_tf_to_host - issue ATA taskfile to host controller
  472. * @ap: port to which command is being issued
  473. * @tf: ATA taskfile register set
  474. *
  475. * Issues ATA taskfile register set to ATA host controller,
  476. * with proper synchronization with interrupt handler and
  477. * other threads.
  478. *
  479. * LOCKING:
  480. * spin_lock_irqsave(host lock)
  481. */
  482. static inline void ata_tf_to_host(struct ata_port *ap,
  483. const struct ata_taskfile *tf)
  484. {
  485. ap->ops->sff_tf_load(ap, tf);
  486. ap->ops->sff_exec_command(ap, tf);
  487. }
  488. /**
  489. * ata_sff_data_xfer - Transfer data by PIO
  490. * @qc: queued command
  491. * @buf: data buffer
  492. * @buflen: buffer length
  493. * @rw: read/write
  494. *
  495. * Transfer data from/to the device data register by PIO.
  496. *
  497. * LOCKING:
  498. * Inherited from caller.
  499. *
  500. * RETURNS:
  501. * Bytes consumed.
  502. */
  503. unsigned int ata_sff_data_xfer(struct ata_queued_cmd *qc, unsigned char *buf,
  504. unsigned int buflen, int rw)
  505. {
  506. struct ata_port *ap = qc->dev->link->ap;
  507. void __iomem *data_addr = ap->ioaddr.data_addr;
  508. unsigned int words = buflen >> 1;
  509. /* Transfer multiple of 2 bytes */
  510. if (rw == READ)
  511. ioread16_rep(data_addr, buf, words);
  512. else
  513. iowrite16_rep(data_addr, buf, words);
  514. /* Transfer trailing byte, if any. */
  515. if (unlikely(buflen & 0x01)) {
  516. unsigned char pad[2] = { };
  517. /* Point buf to the tail of buffer */
  518. buf += buflen - 1;
  519. /*
  520. * Use io*16_rep() accessors here as well to avoid pointlessly
  521. * swapping bytes to and from on the big endian machines...
  522. */
  523. if (rw == READ) {
  524. ioread16_rep(data_addr, pad, 1);
  525. *buf = pad[0];
  526. } else {
  527. pad[0] = *buf;
  528. iowrite16_rep(data_addr, pad, 1);
  529. }
  530. words++;
  531. }
  532. return words << 1;
  533. }
  534. EXPORT_SYMBOL_GPL(ata_sff_data_xfer);
  535. /**
  536. * ata_sff_data_xfer32 - Transfer data by PIO
  537. * @qc: queued command
  538. * @buf: data buffer
  539. * @buflen: buffer length
  540. * @rw: read/write
  541. *
  542. * Transfer data from/to the device data register by PIO using 32bit
  543. * I/O operations.
  544. *
  545. * LOCKING:
  546. * Inherited from caller.
  547. *
  548. * RETURNS:
  549. * Bytes consumed.
  550. */
  551. unsigned int ata_sff_data_xfer32(struct ata_queued_cmd *qc, unsigned char *buf,
  552. unsigned int buflen, int rw)
  553. {
  554. struct ata_device *dev = qc->dev;
  555. struct ata_port *ap = dev->link->ap;
  556. void __iomem *data_addr = ap->ioaddr.data_addr;
  557. unsigned int words = buflen >> 2;
  558. int slop = buflen & 3;
  559. if (!(ap->pflags & ATA_PFLAG_PIO32))
  560. return ata_sff_data_xfer(qc, buf, buflen, rw);
  561. /* Transfer multiple of 4 bytes */
  562. if (rw == READ)
  563. ioread32_rep(data_addr, buf, words);
  564. else
  565. iowrite32_rep(data_addr, buf, words);
  566. /* Transfer trailing bytes, if any */
  567. if (unlikely(slop)) {
  568. unsigned char pad[4] = { };
  569. /* Point buf to the tail of buffer */
  570. buf += buflen - slop;
  571. /*
  572. * Use io*_rep() accessors here as well to avoid pointlessly
  573. * swapping bytes to and from on the big endian machines...
  574. */
  575. if (rw == READ) {
  576. if (slop < 3)
  577. ioread16_rep(data_addr, pad, 1);
  578. else
  579. ioread32_rep(data_addr, pad, 1);
  580. memcpy(buf, pad, slop);
  581. } else {
  582. memcpy(pad, buf, slop);
  583. if (slop < 3)
  584. iowrite16_rep(data_addr, pad, 1);
  585. else
  586. iowrite32_rep(data_addr, pad, 1);
  587. }
  588. }
  589. return (buflen + 1) & ~1;
  590. }
  591. EXPORT_SYMBOL_GPL(ata_sff_data_xfer32);
  592. /**
  593. * ata_sff_data_xfer_noirq - Transfer data by PIO
  594. * @qc: queued command
  595. * @buf: data buffer
  596. * @buflen: buffer length
  597. * @rw: read/write
  598. *
  599. * Transfer data from/to the device data register by PIO. Do the
  600. * transfer with interrupts disabled.
  601. *
  602. * LOCKING:
  603. * Inherited from caller.
  604. *
  605. * RETURNS:
  606. * Bytes consumed.
  607. */
  608. unsigned int ata_sff_data_xfer_noirq(struct ata_queued_cmd *qc, unsigned char *buf,
  609. unsigned int buflen, int rw)
  610. {
  611. unsigned long flags;
  612. unsigned int consumed;
  613. local_irq_save(flags);
  614. consumed = ata_sff_data_xfer32(qc, buf, buflen, rw);
  615. local_irq_restore(flags);
  616. return consumed;
  617. }
  618. EXPORT_SYMBOL_GPL(ata_sff_data_xfer_noirq);
  619. /**
  620. * ata_pio_sector - Transfer a sector of data.
  621. * @qc: Command on going
  622. *
  623. * Transfer qc->sect_size bytes of data from/to the ATA device.
  624. *
  625. * LOCKING:
  626. * Inherited from caller.
  627. */
  628. static void ata_pio_sector(struct ata_queued_cmd *qc)
  629. {
  630. int do_write = (qc->tf.flags & ATA_TFLAG_WRITE);
  631. struct ata_port *ap = qc->ap;
  632. struct page *page;
  633. unsigned int offset;
  634. unsigned char *buf;
  635. if (qc->curbytes == qc->nbytes - qc->sect_size)
  636. ap->hsm_task_state = HSM_ST_LAST;
  637. page = sg_page(qc->cursg);
  638. offset = qc->cursg->offset + qc->cursg_ofs;
  639. /* get the current page and offset */
  640. page = nth_page(page, (offset >> PAGE_SHIFT));
  641. offset %= PAGE_SIZE;
  642. DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
  643. /* do the actual data transfer */
  644. buf = kmap_atomic(page);
  645. ap->ops->sff_data_xfer(qc, buf + offset, qc->sect_size, do_write);
  646. kunmap_atomic(buf);
  647. if (!do_write && !PageSlab(page))
  648. flush_dcache_page(page);
  649. qc->curbytes += qc->sect_size;
  650. qc->cursg_ofs += qc->sect_size;
  651. if (qc->cursg_ofs == qc->cursg->length) {
  652. qc->cursg = sg_next(qc->cursg);
  653. qc->cursg_ofs = 0;
  654. }
  655. }
  656. /**
  657. * ata_pio_sectors - Transfer one or many sectors.
  658. * @qc: Command on going
  659. *
  660. * Transfer one or many sectors of data from/to the
  661. * ATA device for the DRQ request.
  662. *
  663. * LOCKING:
  664. * Inherited from caller.
  665. */
  666. static void ata_pio_sectors(struct ata_queued_cmd *qc)
  667. {
  668. if (is_multi_taskfile(&qc->tf)) {
  669. /* READ/WRITE MULTIPLE */
  670. unsigned int nsect;
  671. WARN_ON_ONCE(qc->dev->multi_count == 0);
  672. nsect = min((qc->nbytes - qc->curbytes) / qc->sect_size,
  673. qc->dev->multi_count);
  674. while (nsect--)
  675. ata_pio_sector(qc);
  676. } else
  677. ata_pio_sector(qc);
  678. ata_sff_sync(qc->ap); /* flush */
  679. }
  680. /**
  681. * atapi_send_cdb - Write CDB bytes to hardware
  682. * @ap: Port to which ATAPI device is attached.
  683. * @qc: Taskfile currently active
  684. *
  685. * When device has indicated its readiness to accept
  686. * a CDB, this function is called. Send the CDB.
  687. *
  688. * LOCKING:
  689. * caller.
  690. */
  691. static void atapi_send_cdb(struct ata_port *ap, struct ata_queued_cmd *qc)
  692. {
  693. /* send SCSI cdb */
  694. DPRINTK("send cdb\n");
  695. WARN_ON_ONCE(qc->dev->cdb_len < 12);
  696. ap->ops->sff_data_xfer(qc, qc->cdb, qc->dev->cdb_len, 1);
  697. ata_sff_sync(ap);
  698. /* FIXME: If the CDB is for DMA do we need to do the transition delay
  699. or is bmdma_start guaranteed to do it ? */
  700. switch (qc->tf.protocol) {
  701. case ATAPI_PROT_PIO:
  702. ap->hsm_task_state = HSM_ST;
  703. break;
  704. case ATAPI_PROT_NODATA:
  705. ap->hsm_task_state = HSM_ST_LAST;
  706. break;
  707. #ifdef CONFIG_ATA_BMDMA
  708. case ATAPI_PROT_DMA:
  709. ap->hsm_task_state = HSM_ST_LAST;
  710. /* initiate bmdma */
  711. ap->ops->bmdma_start(qc);
  712. break;
  713. #endif /* CONFIG_ATA_BMDMA */
  714. default:
  715. BUG();
  716. }
  717. }
  718. /**
  719. * __atapi_pio_bytes - Transfer data from/to the ATAPI device.
  720. * @qc: Command on going
  721. * @bytes: number of bytes
  722. *
  723. * Transfer Transfer data from/to the ATAPI device.
  724. *
  725. * LOCKING:
  726. * Inherited from caller.
  727. *
  728. */
  729. static int __atapi_pio_bytes(struct ata_queued_cmd *qc, unsigned int bytes)
  730. {
  731. int rw = (qc->tf.flags & ATA_TFLAG_WRITE) ? WRITE : READ;
  732. struct ata_port *ap = qc->ap;
  733. struct ata_device *dev = qc->dev;
  734. struct ata_eh_info *ehi = &dev->link->eh_info;
  735. struct scatterlist *sg;
  736. struct page *page;
  737. unsigned char *buf;
  738. unsigned int offset, count, consumed;
  739. next_sg:
  740. sg = qc->cursg;
  741. if (unlikely(!sg)) {
  742. ata_ehi_push_desc(ehi, "unexpected or too much trailing data "
  743. "buf=%u cur=%u bytes=%u",
  744. qc->nbytes, qc->curbytes, bytes);
  745. return -1;
  746. }
  747. page = sg_page(sg);
  748. offset = sg->offset + qc->cursg_ofs;
  749. /* get the current page and offset */
  750. page = nth_page(page, (offset >> PAGE_SHIFT));
  751. offset %= PAGE_SIZE;
  752. /* don't overrun current sg */
  753. count = min(sg->length - qc->cursg_ofs, bytes);
  754. /* don't cross page boundaries */
  755. count = min(count, (unsigned int)PAGE_SIZE - offset);
  756. DPRINTK("data %s\n", qc->tf.flags & ATA_TFLAG_WRITE ? "write" : "read");
  757. /* do the actual data transfer */
  758. buf = kmap_atomic(page);
  759. consumed = ap->ops->sff_data_xfer(qc, buf + offset, count, rw);
  760. kunmap_atomic(buf);
  761. bytes -= min(bytes, consumed);
  762. qc->curbytes += count;
  763. qc->cursg_ofs += count;
  764. if (qc->cursg_ofs == sg->length) {
  765. qc->cursg = sg_next(qc->cursg);
  766. qc->cursg_ofs = 0;
  767. }
  768. /*
  769. * There used to be a WARN_ON_ONCE(qc->cursg && count != consumed);
  770. * Unfortunately __atapi_pio_bytes doesn't know enough to do the WARN
  771. * check correctly as it doesn't know if it is the last request being
  772. * made. Somebody should implement a proper sanity check.
  773. */
  774. if (bytes)
  775. goto next_sg;
  776. return 0;
  777. }
  778. /**
  779. * atapi_pio_bytes - Transfer data from/to the ATAPI device.
  780. * @qc: Command on going
  781. *
  782. * Transfer Transfer data from/to the ATAPI device.
  783. *
  784. * LOCKING:
  785. * Inherited from caller.
  786. */
  787. static void atapi_pio_bytes(struct ata_queued_cmd *qc)
  788. {
  789. struct ata_port *ap = qc->ap;
  790. struct ata_device *dev = qc->dev;
  791. struct ata_eh_info *ehi = &dev->link->eh_info;
  792. unsigned int ireason, bc_lo, bc_hi, bytes;
  793. int i_write, do_write = (qc->tf.flags & ATA_TFLAG_WRITE) ? 1 : 0;
  794. /* Abuse qc->result_tf for temp storage of intermediate TF
  795. * here to save some kernel stack usage.
  796. * For normal completion, qc->result_tf is not relevant. For
  797. * error, qc->result_tf is later overwritten by ata_qc_complete().
  798. * So, the correctness of qc->result_tf is not affected.
  799. */
  800. ap->ops->sff_tf_read(ap, &qc->result_tf);
  801. ireason = qc->result_tf.nsect;
  802. bc_lo = qc->result_tf.lbam;
  803. bc_hi = qc->result_tf.lbah;
  804. bytes = (bc_hi << 8) | bc_lo;
  805. /* shall be cleared to zero, indicating xfer of data */
  806. if (unlikely(ireason & ATAPI_COD))
  807. goto atapi_check;
  808. /* make sure transfer direction matches expected */
  809. i_write = ((ireason & ATAPI_IO) == 0) ? 1 : 0;
  810. if (unlikely(do_write != i_write))
  811. goto atapi_check;
  812. if (unlikely(!bytes))
  813. goto atapi_check;
  814. VPRINTK("ata%u: xfering %d bytes\n", ap->print_id, bytes);
  815. if (unlikely(__atapi_pio_bytes(qc, bytes)))
  816. goto err_out;
  817. ata_sff_sync(ap); /* flush */
  818. return;
  819. atapi_check:
  820. ata_ehi_push_desc(ehi, "ATAPI check failed (ireason=0x%x bytes=%u)",
  821. ireason, bytes);
  822. err_out:
  823. qc->err_mask |= AC_ERR_HSM;
  824. ap->hsm_task_state = HSM_ST_ERR;
  825. }
  826. /**
  827. * ata_hsm_ok_in_wq - Check if the qc can be handled in the workqueue.
  828. * @ap: the target ata_port
  829. * @qc: qc on going
  830. *
  831. * RETURNS:
  832. * 1 if ok in workqueue, 0 otherwise.
  833. */
  834. static inline int ata_hsm_ok_in_wq(struct ata_port *ap,
  835. struct ata_queued_cmd *qc)
  836. {
  837. if (qc->tf.flags & ATA_TFLAG_POLLING)
  838. return 1;
  839. if (ap->hsm_task_state == HSM_ST_FIRST) {
  840. if (qc->tf.protocol == ATA_PROT_PIO &&
  841. (qc->tf.flags & ATA_TFLAG_WRITE))
  842. return 1;
  843. if (ata_is_atapi(qc->tf.protocol) &&
  844. !(qc->dev->flags & ATA_DFLAG_CDB_INTR))
  845. return 1;
  846. }
  847. return 0;
  848. }
  849. /**
  850. * ata_hsm_qc_complete - finish a qc running on standard HSM
  851. * @qc: Command to complete
  852. * @in_wq: 1 if called from workqueue, 0 otherwise
  853. *
  854. * Finish @qc which is running on standard HSM.
  855. *
  856. * LOCKING:
  857. * If @in_wq is zero, spin_lock_irqsave(host lock).
  858. * Otherwise, none on entry and grabs host lock.
  859. */
  860. static void ata_hsm_qc_complete(struct ata_queued_cmd *qc, int in_wq)
  861. {
  862. struct ata_port *ap = qc->ap;
  863. if (ap->ops->error_handler) {
  864. if (in_wq) {
  865. /* EH might have kicked in while host lock is
  866. * released.
  867. */
  868. qc = ata_qc_from_tag(ap, qc->tag);
  869. if (qc) {
  870. if (likely(!(qc->err_mask & AC_ERR_HSM))) {
  871. ata_sff_irq_on(ap);
  872. ata_qc_complete(qc);
  873. } else
  874. ata_port_freeze(ap);
  875. }
  876. } else {
  877. if (likely(!(qc->err_mask & AC_ERR_HSM)))
  878. ata_qc_complete(qc);
  879. else
  880. ata_port_freeze(ap);
  881. }
  882. } else {
  883. if (in_wq) {
  884. ata_sff_irq_on(ap);
  885. ata_qc_complete(qc);
  886. } else
  887. ata_qc_complete(qc);
  888. }
  889. }
  890. /**
  891. * ata_sff_hsm_move - move the HSM to the next state.
  892. * @ap: the target ata_port
  893. * @qc: qc on going
  894. * @status: current device status
  895. * @in_wq: 1 if called from workqueue, 0 otherwise
  896. *
  897. * RETURNS:
  898. * 1 when poll next status needed, 0 otherwise.
  899. */
  900. int ata_sff_hsm_move(struct ata_port *ap, struct ata_queued_cmd *qc,
  901. u8 status, int in_wq)
  902. {
  903. struct ata_link *link = qc->dev->link;
  904. struct ata_eh_info *ehi = &link->eh_info;
  905. int poll_next;
  906. lockdep_assert_held(ap->lock);
  907. WARN_ON_ONCE((qc->flags & ATA_QCFLAG_ACTIVE) == 0);
  908. /* Make sure ata_sff_qc_issue() does not throw things
  909. * like DMA polling into the workqueue. Notice that
  910. * in_wq is not equivalent to (qc->tf.flags & ATA_TFLAG_POLLING).
  911. */
  912. WARN_ON_ONCE(in_wq != ata_hsm_ok_in_wq(ap, qc));
  913. fsm_start:
  914. DPRINTK("ata%u: protocol %d task_state %d (dev_stat 0x%X)\n",
  915. ap->print_id, qc->tf.protocol, ap->hsm_task_state, status);
  916. switch (ap->hsm_task_state) {
  917. case HSM_ST_FIRST:
  918. /* Send first data block or PACKET CDB */
  919. /* If polling, we will stay in the work queue after
  920. * sending the data. Otherwise, interrupt handler
  921. * takes over after sending the data.
  922. */
  923. poll_next = (qc->tf.flags & ATA_TFLAG_POLLING);
  924. /* check device status */
  925. if (unlikely((status & ATA_DRQ) == 0)) {
  926. /* handle BSY=0, DRQ=0 as error */
  927. if (likely(status & (ATA_ERR | ATA_DF)))
  928. /* device stops HSM for abort/error */
  929. qc->err_mask |= AC_ERR_DEV;
  930. else {
  931. /* HSM violation. Let EH handle this */
  932. ata_ehi_push_desc(ehi,
  933. "ST_FIRST: !(DRQ|ERR|DF)");
  934. qc->err_mask |= AC_ERR_HSM;
  935. }
  936. ap->hsm_task_state = HSM_ST_ERR;
  937. goto fsm_start;
  938. }
  939. /* Device should not ask for data transfer (DRQ=1)
  940. * when it finds something wrong.
  941. * We ignore DRQ here and stop the HSM by
  942. * changing hsm_task_state to HSM_ST_ERR and
  943. * let the EH abort the command or reset the device.
  944. */
  945. if (unlikely(status & (ATA_ERR | ATA_DF))) {
  946. /* Some ATAPI tape drives forget to clear the ERR bit
  947. * when doing the next command (mostly request sense).
  948. * We ignore ERR here to workaround and proceed sending
  949. * the CDB.
  950. */
  951. if (!(qc->dev->horkage & ATA_HORKAGE_STUCK_ERR)) {
  952. ata_ehi_push_desc(ehi, "ST_FIRST: "
  953. "DRQ=1 with device error, "
  954. "dev_stat 0x%X", status);
  955. qc->err_mask |= AC_ERR_HSM;
  956. ap->hsm_task_state = HSM_ST_ERR;
  957. goto fsm_start;
  958. }
  959. }
  960. if (qc->tf.protocol == ATA_PROT_PIO) {
  961. /* PIO data out protocol.
  962. * send first data block.
  963. */
  964. /* ata_pio_sectors() might change the state
  965. * to HSM_ST_LAST. so, the state is changed here
  966. * before ata_pio_sectors().
  967. */
  968. ap->hsm_task_state = HSM_ST;
  969. ata_pio_sectors(qc);
  970. } else
  971. /* send CDB */
  972. atapi_send_cdb(ap, qc);
  973. /* if polling, ata_sff_pio_task() handles the rest.
  974. * otherwise, interrupt handler takes over from here.
  975. */
  976. break;
  977. case HSM_ST:
  978. /* complete command or read/write the data register */
  979. if (qc->tf.protocol == ATAPI_PROT_PIO) {
  980. /* ATAPI PIO protocol */
  981. if ((status & ATA_DRQ) == 0) {
  982. /* No more data to transfer or device error.
  983. * Device error will be tagged in HSM_ST_LAST.
  984. */
  985. ap->hsm_task_state = HSM_ST_LAST;
  986. goto fsm_start;
  987. }
  988. /* Device should not ask for data transfer (DRQ=1)
  989. * when it finds something wrong.
  990. * We ignore DRQ here and stop the HSM by
  991. * changing hsm_task_state to HSM_ST_ERR and
  992. * let the EH abort the command or reset the device.
  993. */
  994. if (unlikely(status & (ATA_ERR | ATA_DF))) {
  995. ata_ehi_push_desc(ehi, "ST-ATAPI: "
  996. "DRQ=1 with device error, "
  997. "dev_stat 0x%X", status);
  998. qc->err_mask |= AC_ERR_HSM;
  999. ap->hsm_task_state = HSM_ST_ERR;
  1000. goto fsm_start;
  1001. }
  1002. atapi_pio_bytes(qc);
  1003. if (unlikely(ap->hsm_task_state == HSM_ST_ERR))
  1004. /* bad ireason reported by device */
  1005. goto fsm_start;
  1006. } else {
  1007. /* ATA PIO protocol */
  1008. if (unlikely((status & ATA_DRQ) == 0)) {
  1009. /* handle BSY=0, DRQ=0 as error */
  1010. if (likely(status & (ATA_ERR | ATA_DF))) {
  1011. /* device stops HSM for abort/error */
  1012. qc->err_mask |= AC_ERR_DEV;
  1013. /* If diagnostic failed and this is
  1014. * IDENTIFY, it's likely a phantom
  1015. * device. Mark hint.
  1016. */
  1017. if (qc->dev->horkage &
  1018. ATA_HORKAGE_DIAGNOSTIC)
  1019. qc->err_mask |=
  1020. AC_ERR_NODEV_HINT;
  1021. } else {
  1022. /* HSM violation. Let EH handle this.
  1023. * Phantom devices also trigger this
  1024. * condition. Mark hint.
  1025. */
  1026. ata_ehi_push_desc(ehi, "ST-ATA: "
  1027. "DRQ=0 without device error, "
  1028. "dev_stat 0x%X", status);
  1029. qc->err_mask |= AC_ERR_HSM |
  1030. AC_ERR_NODEV_HINT;
  1031. }
  1032. ap->hsm_task_state = HSM_ST_ERR;
  1033. goto fsm_start;
  1034. }
  1035. /* For PIO reads, some devices may ask for
  1036. * data transfer (DRQ=1) alone with ERR=1.
  1037. * We respect DRQ here and transfer one
  1038. * block of junk data before changing the
  1039. * hsm_task_state to HSM_ST_ERR.
  1040. *
  1041. * For PIO writes, ERR=1 DRQ=1 doesn't make
  1042. * sense since the data block has been
  1043. * transferred to the device.
  1044. */
  1045. if (unlikely(status & (ATA_ERR | ATA_DF))) {
  1046. /* data might be corrputed */
  1047. qc->err_mask |= AC_ERR_DEV;
  1048. if (!(qc->tf.flags & ATA_TFLAG_WRITE)) {
  1049. ata_pio_sectors(qc);
  1050. status = ata_wait_idle(ap);
  1051. }
  1052. if (status & (ATA_BUSY | ATA_DRQ)) {
  1053. ata_ehi_push_desc(ehi, "ST-ATA: "
  1054. "BUSY|DRQ persists on ERR|DF, "
  1055. "dev_stat 0x%X", status);
  1056. qc->err_mask |= AC_ERR_HSM;
  1057. }
  1058. /* There are oddball controllers with
  1059. * status register stuck at 0x7f and
  1060. * lbal/m/h at zero which makes it
  1061. * pass all other presence detection
  1062. * mechanisms we have. Set NODEV_HINT
  1063. * for it. Kernel bz#7241.
  1064. */
  1065. if (status == 0x7f)
  1066. qc->err_mask |= AC_ERR_NODEV_HINT;
  1067. /* ata_pio_sectors() might change the
  1068. * state to HSM_ST_LAST. so, the state
  1069. * is changed after ata_pio_sectors().
  1070. */
  1071. ap->hsm_task_state = HSM_ST_ERR;
  1072. goto fsm_start;
  1073. }
  1074. ata_pio_sectors(qc);
  1075. if (ap->hsm_task_state == HSM_ST_LAST &&
  1076. (!(qc->tf.flags & ATA_TFLAG_WRITE))) {
  1077. /* all data read */
  1078. status = ata_wait_idle(ap);
  1079. goto fsm_start;
  1080. }
  1081. }
  1082. poll_next = 1;
  1083. break;
  1084. case HSM_ST_LAST:
  1085. if (unlikely(!ata_ok(status))) {
  1086. qc->err_mask |= __ac_err_mask(status);
  1087. ap->hsm_task_state = HSM_ST_ERR;
  1088. goto fsm_start;
  1089. }
  1090. /* no more data to transfer */
  1091. DPRINTK("ata%u: dev %u command complete, drv_stat 0x%x\n",
  1092. ap->print_id, qc->dev->devno, status);
  1093. WARN_ON_ONCE(qc->err_mask & (AC_ERR_DEV | AC_ERR_HSM));
  1094. ap->hsm_task_state = HSM_ST_IDLE;
  1095. /* complete taskfile transaction */
  1096. ata_hsm_qc_complete(qc, in_wq);
  1097. poll_next = 0;
  1098. break;
  1099. case HSM_ST_ERR:
  1100. ap->hsm_task_state = HSM_ST_IDLE;
  1101. /* complete taskfile transaction */
  1102. ata_hsm_qc_complete(qc, in_wq);
  1103. poll_next = 0;
  1104. break;
  1105. default:
  1106. poll_next = 0;
  1107. WARN(true, "ata%d: SFF host state machine in invalid state %d",
  1108. ap->print_id, ap->hsm_task_state);
  1109. }
  1110. return poll_next;
  1111. }
  1112. EXPORT_SYMBOL_GPL(ata_sff_hsm_move);
  1113. void ata_sff_queue_work(struct work_struct *work)
  1114. {
  1115. queue_work(ata_sff_wq, work);
  1116. }
  1117. EXPORT_SYMBOL_GPL(ata_sff_queue_work);
  1118. void ata_sff_queue_delayed_work(struct delayed_work *dwork, unsigned long delay)
  1119. {
  1120. queue_delayed_work(ata_sff_wq, dwork, delay);
  1121. }
  1122. EXPORT_SYMBOL_GPL(ata_sff_queue_delayed_work);
  1123. void ata_sff_queue_pio_task(struct ata_link *link, unsigned long delay)
  1124. {
  1125. struct ata_port *ap = link->ap;
  1126. WARN_ON((ap->sff_pio_task_link != NULL) &&
  1127. (ap->sff_pio_task_link != link));
  1128. ap->sff_pio_task_link = link;
  1129. /* may fail if ata_sff_flush_pio_task() in progress */
  1130. ata_sff_queue_delayed_work(&ap->sff_pio_task, msecs_to_jiffies(delay));
  1131. }
  1132. EXPORT_SYMBOL_GPL(ata_sff_queue_pio_task);
  1133. void ata_sff_flush_pio_task(struct ata_port *ap)
  1134. {
  1135. DPRINTK("ENTER\n");
  1136. cancel_delayed_work_sync(&ap->sff_pio_task);
  1137. /*
  1138. * We wanna reset the HSM state to IDLE. If we do so without
  1139. * grabbing the port lock, critical sections protected by it which
  1140. * expect the HSM state to stay stable may get surprised. For
  1141. * example, we may set IDLE in between the time
  1142. * __ata_sff_port_intr() checks for HSM_ST_IDLE and before it calls
  1143. * ata_sff_hsm_move() causing ata_sff_hsm_move() to BUG().
  1144. */
  1145. spin_lock_irq(ap->lock);
  1146. ap->hsm_task_state = HSM_ST_IDLE;
  1147. spin_unlock_irq(ap->lock);
  1148. ap->sff_pio_task_link = NULL;
  1149. if (ata_msg_ctl(ap))
  1150. ata_port_dbg(ap, "%s: EXIT\n", __func__);
  1151. }
  1152. static void ata_sff_pio_task(struct work_struct *work)
  1153. {
  1154. struct ata_port *ap =
  1155. container_of(work, struct ata_port, sff_pio_task.work);
  1156. struct ata_link *link = ap->sff_pio_task_link;
  1157. struct ata_queued_cmd *qc;
  1158. u8 status;
  1159. int poll_next;
  1160. spin_lock_irq(ap->lock);
  1161. BUG_ON(ap->sff_pio_task_link == NULL);
  1162. /* qc can be NULL if timeout occurred */
  1163. qc = ata_qc_from_tag(ap, link->active_tag);
  1164. if (!qc) {
  1165. ap->sff_pio_task_link = NULL;
  1166. goto out_unlock;
  1167. }
  1168. fsm_start:
  1169. WARN_ON_ONCE(ap->hsm_task_state == HSM_ST_IDLE);
  1170. /*
  1171. * This is purely heuristic. This is a fast path.
  1172. * Sometimes when we enter, BSY will be cleared in
  1173. * a chk-status or two. If not, the drive is probably seeking
  1174. * or something. Snooze for a couple msecs, then
  1175. * chk-status again. If still busy, queue delayed work.
  1176. */
  1177. status = ata_sff_busy_wait(ap, ATA_BUSY, 5);
  1178. if (status & ATA_BUSY) {
  1179. spin_unlock_irq(ap->lock);
  1180. ata_msleep(ap, 2);
  1181. spin_lock_irq(ap->lock);
  1182. status = ata_sff_busy_wait(ap, ATA_BUSY, 10);
  1183. if (status & ATA_BUSY) {
  1184. ata_sff_queue_pio_task(link, ATA_SHORT_PAUSE);
  1185. goto out_unlock;
  1186. }
  1187. }
  1188. /*
  1189. * hsm_move() may trigger another command to be processed.
  1190. * clean the link beforehand.
  1191. */
  1192. ap->sff_pio_task_link = NULL;
  1193. /* move the HSM */
  1194. poll_next = ata_sff_hsm_move(ap, qc, status, 1);
  1195. /* another command or interrupt handler
  1196. * may be running at this point.
  1197. */
  1198. if (poll_next)
  1199. goto fsm_start;
  1200. out_unlock:
  1201. spin_unlock_irq(ap->lock);
  1202. }
  1203. /**
  1204. * ata_sff_qc_issue - issue taskfile to a SFF controller
  1205. * @qc: command to issue to device
  1206. *
  1207. * This function issues a PIO or NODATA command to a SFF
  1208. * controller.
  1209. *
  1210. * LOCKING:
  1211. * spin_lock_irqsave(host lock)
  1212. *
  1213. * RETURNS:
  1214. * Zero on success, AC_ERR_* mask on failure
  1215. */
  1216. unsigned int ata_sff_qc_issue(struct ata_queued_cmd *qc)
  1217. {
  1218. struct ata_port *ap = qc->ap;
  1219. struct ata_link *link = qc->dev->link;
  1220. /* Use polling pio if the LLD doesn't handle
  1221. * interrupt driven pio and atapi CDB interrupt.
  1222. */
  1223. if (ap->flags & ATA_FLAG_PIO_POLLING)
  1224. qc->tf.flags |= ATA_TFLAG_POLLING;
  1225. /* select the device */
  1226. ata_dev_select(ap, qc->dev->devno, 1, 0);
  1227. /* start the command */
  1228. switch (qc->tf.protocol) {
  1229. case ATA_PROT_NODATA:
  1230. if (qc->tf.flags & ATA_TFLAG_POLLING)
  1231. ata_qc_set_polling(qc);
  1232. ata_tf_to_host(ap, &qc->tf);
  1233. ap->hsm_task_state = HSM_ST_LAST;
  1234. if (qc->tf.flags & ATA_TFLAG_POLLING)
  1235. ata_sff_queue_pio_task(link, 0);
  1236. break;
  1237. case ATA_PROT_PIO:
  1238. if (qc->tf.flags & ATA_TFLAG_POLLING)
  1239. ata_qc_set_polling(qc);
  1240. ata_tf_to_host(ap, &qc->tf);
  1241. if (qc->tf.flags & ATA_TFLAG_WRITE) {
  1242. /* PIO data out protocol */
  1243. ap->hsm_task_state = HSM_ST_FIRST;
  1244. ata_sff_queue_pio_task(link, 0);
  1245. /* always send first data block using the
  1246. * ata_sff_pio_task() codepath.
  1247. */
  1248. } else {
  1249. /* PIO data in protocol */
  1250. ap->hsm_task_state = HSM_ST;
  1251. if (qc->tf.flags & ATA_TFLAG_POLLING)
  1252. ata_sff_queue_pio_task(link, 0);
  1253. /* if polling, ata_sff_pio_task() handles the
  1254. * rest. otherwise, interrupt handler takes
  1255. * over from here.
  1256. */
  1257. }
  1258. break;
  1259. case ATAPI_PROT_PIO:
  1260. case ATAPI_PROT_NODATA:
  1261. if (qc->tf.flags & ATA_TFLAG_POLLING)
  1262. ata_qc_set_polling(qc);
  1263. ata_tf_to_host(ap, &qc->tf);
  1264. ap->hsm_task_state = HSM_ST_FIRST;
  1265. /* send cdb by polling if no cdb interrupt */
  1266. if ((!(qc->dev->flags & ATA_DFLAG_CDB_INTR)) ||
  1267. (qc->tf.flags & ATA_TFLAG_POLLING))
  1268. ata_sff_queue_pio_task(link, 0);
  1269. break;
  1270. default:
  1271. return AC_ERR_SYSTEM;
  1272. }
  1273. return 0;
  1274. }
  1275. EXPORT_SYMBOL_GPL(ata_sff_qc_issue);
  1276. /**
  1277. * ata_sff_qc_fill_rtf - fill result TF using ->sff_tf_read
  1278. * @qc: qc to fill result TF for
  1279. *
  1280. * @qc is finished and result TF needs to be filled. Fill it
  1281. * using ->sff_tf_read.
  1282. *
  1283. * LOCKING:
  1284. * spin_lock_irqsave(host lock)
  1285. *
  1286. * RETURNS:
  1287. * true indicating that result TF is successfully filled.
  1288. */
  1289. bool ata_sff_qc_fill_rtf(struct ata_queued_cmd *qc)
  1290. {
  1291. qc->ap->ops->sff_tf_read(qc->ap, &qc->result_tf);
  1292. return true;
  1293. }
  1294. EXPORT_SYMBOL_GPL(ata_sff_qc_fill_rtf);
  1295. static unsigned int ata_sff_idle_irq(struct ata_port *ap)
  1296. {
  1297. ap->stats.idle_irq++;
  1298. #ifdef ATA_IRQ_TRAP
  1299. if ((ap->stats.idle_irq % 1000) == 0) {
  1300. ap->ops->sff_check_status(ap);
  1301. if (ap->ops->sff_irq_clear)
  1302. ap->ops->sff_irq_clear(ap);
  1303. ata_port_warn(ap, "irq trap\n");
  1304. return 1;
  1305. }
  1306. #endif
  1307. return 0; /* irq not handled */
  1308. }
  1309. static unsigned int __ata_sff_port_intr(struct ata_port *ap,
  1310. struct ata_queued_cmd *qc,
  1311. bool hsmv_on_idle)
  1312. {
  1313. u8 status;
  1314. VPRINTK("ata%u: protocol %d task_state %d\n",
  1315. ap->print_id, qc->tf.protocol, ap->hsm_task_state);
  1316. /* Check whether we are expecting interrupt in this state */
  1317. switch (ap->hsm_task_state) {
  1318. case HSM_ST_FIRST:
  1319. /* Some pre-ATAPI-4 devices assert INTRQ
  1320. * at this state when ready to receive CDB.
  1321. */
  1322. /* Check the ATA_DFLAG_CDB_INTR flag is enough here.
  1323. * The flag was turned on only for atapi devices. No
  1324. * need to check ata_is_atapi(qc->tf.protocol) again.
  1325. */
  1326. if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
  1327. return ata_sff_idle_irq(ap);
  1328. break;
  1329. case HSM_ST_IDLE:
  1330. return ata_sff_idle_irq(ap);
  1331. default:
  1332. break;
  1333. }
  1334. /* check main status, clearing INTRQ if needed */
  1335. status = ata_sff_irq_status(ap);
  1336. if (status & ATA_BUSY) {
  1337. if (hsmv_on_idle) {
  1338. /* BMDMA engine is already stopped, we're screwed */
  1339. qc->err_mask |= AC_ERR_HSM;
  1340. ap->hsm_task_state = HSM_ST_ERR;
  1341. } else
  1342. return ata_sff_idle_irq(ap);
  1343. }
  1344. /* clear irq events */
  1345. if (ap->ops->sff_irq_clear)
  1346. ap->ops->sff_irq_clear(ap);
  1347. ata_sff_hsm_move(ap, qc, status, 0);
  1348. return 1; /* irq handled */
  1349. }
  1350. /**
  1351. * ata_sff_port_intr - Handle SFF port interrupt
  1352. * @ap: Port on which interrupt arrived (possibly...)
  1353. * @qc: Taskfile currently active in engine
  1354. *
  1355. * Handle port interrupt for given queued command.
  1356. *
  1357. * LOCKING:
  1358. * spin_lock_irqsave(host lock)
  1359. *
  1360. * RETURNS:
  1361. * One if interrupt was handled, zero if not (shared irq).
  1362. */
  1363. unsigned int ata_sff_port_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
  1364. {
  1365. return __ata_sff_port_intr(ap, qc, false);
  1366. }
  1367. EXPORT_SYMBOL_GPL(ata_sff_port_intr);
  1368. static inline irqreturn_t __ata_sff_interrupt(int irq, void *dev_instance,
  1369. unsigned int (*port_intr)(struct ata_port *, struct ata_queued_cmd *))
  1370. {
  1371. struct ata_host *host = dev_instance;
  1372. bool retried = false;
  1373. unsigned int i;
  1374. unsigned int handled, idle, polling;
  1375. unsigned long flags;
  1376. /* TODO: make _irqsave conditional on x86 PCI IDE legacy mode */
  1377. spin_lock_irqsave(&host->lock, flags);
  1378. retry:
  1379. handled = idle = polling = 0;
  1380. for (i = 0; i < host->n_ports; i++) {
  1381. struct ata_port *ap = host->ports[i];
  1382. struct ata_queued_cmd *qc;
  1383. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  1384. if (qc) {
  1385. if (!(qc->tf.flags & ATA_TFLAG_POLLING))
  1386. handled |= port_intr(ap, qc);
  1387. else
  1388. polling |= 1 << i;
  1389. } else
  1390. idle |= 1 << i;
  1391. }
  1392. /*
  1393. * If no port was expecting IRQ but the controller is actually
  1394. * asserting IRQ line, nobody cared will ensue. Check IRQ
  1395. * pending status if available and clear spurious IRQ.
  1396. */
  1397. if (!handled && !retried) {
  1398. bool retry = false;
  1399. for (i = 0; i < host->n_ports; i++) {
  1400. struct ata_port *ap = host->ports[i];
  1401. if (polling & (1 << i))
  1402. continue;
  1403. if (!ap->ops->sff_irq_check ||
  1404. !ap->ops->sff_irq_check(ap))
  1405. continue;
  1406. if (idle & (1 << i)) {
  1407. ap->ops->sff_check_status(ap);
  1408. if (ap->ops->sff_irq_clear)
  1409. ap->ops->sff_irq_clear(ap);
  1410. } else {
  1411. /* clear INTRQ and check if BUSY cleared */
  1412. if (!(ap->ops->sff_check_status(ap) & ATA_BUSY))
  1413. retry |= true;
  1414. /*
  1415. * With command in flight, we can't do
  1416. * sff_irq_clear() w/o racing with completion.
  1417. */
  1418. }
  1419. }
  1420. if (retry) {
  1421. retried = true;
  1422. goto retry;
  1423. }
  1424. }
  1425. spin_unlock_irqrestore(&host->lock, flags);
  1426. return IRQ_RETVAL(handled);
  1427. }
  1428. /**
  1429. * ata_sff_interrupt - Default SFF ATA host interrupt handler
  1430. * @irq: irq line (unused)
  1431. * @dev_instance: pointer to our ata_host information structure
  1432. *
  1433. * Default interrupt handler for PCI IDE devices. Calls
  1434. * ata_sff_port_intr() for each port that is not disabled.
  1435. *
  1436. * LOCKING:
  1437. * Obtains host lock during operation.
  1438. *
  1439. * RETURNS:
  1440. * IRQ_NONE or IRQ_HANDLED.
  1441. */
  1442. irqreturn_t ata_sff_interrupt(int irq, void *dev_instance)
  1443. {
  1444. return __ata_sff_interrupt(irq, dev_instance, ata_sff_port_intr);
  1445. }
  1446. EXPORT_SYMBOL_GPL(ata_sff_interrupt);
  1447. /**
  1448. * ata_sff_lost_interrupt - Check for an apparent lost interrupt
  1449. * @ap: port that appears to have timed out
  1450. *
  1451. * Called from the libata error handlers when the core code suspects
  1452. * an interrupt has been lost. If it has complete anything we can and
  1453. * then return. Interface must support altstatus for this faster
  1454. * recovery to occur.
  1455. *
  1456. * Locking:
  1457. * Caller holds host lock
  1458. */
  1459. void ata_sff_lost_interrupt(struct ata_port *ap)
  1460. {
  1461. u8 status;
  1462. struct ata_queued_cmd *qc;
  1463. /* Only one outstanding command per SFF channel */
  1464. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  1465. /* We cannot lose an interrupt on a non-existent or polled command */
  1466. if (!qc || qc->tf.flags & ATA_TFLAG_POLLING)
  1467. return;
  1468. /* See if the controller thinks it is still busy - if so the command
  1469. isn't a lost IRQ but is still in progress */
  1470. status = ata_sff_altstatus(ap);
  1471. if (status & ATA_BUSY)
  1472. return;
  1473. /* There was a command running, we are no longer busy and we have
  1474. no interrupt. */
  1475. ata_port_warn(ap, "lost interrupt (Status 0x%x)\n",
  1476. status);
  1477. /* Run the host interrupt logic as if the interrupt had not been
  1478. lost */
  1479. ata_sff_port_intr(ap, qc);
  1480. }
  1481. EXPORT_SYMBOL_GPL(ata_sff_lost_interrupt);
  1482. /**
  1483. * ata_sff_freeze - Freeze SFF controller port
  1484. * @ap: port to freeze
  1485. *
  1486. * Freeze SFF controller port.
  1487. *
  1488. * LOCKING:
  1489. * Inherited from caller.
  1490. */
  1491. void ata_sff_freeze(struct ata_port *ap)
  1492. {
  1493. ap->ctl |= ATA_NIEN;
  1494. ap->last_ctl = ap->ctl;
  1495. if (ap->ops->sff_set_devctl || ap->ioaddr.ctl_addr)
  1496. ata_sff_set_devctl(ap, ap->ctl);
  1497. /* Under certain circumstances, some controllers raise IRQ on
  1498. * ATA_NIEN manipulation. Also, many controllers fail to mask
  1499. * previously pending IRQ on ATA_NIEN assertion. Clear it.
  1500. */
  1501. ap->ops->sff_check_status(ap);
  1502. if (ap->ops->sff_irq_clear)
  1503. ap->ops->sff_irq_clear(ap);
  1504. }
  1505. EXPORT_SYMBOL_GPL(ata_sff_freeze);
  1506. /**
  1507. * ata_sff_thaw - Thaw SFF controller port
  1508. * @ap: port to thaw
  1509. *
  1510. * Thaw SFF controller port.
  1511. *
  1512. * LOCKING:
  1513. * Inherited from caller.
  1514. */
  1515. void ata_sff_thaw(struct ata_port *ap)
  1516. {
  1517. /* clear & re-enable interrupts */
  1518. ap->ops->sff_check_status(ap);
  1519. if (ap->ops->sff_irq_clear)
  1520. ap->ops->sff_irq_clear(ap);
  1521. ata_sff_irq_on(ap);
  1522. }
  1523. EXPORT_SYMBOL_GPL(ata_sff_thaw);
  1524. /**
  1525. * ata_sff_prereset - prepare SFF link for reset
  1526. * @link: SFF link to be reset
  1527. * @deadline: deadline jiffies for the operation
  1528. *
  1529. * SFF link @link is about to be reset. Initialize it. It first
  1530. * calls ata_std_prereset() and wait for !BSY if the port is
  1531. * being softreset.
  1532. *
  1533. * LOCKING:
  1534. * Kernel thread context (may sleep)
  1535. *
  1536. * RETURNS:
  1537. * 0 on success, -errno otherwise.
  1538. */
  1539. int ata_sff_prereset(struct ata_link *link, unsigned long deadline)
  1540. {
  1541. struct ata_eh_context *ehc = &link->eh_context;
  1542. int rc;
  1543. rc = ata_std_prereset(link, deadline);
  1544. if (rc)
  1545. return rc;
  1546. /* if we're about to do hardreset, nothing more to do */
  1547. if (ehc->i.action & ATA_EH_HARDRESET)
  1548. return 0;
  1549. /* wait for !BSY if we don't know that no device is attached */
  1550. if (!ata_link_offline(link)) {
  1551. rc = ata_sff_wait_ready(link, deadline);
  1552. if (rc && rc != -ENODEV) {
  1553. ata_link_warn(link,
  1554. "device not ready (errno=%d), forcing hardreset\n",
  1555. rc);
  1556. ehc->i.action |= ATA_EH_HARDRESET;
  1557. }
  1558. }
  1559. return 0;
  1560. }
  1561. EXPORT_SYMBOL_GPL(ata_sff_prereset);
  1562. /**
  1563. * ata_devchk - PATA device presence detection
  1564. * @ap: ATA channel to examine
  1565. * @device: Device to examine (starting at zero)
  1566. *
  1567. * This technique was originally described in
  1568. * Hale Landis's ATADRVR (www.ata-atapi.com), and
  1569. * later found its way into the ATA/ATAPI spec.
  1570. *
  1571. * Write a pattern to the ATA shadow registers,
  1572. * and if a device is present, it will respond by
  1573. * correctly storing and echoing back the
  1574. * ATA shadow register contents.
  1575. *
  1576. * LOCKING:
  1577. * caller.
  1578. */
  1579. static unsigned int ata_devchk(struct ata_port *ap, unsigned int device)
  1580. {
  1581. struct ata_ioports *ioaddr = &ap->ioaddr;
  1582. u8 nsect, lbal;
  1583. ap->ops->sff_dev_select(ap, device);
  1584. iowrite8(0x55, ioaddr->nsect_addr);
  1585. iowrite8(0xaa, ioaddr->lbal_addr);
  1586. iowrite8(0xaa, ioaddr->nsect_addr);
  1587. iowrite8(0x55, ioaddr->lbal_addr);
  1588. iowrite8(0x55, ioaddr->nsect_addr);
  1589. iowrite8(0xaa, ioaddr->lbal_addr);
  1590. nsect = ioread8(ioaddr->nsect_addr);
  1591. lbal = ioread8(ioaddr->lbal_addr);
  1592. if ((nsect == 0x55) && (lbal == 0xaa))
  1593. return 1; /* we found a device */
  1594. return 0; /* nothing found */
  1595. }
  1596. /**
  1597. * ata_sff_dev_classify - Parse returned ATA device signature
  1598. * @dev: ATA device to classify (starting at zero)
  1599. * @present: device seems present
  1600. * @r_err: Value of error register on completion
  1601. *
  1602. * After an event -- SRST, E.D.D., or SATA COMRESET -- occurs,
  1603. * an ATA/ATAPI-defined set of values is placed in the ATA
  1604. * shadow registers, indicating the results of device detection
  1605. * and diagnostics.
  1606. *
  1607. * Select the ATA device, and read the values from the ATA shadow
  1608. * registers. Then parse according to the Error register value,
  1609. * and the spec-defined values examined by ata_dev_classify().
  1610. *
  1611. * LOCKING:
  1612. * caller.
  1613. *
  1614. * RETURNS:
  1615. * Device type - %ATA_DEV_ATA, %ATA_DEV_ATAPI or %ATA_DEV_NONE.
  1616. */
  1617. unsigned int ata_sff_dev_classify(struct ata_device *dev, int present,
  1618. u8 *r_err)
  1619. {
  1620. struct ata_port *ap = dev->link->ap;
  1621. struct ata_taskfile tf;
  1622. unsigned int class;
  1623. u8 err;
  1624. ap->ops->sff_dev_select(ap, dev->devno);
  1625. memset(&tf, 0, sizeof(tf));
  1626. ap->ops->sff_tf_read(ap, &tf);
  1627. err = tf.feature;
  1628. if (r_err)
  1629. *r_err = err;
  1630. /* see if device passed diags: continue and warn later */
  1631. if (err == 0)
  1632. /* diagnostic fail : do nothing _YET_ */
  1633. dev->horkage |= ATA_HORKAGE_DIAGNOSTIC;
  1634. else if (err == 1)
  1635. /* do nothing */ ;
  1636. else if ((dev->devno == 0) && (err == 0x81))
  1637. /* do nothing */ ;
  1638. else
  1639. return ATA_DEV_NONE;
  1640. /* determine if device is ATA or ATAPI */
  1641. class = ata_dev_classify(&tf);
  1642. if (class == ATA_DEV_UNKNOWN) {
  1643. /* If the device failed diagnostic, it's likely to
  1644. * have reported incorrect device signature too.
  1645. * Assume ATA device if the device seems present but
  1646. * device signature is invalid with diagnostic
  1647. * failure.
  1648. */
  1649. if (present && (dev->horkage & ATA_HORKAGE_DIAGNOSTIC))
  1650. class = ATA_DEV_ATA;
  1651. else
  1652. class = ATA_DEV_NONE;
  1653. } else if ((class == ATA_DEV_ATA) &&
  1654. (ap->ops->sff_check_status(ap) == 0))
  1655. class = ATA_DEV_NONE;
  1656. return class;
  1657. }
  1658. EXPORT_SYMBOL_GPL(ata_sff_dev_classify);
  1659. /**
  1660. * ata_sff_wait_after_reset - wait for devices to become ready after reset
  1661. * @link: SFF link which is just reset
  1662. * @devmask: mask of present devices
  1663. * @deadline: deadline jiffies for the operation
  1664. *
  1665. * Wait devices attached to SFF @link to become ready after
  1666. * reset. It contains preceding 150ms wait to avoid accessing TF
  1667. * status register too early.
  1668. *
  1669. * LOCKING:
  1670. * Kernel thread context (may sleep).
  1671. *
  1672. * RETURNS:
  1673. * 0 on success, -ENODEV if some or all of devices in @devmask
  1674. * don't seem to exist. -errno on other errors.
  1675. */
  1676. int ata_sff_wait_after_reset(struct ata_link *link, unsigned int devmask,
  1677. unsigned long deadline)
  1678. {
  1679. struct ata_port *ap = link->ap;
  1680. struct ata_ioports *ioaddr = &ap->ioaddr;
  1681. unsigned int dev0 = devmask & (1 << 0);
  1682. unsigned int dev1 = devmask & (1 << 1);
  1683. int rc, ret = 0;
  1684. ata_msleep(ap, ATA_WAIT_AFTER_RESET);
  1685. /* always check readiness of the master device */
  1686. rc = ata_sff_wait_ready(link, deadline);
  1687. /* -ENODEV means the odd clown forgot the D7 pulldown resistor
  1688. * and TF status is 0xff, bail out on it too.
  1689. */
  1690. if (rc)
  1691. return rc;
  1692. /* if device 1 was found in ata_devchk, wait for register
  1693. * access briefly, then wait for BSY to clear.
  1694. */
  1695. if (dev1) {
  1696. int i;
  1697. ap->ops->sff_dev_select(ap, 1);
  1698. /* Wait for register access. Some ATAPI devices fail
  1699. * to set nsect/lbal after reset, so don't waste too
  1700. * much time on it. We're gonna wait for !BSY anyway.
  1701. */
  1702. for (i = 0; i < 2; i++) {
  1703. u8 nsect, lbal;
  1704. nsect = ioread8(ioaddr->nsect_addr);
  1705. lbal = ioread8(ioaddr->lbal_addr);
  1706. if ((nsect == 1) && (lbal == 1))
  1707. break;
  1708. ata_msleep(ap, 50); /* give drive a breather */
  1709. }
  1710. rc = ata_sff_wait_ready(link, deadline);
  1711. if (rc) {
  1712. if (rc != -ENODEV)
  1713. return rc;
  1714. ret = rc;
  1715. }
  1716. }
  1717. /* is all this really necessary? */
  1718. ap->ops->sff_dev_select(ap, 0);
  1719. if (dev1)
  1720. ap->ops->sff_dev_select(ap, 1);
  1721. if (dev0)
  1722. ap->ops->sff_dev_select(ap, 0);
  1723. return ret;
  1724. }
  1725. EXPORT_SYMBOL_GPL(ata_sff_wait_after_reset);
  1726. static int ata_bus_softreset(struct ata_port *ap, unsigned int devmask,
  1727. unsigned long deadline)
  1728. {
  1729. struct ata_ioports *ioaddr = &ap->ioaddr;
  1730. DPRINTK("ata%u: bus reset via SRST\n", ap->print_id);
  1731. if (ap->ioaddr.ctl_addr) {
  1732. /* software reset. causes dev0 to be selected */
  1733. iowrite8(ap->ctl, ioaddr->ctl_addr);
  1734. udelay(20); /* FIXME: flush */
  1735. iowrite8(ap->ctl | ATA_SRST, ioaddr->ctl_addr);
  1736. udelay(20); /* FIXME: flush */
  1737. iowrite8(ap->ctl, ioaddr->ctl_addr);
  1738. ap->last_ctl = ap->ctl;
  1739. }
  1740. /* wait the port to become ready */
  1741. return ata_sff_wait_after_reset(&ap->link, devmask, deadline);
  1742. }
  1743. /**
  1744. * ata_sff_softreset - reset host port via ATA SRST
  1745. * @link: ATA link to reset
  1746. * @classes: resulting classes of attached devices
  1747. * @deadline: deadline jiffies for the operation
  1748. *
  1749. * Reset host port using ATA SRST.
  1750. *
  1751. * LOCKING:
  1752. * Kernel thread context (may sleep)
  1753. *
  1754. * RETURNS:
  1755. * 0 on success, -errno otherwise.
  1756. */
  1757. int ata_sff_softreset(struct ata_link *link, unsigned int *classes,
  1758. unsigned long deadline)
  1759. {
  1760. struct ata_port *ap = link->ap;
  1761. unsigned int slave_possible = ap->flags & ATA_FLAG_SLAVE_POSS;
  1762. unsigned int devmask = 0;
  1763. int rc;
  1764. u8 err;
  1765. DPRINTK("ENTER\n");
  1766. /* determine if device 0/1 are present */
  1767. if (ata_devchk(ap, 0))
  1768. devmask |= (1 << 0);
  1769. if (slave_possible && ata_devchk(ap, 1))
  1770. devmask |= (1 << 1);
  1771. /* select device 0 again */
  1772. ap->ops->sff_dev_select(ap, 0);
  1773. /* issue bus reset */
  1774. DPRINTK("about to softreset, devmask=%x\n", devmask);
  1775. rc = ata_bus_softreset(ap, devmask, deadline);
  1776. /* if link is occupied, -ENODEV too is an error */
  1777. if (rc && (rc != -ENODEV || sata_scr_valid(link))) {
  1778. ata_link_err(link, "SRST failed (errno=%d)\n", rc);
  1779. return rc;
  1780. }
  1781. /* determine by signature whether we have ATA or ATAPI devices */
  1782. classes[0] = ata_sff_dev_classify(&link->device[0],
  1783. devmask & (1 << 0), &err);
  1784. if (slave_possible && err != 0x81)
  1785. classes[1] = ata_sff_dev_classify(&link->device[1],
  1786. devmask & (1 << 1), &err);
  1787. DPRINTK("EXIT, classes[0]=%u [1]=%u\n", classes[0], classes[1]);
  1788. return 0;
  1789. }
  1790. EXPORT_SYMBOL_GPL(ata_sff_softreset);
  1791. /**
  1792. * sata_sff_hardreset - reset host port via SATA phy reset
  1793. * @link: link to reset
  1794. * @class: resulting class of attached device
  1795. * @deadline: deadline jiffies for the operation
  1796. *
  1797. * SATA phy-reset host port using DET bits of SControl register,
  1798. * wait for !BSY and classify the attached device.
  1799. *
  1800. * LOCKING:
  1801. * Kernel thread context (may sleep)
  1802. *
  1803. * RETURNS:
  1804. * 0 on success, -errno otherwise.
  1805. */
  1806. int sata_sff_hardreset(struct ata_link *link, unsigned int *class,
  1807. unsigned long deadline)
  1808. {
  1809. struct ata_eh_context *ehc = &link->eh_context;
  1810. const unsigned long *timing = sata_ehc_deb_timing(ehc);
  1811. bool online;
  1812. int rc;
  1813. rc = sata_link_hardreset(link, timing, deadline, &online,
  1814. ata_sff_check_ready);
  1815. if (online)
  1816. *class = ata_sff_dev_classify(link->device, 1, NULL);
  1817. DPRINTK("EXIT, class=%u\n", *class);
  1818. return rc;
  1819. }
  1820. EXPORT_SYMBOL_GPL(sata_sff_hardreset);
  1821. /**
  1822. * ata_sff_postreset - SFF postreset callback
  1823. * @link: the target SFF ata_link
  1824. * @classes: classes of attached devices
  1825. *
  1826. * This function is invoked after a successful reset. It first
  1827. * calls ata_std_postreset() and performs SFF specific postreset
  1828. * processing.
  1829. *
  1830. * LOCKING:
  1831. * Kernel thread context (may sleep)
  1832. */
  1833. void ata_sff_postreset(struct ata_link *link, unsigned int *classes)
  1834. {
  1835. struct ata_port *ap = link->ap;
  1836. ata_std_postreset(link, classes);
  1837. /* is double-select really necessary? */
  1838. if (classes[0] != ATA_DEV_NONE)
  1839. ap->ops->sff_dev_select(ap, 1);
  1840. if (classes[1] != ATA_DEV_NONE)
  1841. ap->ops->sff_dev_select(ap, 0);
  1842. /* bail out if no device is present */
  1843. if (classes[0] == ATA_DEV_NONE && classes[1] == ATA_DEV_NONE) {
  1844. DPRINTK("EXIT, no device\n");
  1845. return;
  1846. }
  1847. /* set up device control */
  1848. if (ap->ops->sff_set_devctl || ap->ioaddr.ctl_addr) {
  1849. ata_sff_set_devctl(ap, ap->ctl);
  1850. ap->last_ctl = ap->ctl;
  1851. }
  1852. }
  1853. EXPORT_SYMBOL_GPL(ata_sff_postreset);
  1854. /**
  1855. * ata_sff_drain_fifo - Stock FIFO drain logic for SFF controllers
  1856. * @qc: command
  1857. *
  1858. * Drain the FIFO and device of any stuck data following a command
  1859. * failing to complete. In some cases this is necessary before a
  1860. * reset will recover the device.
  1861. *
  1862. */
  1863. void ata_sff_drain_fifo(struct ata_queued_cmd *qc)
  1864. {
  1865. int count;
  1866. struct ata_port *ap;
  1867. /* We only need to flush incoming data when a command was running */
  1868. if (qc == NULL || qc->dma_dir == DMA_TO_DEVICE)
  1869. return;
  1870. ap = qc->ap;
  1871. /* Drain up to 64K of data before we give up this recovery method */
  1872. for (count = 0; (ap->ops->sff_check_status(ap) & ATA_DRQ)
  1873. && count < 65536; count += 2)
  1874. ioread16(ap->ioaddr.data_addr);
  1875. /* Can become DEBUG later */
  1876. if (count)
  1877. ata_port_dbg(ap, "drained %d bytes to clear DRQ\n", count);
  1878. }
  1879. EXPORT_SYMBOL_GPL(ata_sff_drain_fifo);
  1880. /**
  1881. * ata_sff_error_handler - Stock error handler for SFF controller
  1882. * @ap: port to handle error for
  1883. *
  1884. * Stock error handler for SFF controller. It can handle both
  1885. * PATA and SATA controllers. Many controllers should be able to
  1886. * use this EH as-is or with some added handling before and
  1887. * after.
  1888. *
  1889. * LOCKING:
  1890. * Kernel thread context (may sleep)
  1891. */
  1892. void ata_sff_error_handler(struct ata_port *ap)
  1893. {
  1894. ata_reset_fn_t softreset = ap->ops->softreset;
  1895. ata_reset_fn_t hardreset = ap->ops->hardreset;
  1896. struct ata_queued_cmd *qc;
  1897. unsigned long flags;
  1898. qc = __ata_qc_from_tag(ap, ap->link.active_tag);
  1899. if (qc && !(qc->flags & ATA_QCFLAG_FAILED))
  1900. qc = NULL;
  1901. spin_lock_irqsave(ap->lock, flags);
  1902. /*
  1903. * We *MUST* do FIFO draining before we issue a reset as
  1904. * several devices helpfully clear their internal state and
  1905. * will lock solid if we touch the data port post reset. Pass
  1906. * qc in case anyone wants to do different PIO/DMA recovery or
  1907. * has per command fixups
  1908. */
  1909. if (ap->ops->sff_drain_fifo)
  1910. ap->ops->sff_drain_fifo(qc);
  1911. spin_unlock_irqrestore(ap->lock, flags);
  1912. /* ignore built-in hardresets if SCR access is not available */
  1913. if ((hardreset == sata_std_hardreset ||
  1914. hardreset == sata_sff_hardreset) && !sata_scr_valid(&ap->link))
  1915. hardreset = NULL;
  1916. ata_do_eh(ap, ap->ops->prereset, softreset, hardreset,
  1917. ap->ops->postreset);
  1918. }
  1919. EXPORT_SYMBOL_GPL(ata_sff_error_handler);
  1920. /**
  1921. * ata_sff_std_ports - initialize ioaddr with standard port offsets.
  1922. * @ioaddr: IO address structure to be initialized
  1923. *
  1924. * Utility function which initializes data_addr, error_addr,
  1925. * feature_addr, nsect_addr, lbal_addr, lbam_addr, lbah_addr,
  1926. * device_addr, status_addr, and command_addr to standard offsets
  1927. * relative to cmd_addr.
  1928. *
  1929. * Does not set ctl_addr, altstatus_addr, bmdma_addr, or scr_addr.
  1930. */
  1931. void ata_sff_std_ports(struct ata_ioports *ioaddr)
  1932. {
  1933. ioaddr->data_addr = ioaddr->cmd_addr + ATA_REG_DATA;
  1934. ioaddr->error_addr = ioaddr->cmd_addr + ATA_REG_ERR;
  1935. ioaddr->feature_addr = ioaddr->cmd_addr + ATA_REG_FEATURE;
  1936. ioaddr->nsect_addr = ioaddr->cmd_addr + ATA_REG_NSECT;
  1937. ioaddr->lbal_addr = ioaddr->cmd_addr + ATA_REG_LBAL;
  1938. ioaddr->lbam_addr = ioaddr->cmd_addr + ATA_REG_LBAM;
  1939. ioaddr->lbah_addr = ioaddr->cmd_addr + ATA_REG_LBAH;
  1940. ioaddr->device_addr = ioaddr->cmd_addr + ATA_REG_DEVICE;
  1941. ioaddr->status_addr = ioaddr->cmd_addr + ATA_REG_STATUS;
  1942. ioaddr->command_addr = ioaddr->cmd_addr + ATA_REG_CMD;
  1943. }
  1944. EXPORT_SYMBOL_GPL(ata_sff_std_ports);
  1945. #ifdef CONFIG_PCI
  1946. static int ata_resources_present(struct pci_dev *pdev, int port)
  1947. {
  1948. int i;
  1949. /* Check the PCI resources for this channel are enabled */
  1950. port = port * 2;
  1951. for (i = 0; i < 2; i++) {
  1952. if (pci_resource_start(pdev, port + i) == 0 ||
  1953. pci_resource_len(pdev, port + i) == 0)
  1954. return 0;
  1955. }
  1956. return 1;
  1957. }
  1958. /**
  1959. * ata_pci_sff_init_host - acquire native PCI ATA resources and init host
  1960. * @host: target ATA host
  1961. *
  1962. * Acquire native PCI ATA resources for @host and initialize the
  1963. * first two ports of @host accordingly. Ports marked dummy are
  1964. * skipped and allocation failure makes the port dummy.
  1965. *
  1966. * Note that native PCI resources are valid even for legacy hosts
  1967. * as we fix up pdev resources array early in boot, so this
  1968. * function can be used for both native and legacy SFF hosts.
  1969. *
  1970. * LOCKING:
  1971. * Inherited from calling layer (may sleep).
  1972. *
  1973. * RETURNS:
  1974. * 0 if at least one port is initialized, -ENODEV if no port is
  1975. * available.
  1976. */
  1977. int ata_pci_sff_init_host(struct ata_host *host)
  1978. {
  1979. struct device *gdev = host->dev;
  1980. struct pci_dev *pdev = to_pci_dev(gdev);
  1981. unsigned int mask = 0;
  1982. int i, rc;
  1983. /* request, iomap BARs and init port addresses accordingly */
  1984. for (i = 0; i < 2; i++) {
  1985. struct ata_port *ap = host->ports[i];
  1986. int base = i * 2;
  1987. void __iomem * const *iomap;
  1988. if (ata_port_is_dummy(ap))
  1989. continue;
  1990. /* Discard disabled ports. Some controllers show
  1991. * their unused channels this way. Disabled ports are
  1992. * made dummy.
  1993. */
  1994. if (!ata_resources_present(pdev, i)) {
  1995. ap->ops = &ata_dummy_port_ops;
  1996. continue;
  1997. }
  1998. rc = pcim_iomap_regions(pdev, 0x3 << base,
  1999. dev_driver_string(gdev));
  2000. if (rc) {
  2001. dev_warn(gdev,
  2002. "failed to request/iomap BARs for port %d (errno=%d)\n",
  2003. i, rc);
  2004. if (rc == -EBUSY)
  2005. pcim_pin_device(pdev);
  2006. ap->ops = &ata_dummy_port_ops;
  2007. continue;
  2008. }
  2009. host->iomap = iomap = pcim_iomap_table(pdev);
  2010. ap->ioaddr.cmd_addr = iomap[base];
  2011. ap->ioaddr.altstatus_addr =
  2012. ap->ioaddr.ctl_addr = (void __iomem *)
  2013. ((unsigned long)iomap[base + 1] | ATA_PCI_CTL_OFS);
  2014. ata_sff_std_ports(&ap->ioaddr);
  2015. ata_port_desc(ap, "cmd 0x%llx ctl 0x%llx",
  2016. (unsigned long long)pci_resource_start(pdev, base),
  2017. (unsigned long long)pci_resource_start(pdev, base + 1));
  2018. mask |= 1 << i;
  2019. }
  2020. if (!mask) {
  2021. dev_err(gdev, "no available native port\n");
  2022. return -ENODEV;
  2023. }
  2024. return 0;
  2025. }
  2026. EXPORT_SYMBOL_GPL(ata_pci_sff_init_host);
  2027. /**
  2028. * ata_pci_sff_prepare_host - helper to prepare PCI PIO-only SFF ATA host
  2029. * @pdev: target PCI device
  2030. * @ppi: array of port_info, must be enough for two ports
  2031. * @r_host: out argument for the initialized ATA host
  2032. *
  2033. * Helper to allocate PIO-only SFF ATA host for @pdev, acquire
  2034. * all PCI resources and initialize it accordingly in one go.
  2035. *
  2036. * LOCKING:
  2037. * Inherited from calling layer (may sleep).
  2038. *
  2039. * RETURNS:
  2040. * 0 on success, -errno otherwise.
  2041. */
  2042. int ata_pci_sff_prepare_host(struct pci_dev *pdev,
  2043. const struct ata_port_info * const *ppi,
  2044. struct ata_host **r_host)
  2045. {
  2046. struct ata_host *host;
  2047. int rc;
  2048. if (!devres_open_group(&pdev->dev, NULL, GFP_KERNEL))
  2049. return -ENOMEM;
  2050. host = ata_host_alloc_pinfo(&pdev->dev, ppi, 2);
  2051. if (!host) {
  2052. dev_err(&pdev->dev, "failed to allocate ATA host\n");
  2053. rc = -ENOMEM;
  2054. goto err_out;
  2055. }
  2056. rc = ata_pci_sff_init_host(host);
  2057. if (rc)
  2058. goto err_out;
  2059. devres_remove_group(&pdev->dev, NULL);
  2060. *r_host = host;
  2061. return 0;
  2062. err_out:
  2063. devres_release_group(&pdev->dev, NULL);
  2064. return rc;
  2065. }
  2066. EXPORT_SYMBOL_GPL(ata_pci_sff_prepare_host);
  2067. /**
  2068. * ata_pci_sff_activate_host - start SFF host, request IRQ and register it
  2069. * @host: target SFF ATA host
  2070. * @irq_handler: irq_handler used when requesting IRQ(s)
  2071. * @sht: scsi_host_template to use when registering the host
  2072. *
  2073. * This is the counterpart of ata_host_activate() for SFF ATA
  2074. * hosts. This separate helper is necessary because SFF hosts
  2075. * use two separate interrupts in legacy mode.
  2076. *
  2077. * LOCKING:
  2078. * Inherited from calling layer (may sleep).
  2079. *
  2080. * RETURNS:
  2081. * 0 on success, -errno otherwise.
  2082. */
  2083. int ata_pci_sff_activate_host(struct ata_host *host,
  2084. irq_handler_t irq_handler,
  2085. struct scsi_host_template *sht)
  2086. {
  2087. struct device *dev = host->dev;
  2088. struct pci_dev *pdev = to_pci_dev(dev);
  2089. const char *drv_name = dev_driver_string(host->dev);
  2090. int legacy_mode = 0, rc;
  2091. rc = ata_host_start(host);
  2092. if (rc)
  2093. return rc;
  2094. if ((pdev->class >> 8) == PCI_CLASS_STORAGE_IDE) {
  2095. u8 tmp8, mask = 0;
  2096. /*
  2097. * ATA spec says we should use legacy mode when one
  2098. * port is in legacy mode, but disabled ports on some
  2099. * PCI hosts appear as fixed legacy ports, e.g SB600/700
  2100. * on which the secondary port is not wired, so
  2101. * ignore ports that are marked as 'dummy' during
  2102. * this check
  2103. */
  2104. pci_read_config_byte(pdev, PCI_CLASS_PROG, &tmp8);
  2105. if (!ata_port_is_dummy(host->ports[0]))
  2106. mask |= (1 << 0);
  2107. if (!ata_port_is_dummy(host->ports[1]))
  2108. mask |= (1 << 2);
  2109. if ((tmp8 & mask) != mask)
  2110. legacy_mode = 1;
  2111. }
  2112. if (!devres_open_group(dev, NULL, GFP_KERNEL))
  2113. return -ENOMEM;
  2114. if (!legacy_mode && pdev->irq) {
  2115. int i;
  2116. rc = devm_request_irq(dev, pdev->irq, irq_handler,
  2117. IRQF_SHARED, drv_name, host);
  2118. if (rc)
  2119. goto out;
  2120. for (i = 0; i < 2; i++) {
  2121. if (ata_port_is_dummy(host->ports[i]))
  2122. continue;
  2123. ata_port_desc(host->ports[i], "irq %d", pdev->irq);
  2124. }
  2125. } else if (legacy_mode) {
  2126. if (!ata_port_is_dummy(host->ports[0])) {
  2127. rc = devm_request_irq(dev, ATA_PRIMARY_IRQ(pdev),
  2128. irq_handler, IRQF_SHARED,
  2129. drv_name, host);
  2130. if (rc)
  2131. goto out;
  2132. ata_port_desc(host->ports[0], "irq %d",
  2133. ATA_PRIMARY_IRQ(pdev));
  2134. }
  2135. if (!ata_port_is_dummy(host->ports[1])) {
  2136. rc = devm_request_irq(dev, ATA_SECONDARY_IRQ(pdev),
  2137. irq_handler, IRQF_SHARED,
  2138. drv_name, host);
  2139. if (rc)
  2140. goto out;
  2141. ata_port_desc(host->ports[1], "irq %d",
  2142. ATA_SECONDARY_IRQ(pdev));
  2143. }
  2144. }
  2145. rc = ata_host_register(host, sht);
  2146. out:
  2147. if (rc == 0)
  2148. devres_remove_group(dev, NULL);
  2149. else
  2150. devres_release_group(dev, NULL);
  2151. return rc;
  2152. }
  2153. EXPORT_SYMBOL_GPL(ata_pci_sff_activate_host);
  2154. static const struct ata_port_info *ata_sff_find_valid_pi(
  2155. const struct ata_port_info * const *ppi)
  2156. {
  2157. int i;
  2158. /* look up the first valid port_info */
  2159. for (i = 0; i < 2 && ppi[i]; i++)
  2160. if (ppi[i]->port_ops != &ata_dummy_port_ops)
  2161. return ppi[i];
  2162. return NULL;
  2163. }
  2164. static int ata_pci_init_one(struct pci_dev *pdev,
  2165. const struct ata_port_info * const *ppi,
  2166. struct scsi_host_template *sht, void *host_priv,
  2167. int hflags, bool bmdma)
  2168. {
  2169. struct device *dev = &pdev->dev;
  2170. const struct ata_port_info *pi;
  2171. struct ata_host *host = NULL;
  2172. int rc;
  2173. DPRINTK("ENTER\n");
  2174. pi = ata_sff_find_valid_pi(ppi);
  2175. if (!pi) {
  2176. dev_err(&pdev->dev, "no valid port_info specified\n");
  2177. return -EINVAL;
  2178. }
  2179. if (!devres_open_group(dev, NULL, GFP_KERNEL))
  2180. return -ENOMEM;
  2181. rc = pcim_enable_device(pdev);
  2182. if (rc)
  2183. goto out;
  2184. #ifdef CONFIG_ATA_BMDMA
  2185. if (bmdma)
  2186. /* prepare and activate BMDMA host */
  2187. rc = ata_pci_bmdma_prepare_host(pdev, ppi, &host);
  2188. else
  2189. #endif
  2190. /* prepare and activate SFF host */
  2191. rc = ata_pci_sff_prepare_host(pdev, ppi, &host);
  2192. if (rc)
  2193. goto out;
  2194. host->private_data = host_priv;
  2195. host->flags |= hflags;
  2196. #ifdef CONFIG_ATA_BMDMA
  2197. if (bmdma) {
  2198. pci_set_master(pdev);
  2199. rc = ata_pci_sff_activate_host(host, ata_bmdma_interrupt, sht);
  2200. } else
  2201. #endif
  2202. rc = ata_pci_sff_activate_host(host, ata_sff_interrupt, sht);
  2203. out:
  2204. if (rc == 0)
  2205. devres_remove_group(&pdev->dev, NULL);
  2206. else
  2207. devres_release_group(&pdev->dev, NULL);
  2208. return rc;
  2209. }
  2210. /**
  2211. * ata_pci_sff_init_one - Initialize/register PIO-only PCI IDE controller
  2212. * @pdev: Controller to be initialized
  2213. * @ppi: array of port_info, must be enough for two ports
  2214. * @sht: scsi_host_template to use when registering the host
  2215. * @host_priv: host private_data
  2216. * @hflag: host flags
  2217. *
  2218. * This is a helper function which can be called from a driver's
  2219. * xxx_init_one() probe function if the hardware uses traditional
  2220. * IDE taskfile registers and is PIO only.
  2221. *
  2222. * ASSUMPTION:
  2223. * Nobody makes a single channel controller that appears solely as
  2224. * the secondary legacy port on PCI.
  2225. *
  2226. * LOCKING:
  2227. * Inherited from PCI layer (may sleep).
  2228. *
  2229. * RETURNS:
  2230. * Zero on success, negative on errno-based value on error.
  2231. */
  2232. int ata_pci_sff_init_one(struct pci_dev *pdev,
  2233. const struct ata_port_info * const *ppi,
  2234. struct scsi_host_template *sht, void *host_priv, int hflag)
  2235. {
  2236. return ata_pci_init_one(pdev, ppi, sht, host_priv, hflag, 0);
  2237. }
  2238. EXPORT_SYMBOL_GPL(ata_pci_sff_init_one);
  2239. #endif /* CONFIG_PCI */
  2240. /*
  2241. * BMDMA support
  2242. */
  2243. #ifdef CONFIG_ATA_BMDMA
  2244. const struct ata_port_operations ata_bmdma_port_ops = {
  2245. .inherits = &ata_sff_port_ops,
  2246. .error_handler = ata_bmdma_error_handler,
  2247. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  2248. .qc_prep = ata_bmdma_qc_prep,
  2249. .qc_issue = ata_bmdma_qc_issue,
  2250. .sff_irq_clear = ata_bmdma_irq_clear,
  2251. .bmdma_setup = ata_bmdma_setup,
  2252. .bmdma_start = ata_bmdma_start,
  2253. .bmdma_stop = ata_bmdma_stop,
  2254. .bmdma_status = ata_bmdma_status,
  2255. .port_start = ata_bmdma_port_start,
  2256. };
  2257. EXPORT_SYMBOL_GPL(ata_bmdma_port_ops);
  2258. const struct ata_port_operations ata_bmdma32_port_ops = {
  2259. .inherits = &ata_bmdma_port_ops,
  2260. .sff_data_xfer = ata_sff_data_xfer32,
  2261. .port_start = ata_bmdma_port_start32,
  2262. };
  2263. EXPORT_SYMBOL_GPL(ata_bmdma32_port_ops);
  2264. /**
  2265. * ata_bmdma_fill_sg - Fill PCI IDE PRD table
  2266. * @qc: Metadata associated with taskfile to be transferred
  2267. *
  2268. * Fill PCI IDE PRD (scatter-gather) table with segments
  2269. * associated with the current disk command.
  2270. *
  2271. * LOCKING:
  2272. * spin_lock_irqsave(host lock)
  2273. *
  2274. */
  2275. static void ata_bmdma_fill_sg(struct ata_queued_cmd *qc)
  2276. {
  2277. struct ata_port *ap = qc->ap;
  2278. struct ata_bmdma_prd *prd = ap->bmdma_prd;
  2279. struct scatterlist *sg;
  2280. unsigned int si, pi;
  2281. pi = 0;
  2282. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  2283. u32 addr, offset;
  2284. u32 sg_len, len;
  2285. /* determine if physical DMA addr spans 64K boundary.
  2286. * Note h/w doesn't support 64-bit, so we unconditionally
  2287. * truncate dma_addr_t to u32.
  2288. */
  2289. addr = (u32) sg_dma_address(sg);
  2290. sg_len = sg_dma_len(sg);
  2291. while (sg_len) {
  2292. offset = addr & 0xffff;
  2293. len = sg_len;
  2294. if ((offset + sg_len) > 0x10000)
  2295. len = 0x10000 - offset;
  2296. prd[pi].addr = cpu_to_le32(addr);
  2297. prd[pi].flags_len = cpu_to_le32(len & 0xffff);
  2298. VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", pi, addr, len);
  2299. pi++;
  2300. sg_len -= len;
  2301. addr += len;
  2302. }
  2303. }
  2304. prd[pi - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
  2305. }
  2306. /**
  2307. * ata_bmdma_fill_sg_dumb - Fill PCI IDE PRD table
  2308. * @qc: Metadata associated with taskfile to be transferred
  2309. *
  2310. * Fill PCI IDE PRD (scatter-gather) table with segments
  2311. * associated with the current disk command. Perform the fill
  2312. * so that we avoid writing any length 64K records for
  2313. * controllers that don't follow the spec.
  2314. *
  2315. * LOCKING:
  2316. * spin_lock_irqsave(host lock)
  2317. *
  2318. */
  2319. static void ata_bmdma_fill_sg_dumb(struct ata_queued_cmd *qc)
  2320. {
  2321. struct ata_port *ap = qc->ap;
  2322. struct ata_bmdma_prd *prd = ap->bmdma_prd;
  2323. struct scatterlist *sg;
  2324. unsigned int si, pi;
  2325. pi = 0;
  2326. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  2327. u32 addr, offset;
  2328. u32 sg_len, len, blen;
  2329. /* determine if physical DMA addr spans 64K boundary.
  2330. * Note h/w doesn't support 64-bit, so we unconditionally
  2331. * truncate dma_addr_t to u32.
  2332. */
  2333. addr = (u32) sg_dma_address(sg);
  2334. sg_len = sg_dma_len(sg);
  2335. while (sg_len) {
  2336. offset = addr & 0xffff;
  2337. len = sg_len;
  2338. if ((offset + sg_len) > 0x10000)
  2339. len = 0x10000 - offset;
  2340. blen = len & 0xffff;
  2341. prd[pi].addr = cpu_to_le32(addr);
  2342. if (blen == 0) {
  2343. /* Some PATA chipsets like the CS5530 can't
  2344. cope with 0x0000 meaning 64K as the spec
  2345. says */
  2346. prd[pi].flags_len = cpu_to_le32(0x8000);
  2347. blen = 0x8000;
  2348. prd[++pi].addr = cpu_to_le32(addr + 0x8000);
  2349. }
  2350. prd[pi].flags_len = cpu_to_le32(blen);
  2351. VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", pi, addr, len);
  2352. pi++;
  2353. sg_len -= len;
  2354. addr += len;
  2355. }
  2356. }
  2357. prd[pi - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
  2358. }
  2359. /**
  2360. * ata_bmdma_qc_prep - Prepare taskfile for submission
  2361. * @qc: Metadata associated with taskfile to be prepared
  2362. *
  2363. * Prepare ATA taskfile for submission.
  2364. *
  2365. * LOCKING:
  2366. * spin_lock_irqsave(host lock)
  2367. */
  2368. void ata_bmdma_qc_prep(struct ata_queued_cmd *qc)
  2369. {
  2370. if (!(qc->flags & ATA_QCFLAG_DMAMAP))
  2371. return;
  2372. ata_bmdma_fill_sg(qc);
  2373. }
  2374. EXPORT_SYMBOL_GPL(ata_bmdma_qc_prep);
  2375. /**
  2376. * ata_bmdma_dumb_qc_prep - Prepare taskfile for submission
  2377. * @qc: Metadata associated with taskfile to be prepared
  2378. *
  2379. * Prepare ATA taskfile for submission.
  2380. *
  2381. * LOCKING:
  2382. * spin_lock_irqsave(host lock)
  2383. */
  2384. void ata_bmdma_dumb_qc_prep(struct ata_queued_cmd *qc)
  2385. {
  2386. if (!(qc->flags & ATA_QCFLAG_DMAMAP))
  2387. return;
  2388. ata_bmdma_fill_sg_dumb(qc);
  2389. }
  2390. EXPORT_SYMBOL_GPL(ata_bmdma_dumb_qc_prep);
  2391. /**
  2392. * ata_bmdma_qc_issue - issue taskfile to a BMDMA controller
  2393. * @qc: command to issue to device
  2394. *
  2395. * This function issues a PIO, NODATA or DMA command to a
  2396. * SFF/BMDMA controller. PIO and NODATA are handled by
  2397. * ata_sff_qc_issue().
  2398. *
  2399. * LOCKING:
  2400. * spin_lock_irqsave(host lock)
  2401. *
  2402. * RETURNS:
  2403. * Zero on success, AC_ERR_* mask on failure
  2404. */
  2405. unsigned int ata_bmdma_qc_issue(struct ata_queued_cmd *qc)
  2406. {
  2407. struct ata_port *ap = qc->ap;
  2408. struct ata_link *link = qc->dev->link;
  2409. /* defer PIO handling to sff_qc_issue */
  2410. if (!ata_is_dma(qc->tf.protocol))
  2411. return ata_sff_qc_issue(qc);
  2412. /* select the device */
  2413. ata_dev_select(ap, qc->dev->devno, 1, 0);
  2414. /* start the command */
  2415. switch (qc->tf.protocol) {
  2416. case ATA_PROT_DMA:
  2417. WARN_ON_ONCE(qc->tf.flags & ATA_TFLAG_POLLING);
  2418. ap->ops->sff_tf_load(ap, &qc->tf); /* load tf registers */
  2419. ap->ops->bmdma_setup(qc); /* set up bmdma */
  2420. ap->ops->bmdma_start(qc); /* initiate bmdma */
  2421. ap->hsm_task_state = HSM_ST_LAST;
  2422. break;
  2423. case ATAPI_PROT_DMA:
  2424. WARN_ON_ONCE(qc->tf.flags & ATA_TFLAG_POLLING);
  2425. ap->ops->sff_tf_load(ap, &qc->tf); /* load tf registers */
  2426. ap->ops->bmdma_setup(qc); /* set up bmdma */
  2427. ap->hsm_task_state = HSM_ST_FIRST;
  2428. /* send cdb by polling if no cdb interrupt */
  2429. if (!(qc->dev->flags & ATA_DFLAG_CDB_INTR))
  2430. ata_sff_queue_pio_task(link, 0);
  2431. break;
  2432. default:
  2433. WARN_ON(1);
  2434. return AC_ERR_SYSTEM;
  2435. }
  2436. return 0;
  2437. }
  2438. EXPORT_SYMBOL_GPL(ata_bmdma_qc_issue);
  2439. /**
  2440. * ata_bmdma_port_intr - Handle BMDMA port interrupt
  2441. * @ap: Port on which interrupt arrived (possibly...)
  2442. * @qc: Taskfile currently active in engine
  2443. *
  2444. * Handle port interrupt for given queued command.
  2445. *
  2446. * LOCKING:
  2447. * spin_lock_irqsave(host lock)
  2448. *
  2449. * RETURNS:
  2450. * One if interrupt was handled, zero if not (shared irq).
  2451. */
  2452. unsigned int ata_bmdma_port_intr(struct ata_port *ap, struct ata_queued_cmd *qc)
  2453. {
  2454. struct ata_eh_info *ehi = &ap->link.eh_info;
  2455. u8 host_stat = 0;
  2456. bool bmdma_stopped = false;
  2457. unsigned int handled;
  2458. if (ap->hsm_task_state == HSM_ST_LAST && ata_is_dma(qc->tf.protocol)) {
  2459. /* check status of DMA engine */
  2460. host_stat = ap->ops->bmdma_status(ap);
  2461. VPRINTK("ata%u: host_stat 0x%X\n", ap->print_id, host_stat);
  2462. /* if it's not our irq... */
  2463. if (!(host_stat & ATA_DMA_INTR))
  2464. return ata_sff_idle_irq(ap);
  2465. /* before we do anything else, clear DMA-Start bit */
  2466. ap->ops->bmdma_stop(qc);
  2467. bmdma_stopped = true;
  2468. if (unlikely(host_stat & ATA_DMA_ERR)) {
  2469. /* error when transferring data to/from memory */
  2470. qc->err_mask |= AC_ERR_HOST_BUS;
  2471. ap->hsm_task_state = HSM_ST_ERR;
  2472. }
  2473. }
  2474. handled = __ata_sff_port_intr(ap, qc, bmdma_stopped);
  2475. if (unlikely(qc->err_mask) && ata_is_dma(qc->tf.protocol))
  2476. ata_ehi_push_desc(ehi, "BMDMA stat 0x%x", host_stat);
  2477. return handled;
  2478. }
  2479. EXPORT_SYMBOL_GPL(ata_bmdma_port_intr);
  2480. /**
  2481. * ata_bmdma_interrupt - Default BMDMA ATA host interrupt handler
  2482. * @irq: irq line (unused)
  2483. * @dev_instance: pointer to our ata_host information structure
  2484. *
  2485. * Default interrupt handler for PCI IDE devices. Calls
  2486. * ata_bmdma_port_intr() for each port that is not disabled.
  2487. *
  2488. * LOCKING:
  2489. * Obtains host lock during operation.
  2490. *
  2491. * RETURNS:
  2492. * IRQ_NONE or IRQ_HANDLED.
  2493. */
  2494. irqreturn_t ata_bmdma_interrupt(int irq, void *dev_instance)
  2495. {
  2496. return __ata_sff_interrupt(irq, dev_instance, ata_bmdma_port_intr);
  2497. }
  2498. EXPORT_SYMBOL_GPL(ata_bmdma_interrupt);
  2499. /**
  2500. * ata_bmdma_error_handler - Stock error handler for BMDMA controller
  2501. * @ap: port to handle error for
  2502. *
  2503. * Stock error handler for BMDMA controller. It can handle both
  2504. * PATA and SATA controllers. Most BMDMA controllers should be
  2505. * able to use this EH as-is or with some added handling before
  2506. * and after.
  2507. *
  2508. * LOCKING:
  2509. * Kernel thread context (may sleep)
  2510. */
  2511. void ata_bmdma_error_handler(struct ata_port *ap)
  2512. {
  2513. struct ata_queued_cmd *qc;
  2514. unsigned long flags;
  2515. bool thaw = false;
  2516. qc = __ata_qc_from_tag(ap, ap->link.active_tag);
  2517. if (qc && !(qc->flags & ATA_QCFLAG_FAILED))
  2518. qc = NULL;
  2519. /* reset PIO HSM and stop DMA engine */
  2520. spin_lock_irqsave(ap->lock, flags);
  2521. if (qc && ata_is_dma(qc->tf.protocol)) {
  2522. u8 host_stat;
  2523. host_stat = ap->ops->bmdma_status(ap);
  2524. /* BMDMA controllers indicate host bus error by
  2525. * setting DMA_ERR bit and timing out. As it wasn't
  2526. * really a timeout event, adjust error mask and
  2527. * cancel frozen state.
  2528. */
  2529. if (qc->err_mask == AC_ERR_TIMEOUT && (host_stat & ATA_DMA_ERR)) {
  2530. qc->err_mask = AC_ERR_HOST_BUS;
  2531. thaw = true;
  2532. }
  2533. ap->ops->bmdma_stop(qc);
  2534. /* if we're gonna thaw, make sure IRQ is clear */
  2535. if (thaw) {
  2536. ap->ops->sff_check_status(ap);
  2537. if (ap->ops->sff_irq_clear)
  2538. ap->ops->sff_irq_clear(ap);
  2539. }
  2540. }
  2541. spin_unlock_irqrestore(ap->lock, flags);
  2542. if (thaw)
  2543. ata_eh_thaw_port(ap);
  2544. ata_sff_error_handler(ap);
  2545. }
  2546. EXPORT_SYMBOL_GPL(ata_bmdma_error_handler);
  2547. /**
  2548. * ata_bmdma_post_internal_cmd - Stock post_internal_cmd for BMDMA
  2549. * @qc: internal command to clean up
  2550. *
  2551. * LOCKING:
  2552. * Kernel thread context (may sleep)
  2553. */
  2554. void ata_bmdma_post_internal_cmd(struct ata_queued_cmd *qc)
  2555. {
  2556. struct ata_port *ap = qc->ap;
  2557. unsigned long flags;
  2558. if (ata_is_dma(qc->tf.protocol)) {
  2559. spin_lock_irqsave(ap->lock, flags);
  2560. ap->ops->bmdma_stop(qc);
  2561. spin_unlock_irqrestore(ap->lock, flags);
  2562. }
  2563. }
  2564. EXPORT_SYMBOL_GPL(ata_bmdma_post_internal_cmd);
  2565. /**
  2566. * ata_bmdma_irq_clear - Clear PCI IDE BMDMA interrupt.
  2567. * @ap: Port associated with this ATA transaction.
  2568. *
  2569. * Clear interrupt and error flags in DMA status register.
  2570. *
  2571. * May be used as the irq_clear() entry in ata_port_operations.
  2572. *
  2573. * LOCKING:
  2574. * spin_lock_irqsave(host lock)
  2575. */
  2576. void ata_bmdma_irq_clear(struct ata_port *ap)
  2577. {
  2578. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  2579. if (!mmio)
  2580. return;
  2581. iowrite8(ioread8(mmio + ATA_DMA_STATUS), mmio + ATA_DMA_STATUS);
  2582. }
  2583. EXPORT_SYMBOL_GPL(ata_bmdma_irq_clear);
  2584. /**
  2585. * ata_bmdma_setup - Set up PCI IDE BMDMA transaction
  2586. * @qc: Info associated with this ATA transaction.
  2587. *
  2588. * LOCKING:
  2589. * spin_lock_irqsave(host lock)
  2590. */
  2591. void ata_bmdma_setup(struct ata_queued_cmd *qc)
  2592. {
  2593. struct ata_port *ap = qc->ap;
  2594. unsigned int rw = (qc->tf.flags & ATA_TFLAG_WRITE);
  2595. u8 dmactl;
  2596. /* load PRD table addr. */
  2597. mb(); /* make sure PRD table writes are visible to controller */
  2598. iowrite32(ap->bmdma_prd_dma, ap->ioaddr.bmdma_addr + ATA_DMA_TABLE_OFS);
  2599. /* specify data direction, triple-check start bit is clear */
  2600. dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
  2601. dmactl &= ~(ATA_DMA_WR | ATA_DMA_START);
  2602. if (!rw)
  2603. dmactl |= ATA_DMA_WR;
  2604. iowrite8(dmactl, ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
  2605. /* issue r/w command */
  2606. ap->ops->sff_exec_command(ap, &qc->tf);
  2607. }
  2608. EXPORT_SYMBOL_GPL(ata_bmdma_setup);
  2609. /**
  2610. * ata_bmdma_start - Start a PCI IDE BMDMA transaction
  2611. * @qc: Info associated with this ATA transaction.
  2612. *
  2613. * LOCKING:
  2614. * spin_lock_irqsave(host lock)
  2615. */
  2616. void ata_bmdma_start(struct ata_queued_cmd *qc)
  2617. {
  2618. struct ata_port *ap = qc->ap;
  2619. u8 dmactl;
  2620. /* start host DMA transaction */
  2621. dmactl = ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
  2622. iowrite8(dmactl | ATA_DMA_START, ap->ioaddr.bmdma_addr + ATA_DMA_CMD);
  2623. /* Strictly, one may wish to issue an ioread8() here, to
  2624. * flush the mmio write. However, control also passes
  2625. * to the hardware at this point, and it will interrupt
  2626. * us when we are to resume control. So, in effect,
  2627. * we don't care when the mmio write flushes.
  2628. * Further, a read of the DMA status register _immediately_
  2629. * following the write may not be what certain flaky hardware
  2630. * is expected, so I think it is best to not add a readb()
  2631. * without first all the MMIO ATA cards/mobos.
  2632. * Or maybe I'm just being paranoid.
  2633. *
  2634. * FIXME: The posting of this write means I/O starts are
  2635. * unnecessarily delayed for MMIO
  2636. */
  2637. }
  2638. EXPORT_SYMBOL_GPL(ata_bmdma_start);
  2639. /**
  2640. * ata_bmdma_stop - Stop PCI IDE BMDMA transfer
  2641. * @qc: Command we are ending DMA for
  2642. *
  2643. * Clears the ATA_DMA_START flag in the dma control register
  2644. *
  2645. * May be used as the bmdma_stop() entry in ata_port_operations.
  2646. *
  2647. * LOCKING:
  2648. * spin_lock_irqsave(host lock)
  2649. */
  2650. void ata_bmdma_stop(struct ata_queued_cmd *qc)
  2651. {
  2652. struct ata_port *ap = qc->ap;
  2653. void __iomem *mmio = ap->ioaddr.bmdma_addr;
  2654. /* clear start/stop bit */
  2655. iowrite8(ioread8(mmio + ATA_DMA_CMD) & ~ATA_DMA_START,
  2656. mmio + ATA_DMA_CMD);
  2657. /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
  2658. ata_sff_dma_pause(ap);
  2659. }
  2660. EXPORT_SYMBOL_GPL(ata_bmdma_stop);
  2661. /**
  2662. * ata_bmdma_status - Read PCI IDE BMDMA status
  2663. * @ap: Port associated with this ATA transaction.
  2664. *
  2665. * Read and return BMDMA status register.
  2666. *
  2667. * May be used as the bmdma_status() entry in ata_port_operations.
  2668. *
  2669. * LOCKING:
  2670. * spin_lock_irqsave(host lock)
  2671. */
  2672. u8 ata_bmdma_status(struct ata_port *ap)
  2673. {
  2674. return ioread8(ap->ioaddr.bmdma_addr + ATA_DMA_STATUS);
  2675. }
  2676. EXPORT_SYMBOL_GPL(ata_bmdma_status);
  2677. /**
  2678. * ata_bmdma_port_start - Set port up for bmdma.
  2679. * @ap: Port to initialize
  2680. *
  2681. * Called just after data structures for each port are
  2682. * initialized. Allocates space for PRD table.
  2683. *
  2684. * May be used as the port_start() entry in ata_port_operations.
  2685. *
  2686. * LOCKING:
  2687. * Inherited from caller.
  2688. */
  2689. int ata_bmdma_port_start(struct ata_port *ap)
  2690. {
  2691. if (ap->mwdma_mask || ap->udma_mask) {
  2692. ap->bmdma_prd =
  2693. dmam_alloc_coherent(ap->host->dev, ATA_PRD_TBL_SZ,
  2694. &ap->bmdma_prd_dma, GFP_KERNEL);
  2695. if (!ap->bmdma_prd)
  2696. return -ENOMEM;
  2697. }
  2698. return 0;
  2699. }
  2700. EXPORT_SYMBOL_GPL(ata_bmdma_port_start);
  2701. /**
  2702. * ata_bmdma_port_start32 - Set port up for dma.
  2703. * @ap: Port to initialize
  2704. *
  2705. * Called just after data structures for each port are
  2706. * initialized. Enables 32bit PIO and allocates space for PRD
  2707. * table.
  2708. *
  2709. * May be used as the port_start() entry in ata_port_operations for
  2710. * devices that are capable of 32bit PIO.
  2711. *
  2712. * LOCKING:
  2713. * Inherited from caller.
  2714. */
  2715. int ata_bmdma_port_start32(struct ata_port *ap)
  2716. {
  2717. ap->pflags |= ATA_PFLAG_PIO32 | ATA_PFLAG_PIO32CHANGE;
  2718. return ata_bmdma_port_start(ap);
  2719. }
  2720. EXPORT_SYMBOL_GPL(ata_bmdma_port_start32);
  2721. #ifdef CONFIG_PCI
  2722. /**
  2723. * ata_pci_bmdma_clear_simplex - attempt to kick device out of simplex
  2724. * @pdev: PCI device
  2725. *
  2726. * Some PCI ATA devices report simplex mode but in fact can be told to
  2727. * enter non simplex mode. This implements the necessary logic to
  2728. * perform the task on such devices. Calling it on other devices will
  2729. * have -undefined- behaviour.
  2730. */
  2731. int ata_pci_bmdma_clear_simplex(struct pci_dev *pdev)
  2732. {
  2733. unsigned long bmdma = pci_resource_start(pdev, 4);
  2734. u8 simplex;
  2735. if (bmdma == 0)
  2736. return -ENOENT;
  2737. simplex = inb(bmdma + 0x02);
  2738. outb(simplex & 0x60, bmdma + 0x02);
  2739. simplex = inb(bmdma + 0x02);
  2740. if (simplex & 0x80)
  2741. return -EOPNOTSUPP;
  2742. return 0;
  2743. }
  2744. EXPORT_SYMBOL_GPL(ata_pci_bmdma_clear_simplex);
  2745. static void ata_bmdma_nodma(struct ata_host *host, const char *reason)
  2746. {
  2747. int i;
  2748. dev_err(host->dev, "BMDMA: %s, falling back to PIO\n", reason);
  2749. for (i = 0; i < 2; i++) {
  2750. host->ports[i]->mwdma_mask = 0;
  2751. host->ports[i]->udma_mask = 0;
  2752. }
  2753. }
  2754. /**
  2755. * ata_pci_bmdma_init - acquire PCI BMDMA resources and init ATA host
  2756. * @host: target ATA host
  2757. *
  2758. * Acquire PCI BMDMA resources and initialize @host accordingly.
  2759. *
  2760. * LOCKING:
  2761. * Inherited from calling layer (may sleep).
  2762. */
  2763. void ata_pci_bmdma_init(struct ata_host *host)
  2764. {
  2765. struct device *gdev = host->dev;
  2766. struct pci_dev *pdev = to_pci_dev(gdev);
  2767. int i, rc;
  2768. /* No BAR4 allocation: No DMA */
  2769. if (pci_resource_start(pdev, 4) == 0) {
  2770. ata_bmdma_nodma(host, "BAR4 is zero");
  2771. return;
  2772. }
  2773. /*
  2774. * Some controllers require BMDMA region to be initialized
  2775. * even if DMA is not in use to clear IRQ status via
  2776. * ->sff_irq_clear method. Try to initialize bmdma_addr
  2777. * regardless of dma masks.
  2778. */
  2779. rc = dma_set_mask(&pdev->dev, ATA_DMA_MASK);
  2780. if (rc)
  2781. ata_bmdma_nodma(host, "failed to set dma mask");
  2782. if (!rc) {
  2783. rc = dma_set_coherent_mask(&pdev->dev, ATA_DMA_MASK);
  2784. if (rc)
  2785. ata_bmdma_nodma(host,
  2786. "failed to set consistent dma mask");
  2787. }
  2788. /* request and iomap DMA region */
  2789. rc = pcim_iomap_regions(pdev, 1 << 4, dev_driver_string(gdev));
  2790. if (rc) {
  2791. ata_bmdma_nodma(host, "failed to request/iomap BAR4");
  2792. return;
  2793. }
  2794. host->iomap = pcim_iomap_table(pdev);
  2795. for (i = 0; i < 2; i++) {
  2796. struct ata_port *ap = host->ports[i];
  2797. void __iomem *bmdma = host->iomap[4] + 8 * i;
  2798. if (ata_port_is_dummy(ap))
  2799. continue;
  2800. ap->ioaddr.bmdma_addr = bmdma;
  2801. if ((!(ap->flags & ATA_FLAG_IGN_SIMPLEX)) &&
  2802. (ioread8(bmdma + 2) & 0x80))
  2803. host->flags |= ATA_HOST_SIMPLEX;
  2804. ata_port_desc(ap, "bmdma 0x%llx",
  2805. (unsigned long long)pci_resource_start(pdev, 4) + 8 * i);
  2806. }
  2807. }
  2808. EXPORT_SYMBOL_GPL(ata_pci_bmdma_init);
  2809. /**
  2810. * ata_pci_bmdma_prepare_host - helper to prepare PCI BMDMA ATA host
  2811. * @pdev: target PCI device
  2812. * @ppi: array of port_info, must be enough for two ports
  2813. * @r_host: out argument for the initialized ATA host
  2814. *
  2815. * Helper to allocate BMDMA ATA host for @pdev, acquire all PCI
  2816. * resources and initialize it accordingly in one go.
  2817. *
  2818. * LOCKING:
  2819. * Inherited from calling layer (may sleep).
  2820. *
  2821. * RETURNS:
  2822. * 0 on success, -errno otherwise.
  2823. */
  2824. int ata_pci_bmdma_prepare_host(struct pci_dev *pdev,
  2825. const struct ata_port_info * const * ppi,
  2826. struct ata_host **r_host)
  2827. {
  2828. int rc;
  2829. rc = ata_pci_sff_prepare_host(pdev, ppi, r_host);
  2830. if (rc)
  2831. return rc;
  2832. ata_pci_bmdma_init(*r_host);
  2833. return 0;
  2834. }
  2835. EXPORT_SYMBOL_GPL(ata_pci_bmdma_prepare_host);
  2836. /**
  2837. * ata_pci_bmdma_init_one - Initialize/register BMDMA PCI IDE controller
  2838. * @pdev: Controller to be initialized
  2839. * @ppi: array of port_info, must be enough for two ports
  2840. * @sht: scsi_host_template to use when registering the host
  2841. * @host_priv: host private_data
  2842. * @hflags: host flags
  2843. *
  2844. * This function is similar to ata_pci_sff_init_one() but also
  2845. * takes care of BMDMA initialization.
  2846. *
  2847. * LOCKING:
  2848. * Inherited from PCI layer (may sleep).
  2849. *
  2850. * RETURNS:
  2851. * Zero on success, negative on errno-based value on error.
  2852. */
  2853. int ata_pci_bmdma_init_one(struct pci_dev *pdev,
  2854. const struct ata_port_info * const * ppi,
  2855. struct scsi_host_template *sht, void *host_priv,
  2856. int hflags)
  2857. {
  2858. return ata_pci_init_one(pdev, ppi, sht, host_priv, hflags, 1);
  2859. }
  2860. EXPORT_SYMBOL_GPL(ata_pci_bmdma_init_one);
  2861. #endif /* CONFIG_PCI */
  2862. #endif /* CONFIG_ATA_BMDMA */
  2863. /**
  2864. * ata_sff_port_init - Initialize SFF/BMDMA ATA port
  2865. * @ap: Port to initialize
  2866. *
  2867. * Called on port allocation to initialize SFF/BMDMA specific
  2868. * fields.
  2869. *
  2870. * LOCKING:
  2871. * None.
  2872. */
  2873. void ata_sff_port_init(struct ata_port *ap)
  2874. {
  2875. INIT_DELAYED_WORK(&ap->sff_pio_task, ata_sff_pio_task);
  2876. ap->ctl = ATA_DEVCTL_OBS;
  2877. ap->last_ctl = 0xFF;
  2878. }
  2879. int __init ata_sff_init(void)
  2880. {
  2881. ata_sff_wq = alloc_workqueue("ata_sff", WQ_MEM_RECLAIM, WQ_MAX_ACTIVE);
  2882. if (!ata_sff_wq)
  2883. return -ENOMEM;
  2884. return 0;
  2885. }
  2886. void ata_sff_exit(void)
  2887. {
  2888. destroy_workqueue(ata_sff_wq);
  2889. }