vas.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478
  1. /*
  2. * Copyright 2016-17 IBM Corp.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. */
  9. #ifndef _VAS_H
  10. #define _VAS_H
  11. #include <linux/atomic.h>
  12. #include <linux/idr.h>
  13. #include <asm/vas.h>
  14. #include <linux/io.h>
  15. #include <linux/dcache.h>
  16. #include <linux/mutex.h>
  17. /*
  18. * Overview of Virtual Accelerator Switchboard (VAS).
  19. *
  20. * VAS is a hardware "switchboard" that allows senders and receivers to
  21. * exchange messages with _minimal_ kernel involvment. The receivers are
  22. * typically NX coprocessor engines that perform compression or encryption
  23. * in hardware, but receivers can also be other software threads.
  24. *
  25. * Senders are user/kernel threads that submit compression/encryption or
  26. * other requests to the receivers. Senders must format their messages as
  27. * Coprocessor Request Blocks (CRB)s and submit them using the "copy" and
  28. * "paste" instructions which were introduced in Power9.
  29. *
  30. * A Power node can have (upto?) 8 Power chips. There is one instance of
  31. * VAS in each Power9 chip. Each instance of VAS has 64K windows or ports,
  32. * Senders and receivers must each connect to a separate window before they
  33. * can exchange messages through the switchboard.
  34. *
  35. * Each window is described by two types of window contexts:
  36. *
  37. * Hypervisor Window Context (HVWC) of size VAS_HVWC_SIZE bytes
  38. *
  39. * OS/User Window Context (UWC) of size VAS_UWC_SIZE bytes.
  40. *
  41. * A window context can be viewed as a set of 64-bit registers. The settings
  42. * in these registers configure/control/determine the behavior of the VAS
  43. * hardware when messages are sent/received through the window. The registers
  44. * in the HVWC are configured by the kernel while the registers in the UWC can
  45. * be configured by the kernel or by the user space application that is using
  46. * the window.
  47. *
  48. * The HVWCs for all windows on a specific instance of VAS are in a contiguous
  49. * range of hardware addresses or Base address region (BAR) referred to as the
  50. * HVWC BAR for the instance. Similarly the UWCs for all windows on an instance
  51. * are referred to as the UWC BAR for the instance.
  52. *
  53. * The two BARs for each instance are defined Power9 MMIO Ranges spreadsheet
  54. * and available to the kernel in the VAS node's "reg" property in the device
  55. * tree:
  56. *
  57. * /proc/device-tree/vasm@.../reg
  58. *
  59. * (see vas_probe() for details on the reg property).
  60. *
  61. * The kernel maps the HVWC and UWC BAR regions into the kernel address
  62. * space (hvwc_map and uwc_map). The kernel can then access the window
  63. * contexts of a specific window using:
  64. *
  65. * hvwc = hvwc_map + winid * VAS_HVWC_SIZE.
  66. * uwc = uwc_map + winid * VAS_UWC_SIZE.
  67. *
  68. * where winid is the window index (0..64K).
  69. *
  70. * As mentioned, a window context is used to "configure" a window. Besides
  71. * this configuration address, each _send_ window also has a unique hardware
  72. * "paste" address that is used to submit requests/CRBs (see vas_paste_crb()).
  73. *
  74. * The hardware paste address for a window is computed using the "paste
  75. * base address" and "paste win id shift" reg properties in the VAS device
  76. * tree node using:
  77. *
  78. * paste_addr = paste_base + ((winid << paste_win_id_shift))
  79. *
  80. * (again, see vas_probe() for ->paste_base_addr and ->paste_win_id_shift).
  81. *
  82. * The kernel maps this hardware address into the sender's address space
  83. * after which they can use the 'paste' instruction (new in Power9) to
  84. * send a message (submit a request aka CRB) to the coprocessor.
  85. *
  86. * NOTE: In the initial version, senders can only in-kernel drivers/threads.
  87. * Support for user space threads will be added in follow-on patches.
  88. *
  89. * TODO: Do we need to map the UWC into user address space so they can return
  90. * credits? Its NA for NX but may be needed for other receive windows.
  91. *
  92. */
  93. #define VAS_WINDOWS_PER_CHIP (64 << 10)
  94. /*
  95. * Hypervisor and OS/USer Window Context sizes
  96. */
  97. #define VAS_HVWC_SIZE 512
  98. #define VAS_UWC_SIZE PAGE_SIZE
  99. /*
  100. * Initial per-process credits.
  101. * Max send window credits: 4K-1 (12-bits in VAS_TX_WCRED)
  102. * Max receive window credits: 64K-1 (16 bits in VAS_LRX_WCRED)
  103. *
  104. * TODO: Needs tuning for per-process credits
  105. */
  106. #define VAS_RX_WCREDS_MAX ((64 << 10) - 1)
  107. #define VAS_TX_WCREDS_MAX ((4 << 10) - 1)
  108. #define VAS_WCREDS_DEFAULT (1 << 10)
  109. /*
  110. * VAS Window Context Register Offsets and bitmasks.
  111. * See Section 3.1.4 of VAS Work book
  112. */
  113. #define VAS_LPID_OFFSET 0x010
  114. #define VAS_LPID PPC_BITMASK(0, 11)
  115. #define VAS_PID_OFFSET 0x018
  116. #define VAS_PID_ID PPC_BITMASK(0, 19)
  117. #define VAS_XLATE_MSR_OFFSET 0x020
  118. #define VAS_XLATE_MSR_DR PPC_BIT(0)
  119. #define VAS_XLATE_MSR_TA PPC_BIT(1)
  120. #define VAS_XLATE_MSR_PR PPC_BIT(2)
  121. #define VAS_XLATE_MSR_US PPC_BIT(3)
  122. #define VAS_XLATE_MSR_HV PPC_BIT(4)
  123. #define VAS_XLATE_MSR_SF PPC_BIT(5)
  124. #define VAS_XLATE_LPCR_OFFSET 0x028
  125. #define VAS_XLATE_LPCR_PAGE_SIZE PPC_BITMASK(0, 2)
  126. #define VAS_XLATE_LPCR_ISL PPC_BIT(3)
  127. #define VAS_XLATE_LPCR_TC PPC_BIT(4)
  128. #define VAS_XLATE_LPCR_SC PPC_BIT(5)
  129. #define VAS_XLATE_CTL_OFFSET 0x030
  130. #define VAS_XLATE_MODE PPC_BITMASK(0, 1)
  131. #define VAS_AMR_OFFSET 0x040
  132. #define VAS_AMR PPC_BITMASK(0, 63)
  133. #define VAS_SEIDR_OFFSET 0x048
  134. #define VAS_SEIDR PPC_BITMASK(0, 63)
  135. #define VAS_FAULT_TX_WIN_OFFSET 0x050
  136. #define VAS_FAULT_TX_WIN PPC_BITMASK(48, 63)
  137. #define VAS_OSU_INTR_SRC_RA_OFFSET 0x060
  138. #define VAS_OSU_INTR_SRC_RA PPC_BITMASK(8, 63)
  139. #define VAS_HV_INTR_SRC_RA_OFFSET 0x070
  140. #define VAS_HV_INTR_SRC_RA PPC_BITMASK(8, 63)
  141. #define VAS_PSWID_OFFSET 0x078
  142. #define VAS_PSWID_EA_HANDLE PPC_BITMASK(0, 31)
  143. #define VAS_SPARE1_OFFSET 0x080
  144. #define VAS_SPARE2_OFFSET 0x088
  145. #define VAS_SPARE3_OFFSET 0x090
  146. #define VAS_SPARE4_OFFSET 0x130
  147. #define VAS_SPARE5_OFFSET 0x160
  148. #define VAS_SPARE6_OFFSET 0x188
  149. #define VAS_LFIFO_BAR_OFFSET 0x0A0
  150. #define VAS_LFIFO_BAR PPC_BITMASK(8, 53)
  151. #define VAS_PAGE_MIGRATION_SELECT PPC_BITMASK(54, 56)
  152. #define VAS_LDATA_STAMP_CTL_OFFSET 0x0A8
  153. #define VAS_LDATA_STAMP PPC_BITMASK(0, 1)
  154. #define VAS_XTRA_WRITE PPC_BIT(2)
  155. #define VAS_LDMA_CACHE_CTL_OFFSET 0x0B0
  156. #define VAS_LDMA_TYPE PPC_BITMASK(0, 1)
  157. #define VAS_LDMA_FIFO_DISABLE PPC_BIT(2)
  158. #define VAS_LRFIFO_PUSH_OFFSET 0x0B8
  159. #define VAS_LRFIFO_PUSH PPC_BITMASK(0, 15)
  160. #define VAS_CURR_MSG_COUNT_OFFSET 0x0C0
  161. #define VAS_CURR_MSG_COUNT PPC_BITMASK(0, 7)
  162. #define VAS_LNOTIFY_AFTER_COUNT_OFFSET 0x0C8
  163. #define VAS_LNOTIFY_AFTER_COUNT PPC_BITMASK(0, 7)
  164. #define VAS_LRX_WCRED_OFFSET 0x0E0
  165. #define VAS_LRX_WCRED PPC_BITMASK(0, 15)
  166. #define VAS_LRX_WCRED_ADDER_OFFSET 0x190
  167. #define VAS_LRX_WCRED_ADDER PPC_BITMASK(0, 15)
  168. #define VAS_TX_WCRED_OFFSET 0x0F0
  169. #define VAS_TX_WCRED PPC_BITMASK(4, 15)
  170. #define VAS_TX_WCRED_ADDER_OFFSET 0x1A0
  171. #define VAS_TX_WCRED_ADDER PPC_BITMASK(4, 15)
  172. #define VAS_LFIFO_SIZE_OFFSET 0x100
  173. #define VAS_LFIFO_SIZE PPC_BITMASK(0, 3)
  174. #define VAS_WINCTL_OFFSET 0x108
  175. #define VAS_WINCTL_OPEN PPC_BIT(0)
  176. #define VAS_WINCTL_REJ_NO_CREDIT PPC_BIT(1)
  177. #define VAS_WINCTL_PIN PPC_BIT(2)
  178. #define VAS_WINCTL_TX_WCRED_MODE PPC_BIT(3)
  179. #define VAS_WINCTL_RX_WCRED_MODE PPC_BIT(4)
  180. #define VAS_WINCTL_TX_WORD_MODE PPC_BIT(5)
  181. #define VAS_WINCTL_RX_WORD_MODE PPC_BIT(6)
  182. #define VAS_WINCTL_RSVD_TXBUF PPC_BIT(7)
  183. #define VAS_WINCTL_THRESH_CTL PPC_BITMASK(8, 9)
  184. #define VAS_WINCTL_FAULT_WIN PPC_BIT(10)
  185. #define VAS_WINCTL_NX_WIN PPC_BIT(11)
  186. #define VAS_WIN_STATUS_OFFSET 0x110
  187. #define VAS_WIN_BUSY PPC_BIT(1)
  188. #define VAS_WIN_CTX_CACHING_CTL_OFFSET 0x118
  189. #define VAS_CASTOUT_REQ PPC_BIT(0)
  190. #define VAS_PUSH_TO_MEM PPC_BIT(1)
  191. #define VAS_WIN_CACHE_STATUS PPC_BIT(4)
  192. #define VAS_TX_RSVD_BUF_COUNT_OFFSET 0x120
  193. #define VAS_RXVD_BUF_COUNT PPC_BITMASK(58, 63)
  194. #define VAS_LRFIFO_WIN_PTR_OFFSET 0x128
  195. #define VAS_LRX_WIN_ID PPC_BITMASK(0, 15)
  196. /*
  197. * Local Notification Control Register controls what happens in _response_
  198. * to a paste command and hence applies only to receive windows.
  199. */
  200. #define VAS_LNOTIFY_CTL_OFFSET 0x138
  201. #define VAS_NOTIFY_DISABLE PPC_BIT(0)
  202. #define VAS_INTR_DISABLE PPC_BIT(1)
  203. #define VAS_NOTIFY_EARLY PPC_BIT(2)
  204. #define VAS_NOTIFY_OSU_INTR PPC_BIT(3)
  205. #define VAS_LNOTIFY_PID_OFFSET 0x140
  206. #define VAS_LNOTIFY_PID PPC_BITMASK(0, 19)
  207. #define VAS_LNOTIFY_LPID_OFFSET 0x148
  208. #define VAS_LNOTIFY_LPID PPC_BITMASK(0, 11)
  209. #define VAS_LNOTIFY_TID_OFFSET 0x150
  210. #define VAS_LNOTIFY_TID PPC_BITMASK(0, 15)
  211. #define VAS_LNOTIFY_SCOPE_OFFSET 0x158
  212. #define VAS_LNOTIFY_MIN_SCOPE PPC_BITMASK(0, 1)
  213. #define VAS_LNOTIFY_MAX_SCOPE PPC_BITMASK(2, 3)
  214. #define VAS_NX_UTIL_OFFSET 0x1B0
  215. #define VAS_NX_UTIL PPC_BITMASK(0, 63)
  216. /* SE: Side effects */
  217. #define VAS_NX_UTIL_SE_OFFSET 0x1B8
  218. #define VAS_NX_UTIL_SE PPC_BITMASK(0, 63)
  219. #define VAS_NX_UTIL_ADDER_OFFSET 0x180
  220. #define VAS_NX_UTIL_ADDER PPC_BITMASK(32, 63)
  221. /*
  222. * VREG(x):
  223. * Expand a register's short name (eg: LPID) into two parameters:
  224. * - the register's short name in string form ("LPID"), and
  225. * - the name of the macro (eg: VAS_LPID_OFFSET), defining the
  226. * register's offset in the window context
  227. */
  228. #define VREG_SFX(n, s) __stringify(n), VAS_##n##s
  229. #define VREG(r) VREG_SFX(r, _OFFSET)
  230. /*
  231. * Local Notify Scope Control Register. (Receive windows only).
  232. */
  233. enum vas_notify_scope {
  234. VAS_SCOPE_LOCAL,
  235. VAS_SCOPE_GROUP,
  236. VAS_SCOPE_VECTORED_GROUP,
  237. VAS_SCOPE_UNUSED,
  238. };
  239. /*
  240. * Local DMA Cache Control Register (Receive windows only).
  241. */
  242. enum vas_dma_type {
  243. VAS_DMA_TYPE_INJECT,
  244. VAS_DMA_TYPE_WRITE,
  245. };
  246. /*
  247. * Local Notify Scope Control Register. (Receive windows only).
  248. * Not applicable to NX receive windows.
  249. */
  250. enum vas_notify_after_count {
  251. VAS_NOTIFY_AFTER_256 = 0,
  252. VAS_NOTIFY_NONE,
  253. VAS_NOTIFY_AFTER_2
  254. };
  255. /*
  256. * One per instance of VAS. Each instance will have a separate set of
  257. * receive windows, one per coprocessor type.
  258. *
  259. * See also function header of set_vinst_win() for details on ->windows[]
  260. * and ->rxwin[] tables.
  261. */
  262. struct vas_instance {
  263. int vas_id;
  264. struct ida ida;
  265. struct list_head node;
  266. struct platform_device *pdev;
  267. u64 hvwc_bar_start;
  268. u64 uwc_bar_start;
  269. u64 paste_base_addr;
  270. u64 paste_win_id_shift;
  271. struct mutex mutex;
  272. struct vas_window *rxwin[VAS_COP_TYPE_MAX];
  273. struct vas_window *windows[VAS_WINDOWS_PER_CHIP];
  274. char *dbgname;
  275. struct dentry *dbgdir;
  276. };
  277. /*
  278. * In-kernel state a VAS window. One per window.
  279. */
  280. struct vas_window {
  281. /* Fields common to send and receive windows */
  282. struct vas_instance *vinst;
  283. int winid;
  284. bool tx_win; /* True if send window */
  285. bool nx_win; /* True if NX window */
  286. bool user_win; /* True if user space window */
  287. void *hvwc_map; /* HV window context */
  288. void *uwc_map; /* OS/User window context */
  289. pid_t pid; /* Linux process id of owner */
  290. int wcreds_max; /* Window credits */
  291. char *dbgname;
  292. struct dentry *dbgdir;
  293. /* Fields applicable only to send windows */
  294. void *paste_kaddr;
  295. char *paste_addr_name;
  296. struct vas_window *rxwin;
  297. /* Feilds applicable only to receive windows */
  298. enum vas_cop_type cop;
  299. atomic_t num_txwins;
  300. };
  301. /*
  302. * Container for the hardware state of a window. One per-window.
  303. *
  304. * A VAS Window context is a 512-byte area in the hardware that contains
  305. * a set of 64-bit registers. Individual bit-fields in these registers
  306. * determine the configuration/operation of the hardware. struct vas_winctx
  307. * is a container for the register fields in the window context.
  308. */
  309. struct vas_winctx {
  310. void *rx_fifo;
  311. int rx_fifo_size;
  312. int wcreds_max;
  313. int rsvd_txbuf_count;
  314. bool user_win;
  315. bool nx_win;
  316. bool fault_win;
  317. bool rsvd_txbuf_enable;
  318. bool pin_win;
  319. bool rej_no_credit;
  320. bool tx_wcred_mode;
  321. bool rx_wcred_mode;
  322. bool tx_word_mode;
  323. bool rx_word_mode;
  324. bool data_stamp;
  325. bool xtra_write;
  326. bool notify_disable;
  327. bool intr_disable;
  328. bool fifo_disable;
  329. bool notify_early;
  330. bool notify_os_intr_reg;
  331. int lpid;
  332. int pidr; /* value from SPRN_PID, not linux pid */
  333. int lnotify_lpid;
  334. int lnotify_pid;
  335. int lnotify_tid;
  336. u32 pswid;
  337. int rx_win_id;
  338. int fault_win_id;
  339. int tc_mode;
  340. u64 irq_port;
  341. enum vas_dma_type dma_type;
  342. enum vas_notify_scope min_scope;
  343. enum vas_notify_scope max_scope;
  344. enum vas_notify_after_count notify_after_count;
  345. };
  346. extern struct mutex vas_mutex;
  347. extern struct vas_instance *find_vas_instance(int vasid);
  348. extern void vas_init_dbgdir(void);
  349. extern void vas_instance_init_dbgdir(struct vas_instance *vinst);
  350. extern void vas_window_init_dbgdir(struct vas_window *win);
  351. extern void vas_window_free_dbgdir(struct vas_window *win);
  352. static inline void vas_log_write(struct vas_window *win, char *name,
  353. void *regptr, u64 val)
  354. {
  355. if (val)
  356. pr_debug("%swin #%d: %s reg %p, val 0x%016llx\n",
  357. win->tx_win ? "Tx" : "Rx", win->winid, name,
  358. regptr, val);
  359. }
  360. static inline void write_uwc_reg(struct vas_window *win, char *name,
  361. s32 reg, u64 val)
  362. {
  363. void *regptr;
  364. regptr = win->uwc_map + reg;
  365. vas_log_write(win, name, regptr, val);
  366. out_be64(regptr, val);
  367. }
  368. static inline void write_hvwc_reg(struct vas_window *win, char *name,
  369. s32 reg, u64 val)
  370. {
  371. void *regptr;
  372. regptr = win->hvwc_map + reg;
  373. vas_log_write(win, name, regptr, val);
  374. out_be64(regptr, val);
  375. }
  376. static inline u64 read_hvwc_reg(struct vas_window *win,
  377. char *name __maybe_unused, s32 reg)
  378. {
  379. return in_be64(win->hvwc_map+reg);
  380. }
  381. /*
  382. * Encode/decode the Partition Send Window ID (PSWID) for a window in
  383. * a way that we can uniquely identify any window in the system. i.e.
  384. * we should be able to locate the 'struct vas_window' given the PSWID.
  385. *
  386. * Bits Usage
  387. * 0:7 VAS id (8 bits)
  388. * 8:15 Unused, 0 (3 bits)
  389. * 16:31 Window id (16 bits)
  390. */
  391. static inline u32 encode_pswid(int vasid, int winid)
  392. {
  393. u32 pswid = 0;
  394. pswid |= vasid << (31 - 7);
  395. pswid |= winid;
  396. return pswid;
  397. }
  398. static inline void decode_pswid(u32 pswid, int *vasid, int *winid)
  399. {
  400. if (vasid)
  401. *vasid = pswid >> (31 - 7) & 0xFF;
  402. if (winid)
  403. *winid = pswid & 0xFFFF;
  404. }
  405. #endif /* _VAS_H */