isa207-common.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534
  1. /*
  2. * Common Performance counter support functions for PowerISA v2.07 processors.
  3. *
  4. * Copyright 2009 Paul Mackerras, IBM Corporation.
  5. * Copyright 2013 Michael Ellerman, IBM Corporation.
  6. * Copyright 2016 Madhavan Srinivasan, IBM Corporation.
  7. *
  8. * This program is free software; you can redistribute it and/or
  9. * modify it under the terms of the GNU General Public License
  10. * as published by the Free Software Foundation; either version
  11. * 2 of the License, or (at your option) any later version.
  12. */
  13. #include "isa207-common.h"
  14. PMU_FORMAT_ATTR(event, "config:0-49");
  15. PMU_FORMAT_ATTR(pmcxsel, "config:0-7");
  16. PMU_FORMAT_ATTR(mark, "config:8");
  17. PMU_FORMAT_ATTR(combine, "config:11");
  18. PMU_FORMAT_ATTR(unit, "config:12-15");
  19. PMU_FORMAT_ATTR(pmc, "config:16-19");
  20. PMU_FORMAT_ATTR(cache_sel, "config:20-23");
  21. PMU_FORMAT_ATTR(sample_mode, "config:24-28");
  22. PMU_FORMAT_ATTR(thresh_sel, "config:29-31");
  23. PMU_FORMAT_ATTR(thresh_stop, "config:32-35");
  24. PMU_FORMAT_ATTR(thresh_start, "config:36-39");
  25. PMU_FORMAT_ATTR(thresh_cmp, "config:40-49");
  26. struct attribute *isa207_pmu_format_attr[] = {
  27. &format_attr_event.attr,
  28. &format_attr_pmcxsel.attr,
  29. &format_attr_mark.attr,
  30. &format_attr_combine.attr,
  31. &format_attr_unit.attr,
  32. &format_attr_pmc.attr,
  33. &format_attr_cache_sel.attr,
  34. &format_attr_sample_mode.attr,
  35. &format_attr_thresh_sel.attr,
  36. &format_attr_thresh_stop.attr,
  37. &format_attr_thresh_start.attr,
  38. &format_attr_thresh_cmp.attr,
  39. NULL,
  40. };
  41. struct attribute_group isa207_pmu_format_group = {
  42. .name = "format",
  43. .attrs = isa207_pmu_format_attr,
  44. };
  45. static inline bool event_is_fab_match(u64 event)
  46. {
  47. /* Only check pmc, unit and pmcxsel, ignore the edge bit (0) */
  48. event &= 0xff0fe;
  49. /* PM_MRK_FAB_RSP_MATCH & PM_MRK_FAB_RSP_MATCH_CYC */
  50. return (event == 0x30056 || event == 0x4f052);
  51. }
  52. static bool is_event_valid(u64 event)
  53. {
  54. u64 valid_mask = EVENT_VALID_MASK;
  55. if (cpu_has_feature(CPU_FTR_ARCH_300) && !cpu_has_feature(CPU_FTR_POWER9_DD1))
  56. valid_mask = p9_EVENT_VALID_MASK;
  57. return !(event & ~valid_mask);
  58. }
  59. static inline bool is_event_marked(u64 event)
  60. {
  61. if (event & EVENT_IS_MARKED)
  62. return true;
  63. return false;
  64. }
  65. static void mmcra_sdar_mode(u64 event, unsigned long *mmcra)
  66. {
  67. /*
  68. * MMCRA[SDAR_MODE] specifices how the SDAR should be updated in
  69. * continous sampling mode.
  70. *
  71. * Incase of Power8:
  72. * MMCRA[SDAR_MODE] will be programmed as "0b01" for continous sampling
  73. * mode and will be un-changed when setting MMCRA[63] (Marked events).
  74. *
  75. * Incase of Power9:
  76. * Marked event: MMCRA[SDAR_MODE] will be set to 0b00 ('No Updates'),
  77. * or if group already have any marked events.
  78. * Non-Marked events (for DD1):
  79. * MMCRA[SDAR_MODE] will be set to 0b01
  80. * For rest
  81. * MMCRA[SDAR_MODE] will be set from event code.
  82. * If sdar_mode from event is zero, default to 0b01. Hardware
  83. * requires that we set a non-zero value.
  84. */
  85. if (cpu_has_feature(CPU_FTR_ARCH_300)) {
  86. if (is_event_marked(event) || (*mmcra & MMCRA_SAMPLE_ENABLE))
  87. *mmcra &= MMCRA_SDAR_MODE_NO_UPDATES;
  88. else if (!cpu_has_feature(CPU_FTR_POWER9_DD1) && p9_SDAR_MODE(event))
  89. *mmcra |= p9_SDAR_MODE(event) << MMCRA_SDAR_MODE_SHIFT;
  90. else
  91. *mmcra |= MMCRA_SDAR_MODE_DCACHE;
  92. } else
  93. *mmcra |= MMCRA_SDAR_MODE_TLB;
  94. }
  95. static u64 thresh_cmp_val(u64 value)
  96. {
  97. if (cpu_has_feature(CPU_FTR_ARCH_300) && !cpu_has_feature(CPU_FTR_POWER9_DD1))
  98. return value << p9_MMCRA_THR_CMP_SHIFT;
  99. return value << MMCRA_THR_CMP_SHIFT;
  100. }
  101. static unsigned long combine_from_event(u64 event)
  102. {
  103. if (cpu_has_feature(CPU_FTR_ARCH_300) && !cpu_has_feature(CPU_FTR_POWER9_DD1))
  104. return p9_EVENT_COMBINE(event);
  105. return EVENT_COMBINE(event);
  106. }
  107. static unsigned long combine_shift(unsigned long pmc)
  108. {
  109. if (cpu_has_feature(CPU_FTR_ARCH_300) && !cpu_has_feature(CPU_FTR_POWER9_DD1))
  110. return p9_MMCR1_COMBINE_SHIFT(pmc);
  111. return MMCR1_COMBINE_SHIFT(pmc);
  112. }
  113. static inline bool event_is_threshold(u64 event)
  114. {
  115. return (event >> EVENT_THR_SEL_SHIFT) & EVENT_THR_SEL_MASK;
  116. }
  117. static bool is_thresh_cmp_valid(u64 event)
  118. {
  119. unsigned int cmp, exp;
  120. /*
  121. * Check the mantissa upper two bits are not zero, unless the
  122. * exponent is also zero. See the THRESH_CMP_MANTISSA doc.
  123. */
  124. cmp = (event >> EVENT_THR_CMP_SHIFT) & EVENT_THR_CMP_MASK;
  125. exp = cmp >> 7;
  126. if (exp && (cmp & 0x60) == 0)
  127. return false;
  128. return true;
  129. }
  130. static inline u64 isa207_find_source(u64 idx, u32 sub_idx)
  131. {
  132. u64 ret = PERF_MEM_NA;
  133. switch(idx) {
  134. case 0:
  135. /* Nothing to do */
  136. break;
  137. case 1:
  138. ret = PH(LVL, L1);
  139. break;
  140. case 2:
  141. ret = PH(LVL, L2);
  142. break;
  143. case 3:
  144. ret = PH(LVL, L3);
  145. break;
  146. case 4:
  147. if (sub_idx <= 1)
  148. ret = PH(LVL, LOC_RAM);
  149. else if (sub_idx > 1 && sub_idx <= 2)
  150. ret = PH(LVL, REM_RAM1);
  151. else
  152. ret = PH(LVL, REM_RAM2);
  153. ret |= P(SNOOP, HIT);
  154. break;
  155. case 5:
  156. ret = PH(LVL, REM_CCE1);
  157. if ((sub_idx == 0) || (sub_idx == 2) || (sub_idx == 4))
  158. ret |= P(SNOOP, HIT);
  159. else if ((sub_idx == 1) || (sub_idx == 3) || (sub_idx == 5))
  160. ret |= P(SNOOP, HITM);
  161. break;
  162. case 6:
  163. ret = PH(LVL, REM_CCE2);
  164. if ((sub_idx == 0) || (sub_idx == 2))
  165. ret |= P(SNOOP, HIT);
  166. else if ((sub_idx == 1) || (sub_idx == 3))
  167. ret |= P(SNOOP, HITM);
  168. break;
  169. case 7:
  170. ret = PM(LVL, L1);
  171. break;
  172. }
  173. return ret;
  174. }
  175. void isa207_get_mem_data_src(union perf_mem_data_src *dsrc, u32 flags,
  176. struct pt_regs *regs)
  177. {
  178. u64 idx;
  179. u32 sub_idx;
  180. u64 sier;
  181. u64 val;
  182. /* Skip if no SIER support */
  183. if (!(flags & PPMU_HAS_SIER)) {
  184. dsrc->val = 0;
  185. return;
  186. }
  187. sier = mfspr(SPRN_SIER);
  188. val = (sier & ISA207_SIER_TYPE_MASK) >> ISA207_SIER_TYPE_SHIFT;
  189. if (val == 1 || val == 2) {
  190. idx = (sier & ISA207_SIER_LDST_MASK) >> ISA207_SIER_LDST_SHIFT;
  191. sub_idx = (sier & ISA207_SIER_DATA_SRC_MASK) >> ISA207_SIER_DATA_SRC_SHIFT;
  192. dsrc->val = isa207_find_source(idx, sub_idx);
  193. dsrc->val |= (val == 1) ? P(OP, LOAD) : P(OP, STORE);
  194. }
  195. }
  196. void isa207_get_mem_weight(u64 *weight)
  197. {
  198. u64 mmcra = mfspr(SPRN_MMCRA);
  199. u64 exp = MMCRA_THR_CTR_EXP(mmcra);
  200. u64 mantissa = MMCRA_THR_CTR_MANT(mmcra);
  201. *weight = mantissa << (2 * exp);
  202. }
  203. int isa207_get_constraint(u64 event, unsigned long *maskp, unsigned long *valp)
  204. {
  205. unsigned int unit, pmc, cache, ebb;
  206. unsigned long mask, value;
  207. mask = value = 0;
  208. if (!is_event_valid(event))
  209. return -1;
  210. pmc = (event >> EVENT_PMC_SHIFT) & EVENT_PMC_MASK;
  211. unit = (event >> EVENT_UNIT_SHIFT) & EVENT_UNIT_MASK;
  212. cache = (event >> EVENT_CACHE_SEL_SHIFT) & EVENT_CACHE_SEL_MASK;
  213. ebb = (event >> EVENT_EBB_SHIFT) & EVENT_EBB_MASK;
  214. if (pmc) {
  215. u64 base_event;
  216. if (pmc > 6)
  217. return -1;
  218. /* Ignore Linux defined bits when checking event below */
  219. base_event = event & ~EVENT_LINUX_MASK;
  220. if (pmc >= 5 && base_event != 0x500fa &&
  221. base_event != 0x600f4)
  222. return -1;
  223. mask |= CNST_PMC_MASK(pmc);
  224. value |= CNST_PMC_VAL(pmc);
  225. }
  226. if (pmc <= 4) {
  227. /*
  228. * Add to number of counters in use. Note this includes events with
  229. * a PMC of 0 - they still need a PMC, it's just assigned later.
  230. * Don't count events on PMC 5 & 6, there is only one valid event
  231. * on each of those counters, and they are handled above.
  232. */
  233. mask |= CNST_NC_MASK;
  234. value |= CNST_NC_VAL;
  235. }
  236. if (unit >= 6 && unit <= 9) {
  237. /*
  238. * L2/L3 events contain a cache selector field, which is
  239. * supposed to be programmed into MMCRC. However MMCRC is only
  240. * HV writable, and there is no API for guest kernels to modify
  241. * it. The solution is for the hypervisor to initialise the
  242. * field to zeroes, and for us to only ever allow events that
  243. * have a cache selector of zero. The bank selector (bit 3) is
  244. * irrelevant, as long as the rest of the value is 0.
  245. */
  246. if (cache & 0x7)
  247. return -1;
  248. } else if (event & EVENT_IS_L1) {
  249. mask |= CNST_L1_QUAL_MASK;
  250. value |= CNST_L1_QUAL_VAL(cache);
  251. }
  252. if (is_event_marked(event)) {
  253. mask |= CNST_SAMPLE_MASK;
  254. value |= CNST_SAMPLE_VAL(event >> EVENT_SAMPLE_SHIFT);
  255. }
  256. if (cpu_has_feature(CPU_FTR_ARCH_300)) {
  257. if (event_is_threshold(event) && is_thresh_cmp_valid(event)) {
  258. mask |= CNST_THRESH_MASK;
  259. value |= CNST_THRESH_VAL(event >> EVENT_THRESH_SHIFT);
  260. }
  261. } else {
  262. /*
  263. * Special case for PM_MRK_FAB_RSP_MATCH and PM_MRK_FAB_RSP_MATCH_CYC,
  264. * the threshold control bits are used for the match value.
  265. */
  266. if (event_is_fab_match(event)) {
  267. mask |= CNST_FAB_MATCH_MASK;
  268. value |= CNST_FAB_MATCH_VAL(event >> EVENT_THR_CTL_SHIFT);
  269. } else {
  270. if (!is_thresh_cmp_valid(event))
  271. return -1;
  272. mask |= CNST_THRESH_MASK;
  273. value |= CNST_THRESH_VAL(event >> EVENT_THRESH_SHIFT);
  274. }
  275. }
  276. if (!pmc && ebb)
  277. /* EBB events must specify the PMC */
  278. return -1;
  279. if (event & EVENT_WANTS_BHRB) {
  280. if (!ebb)
  281. /* Only EBB events can request BHRB */
  282. return -1;
  283. mask |= CNST_IFM_MASK;
  284. value |= CNST_IFM_VAL(event >> EVENT_IFM_SHIFT);
  285. }
  286. /*
  287. * All events must agree on EBB, either all request it or none.
  288. * EBB events are pinned & exclusive, so this should never actually
  289. * hit, but we leave it as a fallback in case.
  290. */
  291. mask |= CNST_EBB_VAL(ebb);
  292. value |= CNST_EBB_MASK;
  293. *maskp = mask;
  294. *valp = value;
  295. return 0;
  296. }
  297. int isa207_compute_mmcr(u64 event[], int n_ev,
  298. unsigned int hwc[], unsigned long mmcr[],
  299. struct perf_event *pevents[])
  300. {
  301. unsigned long mmcra, mmcr1, mmcr2, unit, combine, psel, cache, val;
  302. unsigned int pmc, pmc_inuse;
  303. int i;
  304. pmc_inuse = 0;
  305. /* First pass to count resource use */
  306. for (i = 0; i < n_ev; ++i) {
  307. pmc = (event[i] >> EVENT_PMC_SHIFT) & EVENT_PMC_MASK;
  308. if (pmc)
  309. pmc_inuse |= 1 << pmc;
  310. }
  311. mmcra = mmcr1 = mmcr2 = 0;
  312. /* Second pass: assign PMCs, set all MMCR1 fields */
  313. for (i = 0; i < n_ev; ++i) {
  314. pmc = (event[i] >> EVENT_PMC_SHIFT) & EVENT_PMC_MASK;
  315. unit = (event[i] >> EVENT_UNIT_SHIFT) & EVENT_UNIT_MASK;
  316. combine = combine_from_event(event[i]);
  317. psel = event[i] & EVENT_PSEL_MASK;
  318. if (!pmc) {
  319. for (pmc = 1; pmc <= 4; ++pmc) {
  320. if (!(pmc_inuse & (1 << pmc)))
  321. break;
  322. }
  323. pmc_inuse |= 1 << pmc;
  324. }
  325. if (pmc <= 4) {
  326. mmcr1 |= unit << MMCR1_UNIT_SHIFT(pmc);
  327. mmcr1 |= combine << combine_shift(pmc);
  328. mmcr1 |= psel << MMCR1_PMCSEL_SHIFT(pmc);
  329. }
  330. /* In continuous sampling mode, update SDAR on TLB miss */
  331. mmcra_sdar_mode(event[i], &mmcra);
  332. if (event[i] & EVENT_IS_L1) {
  333. cache = event[i] >> EVENT_CACHE_SEL_SHIFT;
  334. mmcr1 |= (cache & 1) << MMCR1_IC_QUAL_SHIFT;
  335. cache >>= 1;
  336. mmcr1 |= (cache & 1) << MMCR1_DC_QUAL_SHIFT;
  337. }
  338. if (is_event_marked(event[i])) {
  339. mmcra |= MMCRA_SAMPLE_ENABLE;
  340. val = (event[i] >> EVENT_SAMPLE_SHIFT) & EVENT_SAMPLE_MASK;
  341. if (val) {
  342. mmcra |= (val & 3) << MMCRA_SAMP_MODE_SHIFT;
  343. mmcra |= (val >> 2) << MMCRA_SAMP_ELIG_SHIFT;
  344. }
  345. }
  346. /*
  347. * PM_MRK_FAB_RSP_MATCH and PM_MRK_FAB_RSP_MATCH_CYC,
  348. * the threshold bits are used for the match value.
  349. */
  350. if (!cpu_has_feature(CPU_FTR_ARCH_300) && event_is_fab_match(event[i])) {
  351. mmcr1 |= ((event[i] >> EVENT_THR_CTL_SHIFT) &
  352. EVENT_THR_CTL_MASK) << MMCR1_FAB_SHIFT;
  353. } else {
  354. val = (event[i] >> EVENT_THR_CTL_SHIFT) & EVENT_THR_CTL_MASK;
  355. mmcra |= val << MMCRA_THR_CTL_SHIFT;
  356. val = (event[i] >> EVENT_THR_SEL_SHIFT) & EVENT_THR_SEL_MASK;
  357. mmcra |= val << MMCRA_THR_SEL_SHIFT;
  358. val = (event[i] >> EVENT_THR_CMP_SHIFT) & EVENT_THR_CMP_MASK;
  359. mmcra |= thresh_cmp_val(val);
  360. }
  361. if (event[i] & EVENT_WANTS_BHRB) {
  362. val = (event[i] >> EVENT_IFM_SHIFT) & EVENT_IFM_MASK;
  363. mmcra |= val << MMCRA_IFM_SHIFT;
  364. }
  365. if (pevents[i]->attr.exclude_user)
  366. mmcr2 |= MMCR2_FCP(pmc);
  367. if (pevents[i]->attr.exclude_hv)
  368. mmcr2 |= MMCR2_FCH(pmc);
  369. if (pevents[i]->attr.exclude_kernel) {
  370. if (cpu_has_feature(CPU_FTR_HVMODE))
  371. mmcr2 |= MMCR2_FCH(pmc);
  372. else
  373. mmcr2 |= MMCR2_FCS(pmc);
  374. }
  375. hwc[i] = pmc - 1;
  376. }
  377. /* Return MMCRx values */
  378. mmcr[0] = 0;
  379. /* pmc_inuse is 1-based */
  380. if (pmc_inuse & 2)
  381. mmcr[0] = MMCR0_PMC1CE;
  382. if (pmc_inuse & 0x7c)
  383. mmcr[0] |= MMCR0_PMCjCE;
  384. /* If we're not using PMC 5 or 6, freeze them */
  385. if (!(pmc_inuse & 0x60))
  386. mmcr[0] |= MMCR0_FC56;
  387. mmcr[1] = mmcr1;
  388. mmcr[2] = mmcra;
  389. mmcr[3] = mmcr2;
  390. return 0;
  391. }
  392. void isa207_disable_pmc(unsigned int pmc, unsigned long mmcr[])
  393. {
  394. if (pmc <= 3)
  395. mmcr[1] &= ~(0xffUL << MMCR1_PMCSEL_SHIFT(pmc + 1));
  396. }
  397. static int find_alternative(u64 event, const unsigned int ev_alt[][MAX_ALT], int size)
  398. {
  399. int i, j;
  400. for (i = 0; i < size; ++i) {
  401. if (event < ev_alt[i][0])
  402. break;
  403. for (j = 0; j < MAX_ALT && ev_alt[i][j]; ++j)
  404. if (event == ev_alt[i][j])
  405. return i;
  406. }
  407. return -1;
  408. }
  409. int isa207_get_alternatives(u64 event, u64 alt[], int size, unsigned int flags,
  410. const unsigned int ev_alt[][MAX_ALT])
  411. {
  412. int i, j, num_alt = 0;
  413. u64 alt_event;
  414. alt[num_alt++] = event;
  415. i = find_alternative(event, ev_alt, size);
  416. if (i >= 0) {
  417. /* Filter out the original event, it's already in alt[0] */
  418. for (j = 0; j < MAX_ALT; ++j) {
  419. alt_event = ev_alt[i][j];
  420. if (alt_event && alt_event != event)
  421. alt[num_alt++] = alt_event;
  422. }
  423. }
  424. if (flags & PPMU_ONLY_COUNT_RUN) {
  425. /*
  426. * We're only counting in RUN state, so PM_CYC is equivalent to
  427. * PM_RUN_CYC and PM_INST_CMPL === PM_RUN_INST_CMPL.
  428. */
  429. j = num_alt;
  430. for (i = 0; i < num_alt; ++i) {
  431. switch (alt[i]) {
  432. case 0x1e: /* PMC_CYC */
  433. alt[j++] = 0x600f4; /* PM_RUN_CYC */
  434. break;
  435. case 0x600f4:
  436. alt[j++] = 0x1e;
  437. break;
  438. case 0x2: /* PM_INST_CMPL */
  439. alt[j++] = 0x500fa; /* PM_RUN_INST_CMPL */
  440. break;
  441. case 0x500fa:
  442. alt[j++] = 0x2;
  443. break;
  444. }
  445. }
  446. num_alt = j;
  447. }
  448. return num_alt;
  449. }