book3s_pr.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128
  1. /*
  2. * Copyright (C) 2009. SUSE Linux Products GmbH. All rights reserved.
  3. *
  4. * Authors:
  5. * Alexander Graf <agraf@suse.de>
  6. * Kevin Wolf <mail@kevin-wolf.de>
  7. * Paul Mackerras <paulus@samba.org>
  8. *
  9. * Description:
  10. * Functions relating to running KVM on Book 3S processors where
  11. * we don't have access to hypervisor mode, and we run the guest
  12. * in problem state (user mode).
  13. *
  14. * This file is derived from arch/powerpc/kvm/44x.c,
  15. * by Hollis Blanchard <hollisb@us.ibm.com>.
  16. *
  17. * This program is free software; you can redistribute it and/or modify
  18. * it under the terms of the GNU General Public License, version 2, as
  19. * published by the Free Software Foundation.
  20. */
  21. #include <linux/kvm_host.h>
  22. #include <linux/export.h>
  23. #include <linux/err.h>
  24. #include <linux/slab.h>
  25. #include <asm/reg.h>
  26. #include <asm/cputable.h>
  27. #include <asm/cacheflush.h>
  28. #include <asm/tlbflush.h>
  29. #include <linux/uaccess.h>
  30. #include <asm/io.h>
  31. #include <asm/kvm_ppc.h>
  32. #include <asm/kvm_book3s.h>
  33. #include <asm/mmu_context.h>
  34. #include <asm/switch_to.h>
  35. #include <asm/firmware.h>
  36. #include <asm/setup.h>
  37. #include <linux/gfp.h>
  38. #include <linux/sched.h>
  39. #include <linux/vmalloc.h>
  40. #include <linux/highmem.h>
  41. #include <linux/module.h>
  42. #include <linux/miscdevice.h>
  43. #include <asm/asm-prototypes.h>
  44. #include <asm/tm.h>
  45. #include "book3s.h"
  46. #define CREATE_TRACE_POINTS
  47. #include "trace_pr.h"
  48. /* #define EXIT_DEBUG */
  49. /* #define DEBUG_EXT */
  50. static int kvmppc_handle_ext(struct kvm_vcpu *vcpu, unsigned int exit_nr,
  51. ulong msr);
  52. #ifdef CONFIG_PPC_BOOK3S_64
  53. static int kvmppc_handle_fac(struct kvm_vcpu *vcpu, ulong fac);
  54. #endif
  55. /* Some compatibility defines */
  56. #ifdef CONFIG_PPC_BOOK3S_32
  57. #define MSR_USER32 MSR_USER
  58. #define MSR_USER64 MSR_USER
  59. #define HW_PAGE_SIZE PAGE_SIZE
  60. #define HPTE_R_M _PAGE_COHERENT
  61. #endif
  62. static bool kvmppc_is_split_real(struct kvm_vcpu *vcpu)
  63. {
  64. ulong msr = kvmppc_get_msr(vcpu);
  65. return (msr & (MSR_IR|MSR_DR)) == MSR_DR;
  66. }
  67. static void kvmppc_fixup_split_real(struct kvm_vcpu *vcpu)
  68. {
  69. ulong msr = kvmppc_get_msr(vcpu);
  70. ulong pc = kvmppc_get_pc(vcpu);
  71. /* We are in DR only split real mode */
  72. if ((msr & (MSR_IR|MSR_DR)) != MSR_DR)
  73. return;
  74. /* We have not fixed up the guest already */
  75. if (vcpu->arch.hflags & BOOK3S_HFLAG_SPLIT_HACK)
  76. return;
  77. /* The code is in fixupable address space */
  78. if (pc & SPLIT_HACK_MASK)
  79. return;
  80. vcpu->arch.hflags |= BOOK3S_HFLAG_SPLIT_HACK;
  81. kvmppc_set_pc(vcpu, pc | SPLIT_HACK_OFFS);
  82. }
  83. void kvmppc_unfixup_split_real(struct kvm_vcpu *vcpu);
  84. static void kvmppc_core_vcpu_load_pr(struct kvm_vcpu *vcpu, int cpu)
  85. {
  86. #ifdef CONFIG_PPC_BOOK3S_64
  87. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  88. memcpy(svcpu->slb, to_book3s(vcpu)->slb_shadow, sizeof(svcpu->slb));
  89. svcpu->slb_max = to_book3s(vcpu)->slb_shadow_max;
  90. svcpu->in_use = 0;
  91. svcpu_put(svcpu);
  92. #endif
  93. /* Disable AIL if supported */
  94. if (cpu_has_feature(CPU_FTR_HVMODE) &&
  95. cpu_has_feature(CPU_FTR_ARCH_207S))
  96. mtspr(SPRN_LPCR, mfspr(SPRN_LPCR) & ~LPCR_AIL);
  97. vcpu->cpu = smp_processor_id();
  98. #ifdef CONFIG_PPC_BOOK3S_32
  99. current->thread.kvm_shadow_vcpu = vcpu->arch.shadow_vcpu;
  100. #endif
  101. if (kvmppc_is_split_real(vcpu))
  102. kvmppc_fixup_split_real(vcpu);
  103. kvmppc_restore_tm_pr(vcpu);
  104. }
  105. static void kvmppc_core_vcpu_put_pr(struct kvm_vcpu *vcpu)
  106. {
  107. #ifdef CONFIG_PPC_BOOK3S_64
  108. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  109. if (svcpu->in_use) {
  110. kvmppc_copy_from_svcpu(vcpu);
  111. }
  112. memcpy(to_book3s(vcpu)->slb_shadow, svcpu->slb, sizeof(svcpu->slb));
  113. to_book3s(vcpu)->slb_shadow_max = svcpu->slb_max;
  114. svcpu_put(svcpu);
  115. #endif
  116. if (kvmppc_is_split_real(vcpu))
  117. kvmppc_unfixup_split_real(vcpu);
  118. kvmppc_giveup_ext(vcpu, MSR_FP | MSR_VEC | MSR_VSX);
  119. kvmppc_giveup_fac(vcpu, FSCR_TAR_LG);
  120. kvmppc_save_tm_pr(vcpu);
  121. /* Enable AIL if supported */
  122. if (cpu_has_feature(CPU_FTR_HVMODE) &&
  123. cpu_has_feature(CPU_FTR_ARCH_207S))
  124. mtspr(SPRN_LPCR, mfspr(SPRN_LPCR) | LPCR_AIL_3);
  125. vcpu->cpu = -1;
  126. }
  127. /* Copy data needed by real-mode code from vcpu to shadow vcpu */
  128. void kvmppc_copy_to_svcpu(struct kvm_vcpu *vcpu)
  129. {
  130. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  131. svcpu->gpr[0] = vcpu->arch.regs.gpr[0];
  132. svcpu->gpr[1] = vcpu->arch.regs.gpr[1];
  133. svcpu->gpr[2] = vcpu->arch.regs.gpr[2];
  134. svcpu->gpr[3] = vcpu->arch.regs.gpr[3];
  135. svcpu->gpr[4] = vcpu->arch.regs.gpr[4];
  136. svcpu->gpr[5] = vcpu->arch.regs.gpr[5];
  137. svcpu->gpr[6] = vcpu->arch.regs.gpr[6];
  138. svcpu->gpr[7] = vcpu->arch.regs.gpr[7];
  139. svcpu->gpr[8] = vcpu->arch.regs.gpr[8];
  140. svcpu->gpr[9] = vcpu->arch.regs.gpr[9];
  141. svcpu->gpr[10] = vcpu->arch.regs.gpr[10];
  142. svcpu->gpr[11] = vcpu->arch.regs.gpr[11];
  143. svcpu->gpr[12] = vcpu->arch.regs.gpr[12];
  144. svcpu->gpr[13] = vcpu->arch.regs.gpr[13];
  145. svcpu->cr = vcpu->arch.cr;
  146. svcpu->xer = vcpu->arch.regs.xer;
  147. svcpu->ctr = vcpu->arch.regs.ctr;
  148. svcpu->lr = vcpu->arch.regs.link;
  149. svcpu->pc = vcpu->arch.regs.nip;
  150. #ifdef CONFIG_PPC_BOOK3S_64
  151. svcpu->shadow_fscr = vcpu->arch.shadow_fscr;
  152. #endif
  153. /*
  154. * Now also save the current time base value. We use this
  155. * to find the guest purr and spurr value.
  156. */
  157. vcpu->arch.entry_tb = get_tb();
  158. vcpu->arch.entry_vtb = get_vtb();
  159. if (cpu_has_feature(CPU_FTR_ARCH_207S))
  160. vcpu->arch.entry_ic = mfspr(SPRN_IC);
  161. svcpu->in_use = true;
  162. svcpu_put(svcpu);
  163. }
  164. static void kvmppc_recalc_shadow_msr(struct kvm_vcpu *vcpu)
  165. {
  166. ulong guest_msr = kvmppc_get_msr(vcpu);
  167. ulong smsr = guest_msr;
  168. /* Guest MSR values */
  169. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  170. smsr &= MSR_FE0 | MSR_FE1 | MSR_SF | MSR_SE | MSR_BE | MSR_LE |
  171. MSR_TM | MSR_TS_MASK;
  172. #else
  173. smsr &= MSR_FE0 | MSR_FE1 | MSR_SF | MSR_SE | MSR_BE | MSR_LE;
  174. #endif
  175. /* Process MSR values */
  176. smsr |= MSR_ME | MSR_RI | MSR_IR | MSR_DR | MSR_PR | MSR_EE;
  177. /* External providers the guest reserved */
  178. smsr |= (guest_msr & vcpu->arch.guest_owned_ext);
  179. /* 64-bit Process MSR values */
  180. #ifdef CONFIG_PPC_BOOK3S_64
  181. smsr |= MSR_ISF | MSR_HV;
  182. #endif
  183. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  184. /*
  185. * in guest privileged state, we want to fail all TM transactions.
  186. * So disable MSR TM bit so that all tbegin. will be able to be
  187. * trapped into host.
  188. */
  189. if (!(guest_msr & MSR_PR))
  190. smsr &= ~MSR_TM;
  191. #endif
  192. vcpu->arch.shadow_msr = smsr;
  193. }
  194. /* Copy data touched by real-mode code from shadow vcpu back to vcpu */
  195. void kvmppc_copy_from_svcpu(struct kvm_vcpu *vcpu)
  196. {
  197. struct kvmppc_book3s_shadow_vcpu *svcpu = svcpu_get(vcpu);
  198. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  199. ulong old_msr;
  200. #endif
  201. /*
  202. * Maybe we were already preempted and synced the svcpu from
  203. * our preempt notifiers. Don't bother touching this svcpu then.
  204. */
  205. if (!svcpu->in_use)
  206. goto out;
  207. vcpu->arch.regs.gpr[0] = svcpu->gpr[0];
  208. vcpu->arch.regs.gpr[1] = svcpu->gpr[1];
  209. vcpu->arch.regs.gpr[2] = svcpu->gpr[2];
  210. vcpu->arch.regs.gpr[3] = svcpu->gpr[3];
  211. vcpu->arch.regs.gpr[4] = svcpu->gpr[4];
  212. vcpu->arch.regs.gpr[5] = svcpu->gpr[5];
  213. vcpu->arch.regs.gpr[6] = svcpu->gpr[6];
  214. vcpu->arch.regs.gpr[7] = svcpu->gpr[7];
  215. vcpu->arch.regs.gpr[8] = svcpu->gpr[8];
  216. vcpu->arch.regs.gpr[9] = svcpu->gpr[9];
  217. vcpu->arch.regs.gpr[10] = svcpu->gpr[10];
  218. vcpu->arch.regs.gpr[11] = svcpu->gpr[11];
  219. vcpu->arch.regs.gpr[12] = svcpu->gpr[12];
  220. vcpu->arch.regs.gpr[13] = svcpu->gpr[13];
  221. vcpu->arch.cr = svcpu->cr;
  222. vcpu->arch.regs.xer = svcpu->xer;
  223. vcpu->arch.regs.ctr = svcpu->ctr;
  224. vcpu->arch.regs.link = svcpu->lr;
  225. vcpu->arch.regs.nip = svcpu->pc;
  226. vcpu->arch.shadow_srr1 = svcpu->shadow_srr1;
  227. vcpu->arch.fault_dar = svcpu->fault_dar;
  228. vcpu->arch.fault_dsisr = svcpu->fault_dsisr;
  229. vcpu->arch.last_inst = svcpu->last_inst;
  230. #ifdef CONFIG_PPC_BOOK3S_64
  231. vcpu->arch.shadow_fscr = svcpu->shadow_fscr;
  232. #endif
  233. /*
  234. * Update purr and spurr using time base on exit.
  235. */
  236. vcpu->arch.purr += get_tb() - vcpu->arch.entry_tb;
  237. vcpu->arch.spurr += get_tb() - vcpu->arch.entry_tb;
  238. to_book3s(vcpu)->vtb += get_vtb() - vcpu->arch.entry_vtb;
  239. if (cpu_has_feature(CPU_FTR_ARCH_207S))
  240. vcpu->arch.ic += mfspr(SPRN_IC) - vcpu->arch.entry_ic;
  241. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  242. /*
  243. * Unlike other MSR bits, MSR[TS]bits can be changed at guest without
  244. * notifying host:
  245. * modified by unprivileged instructions like "tbegin"/"tend"/
  246. * "tresume"/"tsuspend" in PR KVM guest.
  247. *
  248. * It is necessary to sync here to calculate a correct shadow_msr.
  249. *
  250. * privileged guest's tbegin will be failed at present. So we
  251. * only take care of problem state guest.
  252. */
  253. old_msr = kvmppc_get_msr(vcpu);
  254. if (unlikely((old_msr & MSR_PR) &&
  255. (vcpu->arch.shadow_srr1 & (MSR_TS_MASK)) !=
  256. (old_msr & (MSR_TS_MASK)))) {
  257. old_msr &= ~(MSR_TS_MASK);
  258. old_msr |= (vcpu->arch.shadow_srr1 & (MSR_TS_MASK));
  259. kvmppc_set_msr_fast(vcpu, old_msr);
  260. kvmppc_recalc_shadow_msr(vcpu);
  261. }
  262. #endif
  263. svcpu->in_use = false;
  264. out:
  265. svcpu_put(svcpu);
  266. }
  267. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  268. void kvmppc_save_tm_sprs(struct kvm_vcpu *vcpu)
  269. {
  270. tm_enable();
  271. vcpu->arch.tfhar = mfspr(SPRN_TFHAR);
  272. vcpu->arch.texasr = mfspr(SPRN_TEXASR);
  273. vcpu->arch.tfiar = mfspr(SPRN_TFIAR);
  274. tm_disable();
  275. }
  276. void kvmppc_restore_tm_sprs(struct kvm_vcpu *vcpu)
  277. {
  278. tm_enable();
  279. mtspr(SPRN_TFHAR, vcpu->arch.tfhar);
  280. mtspr(SPRN_TEXASR, vcpu->arch.texasr);
  281. mtspr(SPRN_TFIAR, vcpu->arch.tfiar);
  282. tm_disable();
  283. }
  284. /* loadup math bits which is enabled at kvmppc_get_msr() but not enabled at
  285. * hardware.
  286. */
  287. static void kvmppc_handle_lost_math_exts(struct kvm_vcpu *vcpu)
  288. {
  289. ulong exit_nr;
  290. ulong ext_diff = (kvmppc_get_msr(vcpu) & ~vcpu->arch.guest_owned_ext) &
  291. (MSR_FP | MSR_VEC | MSR_VSX);
  292. if (!ext_diff)
  293. return;
  294. if (ext_diff == MSR_FP)
  295. exit_nr = BOOK3S_INTERRUPT_FP_UNAVAIL;
  296. else if (ext_diff == MSR_VEC)
  297. exit_nr = BOOK3S_INTERRUPT_ALTIVEC;
  298. else
  299. exit_nr = BOOK3S_INTERRUPT_VSX;
  300. kvmppc_handle_ext(vcpu, exit_nr, ext_diff);
  301. }
  302. void kvmppc_save_tm_pr(struct kvm_vcpu *vcpu)
  303. {
  304. if (!(MSR_TM_ACTIVE(kvmppc_get_msr(vcpu)))) {
  305. kvmppc_save_tm_sprs(vcpu);
  306. return;
  307. }
  308. kvmppc_giveup_fac(vcpu, FSCR_TAR_LG);
  309. kvmppc_giveup_ext(vcpu, MSR_VSX);
  310. preempt_disable();
  311. _kvmppc_save_tm_pr(vcpu, mfmsr());
  312. preempt_enable();
  313. }
  314. void kvmppc_restore_tm_pr(struct kvm_vcpu *vcpu)
  315. {
  316. if (!MSR_TM_ACTIVE(kvmppc_get_msr(vcpu))) {
  317. kvmppc_restore_tm_sprs(vcpu);
  318. if (kvmppc_get_msr(vcpu) & MSR_TM) {
  319. kvmppc_handle_lost_math_exts(vcpu);
  320. if (vcpu->arch.fscr & FSCR_TAR)
  321. kvmppc_handle_fac(vcpu, FSCR_TAR_LG);
  322. }
  323. return;
  324. }
  325. preempt_disable();
  326. _kvmppc_restore_tm_pr(vcpu, kvmppc_get_msr(vcpu));
  327. preempt_enable();
  328. if (kvmppc_get_msr(vcpu) & MSR_TM) {
  329. kvmppc_handle_lost_math_exts(vcpu);
  330. if (vcpu->arch.fscr & FSCR_TAR)
  331. kvmppc_handle_fac(vcpu, FSCR_TAR_LG);
  332. }
  333. }
  334. #endif
  335. static int kvmppc_core_check_requests_pr(struct kvm_vcpu *vcpu)
  336. {
  337. int r = 1; /* Indicate we want to get back into the guest */
  338. /* We misuse TLB_FLUSH to indicate that we want to clear
  339. all shadow cache entries */
  340. if (kvm_check_request(KVM_REQ_TLB_FLUSH, vcpu))
  341. kvmppc_mmu_pte_flush(vcpu, 0, 0);
  342. return r;
  343. }
  344. /************* MMU Notifiers *************/
  345. static void do_kvm_unmap_hva(struct kvm *kvm, unsigned long start,
  346. unsigned long end)
  347. {
  348. long i;
  349. struct kvm_vcpu *vcpu;
  350. struct kvm_memslots *slots;
  351. struct kvm_memory_slot *memslot;
  352. slots = kvm_memslots(kvm);
  353. kvm_for_each_memslot(memslot, slots) {
  354. unsigned long hva_start, hva_end;
  355. gfn_t gfn, gfn_end;
  356. hva_start = max(start, memslot->userspace_addr);
  357. hva_end = min(end, memslot->userspace_addr +
  358. (memslot->npages << PAGE_SHIFT));
  359. if (hva_start >= hva_end)
  360. continue;
  361. /*
  362. * {gfn(page) | page intersects with [hva_start, hva_end)} =
  363. * {gfn, gfn+1, ..., gfn_end-1}.
  364. */
  365. gfn = hva_to_gfn_memslot(hva_start, memslot);
  366. gfn_end = hva_to_gfn_memslot(hva_end + PAGE_SIZE - 1, memslot);
  367. kvm_for_each_vcpu(i, vcpu, kvm)
  368. kvmppc_mmu_pte_pflush(vcpu, gfn << PAGE_SHIFT,
  369. gfn_end << PAGE_SHIFT);
  370. }
  371. }
  372. static int kvm_unmap_hva_range_pr(struct kvm *kvm, unsigned long start,
  373. unsigned long end)
  374. {
  375. do_kvm_unmap_hva(kvm, start, end);
  376. return 0;
  377. }
  378. static int kvm_age_hva_pr(struct kvm *kvm, unsigned long start,
  379. unsigned long end)
  380. {
  381. /* XXX could be more clever ;) */
  382. return 0;
  383. }
  384. static int kvm_test_age_hva_pr(struct kvm *kvm, unsigned long hva)
  385. {
  386. /* XXX could be more clever ;) */
  387. return 0;
  388. }
  389. static void kvm_set_spte_hva_pr(struct kvm *kvm, unsigned long hva, pte_t pte)
  390. {
  391. /* The page will get remapped properly on its next fault */
  392. do_kvm_unmap_hva(kvm, hva, hva + PAGE_SIZE);
  393. }
  394. /*****************************************/
  395. static void kvmppc_set_msr_pr(struct kvm_vcpu *vcpu, u64 msr)
  396. {
  397. ulong old_msr;
  398. /* For PAPR guest, make sure MSR reflects guest mode */
  399. if (vcpu->arch.papr_enabled)
  400. msr = (msr & ~MSR_HV) | MSR_ME;
  401. #ifdef EXIT_DEBUG
  402. printk(KERN_INFO "KVM: Set MSR to 0x%llx\n", msr);
  403. #endif
  404. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  405. /* We should never target guest MSR to TS=10 && PR=0,
  406. * since we always fail transaction for guest privilege
  407. * state.
  408. */
  409. if (!(msr & MSR_PR) && MSR_TM_TRANSACTIONAL(msr))
  410. kvmppc_emulate_tabort(vcpu,
  411. TM_CAUSE_KVM_FAC_UNAV | TM_CAUSE_PERSISTENT);
  412. #endif
  413. old_msr = kvmppc_get_msr(vcpu);
  414. msr &= to_book3s(vcpu)->msr_mask;
  415. kvmppc_set_msr_fast(vcpu, msr);
  416. kvmppc_recalc_shadow_msr(vcpu);
  417. if (msr & MSR_POW) {
  418. if (!vcpu->arch.pending_exceptions) {
  419. kvm_vcpu_block(vcpu);
  420. kvm_clear_request(KVM_REQ_UNHALT, vcpu);
  421. vcpu->stat.halt_wakeup++;
  422. /* Unset POW bit after we woke up */
  423. msr &= ~MSR_POW;
  424. kvmppc_set_msr_fast(vcpu, msr);
  425. }
  426. }
  427. if (kvmppc_is_split_real(vcpu))
  428. kvmppc_fixup_split_real(vcpu);
  429. else
  430. kvmppc_unfixup_split_real(vcpu);
  431. if ((kvmppc_get_msr(vcpu) & (MSR_PR|MSR_IR|MSR_DR)) !=
  432. (old_msr & (MSR_PR|MSR_IR|MSR_DR))) {
  433. kvmppc_mmu_flush_segments(vcpu);
  434. kvmppc_mmu_map_segment(vcpu, kvmppc_get_pc(vcpu));
  435. /* Preload magic page segment when in kernel mode */
  436. if (!(msr & MSR_PR) && vcpu->arch.magic_page_pa) {
  437. struct kvm_vcpu_arch *a = &vcpu->arch;
  438. if (msr & MSR_DR)
  439. kvmppc_mmu_map_segment(vcpu, a->magic_page_ea);
  440. else
  441. kvmppc_mmu_map_segment(vcpu, a->magic_page_pa);
  442. }
  443. }
  444. /*
  445. * When switching from 32 to 64-bit, we may have a stale 32-bit
  446. * magic page around, we need to flush it. Typically 32-bit magic
  447. * page will be instanciated when calling into RTAS. Note: We
  448. * assume that such transition only happens while in kernel mode,
  449. * ie, we never transition from user 32-bit to kernel 64-bit with
  450. * a 32-bit magic page around.
  451. */
  452. if (vcpu->arch.magic_page_pa &&
  453. !(old_msr & MSR_PR) && !(old_msr & MSR_SF) && (msr & MSR_SF)) {
  454. /* going from RTAS to normal kernel code */
  455. kvmppc_mmu_pte_flush(vcpu, (uint32_t)vcpu->arch.magic_page_pa,
  456. ~0xFFFUL);
  457. }
  458. /* Preload FPU if it's enabled */
  459. if (kvmppc_get_msr(vcpu) & MSR_FP)
  460. kvmppc_handle_ext(vcpu, BOOK3S_INTERRUPT_FP_UNAVAIL, MSR_FP);
  461. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  462. if (kvmppc_get_msr(vcpu) & MSR_TM)
  463. kvmppc_handle_lost_math_exts(vcpu);
  464. #endif
  465. }
  466. void kvmppc_set_pvr_pr(struct kvm_vcpu *vcpu, u32 pvr)
  467. {
  468. u32 host_pvr;
  469. vcpu->arch.hflags &= ~BOOK3S_HFLAG_SLB;
  470. vcpu->arch.pvr = pvr;
  471. #ifdef CONFIG_PPC_BOOK3S_64
  472. if ((pvr >= 0x330000) && (pvr < 0x70330000)) {
  473. kvmppc_mmu_book3s_64_init(vcpu);
  474. if (!to_book3s(vcpu)->hior_explicit)
  475. to_book3s(vcpu)->hior = 0xfff00000;
  476. to_book3s(vcpu)->msr_mask = 0xffffffffffffffffULL;
  477. vcpu->arch.cpu_type = KVM_CPU_3S_64;
  478. } else
  479. #endif
  480. {
  481. kvmppc_mmu_book3s_32_init(vcpu);
  482. if (!to_book3s(vcpu)->hior_explicit)
  483. to_book3s(vcpu)->hior = 0;
  484. to_book3s(vcpu)->msr_mask = 0xffffffffULL;
  485. vcpu->arch.cpu_type = KVM_CPU_3S_32;
  486. }
  487. kvmppc_sanity_check(vcpu);
  488. /* If we are in hypervisor level on 970, we can tell the CPU to
  489. * treat DCBZ as 32 bytes store */
  490. vcpu->arch.hflags &= ~BOOK3S_HFLAG_DCBZ32;
  491. if (vcpu->arch.mmu.is_dcbz32(vcpu) && (mfmsr() & MSR_HV) &&
  492. !strcmp(cur_cpu_spec->platform, "ppc970"))
  493. vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
  494. /* Cell performs badly if MSR_FEx are set. So let's hope nobody
  495. really needs them in a VM on Cell and force disable them. */
  496. if (!strcmp(cur_cpu_spec->platform, "ppc-cell-be"))
  497. to_book3s(vcpu)->msr_mask &= ~(MSR_FE0 | MSR_FE1);
  498. /*
  499. * If they're asking for POWER6 or later, set the flag
  500. * indicating that we can do multiple large page sizes
  501. * and 1TB segments.
  502. * Also set the flag that indicates that tlbie has the large
  503. * page bit in the RB operand instead of the instruction.
  504. */
  505. switch (PVR_VER(pvr)) {
  506. case PVR_POWER6:
  507. case PVR_POWER7:
  508. case PVR_POWER7p:
  509. case PVR_POWER8:
  510. case PVR_POWER8E:
  511. case PVR_POWER8NVL:
  512. vcpu->arch.hflags |= BOOK3S_HFLAG_MULTI_PGSIZE |
  513. BOOK3S_HFLAG_NEW_TLBIE;
  514. break;
  515. }
  516. #ifdef CONFIG_PPC_BOOK3S_32
  517. /* 32 bit Book3S always has 32 byte dcbz */
  518. vcpu->arch.hflags |= BOOK3S_HFLAG_DCBZ32;
  519. #endif
  520. /* On some CPUs we can execute paired single operations natively */
  521. asm ( "mfpvr %0" : "=r"(host_pvr));
  522. switch (host_pvr) {
  523. case 0x00080200: /* lonestar 2.0 */
  524. case 0x00088202: /* lonestar 2.2 */
  525. case 0x70000100: /* gekko 1.0 */
  526. case 0x00080100: /* gekko 2.0 */
  527. case 0x00083203: /* gekko 2.3a */
  528. case 0x00083213: /* gekko 2.3b */
  529. case 0x00083204: /* gekko 2.4 */
  530. case 0x00083214: /* gekko 2.4e (8SE) - retail HW2 */
  531. case 0x00087200: /* broadway */
  532. vcpu->arch.hflags |= BOOK3S_HFLAG_NATIVE_PS;
  533. /* Enable HID2.PSE - in case we need it later */
  534. mtspr(SPRN_HID2_GEKKO, mfspr(SPRN_HID2_GEKKO) | (1 << 29));
  535. }
  536. }
  537. /* Book3s_32 CPUs always have 32 bytes cache line size, which Linux assumes. To
  538. * make Book3s_32 Linux work on Book3s_64, we have to make sure we trap dcbz to
  539. * emulate 32 bytes dcbz length.
  540. *
  541. * The Book3s_64 inventors also realized this case and implemented a special bit
  542. * in the HID5 register, which is a hypervisor ressource. Thus we can't use it.
  543. *
  544. * My approach here is to patch the dcbz instruction on executing pages.
  545. */
  546. static void kvmppc_patch_dcbz(struct kvm_vcpu *vcpu, struct kvmppc_pte *pte)
  547. {
  548. struct page *hpage;
  549. u64 hpage_offset;
  550. u32 *page;
  551. int i;
  552. hpage = gfn_to_page(vcpu->kvm, pte->raddr >> PAGE_SHIFT);
  553. if (is_error_page(hpage))
  554. return;
  555. hpage_offset = pte->raddr & ~PAGE_MASK;
  556. hpage_offset &= ~0xFFFULL;
  557. hpage_offset /= 4;
  558. get_page(hpage);
  559. page = kmap_atomic(hpage);
  560. /* patch dcbz into reserved instruction, so we trap */
  561. for (i=hpage_offset; i < hpage_offset + (HW_PAGE_SIZE / 4); i++)
  562. if ((be32_to_cpu(page[i]) & 0xff0007ff) == INS_DCBZ)
  563. page[i] &= cpu_to_be32(0xfffffff7);
  564. kunmap_atomic(page);
  565. put_page(hpage);
  566. }
  567. static bool kvmppc_visible_gpa(struct kvm_vcpu *vcpu, gpa_t gpa)
  568. {
  569. ulong mp_pa = vcpu->arch.magic_page_pa;
  570. if (!(kvmppc_get_msr(vcpu) & MSR_SF))
  571. mp_pa = (uint32_t)mp_pa;
  572. gpa &= ~0xFFFULL;
  573. if (unlikely(mp_pa) && unlikely((mp_pa & KVM_PAM) == (gpa & KVM_PAM))) {
  574. return true;
  575. }
  576. return kvm_is_visible_gfn(vcpu->kvm, gpa >> PAGE_SHIFT);
  577. }
  578. int kvmppc_handle_pagefault(struct kvm_run *run, struct kvm_vcpu *vcpu,
  579. ulong eaddr, int vec)
  580. {
  581. bool data = (vec == BOOK3S_INTERRUPT_DATA_STORAGE);
  582. bool iswrite = false;
  583. int r = RESUME_GUEST;
  584. int relocated;
  585. int page_found = 0;
  586. struct kvmppc_pte pte = { 0 };
  587. bool dr = (kvmppc_get_msr(vcpu) & MSR_DR) ? true : false;
  588. bool ir = (kvmppc_get_msr(vcpu) & MSR_IR) ? true : false;
  589. u64 vsid;
  590. relocated = data ? dr : ir;
  591. if (data && (vcpu->arch.fault_dsisr & DSISR_ISSTORE))
  592. iswrite = true;
  593. /* Resolve real address if translation turned on */
  594. if (relocated) {
  595. page_found = vcpu->arch.mmu.xlate(vcpu, eaddr, &pte, data, iswrite);
  596. } else {
  597. pte.may_execute = true;
  598. pte.may_read = true;
  599. pte.may_write = true;
  600. pte.raddr = eaddr & KVM_PAM;
  601. pte.eaddr = eaddr;
  602. pte.vpage = eaddr >> 12;
  603. pte.page_size = MMU_PAGE_64K;
  604. pte.wimg = HPTE_R_M;
  605. }
  606. switch (kvmppc_get_msr(vcpu) & (MSR_DR|MSR_IR)) {
  607. case 0:
  608. pte.vpage |= ((u64)VSID_REAL << (SID_SHIFT - 12));
  609. break;
  610. case MSR_DR:
  611. if (!data &&
  612. (vcpu->arch.hflags & BOOK3S_HFLAG_SPLIT_HACK) &&
  613. ((pte.raddr & SPLIT_HACK_MASK) == SPLIT_HACK_OFFS))
  614. pte.raddr &= ~SPLIT_HACK_MASK;
  615. /* fall through */
  616. case MSR_IR:
  617. vcpu->arch.mmu.esid_to_vsid(vcpu, eaddr >> SID_SHIFT, &vsid);
  618. if ((kvmppc_get_msr(vcpu) & (MSR_DR|MSR_IR)) == MSR_DR)
  619. pte.vpage |= ((u64)VSID_REAL_DR << (SID_SHIFT - 12));
  620. else
  621. pte.vpage |= ((u64)VSID_REAL_IR << (SID_SHIFT - 12));
  622. pte.vpage |= vsid;
  623. if (vsid == -1)
  624. page_found = -EINVAL;
  625. break;
  626. }
  627. if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  628. (!(vcpu->arch.hflags & BOOK3S_HFLAG_DCBZ32))) {
  629. /*
  630. * If we do the dcbz hack, we have to NX on every execution,
  631. * so we can patch the executing code. This renders our guest
  632. * NX-less.
  633. */
  634. pte.may_execute = !data;
  635. }
  636. if (page_found == -ENOENT || page_found == -EPERM) {
  637. /* Page not found in guest PTE entries, or protection fault */
  638. u64 flags;
  639. if (page_found == -EPERM)
  640. flags = DSISR_PROTFAULT;
  641. else
  642. flags = DSISR_NOHPTE;
  643. if (data) {
  644. flags |= vcpu->arch.fault_dsisr & DSISR_ISSTORE;
  645. kvmppc_core_queue_data_storage(vcpu, eaddr, flags);
  646. } else {
  647. kvmppc_core_queue_inst_storage(vcpu, flags);
  648. }
  649. } else if (page_found == -EINVAL) {
  650. /* Page not found in guest SLB */
  651. kvmppc_set_dar(vcpu, kvmppc_get_fault_dar(vcpu));
  652. kvmppc_book3s_queue_irqprio(vcpu, vec + 0x80);
  653. } else if (kvmppc_visible_gpa(vcpu, pte.raddr)) {
  654. if (data && !(vcpu->arch.fault_dsisr & DSISR_NOHPTE)) {
  655. /*
  656. * There is already a host HPTE there, presumably
  657. * a read-only one for a page the guest thinks
  658. * is writable, so get rid of it first.
  659. */
  660. kvmppc_mmu_unmap_page(vcpu, &pte);
  661. }
  662. /* The guest's PTE is not mapped yet. Map on the host */
  663. if (kvmppc_mmu_map_page(vcpu, &pte, iswrite) == -EIO) {
  664. /* Exit KVM if mapping failed */
  665. run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  666. return RESUME_HOST;
  667. }
  668. if (data)
  669. vcpu->stat.sp_storage++;
  670. else if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  671. (!(vcpu->arch.hflags & BOOK3S_HFLAG_DCBZ32)))
  672. kvmppc_patch_dcbz(vcpu, &pte);
  673. } else {
  674. /* MMIO */
  675. vcpu->stat.mmio_exits++;
  676. vcpu->arch.paddr_accessed = pte.raddr;
  677. vcpu->arch.vaddr_accessed = pte.eaddr;
  678. r = kvmppc_emulate_mmio(run, vcpu);
  679. if ( r == RESUME_HOST_NV )
  680. r = RESUME_HOST;
  681. }
  682. return r;
  683. }
  684. /* Give up external provider (FPU, Altivec, VSX) */
  685. void kvmppc_giveup_ext(struct kvm_vcpu *vcpu, ulong msr)
  686. {
  687. struct thread_struct *t = &current->thread;
  688. /*
  689. * VSX instructions can access FP and vector registers, so if
  690. * we are giving up VSX, make sure we give up FP and VMX as well.
  691. */
  692. if (msr & MSR_VSX)
  693. msr |= MSR_FP | MSR_VEC;
  694. msr &= vcpu->arch.guest_owned_ext;
  695. if (!msr)
  696. return;
  697. #ifdef DEBUG_EXT
  698. printk(KERN_INFO "Giving up ext 0x%lx\n", msr);
  699. #endif
  700. if (msr & MSR_FP) {
  701. /*
  702. * Note that on CPUs with VSX, giveup_fpu stores
  703. * both the traditional FP registers and the added VSX
  704. * registers into thread.fp_state.fpr[].
  705. */
  706. if (t->regs->msr & MSR_FP)
  707. giveup_fpu(current);
  708. t->fp_save_area = NULL;
  709. }
  710. #ifdef CONFIG_ALTIVEC
  711. if (msr & MSR_VEC) {
  712. if (current->thread.regs->msr & MSR_VEC)
  713. giveup_altivec(current);
  714. t->vr_save_area = NULL;
  715. }
  716. #endif
  717. vcpu->arch.guest_owned_ext &= ~(msr | MSR_VSX);
  718. kvmppc_recalc_shadow_msr(vcpu);
  719. }
  720. /* Give up facility (TAR / EBB / DSCR) */
  721. void kvmppc_giveup_fac(struct kvm_vcpu *vcpu, ulong fac)
  722. {
  723. #ifdef CONFIG_PPC_BOOK3S_64
  724. if (!(vcpu->arch.shadow_fscr & (1ULL << fac))) {
  725. /* Facility not available to the guest, ignore giveup request*/
  726. return;
  727. }
  728. switch (fac) {
  729. case FSCR_TAR_LG:
  730. vcpu->arch.tar = mfspr(SPRN_TAR);
  731. mtspr(SPRN_TAR, current->thread.tar);
  732. vcpu->arch.shadow_fscr &= ~FSCR_TAR;
  733. break;
  734. }
  735. #endif
  736. }
  737. /* Handle external providers (FPU, Altivec, VSX) */
  738. static int kvmppc_handle_ext(struct kvm_vcpu *vcpu, unsigned int exit_nr,
  739. ulong msr)
  740. {
  741. struct thread_struct *t = &current->thread;
  742. /* When we have paired singles, we emulate in software */
  743. if (vcpu->arch.hflags & BOOK3S_HFLAG_PAIRED_SINGLE)
  744. return RESUME_GUEST;
  745. if (!(kvmppc_get_msr(vcpu) & msr)) {
  746. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  747. return RESUME_GUEST;
  748. }
  749. if (msr == MSR_VSX) {
  750. /* No VSX? Give an illegal instruction interrupt */
  751. #ifdef CONFIG_VSX
  752. if (!cpu_has_feature(CPU_FTR_VSX))
  753. #endif
  754. {
  755. kvmppc_core_queue_program(vcpu, SRR1_PROGILL);
  756. return RESUME_GUEST;
  757. }
  758. /*
  759. * We have to load up all the FP and VMX registers before
  760. * we can let the guest use VSX instructions.
  761. */
  762. msr = MSR_FP | MSR_VEC | MSR_VSX;
  763. }
  764. /* See if we already own all the ext(s) needed */
  765. msr &= ~vcpu->arch.guest_owned_ext;
  766. if (!msr)
  767. return RESUME_GUEST;
  768. #ifdef DEBUG_EXT
  769. printk(KERN_INFO "Loading up ext 0x%lx\n", msr);
  770. #endif
  771. if (msr & MSR_FP) {
  772. preempt_disable();
  773. enable_kernel_fp();
  774. load_fp_state(&vcpu->arch.fp);
  775. disable_kernel_fp();
  776. t->fp_save_area = &vcpu->arch.fp;
  777. preempt_enable();
  778. }
  779. if (msr & MSR_VEC) {
  780. #ifdef CONFIG_ALTIVEC
  781. preempt_disable();
  782. enable_kernel_altivec();
  783. load_vr_state(&vcpu->arch.vr);
  784. disable_kernel_altivec();
  785. t->vr_save_area = &vcpu->arch.vr;
  786. preempt_enable();
  787. #endif
  788. }
  789. t->regs->msr |= msr;
  790. vcpu->arch.guest_owned_ext |= msr;
  791. kvmppc_recalc_shadow_msr(vcpu);
  792. return RESUME_GUEST;
  793. }
  794. /*
  795. * Kernel code using FP or VMX could have flushed guest state to
  796. * the thread_struct; if so, get it back now.
  797. */
  798. static void kvmppc_handle_lost_ext(struct kvm_vcpu *vcpu)
  799. {
  800. unsigned long lost_ext;
  801. lost_ext = vcpu->arch.guest_owned_ext & ~current->thread.regs->msr;
  802. if (!lost_ext)
  803. return;
  804. if (lost_ext & MSR_FP) {
  805. preempt_disable();
  806. enable_kernel_fp();
  807. load_fp_state(&vcpu->arch.fp);
  808. disable_kernel_fp();
  809. preempt_enable();
  810. }
  811. #ifdef CONFIG_ALTIVEC
  812. if (lost_ext & MSR_VEC) {
  813. preempt_disable();
  814. enable_kernel_altivec();
  815. load_vr_state(&vcpu->arch.vr);
  816. disable_kernel_altivec();
  817. preempt_enable();
  818. }
  819. #endif
  820. current->thread.regs->msr |= lost_ext;
  821. }
  822. #ifdef CONFIG_PPC_BOOK3S_64
  823. void kvmppc_trigger_fac_interrupt(struct kvm_vcpu *vcpu, ulong fac)
  824. {
  825. /* Inject the Interrupt Cause field and trigger a guest interrupt */
  826. vcpu->arch.fscr &= ~(0xffULL << 56);
  827. vcpu->arch.fscr |= (fac << 56);
  828. kvmppc_book3s_queue_irqprio(vcpu, BOOK3S_INTERRUPT_FAC_UNAVAIL);
  829. }
  830. static void kvmppc_emulate_fac(struct kvm_vcpu *vcpu, ulong fac)
  831. {
  832. enum emulation_result er = EMULATE_FAIL;
  833. if (!(kvmppc_get_msr(vcpu) & MSR_PR))
  834. er = kvmppc_emulate_instruction(vcpu->run, vcpu);
  835. if ((er != EMULATE_DONE) && (er != EMULATE_AGAIN)) {
  836. /* Couldn't emulate, trigger interrupt in guest */
  837. kvmppc_trigger_fac_interrupt(vcpu, fac);
  838. }
  839. }
  840. /* Enable facilities (TAR, EBB, DSCR) for the guest */
  841. static int kvmppc_handle_fac(struct kvm_vcpu *vcpu, ulong fac)
  842. {
  843. bool guest_fac_enabled;
  844. BUG_ON(!cpu_has_feature(CPU_FTR_ARCH_207S));
  845. /*
  846. * Not every facility is enabled by FSCR bits, check whether the
  847. * guest has this facility enabled at all.
  848. */
  849. switch (fac) {
  850. case FSCR_TAR_LG:
  851. case FSCR_EBB_LG:
  852. guest_fac_enabled = (vcpu->arch.fscr & (1ULL << fac));
  853. break;
  854. case FSCR_TM_LG:
  855. guest_fac_enabled = kvmppc_get_msr(vcpu) & MSR_TM;
  856. break;
  857. default:
  858. guest_fac_enabled = false;
  859. break;
  860. }
  861. if (!guest_fac_enabled) {
  862. /* Facility not enabled by the guest */
  863. kvmppc_trigger_fac_interrupt(vcpu, fac);
  864. return RESUME_GUEST;
  865. }
  866. switch (fac) {
  867. case FSCR_TAR_LG:
  868. /* TAR switching isn't lazy in Linux yet */
  869. current->thread.tar = mfspr(SPRN_TAR);
  870. mtspr(SPRN_TAR, vcpu->arch.tar);
  871. vcpu->arch.shadow_fscr |= FSCR_TAR;
  872. break;
  873. default:
  874. kvmppc_emulate_fac(vcpu, fac);
  875. break;
  876. }
  877. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  878. /* Since we disabled MSR_TM at privilege state, the mfspr instruction
  879. * for TM spr can trigger TM fac unavailable. In this case, the
  880. * emulation is handled by kvmppc_emulate_fac(), which invokes
  881. * kvmppc_emulate_mfspr() finally. But note the mfspr can include
  882. * RT for NV registers. So it need to restore those NV reg to reflect
  883. * the update.
  884. */
  885. if ((fac == FSCR_TM_LG) && !(kvmppc_get_msr(vcpu) & MSR_PR))
  886. return RESUME_GUEST_NV;
  887. #endif
  888. return RESUME_GUEST;
  889. }
  890. void kvmppc_set_fscr(struct kvm_vcpu *vcpu, u64 fscr)
  891. {
  892. if ((vcpu->arch.fscr & FSCR_TAR) && !(fscr & FSCR_TAR)) {
  893. /* TAR got dropped, drop it in shadow too */
  894. kvmppc_giveup_fac(vcpu, FSCR_TAR_LG);
  895. } else if (!(vcpu->arch.fscr & FSCR_TAR) && (fscr & FSCR_TAR)) {
  896. vcpu->arch.fscr = fscr;
  897. kvmppc_handle_fac(vcpu, FSCR_TAR_LG);
  898. return;
  899. }
  900. vcpu->arch.fscr = fscr;
  901. }
  902. #endif
  903. static void kvmppc_setup_debug(struct kvm_vcpu *vcpu)
  904. {
  905. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
  906. u64 msr = kvmppc_get_msr(vcpu);
  907. kvmppc_set_msr(vcpu, msr | MSR_SE);
  908. }
  909. }
  910. static void kvmppc_clear_debug(struct kvm_vcpu *vcpu)
  911. {
  912. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
  913. u64 msr = kvmppc_get_msr(vcpu);
  914. kvmppc_set_msr(vcpu, msr & ~MSR_SE);
  915. }
  916. }
  917. static int kvmppc_exit_pr_progint(struct kvm_run *run, struct kvm_vcpu *vcpu,
  918. unsigned int exit_nr)
  919. {
  920. enum emulation_result er;
  921. ulong flags;
  922. u32 last_inst;
  923. int emul, r;
  924. /*
  925. * shadow_srr1 only contains valid flags if we came here via a program
  926. * exception. The other exceptions (emulation assist, FP unavailable,
  927. * etc.) do not provide flags in SRR1, so use an illegal-instruction
  928. * exception when injecting a program interrupt into the guest.
  929. */
  930. if (exit_nr == BOOK3S_INTERRUPT_PROGRAM)
  931. flags = vcpu->arch.shadow_srr1 & 0x1f0000ull;
  932. else
  933. flags = SRR1_PROGILL;
  934. emul = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
  935. if (emul != EMULATE_DONE)
  936. return RESUME_GUEST;
  937. if (kvmppc_get_msr(vcpu) & MSR_PR) {
  938. #ifdef EXIT_DEBUG
  939. pr_info("Userspace triggered 0x700 exception at\n 0x%lx (0x%x)\n",
  940. kvmppc_get_pc(vcpu), last_inst);
  941. #endif
  942. if ((last_inst & 0xff0007ff) != (INS_DCBZ & 0xfffffff7)) {
  943. kvmppc_core_queue_program(vcpu, flags);
  944. return RESUME_GUEST;
  945. }
  946. }
  947. vcpu->stat.emulated_inst_exits++;
  948. er = kvmppc_emulate_instruction(run, vcpu);
  949. switch (er) {
  950. case EMULATE_DONE:
  951. r = RESUME_GUEST_NV;
  952. break;
  953. case EMULATE_AGAIN:
  954. r = RESUME_GUEST;
  955. break;
  956. case EMULATE_FAIL:
  957. pr_crit("%s: emulation at %lx failed (%08x)\n",
  958. __func__, kvmppc_get_pc(vcpu), last_inst);
  959. kvmppc_core_queue_program(vcpu, flags);
  960. r = RESUME_GUEST;
  961. break;
  962. case EMULATE_DO_MMIO:
  963. run->exit_reason = KVM_EXIT_MMIO;
  964. r = RESUME_HOST_NV;
  965. break;
  966. case EMULATE_EXIT_USER:
  967. r = RESUME_HOST_NV;
  968. break;
  969. default:
  970. BUG();
  971. }
  972. return r;
  973. }
  974. int kvmppc_handle_exit_pr(struct kvm_run *run, struct kvm_vcpu *vcpu,
  975. unsigned int exit_nr)
  976. {
  977. int r = RESUME_HOST;
  978. int s;
  979. vcpu->stat.sum_exits++;
  980. run->exit_reason = KVM_EXIT_UNKNOWN;
  981. run->ready_for_interrupt_injection = 1;
  982. /* We get here with MSR.EE=1 */
  983. trace_kvm_exit(exit_nr, vcpu);
  984. guest_exit();
  985. switch (exit_nr) {
  986. case BOOK3S_INTERRUPT_INST_STORAGE:
  987. {
  988. ulong shadow_srr1 = vcpu->arch.shadow_srr1;
  989. vcpu->stat.pf_instruc++;
  990. if (kvmppc_is_split_real(vcpu))
  991. kvmppc_fixup_split_real(vcpu);
  992. #ifdef CONFIG_PPC_BOOK3S_32
  993. /* We set segments as unused segments when invalidating them. So
  994. * treat the respective fault as segment fault. */
  995. {
  996. struct kvmppc_book3s_shadow_vcpu *svcpu;
  997. u32 sr;
  998. svcpu = svcpu_get(vcpu);
  999. sr = svcpu->sr[kvmppc_get_pc(vcpu) >> SID_SHIFT];
  1000. svcpu_put(svcpu);
  1001. if (sr == SR_INVALID) {
  1002. kvmppc_mmu_map_segment(vcpu, kvmppc_get_pc(vcpu));
  1003. r = RESUME_GUEST;
  1004. break;
  1005. }
  1006. }
  1007. #endif
  1008. /* only care about PTEG not found errors, but leave NX alone */
  1009. if (shadow_srr1 & 0x40000000) {
  1010. int idx = srcu_read_lock(&vcpu->kvm->srcu);
  1011. r = kvmppc_handle_pagefault(run, vcpu, kvmppc_get_pc(vcpu), exit_nr);
  1012. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  1013. vcpu->stat.sp_instruc++;
  1014. } else if (vcpu->arch.mmu.is_dcbz32(vcpu) &&
  1015. (!(vcpu->arch.hflags & BOOK3S_HFLAG_DCBZ32))) {
  1016. /*
  1017. * XXX If we do the dcbz hack we use the NX bit to flush&patch the page,
  1018. * so we can't use the NX bit inside the guest. Let's cross our fingers,
  1019. * that no guest that needs the dcbz hack does NX.
  1020. */
  1021. kvmppc_mmu_pte_flush(vcpu, kvmppc_get_pc(vcpu), ~0xFFFUL);
  1022. r = RESUME_GUEST;
  1023. } else {
  1024. kvmppc_core_queue_inst_storage(vcpu,
  1025. shadow_srr1 & 0x58000000);
  1026. r = RESUME_GUEST;
  1027. }
  1028. break;
  1029. }
  1030. case BOOK3S_INTERRUPT_DATA_STORAGE:
  1031. {
  1032. ulong dar = kvmppc_get_fault_dar(vcpu);
  1033. u32 fault_dsisr = vcpu->arch.fault_dsisr;
  1034. vcpu->stat.pf_storage++;
  1035. #ifdef CONFIG_PPC_BOOK3S_32
  1036. /* We set segments as unused segments when invalidating them. So
  1037. * treat the respective fault as segment fault. */
  1038. {
  1039. struct kvmppc_book3s_shadow_vcpu *svcpu;
  1040. u32 sr;
  1041. svcpu = svcpu_get(vcpu);
  1042. sr = svcpu->sr[dar >> SID_SHIFT];
  1043. svcpu_put(svcpu);
  1044. if (sr == SR_INVALID) {
  1045. kvmppc_mmu_map_segment(vcpu, dar);
  1046. r = RESUME_GUEST;
  1047. break;
  1048. }
  1049. }
  1050. #endif
  1051. /*
  1052. * We need to handle missing shadow PTEs, and
  1053. * protection faults due to us mapping a page read-only
  1054. * when the guest thinks it is writable.
  1055. */
  1056. if (fault_dsisr & (DSISR_NOHPTE | DSISR_PROTFAULT)) {
  1057. int idx = srcu_read_lock(&vcpu->kvm->srcu);
  1058. r = kvmppc_handle_pagefault(run, vcpu, dar, exit_nr);
  1059. srcu_read_unlock(&vcpu->kvm->srcu, idx);
  1060. } else {
  1061. kvmppc_core_queue_data_storage(vcpu, dar, fault_dsisr);
  1062. r = RESUME_GUEST;
  1063. }
  1064. break;
  1065. }
  1066. case BOOK3S_INTERRUPT_DATA_SEGMENT:
  1067. if (kvmppc_mmu_map_segment(vcpu, kvmppc_get_fault_dar(vcpu)) < 0) {
  1068. kvmppc_set_dar(vcpu, kvmppc_get_fault_dar(vcpu));
  1069. kvmppc_book3s_queue_irqprio(vcpu,
  1070. BOOK3S_INTERRUPT_DATA_SEGMENT);
  1071. }
  1072. r = RESUME_GUEST;
  1073. break;
  1074. case BOOK3S_INTERRUPT_INST_SEGMENT:
  1075. if (kvmppc_mmu_map_segment(vcpu, kvmppc_get_pc(vcpu)) < 0) {
  1076. kvmppc_book3s_queue_irqprio(vcpu,
  1077. BOOK3S_INTERRUPT_INST_SEGMENT);
  1078. }
  1079. r = RESUME_GUEST;
  1080. break;
  1081. /* We're good on these - the host merely wanted to get our attention */
  1082. case BOOK3S_INTERRUPT_DECREMENTER:
  1083. case BOOK3S_INTERRUPT_HV_DECREMENTER:
  1084. case BOOK3S_INTERRUPT_DOORBELL:
  1085. case BOOK3S_INTERRUPT_H_DOORBELL:
  1086. vcpu->stat.dec_exits++;
  1087. r = RESUME_GUEST;
  1088. break;
  1089. case BOOK3S_INTERRUPT_EXTERNAL:
  1090. case BOOK3S_INTERRUPT_EXTERNAL_LEVEL:
  1091. case BOOK3S_INTERRUPT_EXTERNAL_HV:
  1092. case BOOK3S_INTERRUPT_H_VIRT:
  1093. vcpu->stat.ext_intr_exits++;
  1094. r = RESUME_GUEST;
  1095. break;
  1096. case BOOK3S_INTERRUPT_HMI:
  1097. case BOOK3S_INTERRUPT_PERFMON:
  1098. case BOOK3S_INTERRUPT_SYSTEM_RESET:
  1099. r = RESUME_GUEST;
  1100. break;
  1101. case BOOK3S_INTERRUPT_PROGRAM:
  1102. case BOOK3S_INTERRUPT_H_EMUL_ASSIST:
  1103. r = kvmppc_exit_pr_progint(run, vcpu, exit_nr);
  1104. break;
  1105. case BOOK3S_INTERRUPT_SYSCALL:
  1106. {
  1107. u32 last_sc;
  1108. int emul;
  1109. /* Get last sc for papr */
  1110. if (vcpu->arch.papr_enabled) {
  1111. /* The sc instuction points SRR0 to the next inst */
  1112. emul = kvmppc_get_last_inst(vcpu, INST_SC, &last_sc);
  1113. if (emul != EMULATE_DONE) {
  1114. kvmppc_set_pc(vcpu, kvmppc_get_pc(vcpu) - 4);
  1115. r = RESUME_GUEST;
  1116. break;
  1117. }
  1118. }
  1119. if (vcpu->arch.papr_enabled &&
  1120. (last_sc == 0x44000022) &&
  1121. !(kvmppc_get_msr(vcpu) & MSR_PR)) {
  1122. /* SC 1 papr hypercalls */
  1123. ulong cmd = kvmppc_get_gpr(vcpu, 3);
  1124. int i;
  1125. #ifdef CONFIG_PPC_BOOK3S_64
  1126. if (kvmppc_h_pr(vcpu, cmd) == EMULATE_DONE) {
  1127. r = RESUME_GUEST;
  1128. break;
  1129. }
  1130. #endif
  1131. run->papr_hcall.nr = cmd;
  1132. for (i = 0; i < 9; ++i) {
  1133. ulong gpr = kvmppc_get_gpr(vcpu, 4 + i);
  1134. run->papr_hcall.args[i] = gpr;
  1135. }
  1136. run->exit_reason = KVM_EXIT_PAPR_HCALL;
  1137. vcpu->arch.hcall_needed = 1;
  1138. r = RESUME_HOST;
  1139. } else if (vcpu->arch.osi_enabled &&
  1140. (((u32)kvmppc_get_gpr(vcpu, 3)) == OSI_SC_MAGIC_R3) &&
  1141. (((u32)kvmppc_get_gpr(vcpu, 4)) == OSI_SC_MAGIC_R4)) {
  1142. /* MOL hypercalls */
  1143. u64 *gprs = run->osi.gprs;
  1144. int i;
  1145. run->exit_reason = KVM_EXIT_OSI;
  1146. for (i = 0; i < 32; i++)
  1147. gprs[i] = kvmppc_get_gpr(vcpu, i);
  1148. vcpu->arch.osi_needed = 1;
  1149. r = RESUME_HOST_NV;
  1150. } else if (!(kvmppc_get_msr(vcpu) & MSR_PR) &&
  1151. (((u32)kvmppc_get_gpr(vcpu, 0)) == KVM_SC_MAGIC_R0)) {
  1152. /* KVM PV hypercalls */
  1153. kvmppc_set_gpr(vcpu, 3, kvmppc_kvm_pv(vcpu));
  1154. r = RESUME_GUEST;
  1155. } else {
  1156. /* Guest syscalls */
  1157. vcpu->stat.syscall_exits++;
  1158. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  1159. r = RESUME_GUEST;
  1160. }
  1161. break;
  1162. }
  1163. case BOOK3S_INTERRUPT_FP_UNAVAIL:
  1164. case BOOK3S_INTERRUPT_ALTIVEC:
  1165. case BOOK3S_INTERRUPT_VSX:
  1166. {
  1167. int ext_msr = 0;
  1168. int emul;
  1169. u32 last_inst;
  1170. if (vcpu->arch.hflags & BOOK3S_HFLAG_PAIRED_SINGLE) {
  1171. /* Do paired single instruction emulation */
  1172. emul = kvmppc_get_last_inst(vcpu, INST_GENERIC,
  1173. &last_inst);
  1174. if (emul == EMULATE_DONE)
  1175. r = kvmppc_exit_pr_progint(run, vcpu, exit_nr);
  1176. else
  1177. r = RESUME_GUEST;
  1178. break;
  1179. }
  1180. /* Enable external provider */
  1181. switch (exit_nr) {
  1182. case BOOK3S_INTERRUPT_FP_UNAVAIL:
  1183. ext_msr = MSR_FP;
  1184. break;
  1185. case BOOK3S_INTERRUPT_ALTIVEC:
  1186. ext_msr = MSR_VEC;
  1187. break;
  1188. case BOOK3S_INTERRUPT_VSX:
  1189. ext_msr = MSR_VSX;
  1190. break;
  1191. }
  1192. r = kvmppc_handle_ext(vcpu, exit_nr, ext_msr);
  1193. break;
  1194. }
  1195. case BOOK3S_INTERRUPT_ALIGNMENT:
  1196. {
  1197. u32 last_inst;
  1198. int emul = kvmppc_get_last_inst(vcpu, INST_GENERIC, &last_inst);
  1199. if (emul == EMULATE_DONE) {
  1200. u32 dsisr;
  1201. u64 dar;
  1202. dsisr = kvmppc_alignment_dsisr(vcpu, last_inst);
  1203. dar = kvmppc_alignment_dar(vcpu, last_inst);
  1204. kvmppc_set_dsisr(vcpu, dsisr);
  1205. kvmppc_set_dar(vcpu, dar);
  1206. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  1207. }
  1208. r = RESUME_GUEST;
  1209. break;
  1210. }
  1211. #ifdef CONFIG_PPC_BOOK3S_64
  1212. case BOOK3S_INTERRUPT_FAC_UNAVAIL:
  1213. r = kvmppc_handle_fac(vcpu, vcpu->arch.shadow_fscr >> 56);
  1214. break;
  1215. #endif
  1216. case BOOK3S_INTERRUPT_MACHINE_CHECK:
  1217. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  1218. r = RESUME_GUEST;
  1219. break;
  1220. case BOOK3S_INTERRUPT_TRACE:
  1221. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP) {
  1222. run->exit_reason = KVM_EXIT_DEBUG;
  1223. r = RESUME_HOST;
  1224. } else {
  1225. kvmppc_book3s_queue_irqprio(vcpu, exit_nr);
  1226. r = RESUME_GUEST;
  1227. }
  1228. break;
  1229. default:
  1230. {
  1231. ulong shadow_srr1 = vcpu->arch.shadow_srr1;
  1232. /* Ugh - bork here! What did we get? */
  1233. printk(KERN_EMERG "exit_nr=0x%x | pc=0x%lx | msr=0x%lx\n",
  1234. exit_nr, kvmppc_get_pc(vcpu), shadow_srr1);
  1235. r = RESUME_HOST;
  1236. BUG();
  1237. break;
  1238. }
  1239. }
  1240. if (!(r & RESUME_HOST)) {
  1241. /* To avoid clobbering exit_reason, only check for signals if
  1242. * we aren't already exiting to userspace for some other
  1243. * reason. */
  1244. /*
  1245. * Interrupts could be timers for the guest which we have to
  1246. * inject again, so let's postpone them until we're in the guest
  1247. * and if we really did time things so badly, then we just exit
  1248. * again due to a host external interrupt.
  1249. */
  1250. s = kvmppc_prepare_to_enter(vcpu);
  1251. if (s <= 0)
  1252. r = s;
  1253. else {
  1254. /* interrupts now hard-disabled */
  1255. kvmppc_fix_ee_before_entry();
  1256. }
  1257. kvmppc_handle_lost_ext(vcpu);
  1258. }
  1259. trace_kvm_book3s_reenter(r, vcpu);
  1260. return r;
  1261. }
  1262. static int kvm_arch_vcpu_ioctl_get_sregs_pr(struct kvm_vcpu *vcpu,
  1263. struct kvm_sregs *sregs)
  1264. {
  1265. struct kvmppc_vcpu_book3s *vcpu3s = to_book3s(vcpu);
  1266. int i;
  1267. sregs->pvr = vcpu->arch.pvr;
  1268. sregs->u.s.sdr1 = to_book3s(vcpu)->sdr1;
  1269. if (vcpu->arch.hflags & BOOK3S_HFLAG_SLB) {
  1270. for (i = 0; i < 64; i++) {
  1271. sregs->u.s.ppc64.slb[i].slbe = vcpu->arch.slb[i].orige | i;
  1272. sregs->u.s.ppc64.slb[i].slbv = vcpu->arch.slb[i].origv;
  1273. }
  1274. } else {
  1275. for (i = 0; i < 16; i++)
  1276. sregs->u.s.ppc32.sr[i] = kvmppc_get_sr(vcpu, i);
  1277. for (i = 0; i < 8; i++) {
  1278. sregs->u.s.ppc32.ibat[i] = vcpu3s->ibat[i].raw;
  1279. sregs->u.s.ppc32.dbat[i] = vcpu3s->dbat[i].raw;
  1280. }
  1281. }
  1282. return 0;
  1283. }
  1284. static int kvm_arch_vcpu_ioctl_set_sregs_pr(struct kvm_vcpu *vcpu,
  1285. struct kvm_sregs *sregs)
  1286. {
  1287. struct kvmppc_vcpu_book3s *vcpu3s = to_book3s(vcpu);
  1288. int i;
  1289. kvmppc_set_pvr_pr(vcpu, sregs->pvr);
  1290. vcpu3s->sdr1 = sregs->u.s.sdr1;
  1291. #ifdef CONFIG_PPC_BOOK3S_64
  1292. if (vcpu->arch.hflags & BOOK3S_HFLAG_SLB) {
  1293. /* Flush all SLB entries */
  1294. vcpu->arch.mmu.slbmte(vcpu, 0, 0);
  1295. vcpu->arch.mmu.slbia(vcpu);
  1296. for (i = 0; i < 64; i++) {
  1297. u64 rb = sregs->u.s.ppc64.slb[i].slbe;
  1298. u64 rs = sregs->u.s.ppc64.slb[i].slbv;
  1299. if (rb & SLB_ESID_V)
  1300. vcpu->arch.mmu.slbmte(vcpu, rs, rb);
  1301. }
  1302. } else
  1303. #endif
  1304. {
  1305. for (i = 0; i < 16; i++) {
  1306. vcpu->arch.mmu.mtsrin(vcpu, i, sregs->u.s.ppc32.sr[i]);
  1307. }
  1308. for (i = 0; i < 8; i++) {
  1309. kvmppc_set_bat(vcpu, &(vcpu3s->ibat[i]), false,
  1310. (u32)sregs->u.s.ppc32.ibat[i]);
  1311. kvmppc_set_bat(vcpu, &(vcpu3s->ibat[i]), true,
  1312. (u32)(sregs->u.s.ppc32.ibat[i] >> 32));
  1313. kvmppc_set_bat(vcpu, &(vcpu3s->dbat[i]), false,
  1314. (u32)sregs->u.s.ppc32.dbat[i]);
  1315. kvmppc_set_bat(vcpu, &(vcpu3s->dbat[i]), true,
  1316. (u32)(sregs->u.s.ppc32.dbat[i] >> 32));
  1317. }
  1318. }
  1319. /* Flush the MMU after messing with the segments */
  1320. kvmppc_mmu_pte_flush(vcpu, 0, 0);
  1321. return 0;
  1322. }
  1323. static int kvmppc_get_one_reg_pr(struct kvm_vcpu *vcpu, u64 id,
  1324. union kvmppc_one_reg *val)
  1325. {
  1326. int r = 0;
  1327. switch (id) {
  1328. case KVM_REG_PPC_DEBUG_INST:
  1329. *val = get_reg_val(id, KVMPPC_INST_SW_BREAKPOINT);
  1330. break;
  1331. case KVM_REG_PPC_HIOR:
  1332. *val = get_reg_val(id, to_book3s(vcpu)->hior);
  1333. break;
  1334. case KVM_REG_PPC_VTB:
  1335. *val = get_reg_val(id, to_book3s(vcpu)->vtb);
  1336. break;
  1337. case KVM_REG_PPC_LPCR:
  1338. case KVM_REG_PPC_LPCR_64:
  1339. /*
  1340. * We are only interested in the LPCR_ILE bit
  1341. */
  1342. if (vcpu->arch.intr_msr & MSR_LE)
  1343. *val = get_reg_val(id, LPCR_ILE);
  1344. else
  1345. *val = get_reg_val(id, 0);
  1346. break;
  1347. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  1348. case KVM_REG_PPC_TFHAR:
  1349. *val = get_reg_val(id, vcpu->arch.tfhar);
  1350. break;
  1351. case KVM_REG_PPC_TFIAR:
  1352. *val = get_reg_val(id, vcpu->arch.tfiar);
  1353. break;
  1354. case KVM_REG_PPC_TEXASR:
  1355. *val = get_reg_val(id, vcpu->arch.texasr);
  1356. break;
  1357. case KVM_REG_PPC_TM_GPR0 ... KVM_REG_PPC_TM_GPR31:
  1358. *val = get_reg_val(id,
  1359. vcpu->arch.gpr_tm[id-KVM_REG_PPC_TM_GPR0]);
  1360. break;
  1361. case KVM_REG_PPC_TM_VSR0 ... KVM_REG_PPC_TM_VSR63:
  1362. {
  1363. int i, j;
  1364. i = id - KVM_REG_PPC_TM_VSR0;
  1365. if (i < 32)
  1366. for (j = 0; j < TS_FPRWIDTH; j++)
  1367. val->vsxval[j] = vcpu->arch.fp_tm.fpr[i][j];
  1368. else {
  1369. if (cpu_has_feature(CPU_FTR_ALTIVEC))
  1370. val->vval = vcpu->arch.vr_tm.vr[i-32];
  1371. else
  1372. r = -ENXIO;
  1373. }
  1374. break;
  1375. }
  1376. case KVM_REG_PPC_TM_CR:
  1377. *val = get_reg_val(id, vcpu->arch.cr_tm);
  1378. break;
  1379. case KVM_REG_PPC_TM_XER:
  1380. *val = get_reg_val(id, vcpu->arch.xer_tm);
  1381. break;
  1382. case KVM_REG_PPC_TM_LR:
  1383. *val = get_reg_val(id, vcpu->arch.lr_tm);
  1384. break;
  1385. case KVM_REG_PPC_TM_CTR:
  1386. *val = get_reg_val(id, vcpu->arch.ctr_tm);
  1387. break;
  1388. case KVM_REG_PPC_TM_FPSCR:
  1389. *val = get_reg_val(id, vcpu->arch.fp_tm.fpscr);
  1390. break;
  1391. case KVM_REG_PPC_TM_AMR:
  1392. *val = get_reg_val(id, vcpu->arch.amr_tm);
  1393. break;
  1394. case KVM_REG_PPC_TM_PPR:
  1395. *val = get_reg_val(id, vcpu->arch.ppr_tm);
  1396. break;
  1397. case KVM_REG_PPC_TM_VRSAVE:
  1398. *val = get_reg_val(id, vcpu->arch.vrsave_tm);
  1399. break;
  1400. case KVM_REG_PPC_TM_VSCR:
  1401. if (cpu_has_feature(CPU_FTR_ALTIVEC))
  1402. *val = get_reg_val(id, vcpu->arch.vr_tm.vscr.u[3]);
  1403. else
  1404. r = -ENXIO;
  1405. break;
  1406. case KVM_REG_PPC_TM_DSCR:
  1407. *val = get_reg_val(id, vcpu->arch.dscr_tm);
  1408. break;
  1409. case KVM_REG_PPC_TM_TAR:
  1410. *val = get_reg_val(id, vcpu->arch.tar_tm);
  1411. break;
  1412. #endif
  1413. default:
  1414. r = -EINVAL;
  1415. break;
  1416. }
  1417. return r;
  1418. }
  1419. static void kvmppc_set_lpcr_pr(struct kvm_vcpu *vcpu, u64 new_lpcr)
  1420. {
  1421. if (new_lpcr & LPCR_ILE)
  1422. vcpu->arch.intr_msr |= MSR_LE;
  1423. else
  1424. vcpu->arch.intr_msr &= ~MSR_LE;
  1425. }
  1426. static int kvmppc_set_one_reg_pr(struct kvm_vcpu *vcpu, u64 id,
  1427. union kvmppc_one_reg *val)
  1428. {
  1429. int r = 0;
  1430. switch (id) {
  1431. case KVM_REG_PPC_HIOR:
  1432. to_book3s(vcpu)->hior = set_reg_val(id, *val);
  1433. to_book3s(vcpu)->hior_explicit = true;
  1434. break;
  1435. case KVM_REG_PPC_VTB:
  1436. to_book3s(vcpu)->vtb = set_reg_val(id, *val);
  1437. break;
  1438. case KVM_REG_PPC_LPCR:
  1439. case KVM_REG_PPC_LPCR_64:
  1440. kvmppc_set_lpcr_pr(vcpu, set_reg_val(id, *val));
  1441. break;
  1442. #ifdef CONFIG_PPC_TRANSACTIONAL_MEM
  1443. case KVM_REG_PPC_TFHAR:
  1444. vcpu->arch.tfhar = set_reg_val(id, *val);
  1445. break;
  1446. case KVM_REG_PPC_TFIAR:
  1447. vcpu->arch.tfiar = set_reg_val(id, *val);
  1448. break;
  1449. case KVM_REG_PPC_TEXASR:
  1450. vcpu->arch.texasr = set_reg_val(id, *val);
  1451. break;
  1452. case KVM_REG_PPC_TM_GPR0 ... KVM_REG_PPC_TM_GPR31:
  1453. vcpu->arch.gpr_tm[id - KVM_REG_PPC_TM_GPR0] =
  1454. set_reg_val(id, *val);
  1455. break;
  1456. case KVM_REG_PPC_TM_VSR0 ... KVM_REG_PPC_TM_VSR63:
  1457. {
  1458. int i, j;
  1459. i = id - KVM_REG_PPC_TM_VSR0;
  1460. if (i < 32)
  1461. for (j = 0; j < TS_FPRWIDTH; j++)
  1462. vcpu->arch.fp_tm.fpr[i][j] = val->vsxval[j];
  1463. else
  1464. if (cpu_has_feature(CPU_FTR_ALTIVEC))
  1465. vcpu->arch.vr_tm.vr[i-32] = val->vval;
  1466. else
  1467. r = -ENXIO;
  1468. break;
  1469. }
  1470. case KVM_REG_PPC_TM_CR:
  1471. vcpu->arch.cr_tm = set_reg_val(id, *val);
  1472. break;
  1473. case KVM_REG_PPC_TM_XER:
  1474. vcpu->arch.xer_tm = set_reg_val(id, *val);
  1475. break;
  1476. case KVM_REG_PPC_TM_LR:
  1477. vcpu->arch.lr_tm = set_reg_val(id, *val);
  1478. break;
  1479. case KVM_REG_PPC_TM_CTR:
  1480. vcpu->arch.ctr_tm = set_reg_val(id, *val);
  1481. break;
  1482. case KVM_REG_PPC_TM_FPSCR:
  1483. vcpu->arch.fp_tm.fpscr = set_reg_val(id, *val);
  1484. break;
  1485. case KVM_REG_PPC_TM_AMR:
  1486. vcpu->arch.amr_tm = set_reg_val(id, *val);
  1487. break;
  1488. case KVM_REG_PPC_TM_PPR:
  1489. vcpu->arch.ppr_tm = set_reg_val(id, *val);
  1490. break;
  1491. case KVM_REG_PPC_TM_VRSAVE:
  1492. vcpu->arch.vrsave_tm = set_reg_val(id, *val);
  1493. break;
  1494. case KVM_REG_PPC_TM_VSCR:
  1495. if (cpu_has_feature(CPU_FTR_ALTIVEC))
  1496. vcpu->arch.vr.vscr.u[3] = set_reg_val(id, *val);
  1497. else
  1498. r = -ENXIO;
  1499. break;
  1500. case KVM_REG_PPC_TM_DSCR:
  1501. vcpu->arch.dscr_tm = set_reg_val(id, *val);
  1502. break;
  1503. case KVM_REG_PPC_TM_TAR:
  1504. vcpu->arch.tar_tm = set_reg_val(id, *val);
  1505. break;
  1506. #endif
  1507. default:
  1508. r = -EINVAL;
  1509. break;
  1510. }
  1511. return r;
  1512. }
  1513. static struct kvm_vcpu *kvmppc_core_vcpu_create_pr(struct kvm *kvm,
  1514. unsigned int id)
  1515. {
  1516. struct kvmppc_vcpu_book3s *vcpu_book3s;
  1517. struct kvm_vcpu *vcpu;
  1518. int err = -ENOMEM;
  1519. unsigned long p;
  1520. vcpu = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  1521. if (!vcpu)
  1522. goto out;
  1523. vcpu_book3s = vzalloc(sizeof(struct kvmppc_vcpu_book3s));
  1524. if (!vcpu_book3s)
  1525. goto free_vcpu;
  1526. vcpu->arch.book3s = vcpu_book3s;
  1527. #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
  1528. vcpu->arch.shadow_vcpu =
  1529. kzalloc(sizeof(*vcpu->arch.shadow_vcpu), GFP_KERNEL);
  1530. if (!vcpu->arch.shadow_vcpu)
  1531. goto free_vcpu3s;
  1532. #endif
  1533. err = kvm_vcpu_init(vcpu, kvm, id);
  1534. if (err)
  1535. goto free_shadow_vcpu;
  1536. err = -ENOMEM;
  1537. p = __get_free_page(GFP_KERNEL|__GFP_ZERO);
  1538. if (!p)
  1539. goto uninit_vcpu;
  1540. vcpu->arch.shared = (void *)p;
  1541. #ifdef CONFIG_PPC_BOOK3S_64
  1542. /* Always start the shared struct in native endian mode */
  1543. #ifdef __BIG_ENDIAN__
  1544. vcpu->arch.shared_big_endian = true;
  1545. #else
  1546. vcpu->arch.shared_big_endian = false;
  1547. #endif
  1548. /*
  1549. * Default to the same as the host if we're on sufficiently
  1550. * recent machine that we have 1TB segments;
  1551. * otherwise default to PPC970FX.
  1552. */
  1553. vcpu->arch.pvr = 0x3C0301;
  1554. if (mmu_has_feature(MMU_FTR_1T_SEGMENT))
  1555. vcpu->arch.pvr = mfspr(SPRN_PVR);
  1556. vcpu->arch.intr_msr = MSR_SF;
  1557. #else
  1558. /* default to book3s_32 (750) */
  1559. vcpu->arch.pvr = 0x84202;
  1560. #endif
  1561. kvmppc_set_pvr_pr(vcpu, vcpu->arch.pvr);
  1562. vcpu->arch.slb_nr = 64;
  1563. vcpu->arch.shadow_msr = MSR_USER64 & ~MSR_LE;
  1564. err = kvmppc_mmu_init(vcpu);
  1565. if (err < 0)
  1566. goto uninit_vcpu;
  1567. return vcpu;
  1568. uninit_vcpu:
  1569. kvm_vcpu_uninit(vcpu);
  1570. free_shadow_vcpu:
  1571. #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
  1572. kfree(vcpu->arch.shadow_vcpu);
  1573. free_vcpu3s:
  1574. #endif
  1575. vfree(vcpu_book3s);
  1576. free_vcpu:
  1577. kmem_cache_free(kvm_vcpu_cache, vcpu);
  1578. out:
  1579. return ERR_PTR(err);
  1580. }
  1581. static void kvmppc_core_vcpu_free_pr(struct kvm_vcpu *vcpu)
  1582. {
  1583. struct kvmppc_vcpu_book3s *vcpu_book3s = to_book3s(vcpu);
  1584. free_page((unsigned long)vcpu->arch.shared & PAGE_MASK);
  1585. kvm_vcpu_uninit(vcpu);
  1586. #ifdef CONFIG_KVM_BOOK3S_32_HANDLER
  1587. kfree(vcpu->arch.shadow_vcpu);
  1588. #endif
  1589. vfree(vcpu_book3s);
  1590. kmem_cache_free(kvm_vcpu_cache, vcpu);
  1591. }
  1592. static int kvmppc_vcpu_run_pr(struct kvm_run *kvm_run, struct kvm_vcpu *vcpu)
  1593. {
  1594. int ret;
  1595. #ifdef CONFIG_ALTIVEC
  1596. unsigned long uninitialized_var(vrsave);
  1597. #endif
  1598. /* Check if we can run the vcpu at all */
  1599. if (!vcpu->arch.sane) {
  1600. kvm_run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  1601. ret = -EINVAL;
  1602. goto out;
  1603. }
  1604. kvmppc_setup_debug(vcpu);
  1605. /*
  1606. * Interrupts could be timers for the guest which we have to inject
  1607. * again, so let's postpone them until we're in the guest and if we
  1608. * really did time things so badly, then we just exit again due to
  1609. * a host external interrupt.
  1610. */
  1611. ret = kvmppc_prepare_to_enter(vcpu);
  1612. if (ret <= 0)
  1613. goto out;
  1614. /* interrupts now hard-disabled */
  1615. /* Save FPU, Altivec and VSX state */
  1616. giveup_all(current);
  1617. /* Preload FPU if it's enabled */
  1618. if (kvmppc_get_msr(vcpu) & MSR_FP)
  1619. kvmppc_handle_ext(vcpu, BOOK3S_INTERRUPT_FP_UNAVAIL, MSR_FP);
  1620. kvmppc_fix_ee_before_entry();
  1621. ret = __kvmppc_vcpu_run(kvm_run, vcpu);
  1622. kvmppc_clear_debug(vcpu);
  1623. /* No need for guest_exit. It's done in handle_exit.
  1624. We also get here with interrupts enabled. */
  1625. /* Make sure we save the guest FPU/Altivec/VSX state */
  1626. kvmppc_giveup_ext(vcpu, MSR_FP | MSR_VEC | MSR_VSX);
  1627. /* Make sure we save the guest TAR/EBB/DSCR state */
  1628. kvmppc_giveup_fac(vcpu, FSCR_TAR_LG);
  1629. out:
  1630. vcpu->mode = OUTSIDE_GUEST_MODE;
  1631. return ret;
  1632. }
  1633. /*
  1634. * Get (and clear) the dirty memory log for a memory slot.
  1635. */
  1636. static int kvm_vm_ioctl_get_dirty_log_pr(struct kvm *kvm,
  1637. struct kvm_dirty_log *log)
  1638. {
  1639. struct kvm_memslots *slots;
  1640. struct kvm_memory_slot *memslot;
  1641. struct kvm_vcpu *vcpu;
  1642. ulong ga, ga_end;
  1643. int is_dirty = 0;
  1644. int r;
  1645. unsigned long n;
  1646. mutex_lock(&kvm->slots_lock);
  1647. r = kvm_get_dirty_log(kvm, log, &is_dirty);
  1648. if (r)
  1649. goto out;
  1650. /* If nothing is dirty, don't bother messing with page tables. */
  1651. if (is_dirty) {
  1652. slots = kvm_memslots(kvm);
  1653. memslot = id_to_memslot(slots, log->slot);
  1654. ga = memslot->base_gfn << PAGE_SHIFT;
  1655. ga_end = ga + (memslot->npages << PAGE_SHIFT);
  1656. kvm_for_each_vcpu(n, vcpu, kvm)
  1657. kvmppc_mmu_pte_pflush(vcpu, ga, ga_end);
  1658. n = kvm_dirty_bitmap_bytes(memslot);
  1659. memset(memslot->dirty_bitmap, 0, n);
  1660. }
  1661. r = 0;
  1662. out:
  1663. mutex_unlock(&kvm->slots_lock);
  1664. return r;
  1665. }
  1666. static void kvmppc_core_flush_memslot_pr(struct kvm *kvm,
  1667. struct kvm_memory_slot *memslot)
  1668. {
  1669. return;
  1670. }
  1671. static int kvmppc_core_prepare_memory_region_pr(struct kvm *kvm,
  1672. struct kvm_memory_slot *memslot,
  1673. const struct kvm_userspace_memory_region *mem)
  1674. {
  1675. return 0;
  1676. }
  1677. static void kvmppc_core_commit_memory_region_pr(struct kvm *kvm,
  1678. const struct kvm_userspace_memory_region *mem,
  1679. const struct kvm_memory_slot *old,
  1680. const struct kvm_memory_slot *new)
  1681. {
  1682. return;
  1683. }
  1684. static void kvmppc_core_free_memslot_pr(struct kvm_memory_slot *free,
  1685. struct kvm_memory_slot *dont)
  1686. {
  1687. return;
  1688. }
  1689. static int kvmppc_core_create_memslot_pr(struct kvm_memory_slot *slot,
  1690. unsigned long npages)
  1691. {
  1692. return 0;
  1693. }
  1694. #ifdef CONFIG_PPC64
  1695. static int kvm_vm_ioctl_get_smmu_info_pr(struct kvm *kvm,
  1696. struct kvm_ppc_smmu_info *info)
  1697. {
  1698. long int i;
  1699. struct kvm_vcpu *vcpu;
  1700. info->flags = 0;
  1701. /* SLB is always 64 entries */
  1702. info->slb_size = 64;
  1703. /* Standard 4k base page size segment */
  1704. info->sps[0].page_shift = 12;
  1705. info->sps[0].slb_enc = 0;
  1706. info->sps[0].enc[0].page_shift = 12;
  1707. info->sps[0].enc[0].pte_enc = 0;
  1708. /*
  1709. * 64k large page size.
  1710. * We only want to put this in if the CPUs we're emulating
  1711. * support it, but unfortunately we don't have a vcpu easily
  1712. * to hand here to test. Just pick the first vcpu, and if
  1713. * that doesn't exist yet, report the minimum capability,
  1714. * i.e., no 64k pages.
  1715. * 1T segment support goes along with 64k pages.
  1716. */
  1717. i = 1;
  1718. vcpu = kvm_get_vcpu(kvm, 0);
  1719. if (vcpu && (vcpu->arch.hflags & BOOK3S_HFLAG_MULTI_PGSIZE)) {
  1720. info->flags = KVM_PPC_1T_SEGMENTS;
  1721. info->sps[i].page_shift = 16;
  1722. info->sps[i].slb_enc = SLB_VSID_L | SLB_VSID_LP_01;
  1723. info->sps[i].enc[0].page_shift = 16;
  1724. info->sps[i].enc[0].pte_enc = 1;
  1725. ++i;
  1726. }
  1727. /* Standard 16M large page size segment */
  1728. info->sps[i].page_shift = 24;
  1729. info->sps[i].slb_enc = SLB_VSID_L;
  1730. info->sps[i].enc[0].page_shift = 24;
  1731. info->sps[i].enc[0].pte_enc = 0;
  1732. return 0;
  1733. }
  1734. static int kvm_configure_mmu_pr(struct kvm *kvm, struct kvm_ppc_mmuv3_cfg *cfg)
  1735. {
  1736. if (!cpu_has_feature(CPU_FTR_ARCH_300))
  1737. return -ENODEV;
  1738. /* Require flags and process table base and size to all be zero. */
  1739. if (cfg->flags || cfg->process_table)
  1740. return -EINVAL;
  1741. return 0;
  1742. }
  1743. #else
  1744. static int kvm_vm_ioctl_get_smmu_info_pr(struct kvm *kvm,
  1745. struct kvm_ppc_smmu_info *info)
  1746. {
  1747. /* We should not get called */
  1748. BUG();
  1749. }
  1750. #endif /* CONFIG_PPC64 */
  1751. static unsigned int kvm_global_user_count = 0;
  1752. static DEFINE_SPINLOCK(kvm_global_user_count_lock);
  1753. static int kvmppc_core_init_vm_pr(struct kvm *kvm)
  1754. {
  1755. mutex_init(&kvm->arch.hpt_mutex);
  1756. #ifdef CONFIG_PPC_BOOK3S_64
  1757. /* Start out with the default set of hcalls enabled */
  1758. kvmppc_pr_init_default_hcalls(kvm);
  1759. #endif
  1760. if (firmware_has_feature(FW_FEATURE_SET_MODE)) {
  1761. spin_lock(&kvm_global_user_count_lock);
  1762. if (++kvm_global_user_count == 1)
  1763. pseries_disable_reloc_on_exc();
  1764. spin_unlock(&kvm_global_user_count_lock);
  1765. }
  1766. return 0;
  1767. }
  1768. static void kvmppc_core_destroy_vm_pr(struct kvm *kvm)
  1769. {
  1770. #ifdef CONFIG_PPC64
  1771. WARN_ON(!list_empty(&kvm->arch.spapr_tce_tables));
  1772. #endif
  1773. if (firmware_has_feature(FW_FEATURE_SET_MODE)) {
  1774. spin_lock(&kvm_global_user_count_lock);
  1775. BUG_ON(kvm_global_user_count == 0);
  1776. if (--kvm_global_user_count == 0)
  1777. pseries_enable_reloc_on_exc();
  1778. spin_unlock(&kvm_global_user_count_lock);
  1779. }
  1780. }
  1781. static int kvmppc_core_check_processor_compat_pr(void)
  1782. {
  1783. /*
  1784. * PR KVM can work on POWER9 inside a guest partition
  1785. * running in HPT mode. It can't work if we are using
  1786. * radix translation (because radix provides no way for
  1787. * a process to have unique translations in quadrant 3).
  1788. */
  1789. if (cpu_has_feature(CPU_FTR_ARCH_300) && radix_enabled())
  1790. return -EIO;
  1791. return 0;
  1792. }
  1793. static long kvm_arch_vm_ioctl_pr(struct file *filp,
  1794. unsigned int ioctl, unsigned long arg)
  1795. {
  1796. return -ENOTTY;
  1797. }
  1798. static struct kvmppc_ops kvm_ops_pr = {
  1799. .get_sregs = kvm_arch_vcpu_ioctl_get_sregs_pr,
  1800. .set_sregs = kvm_arch_vcpu_ioctl_set_sregs_pr,
  1801. .get_one_reg = kvmppc_get_one_reg_pr,
  1802. .set_one_reg = kvmppc_set_one_reg_pr,
  1803. .vcpu_load = kvmppc_core_vcpu_load_pr,
  1804. .vcpu_put = kvmppc_core_vcpu_put_pr,
  1805. .set_msr = kvmppc_set_msr_pr,
  1806. .vcpu_run = kvmppc_vcpu_run_pr,
  1807. .vcpu_create = kvmppc_core_vcpu_create_pr,
  1808. .vcpu_free = kvmppc_core_vcpu_free_pr,
  1809. .check_requests = kvmppc_core_check_requests_pr,
  1810. .get_dirty_log = kvm_vm_ioctl_get_dirty_log_pr,
  1811. .flush_memslot = kvmppc_core_flush_memslot_pr,
  1812. .prepare_memory_region = kvmppc_core_prepare_memory_region_pr,
  1813. .commit_memory_region = kvmppc_core_commit_memory_region_pr,
  1814. .unmap_hva_range = kvm_unmap_hva_range_pr,
  1815. .age_hva = kvm_age_hva_pr,
  1816. .test_age_hva = kvm_test_age_hva_pr,
  1817. .set_spte_hva = kvm_set_spte_hva_pr,
  1818. .mmu_destroy = kvmppc_mmu_destroy_pr,
  1819. .free_memslot = kvmppc_core_free_memslot_pr,
  1820. .create_memslot = kvmppc_core_create_memslot_pr,
  1821. .init_vm = kvmppc_core_init_vm_pr,
  1822. .destroy_vm = kvmppc_core_destroy_vm_pr,
  1823. .get_smmu_info = kvm_vm_ioctl_get_smmu_info_pr,
  1824. .emulate_op = kvmppc_core_emulate_op_pr,
  1825. .emulate_mtspr = kvmppc_core_emulate_mtspr_pr,
  1826. .emulate_mfspr = kvmppc_core_emulate_mfspr_pr,
  1827. .fast_vcpu_kick = kvm_vcpu_kick,
  1828. .arch_vm_ioctl = kvm_arch_vm_ioctl_pr,
  1829. #ifdef CONFIG_PPC_BOOK3S_64
  1830. .hcall_implemented = kvmppc_hcall_impl_pr,
  1831. .configure_mmu = kvm_configure_mmu_pr,
  1832. #endif
  1833. .giveup_ext = kvmppc_giveup_ext,
  1834. };
  1835. int kvmppc_book3s_init_pr(void)
  1836. {
  1837. int r;
  1838. r = kvmppc_core_check_processor_compat_pr();
  1839. if (r < 0)
  1840. return r;
  1841. kvm_ops_pr.owner = THIS_MODULE;
  1842. kvmppc_pr_ops = &kvm_ops_pr;
  1843. r = kvmppc_mmu_hpte_sysinit();
  1844. return r;
  1845. }
  1846. void kvmppc_book3s_exit_pr(void)
  1847. {
  1848. kvmppc_pr_ops = NULL;
  1849. kvmppc_mmu_hpte_sysexit();
  1850. }
  1851. /*
  1852. * We only support separate modules for book3s 64
  1853. */
  1854. #ifdef CONFIG_PPC_BOOK3S_64
  1855. module_init(kvmppc_book3s_init_pr);
  1856. module_exit(kvmppc_book3s_exit_pr);
  1857. MODULE_LICENSE("GPL");
  1858. MODULE_ALIAS_MISCDEV(KVM_MINOR);
  1859. MODULE_ALIAS("devname:kvm");
  1860. #endif