misc_32.S 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098
  1. /*
  2. * This file contains miscellaneous low-level functions.
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. *
  5. * Largely rewritten by Cort Dougan (cort@cs.nmt.edu)
  6. * and Paul Mackerras.
  7. *
  8. * kexec bits:
  9. * Copyright (C) 2002-2003 Eric Biederman <ebiederm@xmission.com>
  10. * GameCube/ppc32 port Copyright (C) 2004 Albert Herranz
  11. * PPC44x port. Copyright (C) 2011, IBM Corporation
  12. * Author: Suzuki Poulose <suzuki@in.ibm.com>
  13. *
  14. * This program is free software; you can redistribute it and/or
  15. * modify it under the terms of the GNU General Public License
  16. * as published by the Free Software Foundation; either version
  17. * 2 of the License, or (at your option) any later version.
  18. *
  19. */
  20. #include <linux/sys.h>
  21. #include <asm/unistd.h>
  22. #include <asm/errno.h>
  23. #include <asm/reg.h>
  24. #include <asm/page.h>
  25. #include <asm/cache.h>
  26. #include <asm/cputable.h>
  27. #include <asm/mmu.h>
  28. #include <asm/ppc_asm.h>
  29. #include <asm/thread_info.h>
  30. #include <asm/asm-offsets.h>
  31. #include <asm/processor.h>
  32. #include <asm/kexec.h>
  33. #include <asm/bug.h>
  34. #include <asm/ptrace.h>
  35. #include <asm/export.h>
  36. .text
  37. /*
  38. * We store the saved ksp_limit in the unused part
  39. * of the STACK_FRAME_OVERHEAD
  40. */
  41. _GLOBAL(call_do_softirq)
  42. mflr r0
  43. stw r0,4(r1)
  44. lwz r10,THREAD+KSP_LIMIT(r2)
  45. addi r11,r3,THREAD_INFO_GAP
  46. stwu r1,THREAD_SIZE-STACK_FRAME_OVERHEAD(r3)
  47. mr r1,r3
  48. stw r10,8(r1)
  49. stw r11,THREAD+KSP_LIMIT(r2)
  50. bl __do_softirq
  51. lwz r10,8(r1)
  52. lwz r1,0(r1)
  53. lwz r0,4(r1)
  54. stw r10,THREAD+KSP_LIMIT(r2)
  55. mtlr r0
  56. blr
  57. /*
  58. * void call_do_irq(struct pt_regs *regs, struct thread_info *irqtp);
  59. */
  60. _GLOBAL(call_do_irq)
  61. mflr r0
  62. stw r0,4(r1)
  63. lwz r10,THREAD+KSP_LIMIT(r2)
  64. addi r11,r4,THREAD_INFO_GAP
  65. stwu r1,THREAD_SIZE-STACK_FRAME_OVERHEAD(r4)
  66. mr r1,r4
  67. stw r10,8(r1)
  68. stw r11,THREAD+KSP_LIMIT(r2)
  69. bl __do_irq
  70. lwz r10,8(r1)
  71. lwz r1,0(r1)
  72. lwz r0,4(r1)
  73. stw r10,THREAD+KSP_LIMIT(r2)
  74. mtlr r0
  75. blr
  76. /*
  77. * This returns the high 64 bits of the product of two 64-bit numbers.
  78. */
  79. _GLOBAL(mulhdu)
  80. cmpwi r6,0
  81. cmpwi cr1,r3,0
  82. mr r10,r4
  83. mulhwu r4,r4,r5
  84. beq 1f
  85. mulhwu r0,r10,r6
  86. mullw r7,r10,r5
  87. addc r7,r0,r7
  88. addze r4,r4
  89. 1: beqlr cr1 /* all done if high part of A is 0 */
  90. mullw r9,r3,r5
  91. mulhwu r10,r3,r5
  92. beq 2f
  93. mullw r0,r3,r6
  94. mulhwu r8,r3,r6
  95. addc r7,r0,r7
  96. adde r4,r4,r8
  97. addze r10,r10
  98. 2: addc r4,r4,r9
  99. addze r3,r10
  100. blr
  101. /*
  102. * reloc_got2 runs through the .got2 section adding an offset
  103. * to each entry.
  104. */
  105. _GLOBAL(reloc_got2)
  106. mflr r11
  107. lis r7,__got2_start@ha
  108. addi r7,r7,__got2_start@l
  109. lis r8,__got2_end@ha
  110. addi r8,r8,__got2_end@l
  111. subf r8,r7,r8
  112. srwi. r8,r8,2
  113. beqlr
  114. mtctr r8
  115. bl 1f
  116. 1: mflr r0
  117. lis r4,1b@ha
  118. addi r4,r4,1b@l
  119. subf r0,r4,r0
  120. add r7,r0,r7
  121. 2: lwz r0,0(r7)
  122. add r0,r0,r3
  123. stw r0,0(r7)
  124. addi r7,r7,4
  125. bdnz 2b
  126. mtlr r11
  127. blr
  128. /*
  129. * call_setup_cpu - call the setup_cpu function for this cpu
  130. * r3 = data offset, r24 = cpu number
  131. *
  132. * Setup function is called with:
  133. * r3 = data offset
  134. * r4 = ptr to CPU spec (relocated)
  135. */
  136. _GLOBAL(call_setup_cpu)
  137. addis r4,r3,cur_cpu_spec@ha
  138. addi r4,r4,cur_cpu_spec@l
  139. lwz r4,0(r4)
  140. add r4,r4,r3
  141. lwz r5,CPU_SPEC_SETUP(r4)
  142. cmpwi 0,r5,0
  143. add r5,r5,r3
  144. beqlr
  145. mtctr r5
  146. bctr
  147. #if defined(CONFIG_CPU_FREQ_PMAC) && defined(CONFIG_6xx)
  148. /* This gets called by via-pmu.c to switch the PLL selection
  149. * on 750fx CPU. This function should really be moved to some
  150. * other place (as most of the cpufreq code in via-pmu
  151. */
  152. _GLOBAL(low_choose_750fx_pll)
  153. /* Clear MSR:EE */
  154. mfmsr r7
  155. rlwinm r0,r7,0,17,15
  156. mtmsr r0
  157. /* If switching to PLL1, disable HID0:BTIC */
  158. cmplwi cr0,r3,0
  159. beq 1f
  160. mfspr r5,SPRN_HID0
  161. rlwinm r5,r5,0,27,25
  162. sync
  163. mtspr SPRN_HID0,r5
  164. isync
  165. sync
  166. 1:
  167. /* Calc new HID1 value */
  168. mfspr r4,SPRN_HID1 /* Build a HID1:PS bit from parameter */
  169. rlwinm r5,r3,16,15,15 /* Clear out HID1:PS from value read */
  170. rlwinm r4,r4,0,16,14 /* Could have I used rlwimi here ? */
  171. or r4,r4,r5
  172. mtspr SPRN_HID1,r4
  173. /* Store new HID1 image */
  174. CURRENT_THREAD_INFO(r6, r1)
  175. lwz r6,TI_CPU(r6)
  176. slwi r6,r6,2
  177. addis r6,r6,nap_save_hid1@ha
  178. stw r4,nap_save_hid1@l(r6)
  179. /* If switching to PLL0, enable HID0:BTIC */
  180. cmplwi cr0,r3,0
  181. bne 1f
  182. mfspr r5,SPRN_HID0
  183. ori r5,r5,HID0_BTIC
  184. sync
  185. mtspr SPRN_HID0,r5
  186. isync
  187. sync
  188. 1:
  189. /* Return */
  190. mtmsr r7
  191. blr
  192. _GLOBAL(low_choose_7447a_dfs)
  193. /* Clear MSR:EE */
  194. mfmsr r7
  195. rlwinm r0,r7,0,17,15
  196. mtmsr r0
  197. /* Calc new HID1 value */
  198. mfspr r4,SPRN_HID1
  199. insrwi r4,r3,1,9 /* insert parameter into bit 9 */
  200. sync
  201. mtspr SPRN_HID1,r4
  202. sync
  203. isync
  204. /* Return */
  205. mtmsr r7
  206. blr
  207. #endif /* CONFIG_CPU_FREQ_PMAC && CONFIG_6xx */
  208. /*
  209. * complement mask on the msr then "or" some values on.
  210. * _nmask_and_or_msr(nmask, value_to_or)
  211. */
  212. _GLOBAL(_nmask_and_or_msr)
  213. mfmsr r0 /* Get current msr */
  214. andc r0,r0,r3 /* And off the bits set in r3 (first parm) */
  215. or r0,r0,r4 /* Or on the bits in r4 (second parm) */
  216. SYNC /* Some chip revs have problems here... */
  217. mtmsr r0 /* Update machine state */
  218. isync
  219. blr /* Done */
  220. #ifdef CONFIG_40x
  221. /*
  222. * Do an IO access in real mode
  223. */
  224. _GLOBAL(real_readb)
  225. mfmsr r7
  226. rlwinm r0,r7,0,~MSR_DR
  227. sync
  228. mtmsr r0
  229. sync
  230. isync
  231. lbz r3,0(r3)
  232. sync
  233. mtmsr r7
  234. sync
  235. isync
  236. blr
  237. /*
  238. * Do an IO access in real mode
  239. */
  240. _GLOBAL(real_writeb)
  241. mfmsr r7
  242. rlwinm r0,r7,0,~MSR_DR
  243. sync
  244. mtmsr r0
  245. sync
  246. isync
  247. stb r3,0(r4)
  248. sync
  249. mtmsr r7
  250. sync
  251. isync
  252. blr
  253. #endif /* CONFIG_40x */
  254. /*
  255. * Flush instruction cache.
  256. * This is a no-op on the 601.
  257. */
  258. #ifndef CONFIG_PPC_8xx
  259. _GLOBAL(flush_instruction_cache)
  260. #if defined(CONFIG_4xx)
  261. #ifdef CONFIG_403GCX
  262. li r3, 512
  263. mtctr r3
  264. lis r4, KERNELBASE@h
  265. 1: iccci 0, r4
  266. addi r4, r4, 16
  267. bdnz 1b
  268. #else
  269. lis r3, KERNELBASE@h
  270. iccci 0,r3
  271. #endif
  272. #elif defined(CONFIG_FSL_BOOKE)
  273. BEGIN_FTR_SECTION
  274. mfspr r3,SPRN_L1CSR0
  275. ori r3,r3,L1CSR0_CFI|L1CSR0_CLFC
  276. /* msync; isync recommended here */
  277. mtspr SPRN_L1CSR0,r3
  278. isync
  279. blr
  280. END_FTR_SECTION_IFSET(CPU_FTR_UNIFIED_ID_CACHE)
  281. mfspr r3,SPRN_L1CSR1
  282. ori r3,r3,L1CSR1_ICFI|L1CSR1_ICLFR
  283. mtspr SPRN_L1CSR1,r3
  284. #else
  285. mfspr r3,SPRN_PVR
  286. rlwinm r3,r3,16,16,31
  287. cmpwi 0,r3,1
  288. beqlr /* for 601, do nothing */
  289. /* 603/604 processor - use invalidate-all bit in HID0 */
  290. mfspr r3,SPRN_HID0
  291. ori r3,r3,HID0_ICFI
  292. mtspr SPRN_HID0,r3
  293. #endif /* CONFIG_4xx */
  294. isync
  295. blr
  296. EXPORT_SYMBOL(flush_instruction_cache)
  297. #endif /* CONFIG_PPC_8xx */
  298. /*
  299. * Write any modified data cache blocks out to memory
  300. * and invalidate the corresponding instruction cache blocks.
  301. * This is a no-op on the 601.
  302. *
  303. * flush_icache_range(unsigned long start, unsigned long stop)
  304. */
  305. _GLOBAL(flush_icache_range)
  306. BEGIN_FTR_SECTION
  307. PURGE_PREFETCHED_INS
  308. blr /* for 601, do nothing */
  309. END_FTR_SECTION_IFSET(CPU_FTR_COHERENT_ICACHE)
  310. rlwinm r3,r3,0,0,31 - L1_CACHE_SHIFT
  311. subf r4,r3,r4
  312. addi r4,r4,L1_CACHE_BYTES - 1
  313. srwi. r4,r4,L1_CACHE_SHIFT
  314. beqlr
  315. mtctr r4
  316. mr r6,r3
  317. 1: dcbst 0,r3
  318. addi r3,r3,L1_CACHE_BYTES
  319. bdnz 1b
  320. sync /* wait for dcbst's to get to ram */
  321. #ifndef CONFIG_44x
  322. mtctr r4
  323. 2: icbi 0,r6
  324. addi r6,r6,L1_CACHE_BYTES
  325. bdnz 2b
  326. #else
  327. /* Flash invalidate on 44x because we are passed kmapped addresses and
  328. this doesn't work for userspace pages due to the virtually tagged
  329. icache. Sigh. */
  330. iccci 0, r0
  331. #endif
  332. sync /* additional sync needed on g4 */
  333. isync
  334. blr
  335. _ASM_NOKPROBE_SYMBOL(flush_icache_range)
  336. EXPORT_SYMBOL(flush_icache_range)
  337. /*
  338. * Flush a particular page from the data cache to RAM.
  339. * Note: this is necessary because the instruction cache does *not*
  340. * snoop from the data cache.
  341. * This is a no-op on the 601 which has a unified cache.
  342. *
  343. * void __flush_dcache_icache(void *page)
  344. */
  345. _GLOBAL(__flush_dcache_icache)
  346. BEGIN_FTR_SECTION
  347. PURGE_PREFETCHED_INS
  348. blr
  349. END_FTR_SECTION_IFSET(CPU_FTR_COHERENT_ICACHE)
  350. rlwinm r3,r3,0,0,31-PAGE_SHIFT /* Get page base address */
  351. li r4,PAGE_SIZE/L1_CACHE_BYTES /* Number of lines in a page */
  352. mtctr r4
  353. mr r6,r3
  354. 0: dcbst 0,r3 /* Write line to ram */
  355. addi r3,r3,L1_CACHE_BYTES
  356. bdnz 0b
  357. sync
  358. #ifdef CONFIG_44x
  359. /* We don't flush the icache on 44x. Those have a virtual icache
  360. * and we don't have access to the virtual address here (it's
  361. * not the page vaddr but where it's mapped in user space). The
  362. * flushing of the icache on these is handled elsewhere, when
  363. * a change in the address space occurs, before returning to
  364. * user space
  365. */
  366. BEGIN_MMU_FTR_SECTION
  367. blr
  368. END_MMU_FTR_SECTION_IFSET(MMU_FTR_TYPE_44x)
  369. #endif /* CONFIG_44x */
  370. mtctr r4
  371. 1: icbi 0,r6
  372. addi r6,r6,L1_CACHE_BYTES
  373. bdnz 1b
  374. sync
  375. isync
  376. blr
  377. #ifndef CONFIG_BOOKE
  378. /*
  379. * Flush a particular page from the data cache to RAM, identified
  380. * by its physical address. We turn off the MMU so we can just use
  381. * the physical address (this may be a highmem page without a kernel
  382. * mapping).
  383. *
  384. * void __flush_dcache_icache_phys(unsigned long physaddr)
  385. */
  386. _GLOBAL(__flush_dcache_icache_phys)
  387. BEGIN_FTR_SECTION
  388. PURGE_PREFETCHED_INS
  389. blr /* for 601, do nothing */
  390. END_FTR_SECTION_IFSET(CPU_FTR_COHERENT_ICACHE)
  391. mfmsr r10
  392. rlwinm r0,r10,0,28,26 /* clear DR */
  393. mtmsr r0
  394. isync
  395. rlwinm r3,r3,0,0,31-PAGE_SHIFT /* Get page base address */
  396. li r4,PAGE_SIZE/L1_CACHE_BYTES /* Number of lines in a page */
  397. mtctr r4
  398. mr r6,r3
  399. 0: dcbst 0,r3 /* Write line to ram */
  400. addi r3,r3,L1_CACHE_BYTES
  401. bdnz 0b
  402. sync
  403. mtctr r4
  404. 1: icbi 0,r6
  405. addi r6,r6,L1_CACHE_BYTES
  406. bdnz 1b
  407. sync
  408. mtmsr r10 /* restore DR */
  409. isync
  410. blr
  411. #endif /* CONFIG_BOOKE */
  412. /*
  413. * Copy a whole page. We use the dcbz instruction on the destination
  414. * to reduce memory traffic (it eliminates the unnecessary reads of
  415. * the destination into cache). This requires that the destination
  416. * is cacheable.
  417. */
  418. #define COPY_16_BYTES \
  419. lwz r6,4(r4); \
  420. lwz r7,8(r4); \
  421. lwz r8,12(r4); \
  422. lwzu r9,16(r4); \
  423. stw r6,4(r3); \
  424. stw r7,8(r3); \
  425. stw r8,12(r3); \
  426. stwu r9,16(r3)
  427. _GLOBAL(copy_page)
  428. addi r3,r3,-4
  429. addi r4,r4,-4
  430. li r5,4
  431. #if MAX_COPY_PREFETCH > 1
  432. li r0,MAX_COPY_PREFETCH
  433. li r11,4
  434. mtctr r0
  435. 11: dcbt r11,r4
  436. addi r11,r11,L1_CACHE_BYTES
  437. bdnz 11b
  438. #else /* MAX_COPY_PREFETCH == 1 */
  439. dcbt r5,r4
  440. li r11,L1_CACHE_BYTES+4
  441. #endif /* MAX_COPY_PREFETCH */
  442. li r0,PAGE_SIZE/L1_CACHE_BYTES - MAX_COPY_PREFETCH
  443. crclr 4*cr0+eq
  444. 2:
  445. mtctr r0
  446. 1:
  447. dcbt r11,r4
  448. dcbz r5,r3
  449. COPY_16_BYTES
  450. #if L1_CACHE_BYTES >= 32
  451. COPY_16_BYTES
  452. #if L1_CACHE_BYTES >= 64
  453. COPY_16_BYTES
  454. COPY_16_BYTES
  455. #if L1_CACHE_BYTES >= 128
  456. COPY_16_BYTES
  457. COPY_16_BYTES
  458. COPY_16_BYTES
  459. COPY_16_BYTES
  460. #endif
  461. #endif
  462. #endif
  463. bdnz 1b
  464. beqlr
  465. crnot 4*cr0+eq,4*cr0+eq
  466. li r0,MAX_COPY_PREFETCH
  467. li r11,4
  468. b 2b
  469. EXPORT_SYMBOL(copy_page)
  470. /*
  471. * Extended precision shifts.
  472. *
  473. * Updated to be valid for shift counts from 0 to 63 inclusive.
  474. * -- Gabriel
  475. *
  476. * R3/R4 has 64 bit value
  477. * R5 has shift count
  478. * result in R3/R4
  479. *
  480. * ashrdi3: arithmetic right shift (sign propagation)
  481. * lshrdi3: logical right shift
  482. * ashldi3: left shift
  483. */
  484. _GLOBAL(__ashrdi3)
  485. subfic r6,r5,32
  486. srw r4,r4,r5 # LSW = count > 31 ? 0 : LSW >> count
  487. addi r7,r5,32 # could be xori, or addi with -32
  488. slw r6,r3,r6 # t1 = count > 31 ? 0 : MSW << (32-count)
  489. rlwinm r8,r7,0,32 # t3 = (count < 32) ? 32 : 0
  490. sraw r7,r3,r7 # t2 = MSW >> (count-32)
  491. or r4,r4,r6 # LSW |= t1
  492. slw r7,r7,r8 # t2 = (count < 32) ? 0 : t2
  493. sraw r3,r3,r5 # MSW = MSW >> count
  494. or r4,r4,r7 # LSW |= t2
  495. blr
  496. EXPORT_SYMBOL(__ashrdi3)
  497. _GLOBAL(__ashldi3)
  498. subfic r6,r5,32
  499. slw r3,r3,r5 # MSW = count > 31 ? 0 : MSW << count
  500. addi r7,r5,32 # could be xori, or addi with -32
  501. srw r6,r4,r6 # t1 = count > 31 ? 0 : LSW >> (32-count)
  502. slw r7,r4,r7 # t2 = count < 32 ? 0 : LSW << (count-32)
  503. or r3,r3,r6 # MSW |= t1
  504. slw r4,r4,r5 # LSW = LSW << count
  505. or r3,r3,r7 # MSW |= t2
  506. blr
  507. EXPORT_SYMBOL(__ashldi3)
  508. _GLOBAL(__lshrdi3)
  509. subfic r6,r5,32
  510. srw r4,r4,r5 # LSW = count > 31 ? 0 : LSW >> count
  511. addi r7,r5,32 # could be xori, or addi with -32
  512. slw r6,r3,r6 # t1 = count > 31 ? 0 : MSW << (32-count)
  513. srw r7,r3,r7 # t2 = count < 32 ? 0 : MSW >> (count-32)
  514. or r4,r4,r6 # LSW |= t1
  515. srw r3,r3,r5 # MSW = MSW >> count
  516. or r4,r4,r7 # LSW |= t2
  517. blr
  518. EXPORT_SYMBOL(__lshrdi3)
  519. /*
  520. * 64-bit comparison: __cmpdi2(s64 a, s64 b)
  521. * Returns 0 if a < b, 1 if a == b, 2 if a > b.
  522. */
  523. _GLOBAL(__cmpdi2)
  524. cmpw r3,r5
  525. li r3,1
  526. bne 1f
  527. cmplw r4,r6
  528. beqlr
  529. 1: li r3,0
  530. bltlr
  531. li r3,2
  532. blr
  533. EXPORT_SYMBOL(__cmpdi2)
  534. /*
  535. * 64-bit comparison: __ucmpdi2(u64 a, u64 b)
  536. * Returns 0 if a < b, 1 if a == b, 2 if a > b.
  537. */
  538. _GLOBAL(__ucmpdi2)
  539. cmplw r3,r5
  540. li r3,1
  541. bne 1f
  542. cmplw r4,r6
  543. beqlr
  544. 1: li r3,0
  545. bltlr
  546. li r3,2
  547. blr
  548. EXPORT_SYMBOL(__ucmpdi2)
  549. _GLOBAL(__bswapdi2)
  550. rotlwi r9,r4,8
  551. rotlwi r10,r3,8
  552. rlwimi r9,r4,24,0,7
  553. rlwimi r10,r3,24,0,7
  554. rlwimi r9,r4,24,16,23
  555. rlwimi r10,r3,24,16,23
  556. mr r3,r9
  557. mr r4,r10
  558. blr
  559. EXPORT_SYMBOL(__bswapdi2)
  560. #ifdef CONFIG_SMP
  561. _GLOBAL(start_secondary_resume)
  562. /* Reset stack */
  563. CURRENT_THREAD_INFO(r1, r1)
  564. addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD
  565. li r3,0
  566. stw r3,0(r1) /* Zero the stack frame pointer */
  567. bl start_secondary
  568. b .
  569. #endif /* CONFIG_SMP */
  570. /*
  571. * This routine is just here to keep GCC happy - sigh...
  572. */
  573. _GLOBAL(__main)
  574. blr
  575. #ifdef CONFIG_KEXEC_CORE
  576. /*
  577. * Must be relocatable PIC code callable as a C function.
  578. */
  579. .globl relocate_new_kernel
  580. relocate_new_kernel:
  581. /* r3 = page_list */
  582. /* r4 = reboot_code_buffer */
  583. /* r5 = start_address */
  584. #ifdef CONFIG_FSL_BOOKE
  585. mr r29, r3
  586. mr r30, r4
  587. mr r31, r5
  588. #define ENTRY_MAPPING_KEXEC_SETUP
  589. #include "fsl_booke_entry_mapping.S"
  590. #undef ENTRY_MAPPING_KEXEC_SETUP
  591. mr r3, r29
  592. mr r4, r30
  593. mr r5, r31
  594. li r0, 0
  595. #elif defined(CONFIG_44x)
  596. /* Save our parameters */
  597. mr r29, r3
  598. mr r30, r4
  599. mr r31, r5
  600. #ifdef CONFIG_PPC_47x
  601. /* Check for 47x cores */
  602. mfspr r3,SPRN_PVR
  603. srwi r3,r3,16
  604. cmplwi cr0,r3,PVR_476FPE@h
  605. beq setup_map_47x
  606. cmplwi cr0,r3,PVR_476@h
  607. beq setup_map_47x
  608. cmplwi cr0,r3,PVR_476_ISS@h
  609. beq setup_map_47x
  610. #endif /* CONFIG_PPC_47x */
  611. /*
  612. * Code for setting up 1:1 mapping for PPC440x for KEXEC
  613. *
  614. * We cannot switch off the MMU on PPC44x.
  615. * So we:
  616. * 1) Invalidate all the mappings except the one we are running from.
  617. * 2) Create a tmp mapping for our code in the other address space(TS) and
  618. * jump to it. Invalidate the entry we started in.
  619. * 3) Create a 1:1 mapping for 0-2GiB in chunks of 256M in original TS.
  620. * 4) Jump to the 1:1 mapping in original TS.
  621. * 5) Invalidate the tmp mapping.
  622. *
  623. * - Based on the kexec support code for FSL BookE
  624. *
  625. */
  626. /*
  627. * Load the PID with kernel PID (0).
  628. * Also load our MSR_IS and TID to MMUCR for TLB search.
  629. */
  630. li r3, 0
  631. mtspr SPRN_PID, r3
  632. mfmsr r4
  633. andi. r4,r4,MSR_IS@l
  634. beq wmmucr
  635. oris r3,r3,PPC44x_MMUCR_STS@h
  636. wmmucr:
  637. mtspr SPRN_MMUCR,r3
  638. sync
  639. /*
  640. * Invalidate all the TLB entries except the current entry
  641. * where we are running from
  642. */
  643. bl 0f /* Find our address */
  644. 0: mflr r5 /* Make it accessible */
  645. tlbsx r23,0,r5 /* Find entry we are in */
  646. li r4,0 /* Start at TLB entry 0 */
  647. li r3,0 /* Set PAGEID inval value */
  648. 1: cmpw r23,r4 /* Is this our entry? */
  649. beq skip /* If so, skip the inval */
  650. tlbwe r3,r4,PPC44x_TLB_PAGEID /* If not, inval the entry */
  651. skip:
  652. addi r4,r4,1 /* Increment */
  653. cmpwi r4,64 /* Are we done? */
  654. bne 1b /* If not, repeat */
  655. isync
  656. /* Create a temp mapping and jump to it */
  657. andi. r6, r23, 1 /* Find the index to use */
  658. addi r24, r6, 1 /* r24 will contain 1 or 2 */
  659. mfmsr r9 /* get the MSR */
  660. rlwinm r5, r9, 27, 31, 31 /* Extract the MSR[IS] */
  661. xori r7, r5, 1 /* Use the other address space */
  662. /* Read the current mapping entries */
  663. tlbre r3, r23, PPC44x_TLB_PAGEID
  664. tlbre r4, r23, PPC44x_TLB_XLAT
  665. tlbre r5, r23, PPC44x_TLB_ATTRIB
  666. /* Save our current XLAT entry */
  667. mr r25, r4
  668. /* Extract the TLB PageSize */
  669. li r10, 1 /* r10 will hold PageSize */
  670. rlwinm r11, r3, 0, 24, 27 /* bits 24-27 */
  671. /* XXX: As of now we use 256M, 4K pages */
  672. cmpwi r11, PPC44x_TLB_256M
  673. bne tlb_4k
  674. rotlwi r10, r10, 28 /* r10 = 256M */
  675. b write_out
  676. tlb_4k:
  677. cmpwi r11, PPC44x_TLB_4K
  678. bne default
  679. rotlwi r10, r10, 12 /* r10 = 4K */
  680. b write_out
  681. default:
  682. rotlwi r10, r10, 10 /* r10 = 1K */
  683. write_out:
  684. /*
  685. * Write out the tmp 1:1 mapping for this code in other address space
  686. * Fixup EPN = RPN , TS=other address space
  687. */
  688. insrwi r3, r7, 1, 23 /* Bit 23 is TS for PAGEID field */
  689. /* Write out the tmp mapping entries */
  690. tlbwe r3, r24, PPC44x_TLB_PAGEID
  691. tlbwe r4, r24, PPC44x_TLB_XLAT
  692. tlbwe r5, r24, PPC44x_TLB_ATTRIB
  693. subi r11, r10, 1 /* PageOffset Mask = PageSize - 1 */
  694. not r10, r11 /* Mask for PageNum */
  695. /* Switch to other address space in MSR */
  696. insrwi r9, r7, 1, 26 /* Set MSR[IS] = r7 */
  697. bl 1f
  698. 1: mflr r8
  699. addi r8, r8, (2f-1b) /* Find the target offset */
  700. /* Jump to the tmp mapping */
  701. mtspr SPRN_SRR0, r8
  702. mtspr SPRN_SRR1, r9
  703. rfi
  704. 2:
  705. /* Invalidate the entry we were executing from */
  706. li r3, 0
  707. tlbwe r3, r23, PPC44x_TLB_PAGEID
  708. /* attribute fields. rwx for SUPERVISOR mode */
  709. li r5, 0
  710. ori r5, r5, (PPC44x_TLB_SW | PPC44x_TLB_SR | PPC44x_TLB_SX | PPC44x_TLB_G)
  711. /* Create 1:1 mapping in 256M pages */
  712. xori r7, r7, 1 /* Revert back to Original TS */
  713. li r8, 0 /* PageNumber */
  714. li r6, 3 /* TLB Index, start at 3 */
  715. next_tlb:
  716. rotlwi r3, r8, 28 /* Create EPN (bits 0-3) */
  717. mr r4, r3 /* RPN = EPN */
  718. ori r3, r3, (PPC44x_TLB_VALID | PPC44x_TLB_256M) /* SIZE = 256M, Valid */
  719. insrwi r3, r7, 1, 23 /* Set TS from r7 */
  720. tlbwe r3, r6, PPC44x_TLB_PAGEID /* PageID field : EPN, V, SIZE */
  721. tlbwe r4, r6, PPC44x_TLB_XLAT /* Address translation : RPN */
  722. tlbwe r5, r6, PPC44x_TLB_ATTRIB /* Attributes */
  723. addi r8, r8, 1 /* Increment PN */
  724. addi r6, r6, 1 /* Increment TLB Index */
  725. cmpwi r8, 8 /* Are we done ? */
  726. bne next_tlb
  727. isync
  728. /* Jump to the new mapping 1:1 */
  729. li r9,0
  730. insrwi r9, r7, 1, 26 /* Set MSR[IS] = r7 */
  731. bl 1f
  732. 1: mflr r8
  733. and r8, r8, r11 /* Get our offset within page */
  734. addi r8, r8, (2f-1b)
  735. and r5, r25, r10 /* Get our target PageNum */
  736. or r8, r8, r5 /* Target jump address */
  737. mtspr SPRN_SRR0, r8
  738. mtspr SPRN_SRR1, r9
  739. rfi
  740. 2:
  741. /* Invalidate the tmp entry we used */
  742. li r3, 0
  743. tlbwe r3, r24, PPC44x_TLB_PAGEID
  744. sync
  745. b ppc44x_map_done
  746. #ifdef CONFIG_PPC_47x
  747. /* 1:1 mapping for 47x */
  748. setup_map_47x:
  749. /*
  750. * Load the kernel pid (0) to PID and also to MMUCR[TID].
  751. * Also set the MSR IS->MMUCR STS
  752. */
  753. li r3, 0
  754. mtspr SPRN_PID, r3 /* Set PID */
  755. mfmsr r4 /* Get MSR */
  756. andi. r4, r4, MSR_IS@l /* TS=1? */
  757. beq 1f /* If not, leave STS=0 */
  758. oris r3, r3, PPC47x_MMUCR_STS@h /* Set STS=1 */
  759. 1: mtspr SPRN_MMUCR, r3 /* Put MMUCR */
  760. sync
  761. /* Find the entry we are running from */
  762. bl 2f
  763. 2: mflr r23
  764. tlbsx r23, 0, r23
  765. tlbre r24, r23, 0 /* TLB Word 0 */
  766. tlbre r25, r23, 1 /* TLB Word 1 */
  767. tlbre r26, r23, 2 /* TLB Word 2 */
  768. /*
  769. * Invalidates all the tlb entries by writing to 256 RPNs(r4)
  770. * of 4k page size in all 4 ways (0-3 in r3).
  771. * This would invalidate the entire UTLB including the one we are
  772. * running from. However the shadow TLB entries would help us
  773. * to continue the execution, until we flush them (rfi/isync).
  774. */
  775. addis r3, 0, 0x8000 /* specify the way */
  776. addi r4, 0, 0 /* TLB Word0 = (EPN=0, VALID = 0) */
  777. addi r5, 0, 0
  778. b clear_utlb_entry
  779. /* Align the loop to speed things up. from head_44x.S */
  780. .align 6
  781. clear_utlb_entry:
  782. tlbwe r4, r3, 0
  783. tlbwe r5, r3, 1
  784. tlbwe r5, r3, 2
  785. addis r3, r3, 0x2000 /* Increment the way */
  786. cmpwi r3, 0
  787. bne clear_utlb_entry
  788. addis r3, 0, 0x8000
  789. addis r4, r4, 0x100 /* Increment the EPN */
  790. cmpwi r4, 0
  791. bne clear_utlb_entry
  792. /* Create the entries in the other address space */
  793. mfmsr r5
  794. rlwinm r7, r5, 27, 31, 31 /* Get the TS (Bit 26) from MSR */
  795. xori r7, r7, 1 /* r7 = !TS */
  796. insrwi r24, r7, 1, 21 /* Change the TS in the saved TLB word 0 */
  797. /*
  798. * write out the TLB entries for the tmp mapping
  799. * Use way '0' so that we could easily invalidate it later.
  800. */
  801. lis r3, 0x8000 /* Way '0' */
  802. tlbwe r24, r3, 0
  803. tlbwe r25, r3, 1
  804. tlbwe r26, r3, 2
  805. /* Update the msr to the new TS */
  806. insrwi r5, r7, 1, 26
  807. bl 1f
  808. 1: mflr r6
  809. addi r6, r6, (2f-1b)
  810. mtspr SPRN_SRR0, r6
  811. mtspr SPRN_SRR1, r5
  812. rfi
  813. /*
  814. * Now we are in the tmp address space.
  815. * Create a 1:1 mapping for 0-2GiB in the original TS.
  816. */
  817. 2:
  818. li r3, 0
  819. li r4, 0 /* TLB Word 0 */
  820. li r5, 0 /* TLB Word 1 */
  821. li r6, 0
  822. ori r6, r6, PPC47x_TLB2_S_RWX /* TLB word 2 */
  823. li r8, 0 /* PageIndex */
  824. xori r7, r7, 1 /* revert back to original TS */
  825. write_utlb:
  826. rotlwi r5, r8, 28 /* RPN = PageIndex * 256M */
  827. /* ERPN = 0 as we don't use memory above 2G */
  828. mr r4, r5 /* EPN = RPN */
  829. ori r4, r4, (PPC47x_TLB0_VALID | PPC47x_TLB0_256M)
  830. insrwi r4, r7, 1, 21 /* Insert the TS to Word 0 */
  831. tlbwe r4, r3, 0 /* Write out the entries */
  832. tlbwe r5, r3, 1
  833. tlbwe r6, r3, 2
  834. addi r8, r8, 1
  835. cmpwi r8, 8 /* Have we completed ? */
  836. bne write_utlb
  837. /* make sure we complete the TLB write up */
  838. isync
  839. /*
  840. * Prepare to jump to the 1:1 mapping.
  841. * 1) Extract page size of the tmp mapping
  842. * DSIZ = TLB_Word0[22:27]
  843. * 2) Calculate the physical address of the address
  844. * to jump to.
  845. */
  846. rlwinm r10, r24, 0, 22, 27
  847. cmpwi r10, PPC47x_TLB0_4K
  848. bne 0f
  849. li r10, 0x1000 /* r10 = 4k */
  850. bl 1f
  851. 0:
  852. /* Defaults to 256M */
  853. lis r10, 0x1000
  854. bl 1f
  855. 1: mflr r4
  856. addi r4, r4, (2f-1b) /* virtual address of 2f */
  857. subi r11, r10, 1 /* offsetmask = Pagesize - 1 */
  858. not r10, r11 /* Pagemask = ~(offsetmask) */
  859. and r5, r25, r10 /* Physical page */
  860. and r6, r4, r11 /* offset within the current page */
  861. or r5, r5, r6 /* Physical address for 2f */
  862. /* Switch the TS in MSR to the original one */
  863. mfmsr r8
  864. insrwi r8, r7, 1, 26
  865. mtspr SPRN_SRR1, r8
  866. mtspr SPRN_SRR0, r5
  867. rfi
  868. 2:
  869. /* Invalidate the tmp mapping */
  870. lis r3, 0x8000 /* Way '0' */
  871. clrrwi r24, r24, 12 /* Clear the valid bit */
  872. tlbwe r24, r3, 0
  873. tlbwe r25, r3, 1
  874. tlbwe r26, r3, 2
  875. /* Make sure we complete the TLB write and flush the shadow TLB */
  876. isync
  877. #endif
  878. ppc44x_map_done:
  879. /* Restore the parameters */
  880. mr r3, r29
  881. mr r4, r30
  882. mr r5, r31
  883. li r0, 0
  884. #else
  885. li r0, 0
  886. /*
  887. * Set Machine Status Register to a known status,
  888. * switch the MMU off and jump to 1: in a single step.
  889. */
  890. mr r8, r0
  891. ori r8, r8, MSR_RI|MSR_ME
  892. mtspr SPRN_SRR1, r8
  893. addi r8, r4, 1f - relocate_new_kernel
  894. mtspr SPRN_SRR0, r8
  895. sync
  896. rfi
  897. 1:
  898. #endif
  899. /* from this point address translation is turned off */
  900. /* and interrupts are disabled */
  901. /* set a new stack at the bottom of our page... */
  902. /* (not really needed now) */
  903. addi r1, r4, KEXEC_CONTROL_PAGE_SIZE - 8 /* for LR Save+Back Chain */
  904. stw r0, 0(r1)
  905. /* Do the copies */
  906. li r6, 0 /* checksum */
  907. mr r0, r3
  908. b 1f
  909. 0: /* top, read another word for the indirection page */
  910. lwzu r0, 4(r3)
  911. 1:
  912. /* is it a destination page? (r8) */
  913. rlwinm. r7, r0, 0, 31, 31 /* IND_DESTINATION (1<<0) */
  914. beq 2f
  915. rlwinm r8, r0, 0, 0, 19 /* clear kexec flags, page align */
  916. b 0b
  917. 2: /* is it an indirection page? (r3) */
  918. rlwinm. r7, r0, 0, 30, 30 /* IND_INDIRECTION (1<<1) */
  919. beq 2f
  920. rlwinm r3, r0, 0, 0, 19 /* clear kexec flags, page align */
  921. subi r3, r3, 4
  922. b 0b
  923. 2: /* are we done? */
  924. rlwinm. r7, r0, 0, 29, 29 /* IND_DONE (1<<2) */
  925. beq 2f
  926. b 3f
  927. 2: /* is it a source page? (r9) */
  928. rlwinm. r7, r0, 0, 28, 28 /* IND_SOURCE (1<<3) */
  929. beq 0b
  930. rlwinm r9, r0, 0, 0, 19 /* clear kexec flags, page align */
  931. li r7, PAGE_SIZE / 4
  932. mtctr r7
  933. subi r9, r9, 4
  934. subi r8, r8, 4
  935. 9:
  936. lwzu r0, 4(r9) /* do the copy */
  937. xor r6, r6, r0
  938. stwu r0, 4(r8)
  939. dcbst 0, r8
  940. sync
  941. icbi 0, r8
  942. bdnz 9b
  943. addi r9, r9, 4
  944. addi r8, r8, 4
  945. b 0b
  946. 3:
  947. /* To be certain of avoiding problems with self-modifying code
  948. * execute a serializing instruction here.
  949. */
  950. isync
  951. sync
  952. mfspr r3, SPRN_PIR /* current core we are running on */
  953. mr r4, r5 /* load physical address of chunk called */
  954. /* jump to the entry point, usually the setup routine */
  955. mtlr r5
  956. blrl
  957. 1: b 1b
  958. relocate_new_kernel_end:
  959. .globl relocate_new_kernel_size
  960. relocate_new_kernel_size:
  961. .long relocate_new_kernel_end - relocate_new_kernel
  962. #endif