exceptions-64e.S 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672
  1. /*
  2. * Boot code and exception vectors for Book3E processors
  3. *
  4. * Copyright (C) 2007 Ben. Herrenschmidt (benh@kernel.crashing.org), IBM Corp.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/threads.h>
  12. #include <asm/reg.h>
  13. #include <asm/page.h>
  14. #include <asm/ppc_asm.h>
  15. #include <asm/asm-offsets.h>
  16. #include <asm/cputable.h>
  17. #include <asm/setup.h>
  18. #include <asm/thread_info.h>
  19. #include <asm/reg_a2.h>
  20. #include <asm/exception-64e.h>
  21. #include <asm/bug.h>
  22. #include <asm/irqflags.h>
  23. #include <asm/ptrace.h>
  24. #include <asm/ppc-opcode.h>
  25. #include <asm/mmu.h>
  26. #include <asm/hw_irq.h>
  27. #include <asm/kvm_asm.h>
  28. #include <asm/kvm_booke_hv_asm.h>
  29. /* XXX This will ultimately add space for a special exception save
  30. * structure used to save things like SRR0/SRR1, SPRGs, MAS, etc...
  31. * when taking special interrupts. For now we don't support that,
  32. * special interrupts from within a non-standard level will probably
  33. * blow you up
  34. */
  35. #define SPECIAL_EXC_SRR0 0
  36. #define SPECIAL_EXC_SRR1 1
  37. #define SPECIAL_EXC_SPRG_GEN 2
  38. #define SPECIAL_EXC_SPRG_TLB 3
  39. #define SPECIAL_EXC_MAS0 4
  40. #define SPECIAL_EXC_MAS1 5
  41. #define SPECIAL_EXC_MAS2 6
  42. #define SPECIAL_EXC_MAS3 7
  43. #define SPECIAL_EXC_MAS6 8
  44. #define SPECIAL_EXC_MAS7 9
  45. #define SPECIAL_EXC_MAS5 10 /* E.HV only */
  46. #define SPECIAL_EXC_MAS8 11 /* E.HV only */
  47. #define SPECIAL_EXC_IRQHAPPENED 12
  48. #define SPECIAL_EXC_DEAR 13
  49. #define SPECIAL_EXC_ESR 14
  50. #define SPECIAL_EXC_SOFTE 15
  51. #define SPECIAL_EXC_CSRR0 16
  52. #define SPECIAL_EXC_CSRR1 17
  53. /* must be even to keep 16-byte stack alignment */
  54. #define SPECIAL_EXC_END 18
  55. #define SPECIAL_EXC_FRAME_SIZE (INT_FRAME_SIZE + SPECIAL_EXC_END * 8)
  56. #define SPECIAL_EXC_FRAME_OFFS (INT_FRAME_SIZE - 288)
  57. #define SPECIAL_EXC_STORE(reg, name) \
  58. std reg, (SPECIAL_EXC_##name * 8 + SPECIAL_EXC_FRAME_OFFS)(r1)
  59. #define SPECIAL_EXC_LOAD(reg, name) \
  60. ld reg, (SPECIAL_EXC_##name * 8 + SPECIAL_EXC_FRAME_OFFS)(r1)
  61. special_reg_save:
  62. lbz r9,PACAIRQHAPPENED(r13)
  63. RECONCILE_IRQ_STATE(r3,r4)
  64. /*
  65. * We only need (or have stack space) to save this stuff if
  66. * we interrupted the kernel.
  67. */
  68. ld r3,_MSR(r1)
  69. andi. r3,r3,MSR_PR
  70. bnelr
  71. /* Copy info into temporary exception thread info */
  72. ld r11,PACAKSAVE(r13)
  73. CURRENT_THREAD_INFO(r11, r11)
  74. CURRENT_THREAD_INFO(r12, r1)
  75. ld r10,TI_FLAGS(r11)
  76. std r10,TI_FLAGS(r12)
  77. ld r10,TI_PREEMPT(r11)
  78. std r10,TI_PREEMPT(r12)
  79. ld r10,TI_TASK(r11)
  80. std r10,TI_TASK(r12)
  81. /*
  82. * Advance to the next TLB exception frame for handler
  83. * types that don't do it automatically.
  84. */
  85. LOAD_REG_ADDR(r11,extlb_level_exc)
  86. lwz r12,0(r11)
  87. mfspr r10,SPRN_SPRG_TLB_EXFRAME
  88. add r10,r10,r12
  89. mtspr SPRN_SPRG_TLB_EXFRAME,r10
  90. /*
  91. * Save registers needed to allow nesting of certain exceptions
  92. * (such as TLB misses) inside special exception levels
  93. */
  94. mfspr r10,SPRN_SRR0
  95. SPECIAL_EXC_STORE(r10,SRR0)
  96. mfspr r10,SPRN_SRR1
  97. SPECIAL_EXC_STORE(r10,SRR1)
  98. mfspr r10,SPRN_SPRG_GEN_SCRATCH
  99. SPECIAL_EXC_STORE(r10,SPRG_GEN)
  100. mfspr r10,SPRN_SPRG_TLB_SCRATCH
  101. SPECIAL_EXC_STORE(r10,SPRG_TLB)
  102. mfspr r10,SPRN_MAS0
  103. SPECIAL_EXC_STORE(r10,MAS0)
  104. mfspr r10,SPRN_MAS1
  105. SPECIAL_EXC_STORE(r10,MAS1)
  106. mfspr r10,SPRN_MAS2
  107. SPECIAL_EXC_STORE(r10,MAS2)
  108. mfspr r10,SPRN_MAS3
  109. SPECIAL_EXC_STORE(r10,MAS3)
  110. mfspr r10,SPRN_MAS6
  111. SPECIAL_EXC_STORE(r10,MAS6)
  112. mfspr r10,SPRN_MAS7
  113. SPECIAL_EXC_STORE(r10,MAS7)
  114. BEGIN_FTR_SECTION
  115. mfspr r10,SPRN_MAS5
  116. SPECIAL_EXC_STORE(r10,MAS5)
  117. mfspr r10,SPRN_MAS8
  118. SPECIAL_EXC_STORE(r10,MAS8)
  119. /* MAS5/8 could have inappropriate values if we interrupted KVM code */
  120. li r10,0
  121. mtspr SPRN_MAS5,r10
  122. mtspr SPRN_MAS8,r10
  123. END_FTR_SECTION_IFSET(CPU_FTR_EMB_HV)
  124. SPECIAL_EXC_STORE(r9,IRQHAPPENED)
  125. mfspr r10,SPRN_DEAR
  126. SPECIAL_EXC_STORE(r10,DEAR)
  127. mfspr r10,SPRN_ESR
  128. SPECIAL_EXC_STORE(r10,ESR)
  129. lbz r10,PACAIRQSOFTMASK(r13)
  130. SPECIAL_EXC_STORE(r10,SOFTE)
  131. ld r10,_NIP(r1)
  132. SPECIAL_EXC_STORE(r10,CSRR0)
  133. ld r10,_MSR(r1)
  134. SPECIAL_EXC_STORE(r10,CSRR1)
  135. blr
  136. ret_from_level_except:
  137. ld r3,_MSR(r1)
  138. andi. r3,r3,MSR_PR
  139. beq 1f
  140. b ret_from_except
  141. 1:
  142. LOAD_REG_ADDR(r11,extlb_level_exc)
  143. lwz r12,0(r11)
  144. mfspr r10,SPRN_SPRG_TLB_EXFRAME
  145. sub r10,r10,r12
  146. mtspr SPRN_SPRG_TLB_EXFRAME,r10
  147. /*
  148. * It's possible that the special level exception interrupted a
  149. * TLB miss handler, and inserted the same entry that the
  150. * interrupted handler was about to insert. On CPUs without TLB
  151. * write conditional, this can result in a duplicate TLB entry.
  152. * Wipe all non-bolted entries to be safe.
  153. *
  154. * Note that this doesn't protect against any TLB misses
  155. * we may take accessing the stack from here to the end of
  156. * the special level exception. It's not clear how we can
  157. * reasonably protect against that, but only CPUs with
  158. * neither TLB write conditional nor bolted kernel memory
  159. * are affected. Do any such CPUs even exist?
  160. */
  161. PPC_TLBILX_ALL(0,R0)
  162. REST_NVGPRS(r1)
  163. SPECIAL_EXC_LOAD(r10,SRR0)
  164. mtspr SPRN_SRR0,r10
  165. SPECIAL_EXC_LOAD(r10,SRR1)
  166. mtspr SPRN_SRR1,r10
  167. SPECIAL_EXC_LOAD(r10,SPRG_GEN)
  168. mtspr SPRN_SPRG_GEN_SCRATCH,r10
  169. SPECIAL_EXC_LOAD(r10,SPRG_TLB)
  170. mtspr SPRN_SPRG_TLB_SCRATCH,r10
  171. SPECIAL_EXC_LOAD(r10,MAS0)
  172. mtspr SPRN_MAS0,r10
  173. SPECIAL_EXC_LOAD(r10,MAS1)
  174. mtspr SPRN_MAS1,r10
  175. SPECIAL_EXC_LOAD(r10,MAS2)
  176. mtspr SPRN_MAS2,r10
  177. SPECIAL_EXC_LOAD(r10,MAS3)
  178. mtspr SPRN_MAS3,r10
  179. SPECIAL_EXC_LOAD(r10,MAS6)
  180. mtspr SPRN_MAS6,r10
  181. SPECIAL_EXC_LOAD(r10,MAS7)
  182. mtspr SPRN_MAS7,r10
  183. BEGIN_FTR_SECTION
  184. SPECIAL_EXC_LOAD(r10,MAS5)
  185. mtspr SPRN_MAS5,r10
  186. SPECIAL_EXC_LOAD(r10,MAS8)
  187. mtspr SPRN_MAS8,r10
  188. END_FTR_SECTION_IFSET(CPU_FTR_EMB_HV)
  189. lbz r6,PACAIRQSOFTMASK(r13)
  190. ld r5,SOFTE(r1)
  191. /* Interrupts had better not already be enabled... */
  192. tweqi r6,IRQS_ENABLED
  193. andi. r6,r5,IRQS_DISABLED
  194. bne 1f
  195. TRACE_ENABLE_INTS
  196. stb r5,PACAIRQSOFTMASK(r13)
  197. 1:
  198. /*
  199. * Restore PACAIRQHAPPENED rather than setting it based on
  200. * the return MSR[EE], since we could have interrupted
  201. * __check_irq_replay() or other inconsistent transitory
  202. * states that must remain that way.
  203. */
  204. SPECIAL_EXC_LOAD(r10,IRQHAPPENED)
  205. stb r10,PACAIRQHAPPENED(r13)
  206. SPECIAL_EXC_LOAD(r10,DEAR)
  207. mtspr SPRN_DEAR,r10
  208. SPECIAL_EXC_LOAD(r10,ESR)
  209. mtspr SPRN_ESR,r10
  210. stdcx. r0,0,r1 /* to clear the reservation */
  211. REST_4GPRS(2, r1)
  212. REST_4GPRS(6, r1)
  213. ld r10,_CTR(r1)
  214. ld r11,_XER(r1)
  215. mtctr r10
  216. mtxer r11
  217. blr
  218. .macro ret_from_level srr0 srr1 paca_ex scratch
  219. bl ret_from_level_except
  220. ld r10,_LINK(r1)
  221. ld r11,_CCR(r1)
  222. ld r0,GPR13(r1)
  223. mtlr r10
  224. mtcr r11
  225. ld r10,GPR10(r1)
  226. ld r11,GPR11(r1)
  227. ld r12,GPR12(r1)
  228. mtspr \scratch,r0
  229. std r10,\paca_ex+EX_R10(r13);
  230. std r11,\paca_ex+EX_R11(r13);
  231. ld r10,_NIP(r1)
  232. ld r11,_MSR(r1)
  233. ld r0,GPR0(r1)
  234. ld r1,GPR1(r1)
  235. mtspr \srr0,r10
  236. mtspr \srr1,r11
  237. ld r10,\paca_ex+EX_R10(r13)
  238. ld r11,\paca_ex+EX_R11(r13)
  239. mfspr r13,\scratch
  240. .endm
  241. ret_from_crit_except:
  242. ret_from_level SPRN_CSRR0 SPRN_CSRR1 PACA_EXCRIT SPRN_SPRG_CRIT_SCRATCH
  243. rfci
  244. ret_from_mc_except:
  245. ret_from_level SPRN_MCSRR0 SPRN_MCSRR1 PACA_EXMC SPRN_SPRG_MC_SCRATCH
  246. rfmci
  247. /* Exception prolog code for all exceptions */
  248. #define EXCEPTION_PROLOG(n, intnum, type, addition) \
  249. mtspr SPRN_SPRG_##type##_SCRATCH,r13; /* get spare registers */ \
  250. mfspr r13,SPRN_SPRG_PACA; /* get PACA */ \
  251. std r10,PACA_EX##type+EX_R10(r13); \
  252. std r11,PACA_EX##type+EX_R11(r13); \
  253. mfcr r10; /* save CR */ \
  254. mfspr r11,SPRN_##type##_SRR1;/* what are we coming from */ \
  255. DO_KVM intnum,SPRN_##type##_SRR1; /* KVM hook */ \
  256. stw r10,PACA_EX##type+EX_CR(r13); /* save old CR in the PACA */ \
  257. addition; /* additional code for that exc. */ \
  258. std r1,PACA_EX##type+EX_R1(r13); /* save old r1 in the PACA */ \
  259. type##_SET_KSTACK; /* get special stack if necessary */\
  260. andi. r10,r11,MSR_PR; /* save stack pointer */ \
  261. beq 1f; /* branch around if supervisor */ \
  262. ld r1,PACAKSAVE(r13); /* get kernel stack coming from usr */\
  263. 1: cmpdi cr1,r1,0; /* check if SP makes sense */ \
  264. bge- cr1,exc_##n##_bad_stack;/* bad stack (TODO: out of line) */ \
  265. mfspr r10,SPRN_##type##_SRR0; /* read SRR0 before touching stack */
  266. /* Exception type-specific macros */
  267. #define GEN_SET_KSTACK \
  268. subi r1,r1,INT_FRAME_SIZE; /* alloc frame on kernel stack */
  269. #define SPRN_GEN_SRR0 SPRN_SRR0
  270. #define SPRN_GEN_SRR1 SPRN_SRR1
  271. #define GDBELL_SET_KSTACK GEN_SET_KSTACK
  272. #define SPRN_GDBELL_SRR0 SPRN_GSRR0
  273. #define SPRN_GDBELL_SRR1 SPRN_GSRR1
  274. #define CRIT_SET_KSTACK \
  275. ld r1,PACA_CRIT_STACK(r13); \
  276. subi r1,r1,SPECIAL_EXC_FRAME_SIZE
  277. #define SPRN_CRIT_SRR0 SPRN_CSRR0
  278. #define SPRN_CRIT_SRR1 SPRN_CSRR1
  279. #define DBG_SET_KSTACK \
  280. ld r1,PACA_DBG_STACK(r13); \
  281. subi r1,r1,SPECIAL_EXC_FRAME_SIZE
  282. #define SPRN_DBG_SRR0 SPRN_DSRR0
  283. #define SPRN_DBG_SRR1 SPRN_DSRR1
  284. #define MC_SET_KSTACK \
  285. ld r1,PACA_MC_STACK(r13); \
  286. subi r1,r1,SPECIAL_EXC_FRAME_SIZE
  287. #define SPRN_MC_SRR0 SPRN_MCSRR0
  288. #define SPRN_MC_SRR1 SPRN_MCSRR1
  289. #define NORMAL_EXCEPTION_PROLOG(n, intnum, addition) \
  290. EXCEPTION_PROLOG(n, intnum, GEN, addition##_GEN(n))
  291. #define CRIT_EXCEPTION_PROLOG(n, intnum, addition) \
  292. EXCEPTION_PROLOG(n, intnum, CRIT, addition##_CRIT(n))
  293. #define DBG_EXCEPTION_PROLOG(n, intnum, addition) \
  294. EXCEPTION_PROLOG(n, intnum, DBG, addition##_DBG(n))
  295. #define MC_EXCEPTION_PROLOG(n, intnum, addition) \
  296. EXCEPTION_PROLOG(n, intnum, MC, addition##_MC(n))
  297. #define GDBELL_EXCEPTION_PROLOG(n, intnum, addition) \
  298. EXCEPTION_PROLOG(n, intnum, GDBELL, addition##_GDBELL(n))
  299. /* Variants of the "addition" argument for the prolog
  300. */
  301. #define PROLOG_ADDITION_NONE_GEN(n)
  302. #define PROLOG_ADDITION_NONE_GDBELL(n)
  303. #define PROLOG_ADDITION_NONE_CRIT(n)
  304. #define PROLOG_ADDITION_NONE_DBG(n)
  305. #define PROLOG_ADDITION_NONE_MC(n)
  306. #define PROLOG_ADDITION_MASKABLE_GEN(n) \
  307. lbz r10,PACAIRQSOFTMASK(r13); /* are irqs soft-masked? */ \
  308. andi. r10,r10,IRQS_DISABLED; /* yes -> go out of line */ \
  309. bne masked_interrupt_book3e_##n
  310. #define PROLOG_ADDITION_2REGS_GEN(n) \
  311. std r14,PACA_EXGEN+EX_R14(r13); \
  312. std r15,PACA_EXGEN+EX_R15(r13)
  313. #define PROLOG_ADDITION_1REG_GEN(n) \
  314. std r14,PACA_EXGEN+EX_R14(r13);
  315. #define PROLOG_ADDITION_2REGS_CRIT(n) \
  316. std r14,PACA_EXCRIT+EX_R14(r13); \
  317. std r15,PACA_EXCRIT+EX_R15(r13)
  318. #define PROLOG_ADDITION_2REGS_DBG(n) \
  319. std r14,PACA_EXDBG+EX_R14(r13); \
  320. std r15,PACA_EXDBG+EX_R15(r13)
  321. #define PROLOG_ADDITION_2REGS_MC(n) \
  322. std r14,PACA_EXMC+EX_R14(r13); \
  323. std r15,PACA_EXMC+EX_R15(r13)
  324. /* Core exception code for all exceptions except TLB misses. */
  325. #define EXCEPTION_COMMON_LVL(n, scratch, excf) \
  326. exc_##n##_common: \
  327. std r0,GPR0(r1); /* save r0 in stackframe */ \
  328. std r2,GPR2(r1); /* save r2 in stackframe */ \
  329. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  330. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  331. std r9,GPR9(r1); /* save r9 in stackframe */ \
  332. std r10,_NIP(r1); /* save SRR0 to stackframe */ \
  333. std r11,_MSR(r1); /* save SRR1 to stackframe */ \
  334. beq 2f; /* if from kernel mode */ \
  335. ACCOUNT_CPU_USER_ENTRY(r13,r10,r11);/* accounting (uses cr0+eq) */ \
  336. 2: ld r3,excf+EX_R10(r13); /* get back r10 */ \
  337. ld r4,excf+EX_R11(r13); /* get back r11 */ \
  338. mfspr r5,scratch; /* get back r13 */ \
  339. std r12,GPR12(r1); /* save r12 in stackframe */ \
  340. ld r2,PACATOC(r13); /* get kernel TOC into r2 */ \
  341. mflr r6; /* save LR in stackframe */ \
  342. mfctr r7; /* save CTR in stackframe */ \
  343. mfspr r8,SPRN_XER; /* save XER in stackframe */ \
  344. ld r9,excf+EX_R1(r13); /* load orig r1 back from PACA */ \
  345. lwz r10,excf+EX_CR(r13); /* load orig CR back from PACA */ \
  346. lbz r11,PACAIRQSOFTMASK(r13); /* get current IRQ softe */ \
  347. ld r12,exception_marker@toc(r2); \
  348. li r0,0; \
  349. std r3,GPR10(r1); /* save r10 to stackframe */ \
  350. std r4,GPR11(r1); /* save r11 to stackframe */ \
  351. std r5,GPR13(r1); /* save it to stackframe */ \
  352. std r6,_LINK(r1); \
  353. std r7,_CTR(r1); \
  354. std r8,_XER(r1); \
  355. li r3,(n)+1; /* indicate partial regs in trap */ \
  356. std r9,0(r1); /* store stack frame back link */ \
  357. std r10,_CCR(r1); /* store orig CR in stackframe */ \
  358. std r9,GPR1(r1); /* store stack frame back link */ \
  359. std r11,SOFTE(r1); /* and save it to stackframe */ \
  360. std r12,STACK_FRAME_OVERHEAD-16(r1); /* mark the frame */ \
  361. std r3,_TRAP(r1); /* set trap number */ \
  362. std r0,RESULT(r1); /* clear regs->result */
  363. #define EXCEPTION_COMMON(n) \
  364. EXCEPTION_COMMON_LVL(n, SPRN_SPRG_GEN_SCRATCH, PACA_EXGEN)
  365. #define EXCEPTION_COMMON_CRIT(n) \
  366. EXCEPTION_COMMON_LVL(n, SPRN_SPRG_CRIT_SCRATCH, PACA_EXCRIT)
  367. #define EXCEPTION_COMMON_MC(n) \
  368. EXCEPTION_COMMON_LVL(n, SPRN_SPRG_MC_SCRATCH, PACA_EXMC)
  369. #define EXCEPTION_COMMON_DBG(n) \
  370. EXCEPTION_COMMON_LVL(n, SPRN_SPRG_DBG_SCRATCH, PACA_EXDBG)
  371. /*
  372. * This is meant for exceptions that don't immediately hard-enable. We
  373. * set a bit in paca->irq_happened to ensure that a subsequent call to
  374. * arch_local_irq_restore() will properly hard-enable and avoid the
  375. * fast-path, and then reconcile irq state.
  376. */
  377. #define INTS_DISABLE RECONCILE_IRQ_STATE(r3,r4)
  378. /*
  379. * This is called by exceptions that don't use INTS_DISABLE (that did not
  380. * touch irq indicators in the PACA). This will restore MSR:EE to it's
  381. * previous value
  382. *
  383. * XXX In the long run, we may want to open-code it in order to separate the
  384. * load from the wrtee, thus limiting the latency caused by the dependency
  385. * but at this point, I'll favor code clarity until we have a near to final
  386. * implementation
  387. */
  388. #define INTS_RESTORE_HARD \
  389. ld r11,_MSR(r1); \
  390. wrtee r11;
  391. /* XXX FIXME: Restore r14/r15 when necessary */
  392. #define BAD_STACK_TRAMPOLINE(n) \
  393. exc_##n##_bad_stack: \
  394. li r1,(n); /* get exception number */ \
  395. sth r1,PACA_TRAP_SAVE(r13); /* store trap */ \
  396. b bad_stack_book3e; /* bad stack error */
  397. /* WARNING: If you change the layout of this stub, make sure you check
  398. * the debug exception handler which handles single stepping
  399. * into exceptions from userspace, and the MM code in
  400. * arch/powerpc/mm/tlb_nohash.c which patches the branch here
  401. * and would need to be updated if that branch is moved
  402. */
  403. #define EXCEPTION_STUB(loc, label) \
  404. . = interrupt_base_book3e + loc; \
  405. nop; /* To make debug interrupts happy */ \
  406. b exc_##label##_book3e;
  407. #define ACK_NONE(r)
  408. #define ACK_DEC(r) \
  409. lis r,TSR_DIS@h; \
  410. mtspr SPRN_TSR,r
  411. #define ACK_FIT(r) \
  412. lis r,TSR_FIS@h; \
  413. mtspr SPRN_TSR,r
  414. /* Used by asynchronous interrupt that may happen in the idle loop.
  415. *
  416. * This check if the thread was in the idle loop, and if yes, returns
  417. * to the caller rather than the PC. This is to avoid a race if
  418. * interrupts happen before the wait instruction.
  419. */
  420. #define CHECK_NAPPING() \
  421. CURRENT_THREAD_INFO(r11, r1); \
  422. ld r10,TI_LOCAL_FLAGS(r11); \
  423. andi. r9,r10,_TLF_NAPPING; \
  424. beq+ 1f; \
  425. ld r8,_LINK(r1); \
  426. rlwinm r7,r10,0,~_TLF_NAPPING; \
  427. std r8,_NIP(r1); \
  428. std r7,TI_LOCAL_FLAGS(r11); \
  429. 1:
  430. #define MASKABLE_EXCEPTION(trapnum, intnum, label, hdlr, ack) \
  431. START_EXCEPTION(label); \
  432. NORMAL_EXCEPTION_PROLOG(trapnum, intnum, PROLOG_ADDITION_MASKABLE)\
  433. EXCEPTION_COMMON(trapnum) \
  434. INTS_DISABLE; \
  435. ack(r8); \
  436. CHECK_NAPPING(); \
  437. addi r3,r1,STACK_FRAME_OVERHEAD; \
  438. bl hdlr; \
  439. b ret_from_except_lite;
  440. /* This value is used to mark exception frames on the stack. */
  441. .section ".toc","aw"
  442. exception_marker:
  443. .tc ID_EXC_MARKER[TC],STACK_FRAME_REGS_MARKER
  444. /*
  445. * And here we have the exception vectors !
  446. */
  447. .text
  448. .balign 0x1000
  449. .globl interrupt_base_book3e
  450. interrupt_base_book3e: /* fake trap */
  451. EXCEPTION_STUB(0x000, machine_check)
  452. EXCEPTION_STUB(0x020, critical_input) /* 0x0100 */
  453. EXCEPTION_STUB(0x040, debug_crit) /* 0x0d00 */
  454. EXCEPTION_STUB(0x060, data_storage) /* 0x0300 */
  455. EXCEPTION_STUB(0x080, instruction_storage) /* 0x0400 */
  456. EXCEPTION_STUB(0x0a0, external_input) /* 0x0500 */
  457. EXCEPTION_STUB(0x0c0, alignment) /* 0x0600 */
  458. EXCEPTION_STUB(0x0e0, program) /* 0x0700 */
  459. EXCEPTION_STUB(0x100, fp_unavailable) /* 0x0800 */
  460. EXCEPTION_STUB(0x120, system_call) /* 0x0c00 */
  461. EXCEPTION_STUB(0x140, ap_unavailable) /* 0x0f20 */
  462. EXCEPTION_STUB(0x160, decrementer) /* 0x0900 */
  463. EXCEPTION_STUB(0x180, fixed_interval) /* 0x0980 */
  464. EXCEPTION_STUB(0x1a0, watchdog) /* 0x09f0 */
  465. EXCEPTION_STUB(0x1c0, data_tlb_miss)
  466. EXCEPTION_STUB(0x1e0, instruction_tlb_miss)
  467. EXCEPTION_STUB(0x200, altivec_unavailable)
  468. EXCEPTION_STUB(0x220, altivec_assist)
  469. EXCEPTION_STUB(0x260, perfmon)
  470. EXCEPTION_STUB(0x280, doorbell)
  471. EXCEPTION_STUB(0x2a0, doorbell_crit)
  472. EXCEPTION_STUB(0x2c0, guest_doorbell)
  473. EXCEPTION_STUB(0x2e0, guest_doorbell_crit)
  474. EXCEPTION_STUB(0x300, hypercall)
  475. EXCEPTION_STUB(0x320, ehpriv)
  476. EXCEPTION_STUB(0x340, lrat_error)
  477. .globl __end_interrupts
  478. __end_interrupts:
  479. /* Critical Input Interrupt */
  480. START_EXCEPTION(critical_input);
  481. CRIT_EXCEPTION_PROLOG(0x100, BOOKE_INTERRUPT_CRITICAL,
  482. PROLOG_ADDITION_NONE)
  483. EXCEPTION_COMMON_CRIT(0x100)
  484. bl save_nvgprs
  485. bl special_reg_save
  486. CHECK_NAPPING();
  487. addi r3,r1,STACK_FRAME_OVERHEAD
  488. bl unknown_exception
  489. b ret_from_crit_except
  490. /* Machine Check Interrupt */
  491. START_EXCEPTION(machine_check);
  492. MC_EXCEPTION_PROLOG(0x000, BOOKE_INTERRUPT_MACHINE_CHECK,
  493. PROLOG_ADDITION_NONE)
  494. EXCEPTION_COMMON_MC(0x000)
  495. bl save_nvgprs
  496. bl special_reg_save
  497. CHECK_NAPPING();
  498. addi r3,r1,STACK_FRAME_OVERHEAD
  499. bl machine_check_exception
  500. b ret_from_mc_except
  501. /* Data Storage Interrupt */
  502. START_EXCEPTION(data_storage)
  503. NORMAL_EXCEPTION_PROLOG(0x300, BOOKE_INTERRUPT_DATA_STORAGE,
  504. PROLOG_ADDITION_2REGS)
  505. mfspr r14,SPRN_DEAR
  506. mfspr r15,SPRN_ESR
  507. EXCEPTION_COMMON(0x300)
  508. INTS_DISABLE
  509. b storage_fault_common
  510. /* Instruction Storage Interrupt */
  511. START_EXCEPTION(instruction_storage);
  512. NORMAL_EXCEPTION_PROLOG(0x400, BOOKE_INTERRUPT_INST_STORAGE,
  513. PROLOG_ADDITION_2REGS)
  514. li r15,0
  515. mr r14,r10
  516. EXCEPTION_COMMON(0x400)
  517. INTS_DISABLE
  518. b storage_fault_common
  519. /* External Input Interrupt */
  520. MASKABLE_EXCEPTION(0x500, BOOKE_INTERRUPT_EXTERNAL,
  521. external_input, do_IRQ, ACK_NONE)
  522. /* Alignment */
  523. START_EXCEPTION(alignment);
  524. NORMAL_EXCEPTION_PROLOG(0x600, BOOKE_INTERRUPT_ALIGNMENT,
  525. PROLOG_ADDITION_2REGS)
  526. mfspr r14,SPRN_DEAR
  527. mfspr r15,SPRN_ESR
  528. EXCEPTION_COMMON(0x600)
  529. b alignment_more /* no room, go out of line */
  530. /* Program Interrupt */
  531. START_EXCEPTION(program);
  532. NORMAL_EXCEPTION_PROLOG(0x700, BOOKE_INTERRUPT_PROGRAM,
  533. PROLOG_ADDITION_1REG)
  534. mfspr r14,SPRN_ESR
  535. EXCEPTION_COMMON(0x700)
  536. INTS_DISABLE
  537. std r14,_DSISR(r1)
  538. addi r3,r1,STACK_FRAME_OVERHEAD
  539. ld r14,PACA_EXGEN+EX_R14(r13)
  540. bl save_nvgprs
  541. bl program_check_exception
  542. b ret_from_except
  543. /* Floating Point Unavailable Interrupt */
  544. START_EXCEPTION(fp_unavailable);
  545. NORMAL_EXCEPTION_PROLOG(0x800, BOOKE_INTERRUPT_FP_UNAVAIL,
  546. PROLOG_ADDITION_NONE)
  547. /* we can probably do a shorter exception entry for that one... */
  548. EXCEPTION_COMMON(0x800)
  549. ld r12,_MSR(r1)
  550. andi. r0,r12,MSR_PR;
  551. beq- 1f
  552. bl load_up_fpu
  553. b fast_exception_return
  554. 1: INTS_DISABLE
  555. bl save_nvgprs
  556. addi r3,r1,STACK_FRAME_OVERHEAD
  557. bl kernel_fp_unavailable_exception
  558. b ret_from_except
  559. /* Altivec Unavailable Interrupt */
  560. START_EXCEPTION(altivec_unavailable);
  561. NORMAL_EXCEPTION_PROLOG(0x200, BOOKE_INTERRUPT_ALTIVEC_UNAVAIL,
  562. PROLOG_ADDITION_NONE)
  563. /* we can probably do a shorter exception entry for that one... */
  564. EXCEPTION_COMMON(0x200)
  565. #ifdef CONFIG_ALTIVEC
  566. BEGIN_FTR_SECTION
  567. ld r12,_MSR(r1)
  568. andi. r0,r12,MSR_PR;
  569. beq- 1f
  570. bl load_up_altivec
  571. b fast_exception_return
  572. 1:
  573. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  574. #endif
  575. INTS_DISABLE
  576. bl save_nvgprs
  577. addi r3,r1,STACK_FRAME_OVERHEAD
  578. bl altivec_unavailable_exception
  579. b ret_from_except
  580. /* AltiVec Assist */
  581. START_EXCEPTION(altivec_assist);
  582. NORMAL_EXCEPTION_PROLOG(0x220,
  583. BOOKE_INTERRUPT_ALTIVEC_ASSIST,
  584. PROLOG_ADDITION_NONE)
  585. EXCEPTION_COMMON(0x220)
  586. INTS_DISABLE
  587. bl save_nvgprs
  588. addi r3,r1,STACK_FRAME_OVERHEAD
  589. #ifdef CONFIG_ALTIVEC
  590. BEGIN_FTR_SECTION
  591. bl altivec_assist_exception
  592. END_FTR_SECTION_IFSET(CPU_FTR_ALTIVEC)
  593. #else
  594. bl unknown_exception
  595. #endif
  596. b ret_from_except
  597. /* Decrementer Interrupt */
  598. MASKABLE_EXCEPTION(0x900, BOOKE_INTERRUPT_DECREMENTER,
  599. decrementer, timer_interrupt, ACK_DEC)
  600. /* Fixed Interval Timer Interrupt */
  601. MASKABLE_EXCEPTION(0x980, BOOKE_INTERRUPT_FIT,
  602. fixed_interval, unknown_exception, ACK_FIT)
  603. /* Watchdog Timer Interrupt */
  604. START_EXCEPTION(watchdog);
  605. CRIT_EXCEPTION_PROLOG(0x9f0, BOOKE_INTERRUPT_WATCHDOG,
  606. PROLOG_ADDITION_NONE)
  607. EXCEPTION_COMMON_CRIT(0x9f0)
  608. bl save_nvgprs
  609. bl special_reg_save
  610. CHECK_NAPPING();
  611. addi r3,r1,STACK_FRAME_OVERHEAD
  612. #ifdef CONFIG_BOOKE_WDT
  613. bl WatchdogException
  614. #else
  615. bl unknown_exception
  616. #endif
  617. b ret_from_crit_except
  618. /* System Call Interrupt */
  619. START_EXCEPTION(system_call)
  620. mr r9,r13 /* keep a copy of userland r13 */
  621. mfspr r11,SPRN_SRR0 /* get return address */
  622. mfspr r12,SPRN_SRR1 /* get previous MSR */
  623. mfspr r13,SPRN_SPRG_PACA /* get our PACA */
  624. b system_call_common
  625. /* Auxiliary Processor Unavailable Interrupt */
  626. START_EXCEPTION(ap_unavailable);
  627. NORMAL_EXCEPTION_PROLOG(0xf20, BOOKE_INTERRUPT_AP_UNAVAIL,
  628. PROLOG_ADDITION_NONE)
  629. EXCEPTION_COMMON(0xf20)
  630. INTS_DISABLE
  631. bl save_nvgprs
  632. addi r3,r1,STACK_FRAME_OVERHEAD
  633. bl unknown_exception
  634. b ret_from_except
  635. /* Debug exception as a critical interrupt*/
  636. START_EXCEPTION(debug_crit);
  637. CRIT_EXCEPTION_PROLOG(0xd00, BOOKE_INTERRUPT_DEBUG,
  638. PROLOG_ADDITION_2REGS)
  639. /*
  640. * If there is a single step or branch-taken exception in an
  641. * exception entry sequence, it was probably meant to apply to
  642. * the code where the exception occurred (since exception entry
  643. * doesn't turn off DE automatically). We simulate the effect
  644. * of turning off DE on entry to an exception handler by turning
  645. * off DE in the CSRR1 value and clearing the debug status.
  646. */
  647. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  648. andis. r15,r14,(DBSR_IC|DBSR_BT)@h
  649. beq+ 1f
  650. #ifdef CONFIG_RELOCATABLE
  651. ld r15,PACATOC(r13)
  652. ld r14,interrupt_base_book3e@got(r15)
  653. ld r15,__end_interrupts@got(r15)
  654. #else
  655. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  656. LOAD_REG_IMMEDIATE(r15,__end_interrupts)
  657. #endif
  658. cmpld cr0,r10,r14
  659. cmpld cr1,r10,r15
  660. blt+ cr0,1f
  661. bge+ cr1,1f
  662. /* here it looks like we got an inappropriate debug exception. */
  663. lis r14,(DBSR_IC|DBSR_BT)@h /* clear the event */
  664. rlwinm r11,r11,0,~MSR_DE /* clear DE in the CSRR1 value */
  665. mtspr SPRN_DBSR,r14
  666. mtspr SPRN_CSRR1,r11
  667. lwz r10,PACA_EXCRIT+EX_CR(r13) /* restore registers */
  668. ld r1,PACA_EXCRIT+EX_R1(r13)
  669. ld r14,PACA_EXCRIT+EX_R14(r13)
  670. ld r15,PACA_EXCRIT+EX_R15(r13)
  671. mtcr r10
  672. ld r10,PACA_EXCRIT+EX_R10(r13) /* restore registers */
  673. ld r11,PACA_EXCRIT+EX_R11(r13)
  674. mfspr r13,SPRN_SPRG_CRIT_SCRATCH
  675. rfci
  676. /* Normal debug exception */
  677. /* XXX We only handle coming from userspace for now since we can't
  678. * quite save properly an interrupted kernel state yet
  679. */
  680. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  681. beq kernel_dbg_exc; /* if from kernel mode */
  682. /* Now we mash up things to make it look like we are coming on a
  683. * normal exception
  684. */
  685. mfspr r14,SPRN_DBSR
  686. EXCEPTION_COMMON_CRIT(0xd00)
  687. std r14,_DSISR(r1)
  688. addi r3,r1,STACK_FRAME_OVERHEAD
  689. mr r4,r14
  690. ld r14,PACA_EXCRIT+EX_R14(r13)
  691. ld r15,PACA_EXCRIT+EX_R15(r13)
  692. bl save_nvgprs
  693. bl DebugException
  694. b ret_from_except
  695. kernel_dbg_exc:
  696. b . /* NYI */
  697. /* Debug exception as a debug interrupt*/
  698. START_EXCEPTION(debug_debug);
  699. DBG_EXCEPTION_PROLOG(0xd00, BOOKE_INTERRUPT_DEBUG,
  700. PROLOG_ADDITION_2REGS)
  701. /*
  702. * If there is a single step or branch-taken exception in an
  703. * exception entry sequence, it was probably meant to apply to
  704. * the code where the exception occurred (since exception entry
  705. * doesn't turn off DE automatically). We simulate the effect
  706. * of turning off DE on entry to an exception handler by turning
  707. * off DE in the DSRR1 value and clearing the debug status.
  708. */
  709. mfspr r14,SPRN_DBSR /* check single-step/branch taken */
  710. andis. r15,r14,(DBSR_IC|DBSR_BT)@h
  711. beq+ 1f
  712. #ifdef CONFIG_RELOCATABLE
  713. ld r15,PACATOC(r13)
  714. ld r14,interrupt_base_book3e@got(r15)
  715. ld r15,__end_interrupts@got(r15)
  716. #else
  717. LOAD_REG_IMMEDIATE(r14,interrupt_base_book3e)
  718. LOAD_REG_IMMEDIATE(r15,__end_interrupts)
  719. #endif
  720. cmpld cr0,r10,r14
  721. cmpld cr1,r10,r15
  722. blt+ cr0,1f
  723. bge+ cr1,1f
  724. /* here it looks like we got an inappropriate debug exception. */
  725. lis r14,(DBSR_IC|DBSR_BT)@h /* clear the event */
  726. rlwinm r11,r11,0,~MSR_DE /* clear DE in the DSRR1 value */
  727. mtspr SPRN_DBSR,r14
  728. mtspr SPRN_DSRR1,r11
  729. lwz r10,PACA_EXDBG+EX_CR(r13) /* restore registers */
  730. ld r1,PACA_EXDBG+EX_R1(r13)
  731. ld r14,PACA_EXDBG+EX_R14(r13)
  732. ld r15,PACA_EXDBG+EX_R15(r13)
  733. mtcr r10
  734. ld r10,PACA_EXDBG+EX_R10(r13) /* restore registers */
  735. ld r11,PACA_EXDBG+EX_R11(r13)
  736. mfspr r13,SPRN_SPRG_DBG_SCRATCH
  737. rfdi
  738. /* Normal debug exception */
  739. /* XXX We only handle coming from userspace for now since we can't
  740. * quite save properly an interrupted kernel state yet
  741. */
  742. 1: andi. r14,r11,MSR_PR; /* check for userspace again */
  743. beq kernel_dbg_exc; /* if from kernel mode */
  744. /* Now we mash up things to make it look like we are coming on a
  745. * normal exception
  746. */
  747. mfspr r14,SPRN_DBSR
  748. EXCEPTION_COMMON_DBG(0xd08)
  749. INTS_DISABLE
  750. std r14,_DSISR(r1)
  751. addi r3,r1,STACK_FRAME_OVERHEAD
  752. mr r4,r14
  753. ld r14,PACA_EXDBG+EX_R14(r13)
  754. ld r15,PACA_EXDBG+EX_R15(r13)
  755. bl save_nvgprs
  756. bl DebugException
  757. b ret_from_except
  758. START_EXCEPTION(perfmon);
  759. NORMAL_EXCEPTION_PROLOG(0x260, BOOKE_INTERRUPT_PERFORMANCE_MONITOR,
  760. PROLOG_ADDITION_NONE)
  761. EXCEPTION_COMMON(0x260)
  762. INTS_DISABLE
  763. CHECK_NAPPING()
  764. addi r3,r1,STACK_FRAME_OVERHEAD
  765. bl performance_monitor_exception
  766. b ret_from_except_lite
  767. /* Doorbell interrupt */
  768. MASKABLE_EXCEPTION(0x280, BOOKE_INTERRUPT_DOORBELL,
  769. doorbell, doorbell_exception, ACK_NONE)
  770. /* Doorbell critical Interrupt */
  771. START_EXCEPTION(doorbell_crit);
  772. CRIT_EXCEPTION_PROLOG(0x2a0, BOOKE_INTERRUPT_DOORBELL_CRITICAL,
  773. PROLOG_ADDITION_NONE)
  774. EXCEPTION_COMMON_CRIT(0x2a0)
  775. bl save_nvgprs
  776. bl special_reg_save
  777. CHECK_NAPPING();
  778. addi r3,r1,STACK_FRAME_OVERHEAD
  779. bl unknown_exception
  780. b ret_from_crit_except
  781. /*
  782. * Guest doorbell interrupt
  783. * This general exception use GSRRx save/restore registers
  784. */
  785. START_EXCEPTION(guest_doorbell);
  786. GDBELL_EXCEPTION_PROLOG(0x2c0, BOOKE_INTERRUPT_GUEST_DBELL,
  787. PROLOG_ADDITION_NONE)
  788. EXCEPTION_COMMON(0x2c0)
  789. addi r3,r1,STACK_FRAME_OVERHEAD
  790. bl save_nvgprs
  791. INTS_RESTORE_HARD
  792. bl unknown_exception
  793. b ret_from_except
  794. /* Guest Doorbell critical Interrupt */
  795. START_EXCEPTION(guest_doorbell_crit);
  796. CRIT_EXCEPTION_PROLOG(0x2e0, BOOKE_INTERRUPT_GUEST_DBELL_CRIT,
  797. PROLOG_ADDITION_NONE)
  798. EXCEPTION_COMMON_CRIT(0x2e0)
  799. bl save_nvgprs
  800. bl special_reg_save
  801. CHECK_NAPPING();
  802. addi r3,r1,STACK_FRAME_OVERHEAD
  803. bl unknown_exception
  804. b ret_from_crit_except
  805. /* Hypervisor call */
  806. START_EXCEPTION(hypercall);
  807. NORMAL_EXCEPTION_PROLOG(0x310, BOOKE_INTERRUPT_HV_SYSCALL,
  808. PROLOG_ADDITION_NONE)
  809. EXCEPTION_COMMON(0x310)
  810. addi r3,r1,STACK_FRAME_OVERHEAD
  811. bl save_nvgprs
  812. INTS_RESTORE_HARD
  813. bl unknown_exception
  814. b ret_from_except
  815. /* Embedded Hypervisor priviledged */
  816. START_EXCEPTION(ehpriv);
  817. NORMAL_EXCEPTION_PROLOG(0x320, BOOKE_INTERRUPT_HV_PRIV,
  818. PROLOG_ADDITION_NONE)
  819. EXCEPTION_COMMON(0x320)
  820. addi r3,r1,STACK_FRAME_OVERHEAD
  821. bl save_nvgprs
  822. INTS_RESTORE_HARD
  823. bl unknown_exception
  824. b ret_from_except
  825. /* LRAT Error interrupt */
  826. START_EXCEPTION(lrat_error);
  827. NORMAL_EXCEPTION_PROLOG(0x340, BOOKE_INTERRUPT_LRAT_ERROR,
  828. PROLOG_ADDITION_NONE)
  829. EXCEPTION_COMMON(0x340)
  830. addi r3,r1,STACK_FRAME_OVERHEAD
  831. bl save_nvgprs
  832. INTS_RESTORE_HARD
  833. bl unknown_exception
  834. b ret_from_except
  835. /*
  836. * An interrupt came in while soft-disabled; We mark paca->irq_happened
  837. * accordingly and if the interrupt is level sensitive, we hard disable
  838. * hard disable (full_mask) corresponds to PACA_IRQ_MUST_HARD_MASK, so
  839. * keep these in synch.
  840. */
  841. .macro masked_interrupt_book3e paca_irq full_mask
  842. lbz r10,PACAIRQHAPPENED(r13)
  843. ori r10,r10,\paca_irq
  844. stb r10,PACAIRQHAPPENED(r13)
  845. .if \full_mask == 1
  846. rldicl r10,r11,48,1 /* clear MSR_EE */
  847. rotldi r11,r10,16
  848. mtspr SPRN_SRR1,r11
  849. .endif
  850. lwz r11,PACA_EXGEN+EX_CR(r13)
  851. mtcr r11
  852. ld r10,PACA_EXGEN+EX_R10(r13)
  853. ld r11,PACA_EXGEN+EX_R11(r13)
  854. mfspr r13,SPRN_SPRG_GEN_SCRATCH
  855. rfi
  856. b .
  857. .endm
  858. masked_interrupt_book3e_0x500:
  859. // XXX When adding support for EPR, use PACA_IRQ_EE_EDGE
  860. masked_interrupt_book3e PACA_IRQ_EE 1
  861. masked_interrupt_book3e_0x900:
  862. ACK_DEC(r10);
  863. masked_interrupt_book3e PACA_IRQ_DEC 0
  864. masked_interrupt_book3e_0x980:
  865. ACK_FIT(r10);
  866. masked_interrupt_book3e PACA_IRQ_DEC 0
  867. masked_interrupt_book3e_0x280:
  868. masked_interrupt_book3e_0x2c0:
  869. masked_interrupt_book3e PACA_IRQ_DBELL 0
  870. /*
  871. * Called from arch_local_irq_enable when an interrupt needs
  872. * to be resent. r3 contains either 0x500,0x900,0x260 or 0x280
  873. * to indicate the kind of interrupt. MSR:EE is already off.
  874. * We generate a stackframe like if a real interrupt had happened.
  875. *
  876. * Note: While MSR:EE is off, we need to make sure that _MSR
  877. * in the generated frame has EE set to 1 or the exception
  878. * handler will not properly re-enable them.
  879. */
  880. _GLOBAL(__replay_interrupt)
  881. /* We are going to jump to the exception common code which
  882. * will retrieve various register values from the PACA which
  883. * we don't give a damn about.
  884. */
  885. mflr r10
  886. mfmsr r11
  887. mfcr r4
  888. mtspr SPRN_SPRG_GEN_SCRATCH,r13;
  889. std r1,PACA_EXGEN+EX_R1(r13);
  890. stw r4,PACA_EXGEN+EX_CR(r13);
  891. ori r11,r11,MSR_EE
  892. subi r1,r1,INT_FRAME_SIZE;
  893. cmpwi cr0,r3,0x500
  894. beq exc_0x500_common
  895. cmpwi cr0,r3,0x900
  896. beq exc_0x900_common
  897. cmpwi cr0,r3,0x280
  898. beq exc_0x280_common
  899. blr
  900. /*
  901. * This is called from 0x300 and 0x400 handlers after the prologs with
  902. * r14 and r15 containing the fault address and error code, with the
  903. * original values stashed away in the PACA
  904. */
  905. storage_fault_common:
  906. std r14,_DAR(r1)
  907. std r15,_DSISR(r1)
  908. addi r3,r1,STACK_FRAME_OVERHEAD
  909. mr r4,r14
  910. mr r5,r15
  911. ld r14,PACA_EXGEN+EX_R14(r13)
  912. ld r15,PACA_EXGEN+EX_R15(r13)
  913. bl do_page_fault
  914. cmpdi r3,0
  915. bne- 1f
  916. b ret_from_except_lite
  917. 1: bl save_nvgprs
  918. mr r5,r3
  919. addi r3,r1,STACK_FRAME_OVERHEAD
  920. ld r4,_DAR(r1)
  921. bl bad_page_fault
  922. b ret_from_except
  923. /*
  924. * Alignment exception doesn't fit entirely in the 0x100 bytes so it
  925. * continues here.
  926. */
  927. alignment_more:
  928. std r14,_DAR(r1)
  929. std r15,_DSISR(r1)
  930. addi r3,r1,STACK_FRAME_OVERHEAD
  931. ld r14,PACA_EXGEN+EX_R14(r13)
  932. ld r15,PACA_EXGEN+EX_R15(r13)
  933. bl save_nvgprs
  934. INTS_RESTORE_HARD
  935. bl alignment_exception
  936. b ret_from_except
  937. /*
  938. * We branch here from entry_64.S for the last stage of the exception
  939. * return code path. MSR:EE is expected to be off at that point
  940. */
  941. _GLOBAL(exception_return_book3e)
  942. b 1f
  943. /* This is the return from load_up_fpu fast path which could do with
  944. * less GPR restores in fact, but for now we have a single return path
  945. */
  946. .globl fast_exception_return
  947. fast_exception_return:
  948. wrteei 0
  949. 1: mr r0,r13
  950. ld r10,_MSR(r1)
  951. REST_4GPRS(2, r1)
  952. andi. r6,r10,MSR_PR
  953. REST_2GPRS(6, r1)
  954. beq 1f
  955. ACCOUNT_CPU_USER_EXIT(r13, r10, r11)
  956. ld r0,GPR13(r1)
  957. 1: stdcx. r0,0,r1 /* to clear the reservation */
  958. ld r8,_CCR(r1)
  959. ld r9,_LINK(r1)
  960. ld r10,_CTR(r1)
  961. ld r11,_XER(r1)
  962. mtcr r8
  963. mtlr r9
  964. mtctr r10
  965. mtxer r11
  966. REST_2GPRS(8, r1)
  967. ld r10,GPR10(r1)
  968. ld r11,GPR11(r1)
  969. ld r12,GPR12(r1)
  970. mtspr SPRN_SPRG_GEN_SCRATCH,r0
  971. std r10,PACA_EXGEN+EX_R10(r13);
  972. std r11,PACA_EXGEN+EX_R11(r13);
  973. ld r10,_NIP(r1)
  974. ld r11,_MSR(r1)
  975. ld r0,GPR0(r1)
  976. ld r1,GPR1(r1)
  977. mtspr SPRN_SRR0,r10
  978. mtspr SPRN_SRR1,r11
  979. ld r10,PACA_EXGEN+EX_R10(r13)
  980. ld r11,PACA_EXGEN+EX_R11(r13)
  981. mfspr r13,SPRN_SPRG_GEN_SCRATCH
  982. rfi
  983. /*
  984. * Trampolines used when spotting a bad kernel stack pointer in
  985. * the exception entry code.
  986. *
  987. * TODO: move some bits like SRR0 read to trampoline, pass PACA
  988. * index around, etc... to handle crit & mcheck
  989. */
  990. BAD_STACK_TRAMPOLINE(0x000)
  991. BAD_STACK_TRAMPOLINE(0x100)
  992. BAD_STACK_TRAMPOLINE(0x200)
  993. BAD_STACK_TRAMPOLINE(0x220)
  994. BAD_STACK_TRAMPOLINE(0x260)
  995. BAD_STACK_TRAMPOLINE(0x280)
  996. BAD_STACK_TRAMPOLINE(0x2a0)
  997. BAD_STACK_TRAMPOLINE(0x2c0)
  998. BAD_STACK_TRAMPOLINE(0x2e0)
  999. BAD_STACK_TRAMPOLINE(0x300)
  1000. BAD_STACK_TRAMPOLINE(0x310)
  1001. BAD_STACK_TRAMPOLINE(0x320)
  1002. BAD_STACK_TRAMPOLINE(0x340)
  1003. BAD_STACK_TRAMPOLINE(0x400)
  1004. BAD_STACK_TRAMPOLINE(0x500)
  1005. BAD_STACK_TRAMPOLINE(0x600)
  1006. BAD_STACK_TRAMPOLINE(0x700)
  1007. BAD_STACK_TRAMPOLINE(0x800)
  1008. BAD_STACK_TRAMPOLINE(0x900)
  1009. BAD_STACK_TRAMPOLINE(0x980)
  1010. BAD_STACK_TRAMPOLINE(0x9f0)
  1011. BAD_STACK_TRAMPOLINE(0xa00)
  1012. BAD_STACK_TRAMPOLINE(0xb00)
  1013. BAD_STACK_TRAMPOLINE(0xc00)
  1014. BAD_STACK_TRAMPOLINE(0xd00)
  1015. BAD_STACK_TRAMPOLINE(0xd08)
  1016. BAD_STACK_TRAMPOLINE(0xe00)
  1017. BAD_STACK_TRAMPOLINE(0xf00)
  1018. BAD_STACK_TRAMPOLINE(0xf20)
  1019. .globl bad_stack_book3e
  1020. bad_stack_book3e:
  1021. /* XXX: Needs to make SPRN_SPRG_GEN depend on exception type */
  1022. mfspr r10,SPRN_SRR0; /* read SRR0 before touching stack */
  1023. ld r1,PACAEMERGSP(r13)
  1024. subi r1,r1,64+INT_FRAME_SIZE
  1025. std r10,_NIP(r1)
  1026. std r11,_MSR(r1)
  1027. ld r10,PACA_EXGEN+EX_R1(r13) /* FIXME for crit & mcheck */
  1028. lwz r11,PACA_EXGEN+EX_CR(r13) /* FIXME for crit & mcheck */
  1029. std r10,GPR1(r1)
  1030. std r11,_CCR(r1)
  1031. mfspr r10,SPRN_DEAR
  1032. mfspr r11,SPRN_ESR
  1033. std r10,_DAR(r1)
  1034. std r11,_DSISR(r1)
  1035. std r0,GPR0(r1); /* save r0 in stackframe */ \
  1036. std r2,GPR2(r1); /* save r2 in stackframe */ \
  1037. SAVE_4GPRS(3, r1); /* save r3 - r6 in stackframe */ \
  1038. SAVE_2GPRS(7, r1); /* save r7, r8 in stackframe */ \
  1039. std r9,GPR9(r1); /* save r9 in stackframe */ \
  1040. ld r3,PACA_EXGEN+EX_R10(r13);/* get back r10 */ \
  1041. ld r4,PACA_EXGEN+EX_R11(r13);/* get back r11 */ \
  1042. mfspr r5,SPRN_SPRG_GEN_SCRATCH;/* get back r13 XXX can be wrong */ \
  1043. std r3,GPR10(r1); /* save r10 to stackframe */ \
  1044. std r4,GPR11(r1); /* save r11 to stackframe */ \
  1045. std r12,GPR12(r1); /* save r12 in stackframe */ \
  1046. std r5,GPR13(r1); /* save it to stackframe */ \
  1047. mflr r10
  1048. mfctr r11
  1049. mfxer r12
  1050. std r10,_LINK(r1)
  1051. std r11,_CTR(r1)
  1052. std r12,_XER(r1)
  1053. SAVE_10GPRS(14,r1)
  1054. SAVE_8GPRS(24,r1)
  1055. lhz r12,PACA_TRAP_SAVE(r13)
  1056. std r12,_TRAP(r1)
  1057. addi r11,r1,INT_FRAME_SIZE
  1058. std r11,0(r1)
  1059. li r12,0
  1060. std r12,0(r11)
  1061. ld r2,PACATOC(r13)
  1062. 1: addi r3,r1,STACK_FRAME_OVERHEAD
  1063. bl kernel_bad_stack
  1064. b 1b
  1065. /*
  1066. * Setup the initial TLB for a core. This current implementation
  1067. * assume that whatever we are running off will not conflict with
  1068. * the new mapping at PAGE_OFFSET.
  1069. */
  1070. _GLOBAL(initial_tlb_book3e)
  1071. /* Look for the first TLB with IPROT set */
  1072. mfspr r4,SPRN_TLB0CFG
  1073. andi. r3,r4,TLBnCFG_IPROT
  1074. lis r3,MAS0_TLBSEL(0)@h
  1075. bne found_iprot
  1076. mfspr r4,SPRN_TLB1CFG
  1077. andi. r3,r4,TLBnCFG_IPROT
  1078. lis r3,MAS0_TLBSEL(1)@h
  1079. bne found_iprot
  1080. mfspr r4,SPRN_TLB2CFG
  1081. andi. r3,r4,TLBnCFG_IPROT
  1082. lis r3,MAS0_TLBSEL(2)@h
  1083. bne found_iprot
  1084. lis r3,MAS0_TLBSEL(3)@h
  1085. mfspr r4,SPRN_TLB3CFG
  1086. /* fall through */
  1087. found_iprot:
  1088. andi. r5,r4,TLBnCFG_HES
  1089. bne have_hes
  1090. mflr r8 /* save LR */
  1091. /* 1. Find the index of the entry we're executing in
  1092. *
  1093. * r3 = MAS0_TLBSEL (for the iprot array)
  1094. * r4 = SPRN_TLBnCFG
  1095. */
  1096. bl invstr /* Find our address */
  1097. invstr: mflr r6 /* Make it accessible */
  1098. mfmsr r7
  1099. rlwinm r5,r7,27,31,31 /* extract MSR[IS] */
  1100. mfspr r7,SPRN_PID
  1101. slwi r7,r7,16
  1102. or r7,r7,r5
  1103. mtspr SPRN_MAS6,r7
  1104. tlbsx 0,r6 /* search MSR[IS], SPID=PID */
  1105. mfspr r3,SPRN_MAS0
  1106. rlwinm r5,r3,16,20,31 /* Extract MAS0(Entry) */
  1107. mfspr r7,SPRN_MAS1 /* Insure IPROT set */
  1108. oris r7,r7,MAS1_IPROT@h
  1109. mtspr SPRN_MAS1,r7
  1110. tlbwe
  1111. /* 2. Invalidate all entries except the entry we're executing in
  1112. *
  1113. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  1114. * r4 = SPRN_TLBnCFG
  1115. * r5 = ESEL of entry we are running in
  1116. */
  1117. andi. r4,r4,TLBnCFG_N_ENTRY /* Extract # entries */
  1118. li r6,0 /* Set Entry counter to 0 */
  1119. 1: mr r7,r3 /* Set MAS0(TLBSEL) */
  1120. rlwimi r7,r6,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r6) */
  1121. mtspr SPRN_MAS0,r7
  1122. tlbre
  1123. mfspr r7,SPRN_MAS1
  1124. rlwinm r7,r7,0,2,31 /* Clear MAS1 Valid and IPROT */
  1125. cmpw r5,r6
  1126. beq skpinv /* Dont update the current execution TLB */
  1127. mtspr SPRN_MAS1,r7
  1128. tlbwe
  1129. isync
  1130. skpinv: addi r6,r6,1 /* Increment */
  1131. cmpw r6,r4 /* Are we done? */
  1132. bne 1b /* If not, repeat */
  1133. /* Invalidate all TLBs */
  1134. PPC_TLBILX_ALL(0,R0)
  1135. sync
  1136. isync
  1137. /* 3. Setup a temp mapping and jump to it
  1138. *
  1139. * r3 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  1140. * r5 = ESEL of entry we are running in
  1141. */
  1142. andi. r7,r5,0x1 /* Find an entry not used and is non-zero */
  1143. addi r7,r7,0x1
  1144. mr r4,r3 /* Set MAS0(TLBSEL) = 1 */
  1145. mtspr SPRN_MAS0,r4
  1146. tlbre
  1147. rlwimi r4,r7,16,4,15 /* Setup MAS0 = TLBSEL | ESEL(r7) */
  1148. mtspr SPRN_MAS0,r4
  1149. mfspr r7,SPRN_MAS1
  1150. xori r6,r7,MAS1_TS /* Setup TMP mapping in the other Address space */
  1151. mtspr SPRN_MAS1,r6
  1152. tlbwe
  1153. mfmsr r6
  1154. xori r6,r6,MSR_IS
  1155. mtspr SPRN_SRR1,r6
  1156. bl 1f /* Find our address */
  1157. 1: mflr r6
  1158. addi r6,r6,(2f - 1b)
  1159. mtspr SPRN_SRR0,r6
  1160. rfi
  1161. 2:
  1162. /* 4. Clear out PIDs & Search info
  1163. *
  1164. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  1165. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  1166. * r5 = MAS3
  1167. */
  1168. li r6,0
  1169. mtspr SPRN_MAS6,r6
  1170. mtspr SPRN_PID,r6
  1171. /* 5. Invalidate mapping we started in
  1172. *
  1173. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  1174. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  1175. * r5 = MAS3
  1176. */
  1177. mtspr SPRN_MAS0,r3
  1178. tlbre
  1179. mfspr r6,SPRN_MAS1
  1180. rlwinm r6,r6,0,2,31 /* clear IPROT and VALID */
  1181. mtspr SPRN_MAS1,r6
  1182. tlbwe
  1183. sync
  1184. isync
  1185. /*
  1186. * The mapping only needs to be cache-coherent on SMP, except on
  1187. * Freescale e500mc derivatives where it's also needed for coherent DMA.
  1188. */
  1189. #if defined(CONFIG_SMP) || defined(CONFIG_PPC_E500MC)
  1190. #define M_IF_NEEDED MAS2_M
  1191. #else
  1192. #define M_IF_NEEDED 0
  1193. #endif
  1194. /* 6. Setup KERNELBASE mapping in TLB[0]
  1195. *
  1196. * r3 = MAS0 w/TLBSEL & ESEL for the entry we started in
  1197. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  1198. * r5 = MAS3
  1199. */
  1200. rlwinm r3,r3,0,16,3 /* clear ESEL */
  1201. mtspr SPRN_MAS0,r3
  1202. lis r6,(MAS1_VALID|MAS1_IPROT)@h
  1203. ori r6,r6,(MAS1_TSIZE(BOOK3E_PAGESZ_1GB))@l
  1204. mtspr SPRN_MAS1,r6
  1205. LOAD_REG_IMMEDIATE(r6, PAGE_OFFSET | M_IF_NEEDED)
  1206. mtspr SPRN_MAS2,r6
  1207. rlwinm r5,r5,0,0,25
  1208. ori r5,r5,MAS3_SR | MAS3_SW | MAS3_SX
  1209. mtspr SPRN_MAS3,r5
  1210. li r5,-1
  1211. rlwinm r5,r5,0,0,25
  1212. tlbwe
  1213. /* 7. Jump to KERNELBASE mapping
  1214. *
  1215. * r4 = MAS0 w/TLBSEL & ESEL for the temp mapping
  1216. */
  1217. /* Now we branch the new virtual address mapped by this entry */
  1218. bl 1f /* Find our address */
  1219. 1: mflr r6
  1220. addi r6,r6,(2f - 1b)
  1221. tovirt(r6,r6)
  1222. lis r7,MSR_KERNEL@h
  1223. ori r7,r7,MSR_KERNEL@l
  1224. mtspr SPRN_SRR0,r6
  1225. mtspr SPRN_SRR1,r7
  1226. rfi /* start execution out of TLB1[0] entry */
  1227. 2:
  1228. /* 8. Clear out the temp mapping
  1229. *
  1230. * r4 = MAS0 w/TLBSEL & ESEL for the entry we are running in
  1231. */
  1232. mtspr SPRN_MAS0,r4
  1233. tlbre
  1234. mfspr r5,SPRN_MAS1
  1235. rlwinm r5,r5,0,2,31 /* clear IPROT and VALID */
  1236. mtspr SPRN_MAS1,r5
  1237. tlbwe
  1238. sync
  1239. isync
  1240. /* We translate LR and return */
  1241. tovirt(r8,r8)
  1242. mtlr r8
  1243. blr
  1244. have_hes:
  1245. /* Setup MAS 0,1,2,3 and 7 for tlbwe of a 1G entry that maps the
  1246. * kernel linear mapping. We also set MAS8 once for all here though
  1247. * that will have to be made dependent on whether we are running under
  1248. * a hypervisor I suppose.
  1249. */
  1250. /* BEWARE, MAGIC
  1251. * This code is called as an ordinary function on the boot CPU. But to
  1252. * avoid duplication, this code is also used in SCOM bringup of
  1253. * secondary CPUs. We read the code between the initial_tlb_code_start
  1254. * and initial_tlb_code_end labels one instruction at a time and RAM it
  1255. * into the new core via SCOM. That doesn't process branches, so there
  1256. * must be none between those two labels. It also means if this code
  1257. * ever takes any parameters, the SCOM code must also be updated to
  1258. * provide them.
  1259. */
  1260. .globl a2_tlbinit_code_start
  1261. a2_tlbinit_code_start:
  1262. ori r11,r3,MAS0_WQ_ALLWAYS
  1263. oris r11,r11,MAS0_ESEL(3)@h /* Use way 3: workaround A2 erratum 376 */
  1264. mtspr SPRN_MAS0,r11
  1265. lis r3,(MAS1_VALID | MAS1_IPROT)@h
  1266. ori r3,r3,BOOK3E_PAGESZ_1GB << MAS1_TSIZE_SHIFT
  1267. mtspr SPRN_MAS1,r3
  1268. LOAD_REG_IMMEDIATE(r3, PAGE_OFFSET | MAS2_M)
  1269. mtspr SPRN_MAS2,r3
  1270. li r3,MAS3_SR | MAS3_SW | MAS3_SX
  1271. mtspr SPRN_MAS7_MAS3,r3
  1272. li r3,0
  1273. mtspr SPRN_MAS8,r3
  1274. /* Write the TLB entry */
  1275. tlbwe
  1276. .globl a2_tlbinit_after_linear_map
  1277. a2_tlbinit_after_linear_map:
  1278. /* Now we branch the new virtual address mapped by this entry */
  1279. LOAD_REG_IMMEDIATE(r3,1f)
  1280. mtctr r3
  1281. bctr
  1282. 1: /* We are now running at PAGE_OFFSET, clean the TLB of everything
  1283. * else (including IPROTed things left by firmware)
  1284. * r4 = TLBnCFG
  1285. * r3 = current address (more or less)
  1286. */
  1287. li r5,0
  1288. mtspr SPRN_MAS6,r5
  1289. tlbsx 0,r3
  1290. rlwinm r9,r4,0,TLBnCFG_N_ENTRY
  1291. rlwinm r10,r4,8,0xff
  1292. addi r10,r10,-1 /* Get inner loop mask */
  1293. li r3,1
  1294. mfspr r5,SPRN_MAS1
  1295. rlwinm r5,r5,0,(~(MAS1_VALID|MAS1_IPROT))
  1296. mfspr r6,SPRN_MAS2
  1297. rldicr r6,r6,0,51 /* Extract EPN */
  1298. mfspr r7,SPRN_MAS0
  1299. rlwinm r7,r7,0,0xffff0fff /* Clear HES and WQ */
  1300. rlwinm r8,r7,16,0xfff /* Extract ESEL */
  1301. 2: add r4,r3,r8
  1302. and r4,r4,r10
  1303. rlwimi r7,r4,16,MAS0_ESEL_MASK
  1304. mtspr SPRN_MAS0,r7
  1305. mtspr SPRN_MAS1,r5
  1306. mtspr SPRN_MAS2,r6
  1307. tlbwe
  1308. addi r3,r3,1
  1309. and. r4,r3,r10
  1310. bne 3f
  1311. addis r6,r6,(1<<30)@h
  1312. 3:
  1313. cmpw r3,r9
  1314. blt 2b
  1315. .globl a2_tlbinit_after_iprot_flush
  1316. a2_tlbinit_after_iprot_flush:
  1317. PPC_TLBILX(0,0,R0)
  1318. sync
  1319. isync
  1320. .globl a2_tlbinit_code_end
  1321. a2_tlbinit_code_end:
  1322. /* We translate LR and return */
  1323. mflr r3
  1324. tovirt(r3,r3)
  1325. mtlr r3
  1326. blr
  1327. /*
  1328. * Main entry (boot CPU, thread 0)
  1329. *
  1330. * We enter here from head_64.S, possibly after the prom_init trampoline
  1331. * with r3 and r4 already saved to r31 and 30 respectively and in 64 bits
  1332. * mode. Anything else is as it was left by the bootloader
  1333. *
  1334. * Initial requirements of this port:
  1335. *
  1336. * - Kernel loaded at 0 physical
  1337. * - A good lump of memory mapped 0:0 by UTLB entry 0
  1338. * - MSR:IS & MSR:DS set to 0
  1339. *
  1340. * Note that some of the above requirements will be relaxed in the future
  1341. * as the kernel becomes smarter at dealing with different initial conditions
  1342. * but for now you have to be careful
  1343. */
  1344. _GLOBAL(start_initialization_book3e)
  1345. mflr r28
  1346. /* First, we need to setup some initial TLBs to map the kernel
  1347. * text, data and bss at PAGE_OFFSET. We don't have a real mode
  1348. * and always use AS 0, so we just set it up to match our link
  1349. * address and never use 0 based addresses.
  1350. */
  1351. bl initial_tlb_book3e
  1352. /* Init global core bits */
  1353. bl init_core_book3e
  1354. /* Init per-thread bits */
  1355. bl init_thread_book3e
  1356. /* Return to common init code */
  1357. tovirt(r28,r28)
  1358. mtlr r28
  1359. blr
  1360. /*
  1361. * Secondary core/processor entry
  1362. *
  1363. * This is entered for thread 0 of a secondary core, all other threads
  1364. * are expected to be stopped. It's similar to start_initialization_book3e
  1365. * except that it's generally entered from the holding loop in head_64.S
  1366. * after CPUs have been gathered by Open Firmware.
  1367. *
  1368. * We assume we are in 32 bits mode running with whatever TLB entry was
  1369. * set for us by the firmware or POR engine.
  1370. */
  1371. _GLOBAL(book3e_secondary_core_init_tlb_set)
  1372. li r4,1
  1373. b generic_secondary_smp_init
  1374. _GLOBAL(book3e_secondary_core_init)
  1375. mflr r28
  1376. /* Do we need to setup initial TLB entry ? */
  1377. cmplwi r4,0
  1378. bne 2f
  1379. /* Setup TLB for this core */
  1380. bl initial_tlb_book3e
  1381. /* We can return from the above running at a different
  1382. * address, so recalculate r2 (TOC)
  1383. */
  1384. bl relative_toc
  1385. /* Init global core bits */
  1386. 2: bl init_core_book3e
  1387. /* Init per-thread bits */
  1388. 3: bl init_thread_book3e
  1389. /* Return to common init code at proper virtual address.
  1390. *
  1391. * Due to various previous assumptions, we know we entered this
  1392. * function at either the final PAGE_OFFSET mapping or using a
  1393. * 1:1 mapping at 0, so we don't bother doing a complicated check
  1394. * here, we just ensure the return address has the right top bits.
  1395. *
  1396. * Note that if we ever want to be smarter about where we can be
  1397. * started from, we have to be careful that by the time we reach
  1398. * the code below we may already be running at a different location
  1399. * than the one we were called from since initial_tlb_book3e can
  1400. * have moved us already.
  1401. */
  1402. cmpdi cr0,r28,0
  1403. blt 1f
  1404. lis r3,PAGE_OFFSET@highest
  1405. sldi r3,r3,32
  1406. or r28,r28,r3
  1407. 1: mtlr r28
  1408. blr
  1409. _GLOBAL(book3e_secondary_thread_init)
  1410. mflr r28
  1411. b 3b
  1412. .globl init_core_book3e
  1413. init_core_book3e:
  1414. /* Establish the interrupt vector base */
  1415. tovirt(r2,r2)
  1416. LOAD_REG_ADDR(r3, interrupt_base_book3e)
  1417. mtspr SPRN_IVPR,r3
  1418. sync
  1419. blr
  1420. init_thread_book3e:
  1421. lis r3,(SPRN_EPCR_ICM | SPRN_EPCR_GICM)@h
  1422. mtspr SPRN_EPCR,r3
  1423. /* Make sure interrupts are off */
  1424. wrteei 0
  1425. /* disable all timers and clear out status */
  1426. li r3,0
  1427. mtspr SPRN_TCR,r3
  1428. mfspr r3,SPRN_TSR
  1429. mtspr SPRN_TSR,r3
  1430. blr
  1431. _GLOBAL(__setup_base_ivors)
  1432. SET_IVOR(0, 0x020) /* Critical Input */
  1433. SET_IVOR(1, 0x000) /* Machine Check */
  1434. SET_IVOR(2, 0x060) /* Data Storage */
  1435. SET_IVOR(3, 0x080) /* Instruction Storage */
  1436. SET_IVOR(4, 0x0a0) /* External Input */
  1437. SET_IVOR(5, 0x0c0) /* Alignment */
  1438. SET_IVOR(6, 0x0e0) /* Program */
  1439. SET_IVOR(7, 0x100) /* FP Unavailable */
  1440. SET_IVOR(8, 0x120) /* System Call */
  1441. SET_IVOR(9, 0x140) /* Auxiliary Processor Unavailable */
  1442. SET_IVOR(10, 0x160) /* Decrementer */
  1443. SET_IVOR(11, 0x180) /* Fixed Interval Timer */
  1444. SET_IVOR(12, 0x1a0) /* Watchdog Timer */
  1445. SET_IVOR(13, 0x1c0) /* Data TLB Error */
  1446. SET_IVOR(14, 0x1e0) /* Instruction TLB Error */
  1447. SET_IVOR(15, 0x040) /* Debug */
  1448. sync
  1449. blr
  1450. _GLOBAL(setup_altivec_ivors)
  1451. SET_IVOR(32, 0x200) /* AltiVec Unavailable */
  1452. SET_IVOR(33, 0x220) /* AltiVec Assist */
  1453. blr
  1454. _GLOBAL(setup_perfmon_ivor)
  1455. SET_IVOR(35, 0x260) /* Performance Monitor */
  1456. blr
  1457. _GLOBAL(setup_doorbell_ivors)
  1458. SET_IVOR(36, 0x280) /* Processor Doorbell */
  1459. SET_IVOR(37, 0x2a0) /* Processor Doorbell Crit */
  1460. blr
  1461. _GLOBAL(setup_ehv_ivors)
  1462. SET_IVOR(40, 0x300) /* Embedded Hypervisor System Call */
  1463. SET_IVOR(41, 0x320) /* Embedded Hypervisor Privilege */
  1464. SET_IVOR(38, 0x2c0) /* Guest Processor Doorbell */
  1465. SET_IVOR(39, 0x2e0) /* Guest Processor Doorbell Crit/MC */
  1466. blr
  1467. _GLOBAL(setup_lrat_ivor)
  1468. SET_IVOR(42, 0x340) /* LRAT Error */
  1469. blr