cputable.c 70 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333
  1. /*
  2. * Copyright (C) 2001 Ben. Herrenschmidt (benh@kernel.crashing.org)
  3. *
  4. * Modifications for ppc64:
  5. * Copyright (C) 2003 Dave Engebretsen <engebret@us.ibm.com>
  6. *
  7. * This program is free software; you can redistribute it and/or
  8. * modify it under the terms of the GNU General Public License
  9. * as published by the Free Software Foundation; either version
  10. * 2 of the License, or (at your option) any later version.
  11. */
  12. #include <linux/string.h>
  13. #include <linux/sched.h>
  14. #include <linux/threads.h>
  15. #include <linux/init.h>
  16. #include <linux/export.h>
  17. #include <linux/jump_label.h>
  18. #include <asm/oprofile_impl.h>
  19. #include <asm/cputable.h>
  20. #include <asm/prom.h> /* for PTRRELOC on ARCH=ppc */
  21. #include <asm/mmu.h>
  22. #include <asm/setup.h>
  23. static struct cpu_spec the_cpu_spec __read_mostly;
  24. struct cpu_spec* cur_cpu_spec __read_mostly = NULL;
  25. EXPORT_SYMBOL(cur_cpu_spec);
  26. /* The platform string corresponding to the real PVR */
  27. const char *powerpc_base_platform;
  28. /* NOTE:
  29. * Unlike ppc32, ppc64 will only call this once for the boot CPU, it's
  30. * the responsibility of the appropriate CPU save/restore functions to
  31. * eventually copy these settings over. Those save/restore aren't yet
  32. * part of the cputable though. That has to be fixed for both ppc32
  33. * and ppc64
  34. */
  35. #ifdef CONFIG_PPC32
  36. extern void __setup_cpu_e200(unsigned long offset, struct cpu_spec* spec);
  37. extern void __setup_cpu_e500v1(unsigned long offset, struct cpu_spec* spec);
  38. extern void __setup_cpu_e500v2(unsigned long offset, struct cpu_spec* spec);
  39. extern void __setup_cpu_e500mc(unsigned long offset, struct cpu_spec* spec);
  40. extern void __setup_cpu_440ep(unsigned long offset, struct cpu_spec* spec);
  41. extern void __setup_cpu_440epx(unsigned long offset, struct cpu_spec* spec);
  42. extern void __setup_cpu_440gx(unsigned long offset, struct cpu_spec* spec);
  43. extern void __setup_cpu_440grx(unsigned long offset, struct cpu_spec* spec);
  44. extern void __setup_cpu_440spe(unsigned long offset, struct cpu_spec* spec);
  45. extern void __setup_cpu_440x5(unsigned long offset, struct cpu_spec* spec);
  46. extern void __setup_cpu_460ex(unsigned long offset, struct cpu_spec* spec);
  47. extern void __setup_cpu_460gt(unsigned long offset, struct cpu_spec* spec);
  48. extern void __setup_cpu_460sx(unsigned long offset, struct cpu_spec *spec);
  49. extern void __setup_cpu_apm821xx(unsigned long offset, struct cpu_spec *spec);
  50. extern void __setup_cpu_603(unsigned long offset, struct cpu_spec* spec);
  51. extern void __setup_cpu_604(unsigned long offset, struct cpu_spec* spec);
  52. extern void __setup_cpu_750(unsigned long offset, struct cpu_spec* spec);
  53. extern void __setup_cpu_750cx(unsigned long offset, struct cpu_spec* spec);
  54. extern void __setup_cpu_750fx(unsigned long offset, struct cpu_spec* spec);
  55. extern void __setup_cpu_7400(unsigned long offset, struct cpu_spec* spec);
  56. extern void __setup_cpu_7410(unsigned long offset, struct cpu_spec* spec);
  57. extern void __setup_cpu_745x(unsigned long offset, struct cpu_spec* spec);
  58. #endif /* CONFIG_PPC32 */
  59. #ifdef CONFIG_PPC64
  60. extern void __setup_cpu_ppc970(unsigned long offset, struct cpu_spec* spec);
  61. extern void __setup_cpu_ppc970MP(unsigned long offset, struct cpu_spec* spec);
  62. extern void __setup_cpu_pa6t(unsigned long offset, struct cpu_spec* spec);
  63. extern void __restore_cpu_pa6t(void);
  64. extern void __restore_cpu_ppc970(void);
  65. extern void __setup_cpu_power7(unsigned long offset, struct cpu_spec* spec);
  66. extern void __restore_cpu_power7(void);
  67. extern void __setup_cpu_power8(unsigned long offset, struct cpu_spec* spec);
  68. extern void __restore_cpu_power8(void);
  69. extern void __setup_cpu_power9(unsigned long offset, struct cpu_spec* spec);
  70. extern void __restore_cpu_power9(void);
  71. extern long __machine_check_early_realmode_p7(struct pt_regs *regs);
  72. extern long __machine_check_early_realmode_p8(struct pt_regs *regs);
  73. extern long __machine_check_early_realmode_p9(struct pt_regs *regs);
  74. #endif /* CONFIG_PPC64 */
  75. #if defined(CONFIG_E500)
  76. extern void __setup_cpu_e5500(unsigned long offset, struct cpu_spec* spec);
  77. extern void __setup_cpu_e6500(unsigned long offset, struct cpu_spec* spec);
  78. extern void __restore_cpu_e5500(void);
  79. extern void __restore_cpu_e6500(void);
  80. #endif /* CONFIG_E500 */
  81. /* This table only contains "desktop" CPUs, it need to be filled with embedded
  82. * ones as well...
  83. */
  84. #define COMMON_USER (PPC_FEATURE_32 | PPC_FEATURE_HAS_FPU | \
  85. PPC_FEATURE_HAS_MMU)
  86. #define COMMON_USER_PPC64 (COMMON_USER | PPC_FEATURE_64)
  87. #define COMMON_USER_POWER4 (COMMON_USER_PPC64 | PPC_FEATURE_POWER4)
  88. #define COMMON_USER_POWER5 (COMMON_USER_PPC64 | PPC_FEATURE_POWER5 |\
  89. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  90. #define COMMON_USER_POWER5_PLUS (COMMON_USER_PPC64 | PPC_FEATURE_POWER5_PLUS|\
  91. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP)
  92. #define COMMON_USER_POWER6 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_05 |\
  93. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  94. PPC_FEATURE_TRUE_LE | \
  95. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  96. #define COMMON_USER_POWER7 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_06 |\
  97. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  98. PPC_FEATURE_TRUE_LE | \
  99. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  100. #define COMMON_USER2_POWER7 (PPC_FEATURE2_DSCR)
  101. #define COMMON_USER_POWER8 (COMMON_USER_PPC64 | PPC_FEATURE_ARCH_2_06 |\
  102. PPC_FEATURE_SMT | PPC_FEATURE_ICACHE_SNOOP | \
  103. PPC_FEATURE_TRUE_LE | \
  104. PPC_FEATURE_PSERIES_PERFMON_COMPAT)
  105. #define COMMON_USER2_POWER8 (PPC_FEATURE2_ARCH_2_07 | \
  106. PPC_FEATURE2_HTM_COMP | \
  107. PPC_FEATURE2_HTM_NOSC_COMP | \
  108. PPC_FEATURE2_DSCR | \
  109. PPC_FEATURE2_ISEL | PPC_FEATURE2_TAR | \
  110. PPC_FEATURE2_VEC_CRYPTO)
  111. #define COMMON_USER_PA6T (COMMON_USER_PPC64 | PPC_FEATURE_PA6T |\
  112. PPC_FEATURE_TRUE_LE | \
  113. PPC_FEATURE_HAS_ALTIVEC_COMP)
  114. #define COMMON_USER_POWER9 COMMON_USER_POWER8
  115. #define COMMON_USER2_POWER9 (COMMON_USER2_POWER8 | \
  116. PPC_FEATURE2_ARCH_3_00 | \
  117. PPC_FEATURE2_HAS_IEEE128 | \
  118. PPC_FEATURE2_DARN )
  119. #ifdef CONFIG_PPC_BOOK3E_64
  120. #define COMMON_USER_BOOKE (COMMON_USER_PPC64 | PPC_FEATURE_BOOKE)
  121. #else
  122. #define COMMON_USER_BOOKE (PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU | \
  123. PPC_FEATURE_BOOKE)
  124. #endif
  125. static struct cpu_spec __initdata cpu_specs[] = {
  126. #ifdef CONFIG_PPC_BOOK3S_64
  127. { /* PPC970 */
  128. .pvr_mask = 0xffff0000,
  129. .pvr_value = 0x00390000,
  130. .cpu_name = "PPC970",
  131. .cpu_features = CPU_FTRS_PPC970,
  132. .cpu_user_features = COMMON_USER_POWER4 |
  133. PPC_FEATURE_HAS_ALTIVEC_COMP,
  134. .mmu_features = MMU_FTRS_PPC970,
  135. .icache_bsize = 128,
  136. .dcache_bsize = 128,
  137. .num_pmcs = 8,
  138. .pmc_type = PPC_PMC_IBM,
  139. .cpu_setup = __setup_cpu_ppc970,
  140. .cpu_restore = __restore_cpu_ppc970,
  141. .oprofile_cpu_type = "ppc64/970",
  142. .oprofile_type = PPC_OPROFILE_POWER4,
  143. .platform = "ppc970",
  144. },
  145. { /* PPC970FX */
  146. .pvr_mask = 0xffff0000,
  147. .pvr_value = 0x003c0000,
  148. .cpu_name = "PPC970FX",
  149. .cpu_features = CPU_FTRS_PPC970,
  150. .cpu_user_features = COMMON_USER_POWER4 |
  151. PPC_FEATURE_HAS_ALTIVEC_COMP,
  152. .mmu_features = MMU_FTRS_PPC970,
  153. .icache_bsize = 128,
  154. .dcache_bsize = 128,
  155. .num_pmcs = 8,
  156. .pmc_type = PPC_PMC_IBM,
  157. .cpu_setup = __setup_cpu_ppc970,
  158. .cpu_restore = __restore_cpu_ppc970,
  159. .oprofile_cpu_type = "ppc64/970",
  160. .oprofile_type = PPC_OPROFILE_POWER4,
  161. .platform = "ppc970",
  162. },
  163. { /* PPC970MP DD1.0 - no DEEPNAP, use regular 970 init */
  164. .pvr_mask = 0xffffffff,
  165. .pvr_value = 0x00440100,
  166. .cpu_name = "PPC970MP",
  167. .cpu_features = CPU_FTRS_PPC970,
  168. .cpu_user_features = COMMON_USER_POWER4 |
  169. PPC_FEATURE_HAS_ALTIVEC_COMP,
  170. .mmu_features = MMU_FTRS_PPC970,
  171. .icache_bsize = 128,
  172. .dcache_bsize = 128,
  173. .num_pmcs = 8,
  174. .pmc_type = PPC_PMC_IBM,
  175. .cpu_setup = __setup_cpu_ppc970,
  176. .cpu_restore = __restore_cpu_ppc970,
  177. .oprofile_cpu_type = "ppc64/970MP",
  178. .oprofile_type = PPC_OPROFILE_POWER4,
  179. .platform = "ppc970",
  180. },
  181. { /* PPC970MP */
  182. .pvr_mask = 0xffff0000,
  183. .pvr_value = 0x00440000,
  184. .cpu_name = "PPC970MP",
  185. .cpu_features = CPU_FTRS_PPC970,
  186. .cpu_user_features = COMMON_USER_POWER4 |
  187. PPC_FEATURE_HAS_ALTIVEC_COMP,
  188. .mmu_features = MMU_FTRS_PPC970,
  189. .icache_bsize = 128,
  190. .dcache_bsize = 128,
  191. .num_pmcs = 8,
  192. .pmc_type = PPC_PMC_IBM,
  193. .cpu_setup = __setup_cpu_ppc970MP,
  194. .cpu_restore = __restore_cpu_ppc970,
  195. .oprofile_cpu_type = "ppc64/970MP",
  196. .oprofile_type = PPC_OPROFILE_POWER4,
  197. .platform = "ppc970",
  198. },
  199. { /* PPC970GX */
  200. .pvr_mask = 0xffff0000,
  201. .pvr_value = 0x00450000,
  202. .cpu_name = "PPC970GX",
  203. .cpu_features = CPU_FTRS_PPC970,
  204. .cpu_user_features = COMMON_USER_POWER4 |
  205. PPC_FEATURE_HAS_ALTIVEC_COMP,
  206. .mmu_features = MMU_FTRS_PPC970,
  207. .icache_bsize = 128,
  208. .dcache_bsize = 128,
  209. .num_pmcs = 8,
  210. .pmc_type = PPC_PMC_IBM,
  211. .cpu_setup = __setup_cpu_ppc970,
  212. .oprofile_cpu_type = "ppc64/970",
  213. .oprofile_type = PPC_OPROFILE_POWER4,
  214. .platform = "ppc970",
  215. },
  216. { /* Power5 GR */
  217. .pvr_mask = 0xffff0000,
  218. .pvr_value = 0x003a0000,
  219. .cpu_name = "POWER5 (gr)",
  220. .cpu_features = CPU_FTRS_POWER5,
  221. .cpu_user_features = COMMON_USER_POWER5,
  222. .mmu_features = MMU_FTRS_POWER5,
  223. .icache_bsize = 128,
  224. .dcache_bsize = 128,
  225. .num_pmcs = 6,
  226. .pmc_type = PPC_PMC_IBM,
  227. .oprofile_cpu_type = "ppc64/power5",
  228. .oprofile_type = PPC_OPROFILE_POWER4,
  229. /* SIHV / SIPR bits are implemented on POWER4+ (GQ)
  230. * and above but only works on POWER5 and above
  231. */
  232. .oprofile_mmcra_sihv = MMCRA_SIHV,
  233. .oprofile_mmcra_sipr = MMCRA_SIPR,
  234. .platform = "power5",
  235. },
  236. { /* Power5++ */
  237. .pvr_mask = 0xffffff00,
  238. .pvr_value = 0x003b0300,
  239. .cpu_name = "POWER5+ (gs)",
  240. .cpu_features = CPU_FTRS_POWER5,
  241. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  242. .mmu_features = MMU_FTRS_POWER5,
  243. .icache_bsize = 128,
  244. .dcache_bsize = 128,
  245. .num_pmcs = 6,
  246. .oprofile_cpu_type = "ppc64/power5++",
  247. .oprofile_type = PPC_OPROFILE_POWER4,
  248. .oprofile_mmcra_sihv = MMCRA_SIHV,
  249. .oprofile_mmcra_sipr = MMCRA_SIPR,
  250. .platform = "power5+",
  251. },
  252. { /* Power5 GS */
  253. .pvr_mask = 0xffff0000,
  254. .pvr_value = 0x003b0000,
  255. .cpu_name = "POWER5+ (gs)",
  256. .cpu_features = CPU_FTRS_POWER5,
  257. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  258. .mmu_features = MMU_FTRS_POWER5,
  259. .icache_bsize = 128,
  260. .dcache_bsize = 128,
  261. .num_pmcs = 6,
  262. .pmc_type = PPC_PMC_IBM,
  263. .oprofile_cpu_type = "ppc64/power5+",
  264. .oprofile_type = PPC_OPROFILE_POWER4,
  265. .oprofile_mmcra_sihv = MMCRA_SIHV,
  266. .oprofile_mmcra_sipr = MMCRA_SIPR,
  267. .platform = "power5+",
  268. },
  269. { /* POWER6 in P5+ mode; 2.04-compliant processor */
  270. .pvr_mask = 0xffffffff,
  271. .pvr_value = 0x0f000001,
  272. .cpu_name = "POWER5+",
  273. .cpu_features = CPU_FTRS_POWER5,
  274. .cpu_user_features = COMMON_USER_POWER5_PLUS,
  275. .mmu_features = MMU_FTRS_POWER5,
  276. .icache_bsize = 128,
  277. .dcache_bsize = 128,
  278. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  279. .oprofile_type = PPC_OPROFILE_POWER4,
  280. .platform = "power5+",
  281. },
  282. { /* Power6 */
  283. .pvr_mask = 0xffff0000,
  284. .pvr_value = 0x003e0000,
  285. .cpu_name = "POWER6 (raw)",
  286. .cpu_features = CPU_FTRS_POWER6,
  287. .cpu_user_features = COMMON_USER_POWER6 |
  288. PPC_FEATURE_POWER6_EXT,
  289. .mmu_features = MMU_FTRS_POWER6,
  290. .icache_bsize = 128,
  291. .dcache_bsize = 128,
  292. .num_pmcs = 6,
  293. .pmc_type = PPC_PMC_IBM,
  294. .oprofile_cpu_type = "ppc64/power6",
  295. .oprofile_type = PPC_OPROFILE_POWER4,
  296. .oprofile_mmcra_sihv = POWER6_MMCRA_SIHV,
  297. .oprofile_mmcra_sipr = POWER6_MMCRA_SIPR,
  298. .oprofile_mmcra_clear = POWER6_MMCRA_THRM |
  299. POWER6_MMCRA_OTHER,
  300. .platform = "power6x",
  301. },
  302. { /* 2.05-compliant processor, i.e. Power6 "architected" mode */
  303. .pvr_mask = 0xffffffff,
  304. .pvr_value = 0x0f000002,
  305. .cpu_name = "POWER6 (architected)",
  306. .cpu_features = CPU_FTRS_POWER6,
  307. .cpu_user_features = COMMON_USER_POWER6,
  308. .mmu_features = MMU_FTRS_POWER6,
  309. .icache_bsize = 128,
  310. .dcache_bsize = 128,
  311. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  312. .oprofile_type = PPC_OPROFILE_POWER4,
  313. .platform = "power6",
  314. },
  315. { /* 2.06-compliant processor, i.e. Power7 "architected" mode */
  316. .pvr_mask = 0xffffffff,
  317. .pvr_value = 0x0f000003,
  318. .cpu_name = "POWER7 (architected)",
  319. .cpu_features = CPU_FTRS_POWER7,
  320. .cpu_user_features = COMMON_USER_POWER7,
  321. .cpu_user_features2 = COMMON_USER2_POWER7,
  322. .mmu_features = MMU_FTRS_POWER7,
  323. .icache_bsize = 128,
  324. .dcache_bsize = 128,
  325. .oprofile_type = PPC_OPROFILE_POWER4,
  326. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  327. .cpu_setup = __setup_cpu_power7,
  328. .cpu_restore = __restore_cpu_power7,
  329. .machine_check_early = __machine_check_early_realmode_p7,
  330. .platform = "power7",
  331. },
  332. { /* 2.07-compliant processor, i.e. Power8 "architected" mode */
  333. .pvr_mask = 0xffffffff,
  334. .pvr_value = 0x0f000004,
  335. .cpu_name = "POWER8 (architected)",
  336. .cpu_features = CPU_FTRS_POWER8,
  337. .cpu_user_features = COMMON_USER_POWER8,
  338. .cpu_user_features2 = COMMON_USER2_POWER8,
  339. .mmu_features = MMU_FTRS_POWER8,
  340. .icache_bsize = 128,
  341. .dcache_bsize = 128,
  342. .oprofile_type = PPC_OPROFILE_INVALID,
  343. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  344. .cpu_setup = __setup_cpu_power8,
  345. .cpu_restore = __restore_cpu_power8,
  346. .machine_check_early = __machine_check_early_realmode_p8,
  347. .platform = "power8",
  348. },
  349. { /* 3.00-compliant processor, i.e. Power9 "architected" mode */
  350. .pvr_mask = 0xffffffff,
  351. .pvr_value = 0x0f000005,
  352. .cpu_name = "POWER9 (architected)",
  353. .cpu_features = CPU_FTRS_POWER9,
  354. .cpu_user_features = COMMON_USER_POWER9,
  355. .cpu_user_features2 = COMMON_USER2_POWER9,
  356. .mmu_features = MMU_FTRS_POWER9,
  357. .icache_bsize = 128,
  358. .dcache_bsize = 128,
  359. .oprofile_type = PPC_OPROFILE_INVALID,
  360. .oprofile_cpu_type = "ppc64/ibm-compat-v1",
  361. .cpu_setup = __setup_cpu_power9,
  362. .cpu_restore = __restore_cpu_power9,
  363. .platform = "power9",
  364. },
  365. { /* Power7 */
  366. .pvr_mask = 0xffff0000,
  367. .pvr_value = 0x003f0000,
  368. .cpu_name = "POWER7 (raw)",
  369. .cpu_features = CPU_FTRS_POWER7,
  370. .cpu_user_features = COMMON_USER_POWER7,
  371. .cpu_user_features2 = COMMON_USER2_POWER7,
  372. .mmu_features = MMU_FTRS_POWER7,
  373. .icache_bsize = 128,
  374. .dcache_bsize = 128,
  375. .num_pmcs = 6,
  376. .pmc_type = PPC_PMC_IBM,
  377. .oprofile_cpu_type = "ppc64/power7",
  378. .oprofile_type = PPC_OPROFILE_POWER4,
  379. .cpu_setup = __setup_cpu_power7,
  380. .cpu_restore = __restore_cpu_power7,
  381. .machine_check_early = __machine_check_early_realmode_p7,
  382. .platform = "power7",
  383. },
  384. { /* Power7+ */
  385. .pvr_mask = 0xffff0000,
  386. .pvr_value = 0x004A0000,
  387. .cpu_name = "POWER7+ (raw)",
  388. .cpu_features = CPU_FTRS_POWER7,
  389. .cpu_user_features = COMMON_USER_POWER7,
  390. .cpu_user_features2 = COMMON_USER2_POWER7,
  391. .mmu_features = MMU_FTRS_POWER7,
  392. .icache_bsize = 128,
  393. .dcache_bsize = 128,
  394. .num_pmcs = 6,
  395. .pmc_type = PPC_PMC_IBM,
  396. .oprofile_cpu_type = "ppc64/power7",
  397. .oprofile_type = PPC_OPROFILE_POWER4,
  398. .cpu_setup = __setup_cpu_power7,
  399. .cpu_restore = __restore_cpu_power7,
  400. .machine_check_early = __machine_check_early_realmode_p7,
  401. .platform = "power7+",
  402. },
  403. { /* Power8E */
  404. .pvr_mask = 0xffff0000,
  405. .pvr_value = 0x004b0000,
  406. .cpu_name = "POWER8E (raw)",
  407. .cpu_features = CPU_FTRS_POWER8E,
  408. .cpu_user_features = COMMON_USER_POWER8,
  409. .cpu_user_features2 = COMMON_USER2_POWER8,
  410. .mmu_features = MMU_FTRS_POWER8,
  411. .icache_bsize = 128,
  412. .dcache_bsize = 128,
  413. .num_pmcs = 6,
  414. .pmc_type = PPC_PMC_IBM,
  415. .oprofile_cpu_type = "ppc64/power8",
  416. .oprofile_type = PPC_OPROFILE_INVALID,
  417. .cpu_setup = __setup_cpu_power8,
  418. .cpu_restore = __restore_cpu_power8,
  419. .machine_check_early = __machine_check_early_realmode_p8,
  420. .platform = "power8",
  421. },
  422. { /* Power8NVL */
  423. .pvr_mask = 0xffff0000,
  424. .pvr_value = 0x004c0000,
  425. .cpu_name = "POWER8NVL (raw)",
  426. .cpu_features = CPU_FTRS_POWER8,
  427. .cpu_user_features = COMMON_USER_POWER8,
  428. .cpu_user_features2 = COMMON_USER2_POWER8,
  429. .mmu_features = MMU_FTRS_POWER8,
  430. .icache_bsize = 128,
  431. .dcache_bsize = 128,
  432. .num_pmcs = 6,
  433. .pmc_type = PPC_PMC_IBM,
  434. .oprofile_cpu_type = "ppc64/power8",
  435. .oprofile_type = PPC_OPROFILE_INVALID,
  436. .cpu_setup = __setup_cpu_power8,
  437. .cpu_restore = __restore_cpu_power8,
  438. .machine_check_early = __machine_check_early_realmode_p8,
  439. .platform = "power8",
  440. },
  441. { /* Power8 DD1: Does not support doorbell IPIs */
  442. .pvr_mask = 0xffffff00,
  443. .pvr_value = 0x004d0100,
  444. .cpu_name = "POWER8 (raw)",
  445. .cpu_features = CPU_FTRS_POWER8_DD1,
  446. .cpu_user_features = COMMON_USER_POWER8,
  447. .cpu_user_features2 = COMMON_USER2_POWER8,
  448. .mmu_features = MMU_FTRS_POWER8,
  449. .icache_bsize = 128,
  450. .dcache_bsize = 128,
  451. .num_pmcs = 6,
  452. .pmc_type = PPC_PMC_IBM,
  453. .oprofile_cpu_type = "ppc64/power8",
  454. .oprofile_type = PPC_OPROFILE_INVALID,
  455. .cpu_setup = __setup_cpu_power8,
  456. .cpu_restore = __restore_cpu_power8,
  457. .machine_check_early = __machine_check_early_realmode_p8,
  458. .platform = "power8",
  459. },
  460. { /* Power8 */
  461. .pvr_mask = 0xffff0000,
  462. .pvr_value = 0x004d0000,
  463. .cpu_name = "POWER8 (raw)",
  464. .cpu_features = CPU_FTRS_POWER8,
  465. .cpu_user_features = COMMON_USER_POWER8,
  466. .cpu_user_features2 = COMMON_USER2_POWER8,
  467. .mmu_features = MMU_FTRS_POWER8,
  468. .icache_bsize = 128,
  469. .dcache_bsize = 128,
  470. .num_pmcs = 6,
  471. .pmc_type = PPC_PMC_IBM,
  472. .oprofile_cpu_type = "ppc64/power8",
  473. .oprofile_type = PPC_OPROFILE_INVALID,
  474. .cpu_setup = __setup_cpu_power8,
  475. .cpu_restore = __restore_cpu_power8,
  476. .machine_check_early = __machine_check_early_realmode_p8,
  477. .platform = "power8",
  478. },
  479. { /* Power9 DD1*/
  480. .pvr_mask = 0xffffff00,
  481. .pvr_value = 0x004e0100,
  482. .cpu_name = "POWER9 (raw)",
  483. .cpu_features = CPU_FTRS_POWER9_DD1,
  484. .cpu_user_features = COMMON_USER_POWER9,
  485. .cpu_user_features2 = COMMON_USER2_POWER9,
  486. .mmu_features = MMU_FTRS_POWER9,
  487. .icache_bsize = 128,
  488. .dcache_bsize = 128,
  489. .num_pmcs = 6,
  490. .pmc_type = PPC_PMC_IBM,
  491. .oprofile_cpu_type = "ppc64/power9",
  492. .oprofile_type = PPC_OPROFILE_INVALID,
  493. .cpu_setup = __setup_cpu_power9,
  494. .cpu_restore = __restore_cpu_power9,
  495. .machine_check_early = __machine_check_early_realmode_p9,
  496. .platform = "power9",
  497. },
  498. { /* Power9 DD2.0 */
  499. .pvr_mask = 0xffffefff,
  500. .pvr_value = 0x004e0200,
  501. .cpu_name = "POWER9 (raw)",
  502. .cpu_features = CPU_FTRS_POWER9_DD2_0,
  503. .cpu_user_features = COMMON_USER_POWER9,
  504. .cpu_user_features2 = COMMON_USER2_POWER9,
  505. .mmu_features = MMU_FTRS_POWER9,
  506. .icache_bsize = 128,
  507. .dcache_bsize = 128,
  508. .num_pmcs = 6,
  509. .pmc_type = PPC_PMC_IBM,
  510. .oprofile_cpu_type = "ppc64/power9",
  511. .oprofile_type = PPC_OPROFILE_INVALID,
  512. .cpu_setup = __setup_cpu_power9,
  513. .cpu_restore = __restore_cpu_power9,
  514. .machine_check_early = __machine_check_early_realmode_p9,
  515. .platform = "power9",
  516. },
  517. { /* Power9 DD 2.1 */
  518. .pvr_mask = 0xffffefff,
  519. .pvr_value = 0x004e0201,
  520. .cpu_name = "POWER9 (raw)",
  521. .cpu_features = CPU_FTRS_POWER9_DD2_1,
  522. .cpu_user_features = COMMON_USER_POWER9,
  523. .cpu_user_features2 = COMMON_USER2_POWER9,
  524. .mmu_features = MMU_FTRS_POWER9,
  525. .icache_bsize = 128,
  526. .dcache_bsize = 128,
  527. .num_pmcs = 6,
  528. .pmc_type = PPC_PMC_IBM,
  529. .oprofile_cpu_type = "ppc64/power9",
  530. .oprofile_type = PPC_OPROFILE_INVALID,
  531. .cpu_setup = __setup_cpu_power9,
  532. .cpu_restore = __restore_cpu_power9,
  533. .machine_check_early = __machine_check_early_realmode_p9,
  534. .platform = "power9",
  535. },
  536. { /* Power9 DD2.2 or later */
  537. .pvr_mask = 0xffff0000,
  538. .pvr_value = 0x004e0000,
  539. .cpu_name = "POWER9 (raw)",
  540. .cpu_features = CPU_FTRS_POWER9_DD2_2,
  541. .cpu_user_features = COMMON_USER_POWER9,
  542. .cpu_user_features2 = COMMON_USER2_POWER9,
  543. .mmu_features = MMU_FTRS_POWER9,
  544. .icache_bsize = 128,
  545. .dcache_bsize = 128,
  546. .num_pmcs = 6,
  547. .pmc_type = PPC_PMC_IBM,
  548. .oprofile_cpu_type = "ppc64/power9",
  549. .oprofile_type = PPC_OPROFILE_INVALID,
  550. .cpu_setup = __setup_cpu_power9,
  551. .cpu_restore = __restore_cpu_power9,
  552. .machine_check_early = __machine_check_early_realmode_p9,
  553. .platform = "power9",
  554. },
  555. { /* Cell Broadband Engine */
  556. .pvr_mask = 0xffff0000,
  557. .pvr_value = 0x00700000,
  558. .cpu_name = "Cell Broadband Engine",
  559. .cpu_features = CPU_FTRS_CELL,
  560. .cpu_user_features = COMMON_USER_PPC64 |
  561. PPC_FEATURE_CELL | PPC_FEATURE_HAS_ALTIVEC_COMP |
  562. PPC_FEATURE_SMT,
  563. .mmu_features = MMU_FTRS_CELL,
  564. .icache_bsize = 128,
  565. .dcache_bsize = 128,
  566. .num_pmcs = 4,
  567. .pmc_type = PPC_PMC_IBM,
  568. .oprofile_cpu_type = "ppc64/cell-be",
  569. .oprofile_type = PPC_OPROFILE_CELL,
  570. .platform = "ppc-cell-be",
  571. },
  572. { /* PA Semi PA6T */
  573. .pvr_mask = 0x7fff0000,
  574. .pvr_value = 0x00900000,
  575. .cpu_name = "PA6T",
  576. .cpu_features = CPU_FTRS_PA6T,
  577. .cpu_user_features = COMMON_USER_PA6T,
  578. .mmu_features = MMU_FTRS_PA6T,
  579. .icache_bsize = 64,
  580. .dcache_bsize = 64,
  581. .num_pmcs = 6,
  582. .pmc_type = PPC_PMC_PA6T,
  583. .cpu_setup = __setup_cpu_pa6t,
  584. .cpu_restore = __restore_cpu_pa6t,
  585. .oprofile_cpu_type = "ppc64/pa6t",
  586. .oprofile_type = PPC_OPROFILE_PA6T,
  587. .platform = "pa6t",
  588. },
  589. { /* default match */
  590. .pvr_mask = 0x00000000,
  591. .pvr_value = 0x00000000,
  592. .cpu_name = "POWER5 (compatible)",
  593. .cpu_features = CPU_FTRS_COMPATIBLE,
  594. .cpu_user_features = COMMON_USER_PPC64,
  595. .mmu_features = MMU_FTRS_POWER,
  596. .icache_bsize = 128,
  597. .dcache_bsize = 128,
  598. .num_pmcs = 6,
  599. .pmc_type = PPC_PMC_IBM,
  600. .platform = "power5",
  601. }
  602. #endif /* CONFIG_PPC_BOOK3S_64 */
  603. #ifdef CONFIG_PPC32
  604. #ifdef CONFIG_PPC_BOOK3S_32
  605. { /* 601 */
  606. .pvr_mask = 0xffff0000,
  607. .pvr_value = 0x00010000,
  608. .cpu_name = "601",
  609. .cpu_features = CPU_FTRS_PPC601,
  610. .cpu_user_features = COMMON_USER | PPC_FEATURE_601_INSTR |
  611. PPC_FEATURE_UNIFIED_CACHE | PPC_FEATURE_NO_TB,
  612. .mmu_features = MMU_FTR_HPTE_TABLE,
  613. .icache_bsize = 32,
  614. .dcache_bsize = 32,
  615. .machine_check = machine_check_generic,
  616. .platform = "ppc601",
  617. },
  618. { /* 603 */
  619. .pvr_mask = 0xffff0000,
  620. .pvr_value = 0x00030000,
  621. .cpu_name = "603",
  622. .cpu_features = CPU_FTRS_603,
  623. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  624. .mmu_features = 0,
  625. .icache_bsize = 32,
  626. .dcache_bsize = 32,
  627. .cpu_setup = __setup_cpu_603,
  628. .machine_check = machine_check_generic,
  629. .platform = "ppc603",
  630. },
  631. { /* 603e */
  632. .pvr_mask = 0xffff0000,
  633. .pvr_value = 0x00060000,
  634. .cpu_name = "603e",
  635. .cpu_features = CPU_FTRS_603,
  636. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  637. .mmu_features = 0,
  638. .icache_bsize = 32,
  639. .dcache_bsize = 32,
  640. .cpu_setup = __setup_cpu_603,
  641. .machine_check = machine_check_generic,
  642. .platform = "ppc603",
  643. },
  644. { /* 603ev */
  645. .pvr_mask = 0xffff0000,
  646. .pvr_value = 0x00070000,
  647. .cpu_name = "603ev",
  648. .cpu_features = CPU_FTRS_603,
  649. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  650. .mmu_features = 0,
  651. .icache_bsize = 32,
  652. .dcache_bsize = 32,
  653. .cpu_setup = __setup_cpu_603,
  654. .machine_check = machine_check_generic,
  655. .platform = "ppc603",
  656. },
  657. { /* 604 */
  658. .pvr_mask = 0xffff0000,
  659. .pvr_value = 0x00040000,
  660. .cpu_name = "604",
  661. .cpu_features = CPU_FTRS_604,
  662. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  663. .mmu_features = MMU_FTR_HPTE_TABLE,
  664. .icache_bsize = 32,
  665. .dcache_bsize = 32,
  666. .num_pmcs = 2,
  667. .cpu_setup = __setup_cpu_604,
  668. .machine_check = machine_check_generic,
  669. .platform = "ppc604",
  670. },
  671. { /* 604e */
  672. .pvr_mask = 0xfffff000,
  673. .pvr_value = 0x00090000,
  674. .cpu_name = "604e",
  675. .cpu_features = CPU_FTRS_604,
  676. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  677. .mmu_features = MMU_FTR_HPTE_TABLE,
  678. .icache_bsize = 32,
  679. .dcache_bsize = 32,
  680. .num_pmcs = 4,
  681. .cpu_setup = __setup_cpu_604,
  682. .machine_check = machine_check_generic,
  683. .platform = "ppc604",
  684. },
  685. { /* 604r */
  686. .pvr_mask = 0xffff0000,
  687. .pvr_value = 0x00090000,
  688. .cpu_name = "604r",
  689. .cpu_features = CPU_FTRS_604,
  690. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  691. .mmu_features = MMU_FTR_HPTE_TABLE,
  692. .icache_bsize = 32,
  693. .dcache_bsize = 32,
  694. .num_pmcs = 4,
  695. .cpu_setup = __setup_cpu_604,
  696. .machine_check = machine_check_generic,
  697. .platform = "ppc604",
  698. },
  699. { /* 604ev */
  700. .pvr_mask = 0xffff0000,
  701. .pvr_value = 0x000a0000,
  702. .cpu_name = "604ev",
  703. .cpu_features = CPU_FTRS_604,
  704. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  705. .mmu_features = MMU_FTR_HPTE_TABLE,
  706. .icache_bsize = 32,
  707. .dcache_bsize = 32,
  708. .num_pmcs = 4,
  709. .cpu_setup = __setup_cpu_604,
  710. .machine_check = machine_check_generic,
  711. .platform = "ppc604",
  712. },
  713. { /* 740/750 (0x4202, don't support TAU ?) */
  714. .pvr_mask = 0xffffffff,
  715. .pvr_value = 0x00084202,
  716. .cpu_name = "740/750",
  717. .cpu_features = CPU_FTRS_740_NOTAU,
  718. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  719. .mmu_features = MMU_FTR_HPTE_TABLE,
  720. .icache_bsize = 32,
  721. .dcache_bsize = 32,
  722. .num_pmcs = 4,
  723. .cpu_setup = __setup_cpu_750,
  724. .machine_check = machine_check_generic,
  725. .platform = "ppc750",
  726. },
  727. { /* 750CX (80100 and 8010x?) */
  728. .pvr_mask = 0xfffffff0,
  729. .pvr_value = 0x00080100,
  730. .cpu_name = "750CX",
  731. .cpu_features = CPU_FTRS_750,
  732. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  733. .mmu_features = MMU_FTR_HPTE_TABLE,
  734. .icache_bsize = 32,
  735. .dcache_bsize = 32,
  736. .num_pmcs = 4,
  737. .cpu_setup = __setup_cpu_750cx,
  738. .machine_check = machine_check_generic,
  739. .platform = "ppc750",
  740. },
  741. { /* 750CX (82201 and 82202) */
  742. .pvr_mask = 0xfffffff0,
  743. .pvr_value = 0x00082200,
  744. .cpu_name = "750CX",
  745. .cpu_features = CPU_FTRS_750,
  746. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  747. .mmu_features = MMU_FTR_HPTE_TABLE,
  748. .icache_bsize = 32,
  749. .dcache_bsize = 32,
  750. .num_pmcs = 4,
  751. .pmc_type = PPC_PMC_IBM,
  752. .cpu_setup = __setup_cpu_750cx,
  753. .machine_check = machine_check_generic,
  754. .platform = "ppc750",
  755. },
  756. { /* 750CXe (82214) */
  757. .pvr_mask = 0xfffffff0,
  758. .pvr_value = 0x00082210,
  759. .cpu_name = "750CXe",
  760. .cpu_features = CPU_FTRS_750,
  761. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  762. .mmu_features = MMU_FTR_HPTE_TABLE,
  763. .icache_bsize = 32,
  764. .dcache_bsize = 32,
  765. .num_pmcs = 4,
  766. .pmc_type = PPC_PMC_IBM,
  767. .cpu_setup = __setup_cpu_750cx,
  768. .machine_check = machine_check_generic,
  769. .platform = "ppc750",
  770. },
  771. { /* 750CXe "Gekko" (83214) */
  772. .pvr_mask = 0xffffffff,
  773. .pvr_value = 0x00083214,
  774. .cpu_name = "750CXe",
  775. .cpu_features = CPU_FTRS_750,
  776. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  777. .mmu_features = MMU_FTR_HPTE_TABLE,
  778. .icache_bsize = 32,
  779. .dcache_bsize = 32,
  780. .num_pmcs = 4,
  781. .pmc_type = PPC_PMC_IBM,
  782. .cpu_setup = __setup_cpu_750cx,
  783. .machine_check = machine_check_generic,
  784. .platform = "ppc750",
  785. },
  786. { /* 750CL (and "Broadway") */
  787. .pvr_mask = 0xfffff0e0,
  788. .pvr_value = 0x00087000,
  789. .cpu_name = "750CL",
  790. .cpu_features = CPU_FTRS_750CL,
  791. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  792. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  793. .icache_bsize = 32,
  794. .dcache_bsize = 32,
  795. .num_pmcs = 4,
  796. .pmc_type = PPC_PMC_IBM,
  797. .cpu_setup = __setup_cpu_750,
  798. .machine_check = machine_check_generic,
  799. .platform = "ppc750",
  800. .oprofile_cpu_type = "ppc/750",
  801. .oprofile_type = PPC_OPROFILE_G4,
  802. },
  803. { /* 745/755 */
  804. .pvr_mask = 0xfffff000,
  805. .pvr_value = 0x00083000,
  806. .cpu_name = "745/755",
  807. .cpu_features = CPU_FTRS_750,
  808. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  809. .mmu_features = MMU_FTR_HPTE_TABLE,
  810. .icache_bsize = 32,
  811. .dcache_bsize = 32,
  812. .num_pmcs = 4,
  813. .pmc_type = PPC_PMC_IBM,
  814. .cpu_setup = __setup_cpu_750,
  815. .machine_check = machine_check_generic,
  816. .platform = "ppc750",
  817. },
  818. { /* 750FX rev 1.x */
  819. .pvr_mask = 0xffffff00,
  820. .pvr_value = 0x70000100,
  821. .cpu_name = "750FX",
  822. .cpu_features = CPU_FTRS_750FX1,
  823. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  824. .mmu_features = MMU_FTR_HPTE_TABLE,
  825. .icache_bsize = 32,
  826. .dcache_bsize = 32,
  827. .num_pmcs = 4,
  828. .pmc_type = PPC_PMC_IBM,
  829. .cpu_setup = __setup_cpu_750,
  830. .machine_check = machine_check_generic,
  831. .platform = "ppc750",
  832. .oprofile_cpu_type = "ppc/750",
  833. .oprofile_type = PPC_OPROFILE_G4,
  834. },
  835. { /* 750FX rev 2.0 must disable HID0[DPM] */
  836. .pvr_mask = 0xffffffff,
  837. .pvr_value = 0x70000200,
  838. .cpu_name = "750FX",
  839. .cpu_features = CPU_FTRS_750FX2,
  840. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  841. .mmu_features = MMU_FTR_HPTE_TABLE,
  842. .icache_bsize = 32,
  843. .dcache_bsize = 32,
  844. .num_pmcs = 4,
  845. .pmc_type = PPC_PMC_IBM,
  846. .cpu_setup = __setup_cpu_750,
  847. .machine_check = machine_check_generic,
  848. .platform = "ppc750",
  849. .oprofile_cpu_type = "ppc/750",
  850. .oprofile_type = PPC_OPROFILE_G4,
  851. },
  852. { /* 750FX (All revs except 2.0) */
  853. .pvr_mask = 0xffff0000,
  854. .pvr_value = 0x70000000,
  855. .cpu_name = "750FX",
  856. .cpu_features = CPU_FTRS_750FX,
  857. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  858. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  859. .icache_bsize = 32,
  860. .dcache_bsize = 32,
  861. .num_pmcs = 4,
  862. .pmc_type = PPC_PMC_IBM,
  863. .cpu_setup = __setup_cpu_750fx,
  864. .machine_check = machine_check_generic,
  865. .platform = "ppc750",
  866. .oprofile_cpu_type = "ppc/750",
  867. .oprofile_type = PPC_OPROFILE_G4,
  868. },
  869. { /* 750GX */
  870. .pvr_mask = 0xffff0000,
  871. .pvr_value = 0x70020000,
  872. .cpu_name = "750GX",
  873. .cpu_features = CPU_FTRS_750GX,
  874. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  875. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  876. .icache_bsize = 32,
  877. .dcache_bsize = 32,
  878. .num_pmcs = 4,
  879. .pmc_type = PPC_PMC_IBM,
  880. .cpu_setup = __setup_cpu_750fx,
  881. .machine_check = machine_check_generic,
  882. .platform = "ppc750",
  883. .oprofile_cpu_type = "ppc/750",
  884. .oprofile_type = PPC_OPROFILE_G4,
  885. },
  886. { /* 740/750 (L2CR bit need fixup for 740) */
  887. .pvr_mask = 0xffff0000,
  888. .pvr_value = 0x00080000,
  889. .cpu_name = "740/750",
  890. .cpu_features = CPU_FTRS_740,
  891. .cpu_user_features = COMMON_USER | PPC_FEATURE_PPC_LE,
  892. .mmu_features = MMU_FTR_HPTE_TABLE,
  893. .icache_bsize = 32,
  894. .dcache_bsize = 32,
  895. .num_pmcs = 4,
  896. .pmc_type = PPC_PMC_IBM,
  897. .cpu_setup = __setup_cpu_750,
  898. .machine_check = machine_check_generic,
  899. .platform = "ppc750",
  900. },
  901. { /* 7400 rev 1.1 ? (no TAU) */
  902. .pvr_mask = 0xffffffff,
  903. .pvr_value = 0x000c1101,
  904. .cpu_name = "7400 (1.1)",
  905. .cpu_features = CPU_FTRS_7400_NOTAU,
  906. .cpu_user_features = COMMON_USER |
  907. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  908. .mmu_features = MMU_FTR_HPTE_TABLE,
  909. .icache_bsize = 32,
  910. .dcache_bsize = 32,
  911. .num_pmcs = 4,
  912. .pmc_type = PPC_PMC_G4,
  913. .cpu_setup = __setup_cpu_7400,
  914. .machine_check = machine_check_generic,
  915. .platform = "ppc7400",
  916. },
  917. { /* 7400 */
  918. .pvr_mask = 0xffff0000,
  919. .pvr_value = 0x000c0000,
  920. .cpu_name = "7400",
  921. .cpu_features = CPU_FTRS_7400,
  922. .cpu_user_features = COMMON_USER |
  923. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  924. .mmu_features = MMU_FTR_HPTE_TABLE,
  925. .icache_bsize = 32,
  926. .dcache_bsize = 32,
  927. .num_pmcs = 4,
  928. .pmc_type = PPC_PMC_G4,
  929. .cpu_setup = __setup_cpu_7400,
  930. .machine_check = machine_check_generic,
  931. .platform = "ppc7400",
  932. },
  933. { /* 7410 */
  934. .pvr_mask = 0xffff0000,
  935. .pvr_value = 0x800c0000,
  936. .cpu_name = "7410",
  937. .cpu_features = CPU_FTRS_7400,
  938. .cpu_user_features = COMMON_USER |
  939. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  940. .mmu_features = MMU_FTR_HPTE_TABLE,
  941. .icache_bsize = 32,
  942. .dcache_bsize = 32,
  943. .num_pmcs = 4,
  944. .pmc_type = PPC_PMC_G4,
  945. .cpu_setup = __setup_cpu_7410,
  946. .machine_check = machine_check_generic,
  947. .platform = "ppc7400",
  948. },
  949. { /* 7450 2.0 - no doze/nap */
  950. .pvr_mask = 0xffffffff,
  951. .pvr_value = 0x80000200,
  952. .cpu_name = "7450",
  953. .cpu_features = CPU_FTRS_7450_20,
  954. .cpu_user_features = COMMON_USER |
  955. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  956. .mmu_features = MMU_FTR_HPTE_TABLE,
  957. .icache_bsize = 32,
  958. .dcache_bsize = 32,
  959. .num_pmcs = 6,
  960. .pmc_type = PPC_PMC_G4,
  961. .cpu_setup = __setup_cpu_745x,
  962. .oprofile_cpu_type = "ppc/7450",
  963. .oprofile_type = PPC_OPROFILE_G4,
  964. .machine_check = machine_check_generic,
  965. .platform = "ppc7450",
  966. },
  967. { /* 7450 2.1 */
  968. .pvr_mask = 0xffffffff,
  969. .pvr_value = 0x80000201,
  970. .cpu_name = "7450",
  971. .cpu_features = CPU_FTRS_7450_21,
  972. .cpu_user_features = COMMON_USER |
  973. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  974. .mmu_features = MMU_FTR_HPTE_TABLE,
  975. .icache_bsize = 32,
  976. .dcache_bsize = 32,
  977. .num_pmcs = 6,
  978. .pmc_type = PPC_PMC_G4,
  979. .cpu_setup = __setup_cpu_745x,
  980. .oprofile_cpu_type = "ppc/7450",
  981. .oprofile_type = PPC_OPROFILE_G4,
  982. .machine_check = machine_check_generic,
  983. .platform = "ppc7450",
  984. },
  985. { /* 7450 2.3 and newer */
  986. .pvr_mask = 0xffff0000,
  987. .pvr_value = 0x80000000,
  988. .cpu_name = "7450",
  989. .cpu_features = CPU_FTRS_7450_23,
  990. .cpu_user_features = COMMON_USER |
  991. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  992. .mmu_features = MMU_FTR_HPTE_TABLE,
  993. .icache_bsize = 32,
  994. .dcache_bsize = 32,
  995. .num_pmcs = 6,
  996. .pmc_type = PPC_PMC_G4,
  997. .cpu_setup = __setup_cpu_745x,
  998. .oprofile_cpu_type = "ppc/7450",
  999. .oprofile_type = PPC_OPROFILE_G4,
  1000. .machine_check = machine_check_generic,
  1001. .platform = "ppc7450",
  1002. },
  1003. { /* 7455 rev 1.x */
  1004. .pvr_mask = 0xffffff00,
  1005. .pvr_value = 0x80010100,
  1006. .cpu_name = "7455",
  1007. .cpu_features = CPU_FTRS_7455_1,
  1008. .cpu_user_features = COMMON_USER |
  1009. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1010. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1011. .icache_bsize = 32,
  1012. .dcache_bsize = 32,
  1013. .num_pmcs = 6,
  1014. .pmc_type = PPC_PMC_G4,
  1015. .cpu_setup = __setup_cpu_745x,
  1016. .oprofile_cpu_type = "ppc/7450",
  1017. .oprofile_type = PPC_OPROFILE_G4,
  1018. .machine_check = machine_check_generic,
  1019. .platform = "ppc7450",
  1020. },
  1021. { /* 7455 rev 2.0 */
  1022. .pvr_mask = 0xffffffff,
  1023. .pvr_value = 0x80010200,
  1024. .cpu_name = "7455",
  1025. .cpu_features = CPU_FTRS_7455_20,
  1026. .cpu_user_features = COMMON_USER |
  1027. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1028. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1029. .icache_bsize = 32,
  1030. .dcache_bsize = 32,
  1031. .num_pmcs = 6,
  1032. .pmc_type = PPC_PMC_G4,
  1033. .cpu_setup = __setup_cpu_745x,
  1034. .oprofile_cpu_type = "ppc/7450",
  1035. .oprofile_type = PPC_OPROFILE_G4,
  1036. .machine_check = machine_check_generic,
  1037. .platform = "ppc7450",
  1038. },
  1039. { /* 7455 others */
  1040. .pvr_mask = 0xffff0000,
  1041. .pvr_value = 0x80010000,
  1042. .cpu_name = "7455",
  1043. .cpu_features = CPU_FTRS_7455,
  1044. .cpu_user_features = COMMON_USER |
  1045. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1046. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1047. .icache_bsize = 32,
  1048. .dcache_bsize = 32,
  1049. .num_pmcs = 6,
  1050. .pmc_type = PPC_PMC_G4,
  1051. .cpu_setup = __setup_cpu_745x,
  1052. .oprofile_cpu_type = "ppc/7450",
  1053. .oprofile_type = PPC_OPROFILE_G4,
  1054. .machine_check = machine_check_generic,
  1055. .platform = "ppc7450",
  1056. },
  1057. { /* 7447/7457 Rev 1.0 */
  1058. .pvr_mask = 0xffffffff,
  1059. .pvr_value = 0x80020100,
  1060. .cpu_name = "7447/7457",
  1061. .cpu_features = CPU_FTRS_7447_10,
  1062. .cpu_user_features = COMMON_USER |
  1063. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1064. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1065. .icache_bsize = 32,
  1066. .dcache_bsize = 32,
  1067. .num_pmcs = 6,
  1068. .pmc_type = PPC_PMC_G4,
  1069. .cpu_setup = __setup_cpu_745x,
  1070. .oprofile_cpu_type = "ppc/7450",
  1071. .oprofile_type = PPC_OPROFILE_G4,
  1072. .machine_check = machine_check_generic,
  1073. .platform = "ppc7450",
  1074. },
  1075. { /* 7447/7457 Rev 1.1 */
  1076. .pvr_mask = 0xffffffff,
  1077. .pvr_value = 0x80020101,
  1078. .cpu_name = "7447/7457",
  1079. .cpu_features = CPU_FTRS_7447_10,
  1080. .cpu_user_features = COMMON_USER |
  1081. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1082. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1083. .icache_bsize = 32,
  1084. .dcache_bsize = 32,
  1085. .num_pmcs = 6,
  1086. .pmc_type = PPC_PMC_G4,
  1087. .cpu_setup = __setup_cpu_745x,
  1088. .oprofile_cpu_type = "ppc/7450",
  1089. .oprofile_type = PPC_OPROFILE_G4,
  1090. .machine_check = machine_check_generic,
  1091. .platform = "ppc7450",
  1092. },
  1093. { /* 7447/7457 Rev 1.2 and later */
  1094. .pvr_mask = 0xffff0000,
  1095. .pvr_value = 0x80020000,
  1096. .cpu_name = "7447/7457",
  1097. .cpu_features = CPU_FTRS_7447,
  1098. .cpu_user_features = COMMON_USER | PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1099. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1100. .icache_bsize = 32,
  1101. .dcache_bsize = 32,
  1102. .num_pmcs = 6,
  1103. .pmc_type = PPC_PMC_G4,
  1104. .cpu_setup = __setup_cpu_745x,
  1105. .oprofile_cpu_type = "ppc/7450",
  1106. .oprofile_type = PPC_OPROFILE_G4,
  1107. .machine_check = machine_check_generic,
  1108. .platform = "ppc7450",
  1109. },
  1110. { /* 7447A */
  1111. .pvr_mask = 0xffff0000,
  1112. .pvr_value = 0x80030000,
  1113. .cpu_name = "7447A",
  1114. .cpu_features = CPU_FTRS_7447A,
  1115. .cpu_user_features = COMMON_USER |
  1116. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1117. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1118. .icache_bsize = 32,
  1119. .dcache_bsize = 32,
  1120. .num_pmcs = 6,
  1121. .pmc_type = PPC_PMC_G4,
  1122. .cpu_setup = __setup_cpu_745x,
  1123. .oprofile_cpu_type = "ppc/7450",
  1124. .oprofile_type = PPC_OPROFILE_G4,
  1125. .machine_check = machine_check_generic,
  1126. .platform = "ppc7450",
  1127. },
  1128. { /* 7448 */
  1129. .pvr_mask = 0xffff0000,
  1130. .pvr_value = 0x80040000,
  1131. .cpu_name = "7448",
  1132. .cpu_features = CPU_FTRS_7448,
  1133. .cpu_user_features = COMMON_USER |
  1134. PPC_FEATURE_HAS_ALTIVEC_COMP | PPC_FEATURE_PPC_LE,
  1135. .mmu_features = MMU_FTR_HPTE_TABLE | MMU_FTR_USE_HIGH_BATS,
  1136. .icache_bsize = 32,
  1137. .dcache_bsize = 32,
  1138. .num_pmcs = 6,
  1139. .pmc_type = PPC_PMC_G4,
  1140. .cpu_setup = __setup_cpu_745x,
  1141. .oprofile_cpu_type = "ppc/7450",
  1142. .oprofile_type = PPC_OPROFILE_G4,
  1143. .machine_check = machine_check_generic,
  1144. .platform = "ppc7450",
  1145. },
  1146. { /* 82xx (8240, 8245, 8260 are all 603e cores) */
  1147. .pvr_mask = 0x7fff0000,
  1148. .pvr_value = 0x00810000,
  1149. .cpu_name = "82xx",
  1150. .cpu_features = CPU_FTRS_82XX,
  1151. .cpu_user_features = COMMON_USER,
  1152. .mmu_features = 0,
  1153. .icache_bsize = 32,
  1154. .dcache_bsize = 32,
  1155. .cpu_setup = __setup_cpu_603,
  1156. .machine_check = machine_check_generic,
  1157. .platform = "ppc603",
  1158. },
  1159. { /* All G2_LE (603e core, plus some) have the same pvr */
  1160. .pvr_mask = 0x7fff0000,
  1161. .pvr_value = 0x00820000,
  1162. .cpu_name = "G2_LE",
  1163. .cpu_features = CPU_FTRS_G2_LE,
  1164. .cpu_user_features = COMMON_USER,
  1165. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1166. .icache_bsize = 32,
  1167. .dcache_bsize = 32,
  1168. .cpu_setup = __setup_cpu_603,
  1169. .machine_check = machine_check_generic,
  1170. .platform = "ppc603",
  1171. },
  1172. { /* e300c1 (a 603e core, plus some) on 83xx */
  1173. .pvr_mask = 0x7fff0000,
  1174. .pvr_value = 0x00830000,
  1175. .cpu_name = "e300c1",
  1176. .cpu_features = CPU_FTRS_E300,
  1177. .cpu_user_features = COMMON_USER,
  1178. .mmu_features = MMU_FTR_USE_HIGH_BATS,
  1179. .icache_bsize = 32,
  1180. .dcache_bsize = 32,
  1181. .cpu_setup = __setup_cpu_603,
  1182. .machine_check = machine_check_generic,
  1183. .platform = "ppc603",
  1184. },
  1185. { /* e300c2 (an e300c1 core, plus some, minus FPU) on 83xx */
  1186. .pvr_mask = 0x7fff0000,
  1187. .pvr_value = 0x00840000,
  1188. .cpu_name = "e300c2",
  1189. .cpu_features = CPU_FTRS_E300C2,
  1190. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1191. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1192. MMU_FTR_NEED_DTLB_SW_LRU,
  1193. .icache_bsize = 32,
  1194. .dcache_bsize = 32,
  1195. .cpu_setup = __setup_cpu_603,
  1196. .machine_check = machine_check_generic,
  1197. .platform = "ppc603",
  1198. },
  1199. { /* e300c3 (e300c1, plus one IU, half cache size) on 83xx */
  1200. .pvr_mask = 0x7fff0000,
  1201. .pvr_value = 0x00850000,
  1202. .cpu_name = "e300c3",
  1203. .cpu_features = CPU_FTRS_E300,
  1204. .cpu_user_features = COMMON_USER,
  1205. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1206. MMU_FTR_NEED_DTLB_SW_LRU,
  1207. .icache_bsize = 32,
  1208. .dcache_bsize = 32,
  1209. .cpu_setup = __setup_cpu_603,
  1210. .machine_check = machine_check_generic,
  1211. .num_pmcs = 4,
  1212. .oprofile_cpu_type = "ppc/e300",
  1213. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1214. .platform = "ppc603",
  1215. },
  1216. { /* e300c4 (e300c1, plus one IU) */
  1217. .pvr_mask = 0x7fff0000,
  1218. .pvr_value = 0x00860000,
  1219. .cpu_name = "e300c4",
  1220. .cpu_features = CPU_FTRS_E300,
  1221. .cpu_user_features = COMMON_USER,
  1222. .mmu_features = MMU_FTR_USE_HIGH_BATS |
  1223. MMU_FTR_NEED_DTLB_SW_LRU,
  1224. .icache_bsize = 32,
  1225. .dcache_bsize = 32,
  1226. .cpu_setup = __setup_cpu_603,
  1227. .machine_check = machine_check_generic,
  1228. .num_pmcs = 4,
  1229. .oprofile_cpu_type = "ppc/e300",
  1230. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  1231. .platform = "ppc603",
  1232. },
  1233. { /* default match, we assume split I/D cache & TB (non-601)... */
  1234. .pvr_mask = 0x00000000,
  1235. .pvr_value = 0x00000000,
  1236. .cpu_name = "(generic PPC)",
  1237. .cpu_features = CPU_FTRS_CLASSIC32,
  1238. .cpu_user_features = COMMON_USER,
  1239. .mmu_features = MMU_FTR_HPTE_TABLE,
  1240. .icache_bsize = 32,
  1241. .dcache_bsize = 32,
  1242. .machine_check = machine_check_generic,
  1243. .platform = "ppc603",
  1244. },
  1245. #endif /* CONFIG_PPC_BOOK3S_32 */
  1246. #ifdef CONFIG_PPC_8xx
  1247. { /* 8xx */
  1248. .pvr_mask = 0xffff0000,
  1249. .pvr_value = PVR_8xx,
  1250. .cpu_name = "8xx",
  1251. /* CPU_FTR_MAYBE_CAN_DOZE is possible,
  1252. * if the 8xx code is there.... */
  1253. .cpu_features = CPU_FTRS_8XX,
  1254. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1255. .mmu_features = MMU_FTR_TYPE_8xx,
  1256. .icache_bsize = 16,
  1257. .dcache_bsize = 16,
  1258. .machine_check = machine_check_8xx,
  1259. .platform = "ppc823",
  1260. },
  1261. #endif /* CONFIG_PPC_8xx */
  1262. #ifdef CONFIG_40x
  1263. { /* 403GC */
  1264. .pvr_mask = 0xffffff00,
  1265. .pvr_value = 0x00200200,
  1266. .cpu_name = "403GC",
  1267. .cpu_features = CPU_FTRS_40X,
  1268. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1269. .mmu_features = MMU_FTR_TYPE_40x,
  1270. .icache_bsize = 16,
  1271. .dcache_bsize = 16,
  1272. .machine_check = machine_check_4xx,
  1273. .platform = "ppc403",
  1274. },
  1275. { /* 403GCX */
  1276. .pvr_mask = 0xffffff00,
  1277. .pvr_value = 0x00201400,
  1278. .cpu_name = "403GCX",
  1279. .cpu_features = CPU_FTRS_40X,
  1280. .cpu_user_features = PPC_FEATURE_32 |
  1281. PPC_FEATURE_HAS_MMU | PPC_FEATURE_NO_TB,
  1282. .mmu_features = MMU_FTR_TYPE_40x,
  1283. .icache_bsize = 16,
  1284. .dcache_bsize = 16,
  1285. .machine_check = machine_check_4xx,
  1286. .platform = "ppc403",
  1287. },
  1288. { /* 403G ?? */
  1289. .pvr_mask = 0xffff0000,
  1290. .pvr_value = 0x00200000,
  1291. .cpu_name = "403G ??",
  1292. .cpu_features = CPU_FTRS_40X,
  1293. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1294. .mmu_features = MMU_FTR_TYPE_40x,
  1295. .icache_bsize = 16,
  1296. .dcache_bsize = 16,
  1297. .machine_check = machine_check_4xx,
  1298. .platform = "ppc403",
  1299. },
  1300. { /* 405GP */
  1301. .pvr_mask = 0xffff0000,
  1302. .pvr_value = 0x40110000,
  1303. .cpu_name = "405GP",
  1304. .cpu_features = CPU_FTRS_40X,
  1305. .cpu_user_features = PPC_FEATURE_32 |
  1306. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1307. .mmu_features = MMU_FTR_TYPE_40x,
  1308. .icache_bsize = 32,
  1309. .dcache_bsize = 32,
  1310. .machine_check = machine_check_4xx,
  1311. .platform = "ppc405",
  1312. },
  1313. { /* STB 03xxx */
  1314. .pvr_mask = 0xffff0000,
  1315. .pvr_value = 0x40130000,
  1316. .cpu_name = "STB03xxx",
  1317. .cpu_features = CPU_FTRS_40X,
  1318. .cpu_user_features = PPC_FEATURE_32 |
  1319. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1320. .mmu_features = MMU_FTR_TYPE_40x,
  1321. .icache_bsize = 32,
  1322. .dcache_bsize = 32,
  1323. .machine_check = machine_check_4xx,
  1324. .platform = "ppc405",
  1325. },
  1326. { /* STB 04xxx */
  1327. .pvr_mask = 0xffff0000,
  1328. .pvr_value = 0x41810000,
  1329. .cpu_name = "STB04xxx",
  1330. .cpu_features = CPU_FTRS_40X,
  1331. .cpu_user_features = PPC_FEATURE_32 |
  1332. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1333. .mmu_features = MMU_FTR_TYPE_40x,
  1334. .icache_bsize = 32,
  1335. .dcache_bsize = 32,
  1336. .machine_check = machine_check_4xx,
  1337. .platform = "ppc405",
  1338. },
  1339. { /* NP405L */
  1340. .pvr_mask = 0xffff0000,
  1341. .pvr_value = 0x41610000,
  1342. .cpu_name = "NP405L",
  1343. .cpu_features = CPU_FTRS_40X,
  1344. .cpu_user_features = PPC_FEATURE_32 |
  1345. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1346. .mmu_features = MMU_FTR_TYPE_40x,
  1347. .icache_bsize = 32,
  1348. .dcache_bsize = 32,
  1349. .machine_check = machine_check_4xx,
  1350. .platform = "ppc405",
  1351. },
  1352. { /* NP4GS3 */
  1353. .pvr_mask = 0xffff0000,
  1354. .pvr_value = 0x40B10000,
  1355. .cpu_name = "NP4GS3",
  1356. .cpu_features = CPU_FTRS_40X,
  1357. .cpu_user_features = PPC_FEATURE_32 |
  1358. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1359. .mmu_features = MMU_FTR_TYPE_40x,
  1360. .icache_bsize = 32,
  1361. .dcache_bsize = 32,
  1362. .machine_check = machine_check_4xx,
  1363. .platform = "ppc405",
  1364. },
  1365. { /* NP405H */
  1366. .pvr_mask = 0xffff0000,
  1367. .pvr_value = 0x41410000,
  1368. .cpu_name = "NP405H",
  1369. .cpu_features = CPU_FTRS_40X,
  1370. .cpu_user_features = PPC_FEATURE_32 |
  1371. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1372. .mmu_features = MMU_FTR_TYPE_40x,
  1373. .icache_bsize = 32,
  1374. .dcache_bsize = 32,
  1375. .machine_check = machine_check_4xx,
  1376. .platform = "ppc405",
  1377. },
  1378. { /* 405GPr */
  1379. .pvr_mask = 0xffff0000,
  1380. .pvr_value = 0x50910000,
  1381. .cpu_name = "405GPr",
  1382. .cpu_features = CPU_FTRS_40X,
  1383. .cpu_user_features = PPC_FEATURE_32 |
  1384. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1385. .mmu_features = MMU_FTR_TYPE_40x,
  1386. .icache_bsize = 32,
  1387. .dcache_bsize = 32,
  1388. .machine_check = machine_check_4xx,
  1389. .platform = "ppc405",
  1390. },
  1391. { /* STBx25xx */
  1392. .pvr_mask = 0xffff0000,
  1393. .pvr_value = 0x51510000,
  1394. .cpu_name = "STBx25xx",
  1395. .cpu_features = CPU_FTRS_40X,
  1396. .cpu_user_features = PPC_FEATURE_32 |
  1397. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1398. .mmu_features = MMU_FTR_TYPE_40x,
  1399. .icache_bsize = 32,
  1400. .dcache_bsize = 32,
  1401. .machine_check = machine_check_4xx,
  1402. .platform = "ppc405",
  1403. },
  1404. { /* 405LP */
  1405. .pvr_mask = 0xffff0000,
  1406. .pvr_value = 0x41F10000,
  1407. .cpu_name = "405LP",
  1408. .cpu_features = CPU_FTRS_40X,
  1409. .cpu_user_features = PPC_FEATURE_32 | PPC_FEATURE_HAS_MMU,
  1410. .mmu_features = MMU_FTR_TYPE_40x,
  1411. .icache_bsize = 32,
  1412. .dcache_bsize = 32,
  1413. .machine_check = machine_check_4xx,
  1414. .platform = "ppc405",
  1415. },
  1416. { /* Xilinx Virtex-II Pro */
  1417. .pvr_mask = 0xfffff000,
  1418. .pvr_value = 0x20010000,
  1419. .cpu_name = "Virtex-II Pro",
  1420. .cpu_features = CPU_FTRS_40X,
  1421. .cpu_user_features = PPC_FEATURE_32 |
  1422. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1423. .mmu_features = MMU_FTR_TYPE_40x,
  1424. .icache_bsize = 32,
  1425. .dcache_bsize = 32,
  1426. .machine_check = machine_check_4xx,
  1427. .platform = "ppc405",
  1428. },
  1429. { /* Xilinx Virtex-4 FX */
  1430. .pvr_mask = 0xfffff000,
  1431. .pvr_value = 0x20011000,
  1432. .cpu_name = "Virtex-4 FX",
  1433. .cpu_features = CPU_FTRS_40X,
  1434. .cpu_user_features = PPC_FEATURE_32 |
  1435. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1436. .mmu_features = MMU_FTR_TYPE_40x,
  1437. .icache_bsize = 32,
  1438. .dcache_bsize = 32,
  1439. .machine_check = machine_check_4xx,
  1440. .platform = "ppc405",
  1441. },
  1442. { /* 405EP */
  1443. .pvr_mask = 0xffff0000,
  1444. .pvr_value = 0x51210000,
  1445. .cpu_name = "405EP",
  1446. .cpu_features = CPU_FTRS_40X,
  1447. .cpu_user_features = PPC_FEATURE_32 |
  1448. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1449. .mmu_features = MMU_FTR_TYPE_40x,
  1450. .icache_bsize = 32,
  1451. .dcache_bsize = 32,
  1452. .machine_check = machine_check_4xx,
  1453. .platform = "ppc405",
  1454. },
  1455. { /* 405EX Rev. A/B with Security */
  1456. .pvr_mask = 0xffff000f,
  1457. .pvr_value = 0x12910007,
  1458. .cpu_name = "405EX Rev. A/B",
  1459. .cpu_features = CPU_FTRS_40X,
  1460. .cpu_user_features = PPC_FEATURE_32 |
  1461. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1462. .mmu_features = MMU_FTR_TYPE_40x,
  1463. .icache_bsize = 32,
  1464. .dcache_bsize = 32,
  1465. .machine_check = machine_check_4xx,
  1466. .platform = "ppc405",
  1467. },
  1468. { /* 405EX Rev. C without Security */
  1469. .pvr_mask = 0xffff000f,
  1470. .pvr_value = 0x1291000d,
  1471. .cpu_name = "405EX Rev. C",
  1472. .cpu_features = CPU_FTRS_40X,
  1473. .cpu_user_features = PPC_FEATURE_32 |
  1474. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1475. .mmu_features = MMU_FTR_TYPE_40x,
  1476. .icache_bsize = 32,
  1477. .dcache_bsize = 32,
  1478. .machine_check = machine_check_4xx,
  1479. .platform = "ppc405",
  1480. },
  1481. { /* 405EX Rev. C with Security */
  1482. .pvr_mask = 0xffff000f,
  1483. .pvr_value = 0x1291000f,
  1484. .cpu_name = "405EX Rev. C",
  1485. .cpu_features = CPU_FTRS_40X,
  1486. .cpu_user_features = PPC_FEATURE_32 |
  1487. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1488. .mmu_features = MMU_FTR_TYPE_40x,
  1489. .icache_bsize = 32,
  1490. .dcache_bsize = 32,
  1491. .machine_check = machine_check_4xx,
  1492. .platform = "ppc405",
  1493. },
  1494. { /* 405EX Rev. D without Security */
  1495. .pvr_mask = 0xffff000f,
  1496. .pvr_value = 0x12910003,
  1497. .cpu_name = "405EX Rev. D",
  1498. .cpu_features = CPU_FTRS_40X,
  1499. .cpu_user_features = PPC_FEATURE_32 |
  1500. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1501. .mmu_features = MMU_FTR_TYPE_40x,
  1502. .icache_bsize = 32,
  1503. .dcache_bsize = 32,
  1504. .machine_check = machine_check_4xx,
  1505. .platform = "ppc405",
  1506. },
  1507. { /* 405EX Rev. D with Security */
  1508. .pvr_mask = 0xffff000f,
  1509. .pvr_value = 0x12910005,
  1510. .cpu_name = "405EX Rev. D",
  1511. .cpu_features = CPU_FTRS_40X,
  1512. .cpu_user_features = PPC_FEATURE_32 |
  1513. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1514. .mmu_features = MMU_FTR_TYPE_40x,
  1515. .icache_bsize = 32,
  1516. .dcache_bsize = 32,
  1517. .machine_check = machine_check_4xx,
  1518. .platform = "ppc405",
  1519. },
  1520. { /* 405EXr Rev. A/B without Security */
  1521. .pvr_mask = 0xffff000f,
  1522. .pvr_value = 0x12910001,
  1523. .cpu_name = "405EXr Rev. A/B",
  1524. .cpu_features = CPU_FTRS_40X,
  1525. .cpu_user_features = PPC_FEATURE_32 |
  1526. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1527. .mmu_features = MMU_FTR_TYPE_40x,
  1528. .icache_bsize = 32,
  1529. .dcache_bsize = 32,
  1530. .machine_check = machine_check_4xx,
  1531. .platform = "ppc405",
  1532. },
  1533. { /* 405EXr Rev. C without Security */
  1534. .pvr_mask = 0xffff000f,
  1535. .pvr_value = 0x12910009,
  1536. .cpu_name = "405EXr Rev. C",
  1537. .cpu_features = CPU_FTRS_40X,
  1538. .cpu_user_features = PPC_FEATURE_32 |
  1539. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1540. .mmu_features = MMU_FTR_TYPE_40x,
  1541. .icache_bsize = 32,
  1542. .dcache_bsize = 32,
  1543. .machine_check = machine_check_4xx,
  1544. .platform = "ppc405",
  1545. },
  1546. { /* 405EXr Rev. C with Security */
  1547. .pvr_mask = 0xffff000f,
  1548. .pvr_value = 0x1291000b,
  1549. .cpu_name = "405EXr Rev. C",
  1550. .cpu_features = CPU_FTRS_40X,
  1551. .cpu_user_features = PPC_FEATURE_32 |
  1552. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1553. .mmu_features = MMU_FTR_TYPE_40x,
  1554. .icache_bsize = 32,
  1555. .dcache_bsize = 32,
  1556. .machine_check = machine_check_4xx,
  1557. .platform = "ppc405",
  1558. },
  1559. { /* 405EXr Rev. D without Security */
  1560. .pvr_mask = 0xffff000f,
  1561. .pvr_value = 0x12910000,
  1562. .cpu_name = "405EXr Rev. D",
  1563. .cpu_features = CPU_FTRS_40X,
  1564. .cpu_user_features = PPC_FEATURE_32 |
  1565. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1566. .mmu_features = MMU_FTR_TYPE_40x,
  1567. .icache_bsize = 32,
  1568. .dcache_bsize = 32,
  1569. .machine_check = machine_check_4xx,
  1570. .platform = "ppc405",
  1571. },
  1572. { /* 405EXr Rev. D with Security */
  1573. .pvr_mask = 0xffff000f,
  1574. .pvr_value = 0x12910002,
  1575. .cpu_name = "405EXr Rev. D",
  1576. .cpu_features = CPU_FTRS_40X,
  1577. .cpu_user_features = PPC_FEATURE_32 |
  1578. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1579. .mmu_features = MMU_FTR_TYPE_40x,
  1580. .icache_bsize = 32,
  1581. .dcache_bsize = 32,
  1582. .machine_check = machine_check_4xx,
  1583. .platform = "ppc405",
  1584. },
  1585. {
  1586. /* 405EZ */
  1587. .pvr_mask = 0xffff0000,
  1588. .pvr_value = 0x41510000,
  1589. .cpu_name = "405EZ",
  1590. .cpu_features = CPU_FTRS_40X,
  1591. .cpu_user_features = PPC_FEATURE_32 |
  1592. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1593. .mmu_features = MMU_FTR_TYPE_40x,
  1594. .icache_bsize = 32,
  1595. .dcache_bsize = 32,
  1596. .machine_check = machine_check_4xx,
  1597. .platform = "ppc405",
  1598. },
  1599. { /* APM8018X */
  1600. .pvr_mask = 0xffff0000,
  1601. .pvr_value = 0x7ff11432,
  1602. .cpu_name = "APM8018X",
  1603. .cpu_features = CPU_FTRS_40X,
  1604. .cpu_user_features = PPC_FEATURE_32 |
  1605. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1606. .mmu_features = MMU_FTR_TYPE_40x,
  1607. .icache_bsize = 32,
  1608. .dcache_bsize = 32,
  1609. .machine_check = machine_check_4xx,
  1610. .platform = "ppc405",
  1611. },
  1612. { /* default match */
  1613. .pvr_mask = 0x00000000,
  1614. .pvr_value = 0x00000000,
  1615. .cpu_name = "(generic 40x PPC)",
  1616. .cpu_features = CPU_FTRS_40X,
  1617. .cpu_user_features = PPC_FEATURE_32 |
  1618. PPC_FEATURE_HAS_MMU | PPC_FEATURE_HAS_4xxMAC,
  1619. .mmu_features = MMU_FTR_TYPE_40x,
  1620. .icache_bsize = 32,
  1621. .dcache_bsize = 32,
  1622. .machine_check = machine_check_4xx,
  1623. .platform = "ppc405",
  1624. }
  1625. #endif /* CONFIG_40x */
  1626. #ifdef CONFIG_44x
  1627. {
  1628. .pvr_mask = 0xf0000fff,
  1629. .pvr_value = 0x40000850,
  1630. .cpu_name = "440GR Rev. A",
  1631. .cpu_features = CPU_FTRS_44X,
  1632. .cpu_user_features = COMMON_USER_BOOKE,
  1633. .mmu_features = MMU_FTR_TYPE_44x,
  1634. .icache_bsize = 32,
  1635. .dcache_bsize = 32,
  1636. .machine_check = machine_check_4xx,
  1637. .platform = "ppc440",
  1638. },
  1639. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1640. .pvr_mask = 0xf0000fff,
  1641. .pvr_value = 0x40000858,
  1642. .cpu_name = "440EP Rev. A",
  1643. .cpu_features = CPU_FTRS_44X,
  1644. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1645. .mmu_features = MMU_FTR_TYPE_44x,
  1646. .icache_bsize = 32,
  1647. .dcache_bsize = 32,
  1648. .cpu_setup = __setup_cpu_440ep,
  1649. .machine_check = machine_check_4xx,
  1650. .platform = "ppc440",
  1651. },
  1652. {
  1653. .pvr_mask = 0xf0000fff,
  1654. .pvr_value = 0x400008d3,
  1655. .cpu_name = "440GR Rev. B",
  1656. .cpu_features = CPU_FTRS_44X,
  1657. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1658. .mmu_features = MMU_FTR_TYPE_44x,
  1659. .icache_bsize = 32,
  1660. .dcache_bsize = 32,
  1661. .machine_check = machine_check_4xx,
  1662. .platform = "ppc440",
  1663. },
  1664. { /* Matches both physical and logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1665. .pvr_mask = 0xf0000ff7,
  1666. .pvr_value = 0x400008d4,
  1667. .cpu_name = "440EP Rev. C",
  1668. .cpu_features = CPU_FTRS_44X,
  1669. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1670. .mmu_features = MMU_FTR_TYPE_44x,
  1671. .icache_bsize = 32,
  1672. .dcache_bsize = 32,
  1673. .cpu_setup = __setup_cpu_440ep,
  1674. .machine_check = machine_check_4xx,
  1675. .platform = "ppc440",
  1676. },
  1677. { /* Use logical PVR for 440EP (logical pvr = pvr | 0x8) */
  1678. .pvr_mask = 0xf0000fff,
  1679. .pvr_value = 0x400008db,
  1680. .cpu_name = "440EP Rev. B",
  1681. .cpu_features = CPU_FTRS_44X,
  1682. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1683. .mmu_features = MMU_FTR_TYPE_44x,
  1684. .icache_bsize = 32,
  1685. .dcache_bsize = 32,
  1686. .cpu_setup = __setup_cpu_440ep,
  1687. .machine_check = machine_check_4xx,
  1688. .platform = "ppc440",
  1689. },
  1690. { /* 440GRX */
  1691. .pvr_mask = 0xf0000ffb,
  1692. .pvr_value = 0x200008D0,
  1693. .cpu_name = "440GRX",
  1694. .cpu_features = CPU_FTRS_44X,
  1695. .cpu_user_features = COMMON_USER_BOOKE,
  1696. .mmu_features = MMU_FTR_TYPE_44x,
  1697. .icache_bsize = 32,
  1698. .dcache_bsize = 32,
  1699. .cpu_setup = __setup_cpu_440grx,
  1700. .machine_check = machine_check_440A,
  1701. .platform = "ppc440",
  1702. },
  1703. { /* Use logical PVR for 440EPx (logical pvr = pvr | 0x8) */
  1704. .pvr_mask = 0xf0000ffb,
  1705. .pvr_value = 0x200008D8,
  1706. .cpu_name = "440EPX",
  1707. .cpu_features = CPU_FTRS_44X,
  1708. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1709. .mmu_features = MMU_FTR_TYPE_44x,
  1710. .icache_bsize = 32,
  1711. .dcache_bsize = 32,
  1712. .cpu_setup = __setup_cpu_440epx,
  1713. .machine_check = machine_check_440A,
  1714. .platform = "ppc440",
  1715. },
  1716. { /* 440GP Rev. B */
  1717. .pvr_mask = 0xf0000fff,
  1718. .pvr_value = 0x40000440,
  1719. .cpu_name = "440GP Rev. B",
  1720. .cpu_features = CPU_FTRS_44X,
  1721. .cpu_user_features = COMMON_USER_BOOKE,
  1722. .mmu_features = MMU_FTR_TYPE_44x,
  1723. .icache_bsize = 32,
  1724. .dcache_bsize = 32,
  1725. .machine_check = machine_check_4xx,
  1726. .platform = "ppc440gp",
  1727. },
  1728. { /* 440GP Rev. C */
  1729. .pvr_mask = 0xf0000fff,
  1730. .pvr_value = 0x40000481,
  1731. .cpu_name = "440GP Rev. C",
  1732. .cpu_features = CPU_FTRS_44X,
  1733. .cpu_user_features = COMMON_USER_BOOKE,
  1734. .mmu_features = MMU_FTR_TYPE_44x,
  1735. .icache_bsize = 32,
  1736. .dcache_bsize = 32,
  1737. .machine_check = machine_check_4xx,
  1738. .platform = "ppc440gp",
  1739. },
  1740. { /* 440GX Rev. A */
  1741. .pvr_mask = 0xf0000fff,
  1742. .pvr_value = 0x50000850,
  1743. .cpu_name = "440GX Rev. A",
  1744. .cpu_features = CPU_FTRS_44X,
  1745. .cpu_user_features = COMMON_USER_BOOKE,
  1746. .mmu_features = MMU_FTR_TYPE_44x,
  1747. .icache_bsize = 32,
  1748. .dcache_bsize = 32,
  1749. .cpu_setup = __setup_cpu_440gx,
  1750. .machine_check = machine_check_440A,
  1751. .platform = "ppc440",
  1752. },
  1753. { /* 440GX Rev. B */
  1754. .pvr_mask = 0xf0000fff,
  1755. .pvr_value = 0x50000851,
  1756. .cpu_name = "440GX Rev. B",
  1757. .cpu_features = CPU_FTRS_44X,
  1758. .cpu_user_features = COMMON_USER_BOOKE,
  1759. .mmu_features = MMU_FTR_TYPE_44x,
  1760. .icache_bsize = 32,
  1761. .dcache_bsize = 32,
  1762. .cpu_setup = __setup_cpu_440gx,
  1763. .machine_check = machine_check_440A,
  1764. .platform = "ppc440",
  1765. },
  1766. { /* 440GX Rev. C */
  1767. .pvr_mask = 0xf0000fff,
  1768. .pvr_value = 0x50000892,
  1769. .cpu_name = "440GX Rev. C",
  1770. .cpu_features = CPU_FTRS_44X,
  1771. .cpu_user_features = COMMON_USER_BOOKE,
  1772. .mmu_features = MMU_FTR_TYPE_44x,
  1773. .icache_bsize = 32,
  1774. .dcache_bsize = 32,
  1775. .cpu_setup = __setup_cpu_440gx,
  1776. .machine_check = machine_check_440A,
  1777. .platform = "ppc440",
  1778. },
  1779. { /* 440GX Rev. F */
  1780. .pvr_mask = 0xf0000fff,
  1781. .pvr_value = 0x50000894,
  1782. .cpu_name = "440GX Rev. F",
  1783. .cpu_features = CPU_FTRS_44X,
  1784. .cpu_user_features = COMMON_USER_BOOKE,
  1785. .mmu_features = MMU_FTR_TYPE_44x,
  1786. .icache_bsize = 32,
  1787. .dcache_bsize = 32,
  1788. .cpu_setup = __setup_cpu_440gx,
  1789. .machine_check = machine_check_440A,
  1790. .platform = "ppc440",
  1791. },
  1792. { /* 440SP Rev. A */
  1793. .pvr_mask = 0xfff00fff,
  1794. .pvr_value = 0x53200891,
  1795. .cpu_name = "440SP Rev. A",
  1796. .cpu_features = CPU_FTRS_44X,
  1797. .cpu_user_features = COMMON_USER_BOOKE,
  1798. .mmu_features = MMU_FTR_TYPE_44x,
  1799. .icache_bsize = 32,
  1800. .dcache_bsize = 32,
  1801. .machine_check = machine_check_4xx,
  1802. .platform = "ppc440",
  1803. },
  1804. { /* 440SPe Rev. A */
  1805. .pvr_mask = 0xfff00fff,
  1806. .pvr_value = 0x53400890,
  1807. .cpu_name = "440SPe Rev. A",
  1808. .cpu_features = CPU_FTRS_44X,
  1809. .cpu_user_features = COMMON_USER_BOOKE,
  1810. .mmu_features = MMU_FTR_TYPE_44x,
  1811. .icache_bsize = 32,
  1812. .dcache_bsize = 32,
  1813. .cpu_setup = __setup_cpu_440spe,
  1814. .machine_check = machine_check_440A,
  1815. .platform = "ppc440",
  1816. },
  1817. { /* 440SPe Rev. B */
  1818. .pvr_mask = 0xfff00fff,
  1819. .pvr_value = 0x53400891,
  1820. .cpu_name = "440SPe Rev. B",
  1821. .cpu_features = CPU_FTRS_44X,
  1822. .cpu_user_features = COMMON_USER_BOOKE,
  1823. .mmu_features = MMU_FTR_TYPE_44x,
  1824. .icache_bsize = 32,
  1825. .dcache_bsize = 32,
  1826. .cpu_setup = __setup_cpu_440spe,
  1827. .machine_check = machine_check_440A,
  1828. .platform = "ppc440",
  1829. },
  1830. { /* 440 in Xilinx Virtex-5 FXT */
  1831. .pvr_mask = 0xfffffff0,
  1832. .pvr_value = 0x7ff21910,
  1833. .cpu_name = "440 in Virtex-5 FXT",
  1834. .cpu_features = CPU_FTRS_44X,
  1835. .cpu_user_features = COMMON_USER_BOOKE,
  1836. .mmu_features = MMU_FTR_TYPE_44x,
  1837. .icache_bsize = 32,
  1838. .dcache_bsize = 32,
  1839. .cpu_setup = __setup_cpu_440x5,
  1840. .machine_check = machine_check_440A,
  1841. .platform = "ppc440",
  1842. },
  1843. { /* 460EX */
  1844. .pvr_mask = 0xffff0006,
  1845. .pvr_value = 0x13020002,
  1846. .cpu_name = "460EX",
  1847. .cpu_features = CPU_FTRS_440x6,
  1848. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1849. .mmu_features = MMU_FTR_TYPE_44x,
  1850. .icache_bsize = 32,
  1851. .dcache_bsize = 32,
  1852. .cpu_setup = __setup_cpu_460ex,
  1853. .machine_check = machine_check_440A,
  1854. .platform = "ppc440",
  1855. },
  1856. { /* 460EX Rev B */
  1857. .pvr_mask = 0xffff0007,
  1858. .pvr_value = 0x13020004,
  1859. .cpu_name = "460EX Rev. B",
  1860. .cpu_features = CPU_FTRS_440x6,
  1861. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1862. .mmu_features = MMU_FTR_TYPE_44x,
  1863. .icache_bsize = 32,
  1864. .dcache_bsize = 32,
  1865. .cpu_setup = __setup_cpu_460ex,
  1866. .machine_check = machine_check_440A,
  1867. .platform = "ppc440",
  1868. },
  1869. { /* 460GT */
  1870. .pvr_mask = 0xffff0006,
  1871. .pvr_value = 0x13020000,
  1872. .cpu_name = "460GT",
  1873. .cpu_features = CPU_FTRS_440x6,
  1874. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1875. .mmu_features = MMU_FTR_TYPE_44x,
  1876. .icache_bsize = 32,
  1877. .dcache_bsize = 32,
  1878. .cpu_setup = __setup_cpu_460gt,
  1879. .machine_check = machine_check_440A,
  1880. .platform = "ppc440",
  1881. },
  1882. { /* 460GT Rev B */
  1883. .pvr_mask = 0xffff0007,
  1884. .pvr_value = 0x13020005,
  1885. .cpu_name = "460GT Rev. B",
  1886. .cpu_features = CPU_FTRS_440x6,
  1887. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  1888. .mmu_features = MMU_FTR_TYPE_44x,
  1889. .icache_bsize = 32,
  1890. .dcache_bsize = 32,
  1891. .cpu_setup = __setup_cpu_460gt,
  1892. .machine_check = machine_check_440A,
  1893. .platform = "ppc440",
  1894. },
  1895. { /* 460SX */
  1896. .pvr_mask = 0xffffff00,
  1897. .pvr_value = 0x13541800,
  1898. .cpu_name = "460SX",
  1899. .cpu_features = CPU_FTRS_44X,
  1900. .cpu_user_features = COMMON_USER_BOOKE,
  1901. .mmu_features = MMU_FTR_TYPE_44x,
  1902. .icache_bsize = 32,
  1903. .dcache_bsize = 32,
  1904. .cpu_setup = __setup_cpu_460sx,
  1905. .machine_check = machine_check_440A,
  1906. .platform = "ppc440",
  1907. },
  1908. { /* 464 in APM821xx */
  1909. .pvr_mask = 0xfffffff0,
  1910. .pvr_value = 0x12C41C80,
  1911. .cpu_name = "APM821XX",
  1912. .cpu_features = CPU_FTRS_44X,
  1913. .cpu_user_features = COMMON_USER_BOOKE |
  1914. PPC_FEATURE_HAS_FPU,
  1915. .mmu_features = MMU_FTR_TYPE_44x,
  1916. .icache_bsize = 32,
  1917. .dcache_bsize = 32,
  1918. .cpu_setup = __setup_cpu_apm821xx,
  1919. .machine_check = machine_check_440A,
  1920. .platform = "ppc440",
  1921. },
  1922. #ifdef CONFIG_PPC_47x
  1923. { /* 476 DD2 core */
  1924. .pvr_mask = 0xffffffff,
  1925. .pvr_value = 0x11a52080,
  1926. .cpu_name = "476",
  1927. .cpu_features = CPU_FTRS_47X | CPU_FTR_476_DD2,
  1928. .cpu_user_features = COMMON_USER_BOOKE |
  1929. PPC_FEATURE_HAS_FPU,
  1930. .mmu_features = MMU_FTR_TYPE_47x |
  1931. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1932. .icache_bsize = 32,
  1933. .dcache_bsize = 128,
  1934. .machine_check = machine_check_47x,
  1935. .platform = "ppc470",
  1936. },
  1937. { /* 476fpe */
  1938. .pvr_mask = 0xffff0000,
  1939. .pvr_value = 0x7ff50000,
  1940. .cpu_name = "476fpe",
  1941. .cpu_features = CPU_FTRS_47X | CPU_FTR_476_DD2,
  1942. .cpu_user_features = COMMON_USER_BOOKE |
  1943. PPC_FEATURE_HAS_FPU,
  1944. .mmu_features = MMU_FTR_TYPE_47x |
  1945. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1946. .icache_bsize = 32,
  1947. .dcache_bsize = 128,
  1948. .machine_check = machine_check_47x,
  1949. .platform = "ppc470",
  1950. },
  1951. { /* 476 iss */
  1952. .pvr_mask = 0xffff0000,
  1953. .pvr_value = 0x00050000,
  1954. .cpu_name = "476",
  1955. .cpu_features = CPU_FTRS_47X,
  1956. .cpu_user_features = COMMON_USER_BOOKE |
  1957. PPC_FEATURE_HAS_FPU,
  1958. .mmu_features = MMU_FTR_TYPE_47x |
  1959. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1960. .icache_bsize = 32,
  1961. .dcache_bsize = 128,
  1962. .machine_check = machine_check_47x,
  1963. .platform = "ppc470",
  1964. },
  1965. { /* 476 others */
  1966. .pvr_mask = 0xffff0000,
  1967. .pvr_value = 0x11a50000,
  1968. .cpu_name = "476",
  1969. .cpu_features = CPU_FTRS_47X,
  1970. .cpu_user_features = COMMON_USER_BOOKE |
  1971. PPC_FEATURE_HAS_FPU,
  1972. .mmu_features = MMU_FTR_TYPE_47x |
  1973. MMU_FTR_USE_TLBIVAX_BCAST | MMU_FTR_LOCK_BCAST_INVAL,
  1974. .icache_bsize = 32,
  1975. .dcache_bsize = 128,
  1976. .machine_check = machine_check_47x,
  1977. .platform = "ppc470",
  1978. },
  1979. #endif /* CONFIG_PPC_47x */
  1980. { /* default match */
  1981. .pvr_mask = 0x00000000,
  1982. .pvr_value = 0x00000000,
  1983. .cpu_name = "(generic 44x PPC)",
  1984. .cpu_features = CPU_FTRS_44X,
  1985. .cpu_user_features = COMMON_USER_BOOKE,
  1986. .mmu_features = MMU_FTR_TYPE_44x,
  1987. .icache_bsize = 32,
  1988. .dcache_bsize = 32,
  1989. .machine_check = machine_check_4xx,
  1990. .platform = "ppc440",
  1991. }
  1992. #endif /* CONFIG_44x */
  1993. #ifdef CONFIG_E200
  1994. { /* e200z5 */
  1995. .pvr_mask = 0xfff00000,
  1996. .pvr_value = 0x81000000,
  1997. .cpu_name = "e200z5",
  1998. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  1999. .cpu_features = CPU_FTRS_E200,
  2000. .cpu_user_features = COMMON_USER_BOOKE |
  2001. PPC_FEATURE_HAS_EFP_SINGLE |
  2002. PPC_FEATURE_UNIFIED_CACHE,
  2003. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2004. .dcache_bsize = 32,
  2005. .machine_check = machine_check_e200,
  2006. .platform = "ppc5554",
  2007. },
  2008. { /* e200z6 */
  2009. .pvr_mask = 0xfff00000,
  2010. .pvr_value = 0x81100000,
  2011. .cpu_name = "e200z6",
  2012. /* xxx - galak: add CPU_FTR_MAYBE_CAN_DOZE */
  2013. .cpu_features = CPU_FTRS_E200,
  2014. .cpu_user_features = COMMON_USER_BOOKE |
  2015. PPC_FEATURE_HAS_SPE_COMP |
  2016. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  2017. PPC_FEATURE_UNIFIED_CACHE,
  2018. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2019. .dcache_bsize = 32,
  2020. .machine_check = machine_check_e200,
  2021. .platform = "ppc5554",
  2022. },
  2023. { /* default match */
  2024. .pvr_mask = 0x00000000,
  2025. .pvr_value = 0x00000000,
  2026. .cpu_name = "(generic E200 PPC)",
  2027. .cpu_features = CPU_FTRS_E200,
  2028. .cpu_user_features = COMMON_USER_BOOKE |
  2029. PPC_FEATURE_HAS_EFP_SINGLE |
  2030. PPC_FEATURE_UNIFIED_CACHE,
  2031. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2032. .dcache_bsize = 32,
  2033. .cpu_setup = __setup_cpu_e200,
  2034. .machine_check = machine_check_e200,
  2035. .platform = "ppc5554",
  2036. }
  2037. #endif /* CONFIG_E200 */
  2038. #endif /* CONFIG_PPC32 */
  2039. #ifdef CONFIG_E500
  2040. #ifdef CONFIG_PPC32
  2041. #ifndef CONFIG_PPC_E500MC
  2042. { /* e500 */
  2043. .pvr_mask = 0xffff0000,
  2044. .pvr_value = 0x80200000,
  2045. .cpu_name = "e500",
  2046. .cpu_features = CPU_FTRS_E500,
  2047. .cpu_user_features = COMMON_USER_BOOKE |
  2048. PPC_FEATURE_HAS_SPE_COMP |
  2049. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  2050. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2051. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2052. .icache_bsize = 32,
  2053. .dcache_bsize = 32,
  2054. .num_pmcs = 4,
  2055. .oprofile_cpu_type = "ppc/e500",
  2056. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2057. .cpu_setup = __setup_cpu_e500v1,
  2058. .machine_check = machine_check_e500,
  2059. .platform = "ppc8540",
  2060. },
  2061. { /* e500v2 */
  2062. .pvr_mask = 0xffff0000,
  2063. .pvr_value = 0x80210000,
  2064. .cpu_name = "e500v2",
  2065. .cpu_features = CPU_FTRS_E500_2,
  2066. .cpu_user_features = COMMON_USER_BOOKE |
  2067. PPC_FEATURE_HAS_SPE_COMP |
  2068. PPC_FEATURE_HAS_EFP_SINGLE_COMP |
  2069. PPC_FEATURE_HAS_EFP_DOUBLE_COMP,
  2070. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2071. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS,
  2072. .icache_bsize = 32,
  2073. .dcache_bsize = 32,
  2074. .num_pmcs = 4,
  2075. .oprofile_cpu_type = "ppc/e500",
  2076. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2077. .cpu_setup = __setup_cpu_e500v2,
  2078. .machine_check = machine_check_e500,
  2079. .platform = "ppc8548",
  2080. .cpu_down_flush = cpu_down_flush_e500v2,
  2081. },
  2082. #else
  2083. { /* e500mc */
  2084. .pvr_mask = 0xffff0000,
  2085. .pvr_value = 0x80230000,
  2086. .cpu_name = "e500mc",
  2087. .cpu_features = CPU_FTRS_E500MC,
  2088. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  2089. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2090. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2091. MMU_FTR_USE_TLBILX,
  2092. .icache_bsize = 64,
  2093. .dcache_bsize = 64,
  2094. .num_pmcs = 4,
  2095. .oprofile_cpu_type = "ppc/e500mc",
  2096. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2097. .cpu_setup = __setup_cpu_e500mc,
  2098. .machine_check = machine_check_e500mc,
  2099. .platform = "ppce500mc",
  2100. .cpu_down_flush = cpu_down_flush_e500mc,
  2101. },
  2102. #endif /* CONFIG_PPC_E500MC */
  2103. #endif /* CONFIG_PPC32 */
  2104. #ifdef CONFIG_PPC_E500MC
  2105. { /* e5500 */
  2106. .pvr_mask = 0xffff0000,
  2107. .pvr_value = 0x80240000,
  2108. .cpu_name = "e5500",
  2109. .cpu_features = CPU_FTRS_E5500,
  2110. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU,
  2111. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2112. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2113. MMU_FTR_USE_TLBILX,
  2114. .icache_bsize = 64,
  2115. .dcache_bsize = 64,
  2116. .num_pmcs = 4,
  2117. .oprofile_cpu_type = "ppc/e500mc",
  2118. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2119. .cpu_setup = __setup_cpu_e5500,
  2120. #ifndef CONFIG_PPC32
  2121. .cpu_restore = __restore_cpu_e5500,
  2122. #endif
  2123. .machine_check = machine_check_e500mc,
  2124. .platform = "ppce5500",
  2125. .cpu_down_flush = cpu_down_flush_e5500,
  2126. },
  2127. { /* e6500 */
  2128. .pvr_mask = 0xffff0000,
  2129. .pvr_value = 0x80400000,
  2130. .cpu_name = "e6500",
  2131. .cpu_features = CPU_FTRS_E6500,
  2132. .cpu_user_features = COMMON_USER_BOOKE | PPC_FEATURE_HAS_FPU |
  2133. PPC_FEATURE_HAS_ALTIVEC_COMP,
  2134. .cpu_user_features2 = PPC_FEATURE2_ISEL,
  2135. .mmu_features = MMU_FTR_TYPE_FSL_E | MMU_FTR_BIG_PHYS |
  2136. MMU_FTR_USE_TLBILX,
  2137. .icache_bsize = 64,
  2138. .dcache_bsize = 64,
  2139. .num_pmcs = 6,
  2140. .oprofile_cpu_type = "ppc/e6500",
  2141. .oprofile_type = PPC_OPROFILE_FSL_EMB,
  2142. .cpu_setup = __setup_cpu_e6500,
  2143. #ifndef CONFIG_PPC32
  2144. .cpu_restore = __restore_cpu_e6500,
  2145. #endif
  2146. .machine_check = machine_check_e500mc,
  2147. .platform = "ppce6500",
  2148. .cpu_down_flush = cpu_down_flush_e6500,
  2149. },
  2150. #endif /* CONFIG_PPC_E500MC */
  2151. #ifdef CONFIG_PPC32
  2152. { /* default match */
  2153. .pvr_mask = 0x00000000,
  2154. .pvr_value = 0x00000000,
  2155. .cpu_name = "(generic E500 PPC)",
  2156. .cpu_features = CPU_FTRS_E500,
  2157. .cpu_user_features = COMMON_USER_BOOKE |
  2158. PPC_FEATURE_HAS_SPE_COMP |
  2159. PPC_FEATURE_HAS_EFP_SINGLE_COMP,
  2160. .mmu_features = MMU_FTR_TYPE_FSL_E,
  2161. .icache_bsize = 32,
  2162. .dcache_bsize = 32,
  2163. .machine_check = machine_check_e500,
  2164. .platform = "powerpc",
  2165. }
  2166. #endif /* CONFIG_PPC32 */
  2167. #endif /* CONFIG_E500 */
  2168. };
  2169. void __init set_cur_cpu_spec(struct cpu_spec *s)
  2170. {
  2171. struct cpu_spec *t = &the_cpu_spec;
  2172. t = PTRRELOC(t);
  2173. *t = *s;
  2174. *PTRRELOC(&cur_cpu_spec) = &the_cpu_spec;
  2175. }
  2176. static struct cpu_spec * __init setup_cpu_spec(unsigned long offset,
  2177. struct cpu_spec *s)
  2178. {
  2179. struct cpu_spec *t = &the_cpu_spec;
  2180. struct cpu_spec old;
  2181. t = PTRRELOC(t);
  2182. old = *t;
  2183. /* Copy everything, then do fixups */
  2184. *t = *s;
  2185. /*
  2186. * If we are overriding a previous value derived from the real
  2187. * PVR with a new value obtained using a logical PVR value,
  2188. * don't modify the performance monitor fields.
  2189. */
  2190. if (old.num_pmcs && !s->num_pmcs) {
  2191. t->num_pmcs = old.num_pmcs;
  2192. t->pmc_type = old.pmc_type;
  2193. t->oprofile_type = old.oprofile_type;
  2194. t->oprofile_mmcra_sihv = old.oprofile_mmcra_sihv;
  2195. t->oprofile_mmcra_sipr = old.oprofile_mmcra_sipr;
  2196. t->oprofile_mmcra_clear = old.oprofile_mmcra_clear;
  2197. /*
  2198. * If we have passed through this logic once before and
  2199. * have pulled the default case because the real PVR was
  2200. * not found inside cpu_specs[], then we are possibly
  2201. * running in compatibility mode. In that case, let the
  2202. * oprofiler know which set of compatibility counters to
  2203. * pull from by making sure the oprofile_cpu_type string
  2204. * is set to that of compatibility mode. If the
  2205. * oprofile_cpu_type already has a value, then we are
  2206. * possibly overriding a real PVR with a logical one,
  2207. * and, in that case, keep the current value for
  2208. * oprofile_cpu_type.
  2209. */
  2210. if (old.oprofile_cpu_type != NULL) {
  2211. t->oprofile_cpu_type = old.oprofile_cpu_type;
  2212. t->oprofile_type = old.oprofile_type;
  2213. }
  2214. }
  2215. *PTRRELOC(&cur_cpu_spec) = &the_cpu_spec;
  2216. /*
  2217. * Set the base platform string once; assumes
  2218. * we're called with real pvr first.
  2219. */
  2220. if (*PTRRELOC(&powerpc_base_platform) == NULL)
  2221. *PTRRELOC(&powerpc_base_platform) = t->platform;
  2222. #if defined(CONFIG_PPC64) || defined(CONFIG_BOOKE)
  2223. /* ppc64 and booke expect identify_cpu to also call setup_cpu for
  2224. * that processor. I will consolidate that at a later time, for now,
  2225. * just use #ifdef. We also don't need to PTRRELOC the function
  2226. * pointer on ppc64 and booke as we are running at 0 in real mode
  2227. * on ppc64 and reloc_offset is always 0 on booke.
  2228. */
  2229. if (t->cpu_setup) {
  2230. t->cpu_setup(offset, t);
  2231. }
  2232. #endif /* CONFIG_PPC64 || CONFIG_BOOKE */
  2233. return t;
  2234. }
  2235. struct cpu_spec * __init identify_cpu(unsigned long offset, unsigned int pvr)
  2236. {
  2237. struct cpu_spec *s = cpu_specs;
  2238. int i;
  2239. s = PTRRELOC(s);
  2240. for (i = 0; i < ARRAY_SIZE(cpu_specs); i++,s++) {
  2241. if ((pvr & s->pvr_mask) == s->pvr_value)
  2242. return setup_cpu_spec(offset, s);
  2243. }
  2244. BUG();
  2245. return NULL;
  2246. }
  2247. /*
  2248. * Used by cpufeatures to get the name for CPUs with a PVR table.
  2249. * If they don't hae a PVR table, cpufeatures gets the name from
  2250. * cpu device-tree node.
  2251. */
  2252. void __init identify_cpu_name(unsigned int pvr)
  2253. {
  2254. struct cpu_spec *s = cpu_specs;
  2255. struct cpu_spec *t = &the_cpu_spec;
  2256. int i;
  2257. s = PTRRELOC(s);
  2258. t = PTRRELOC(t);
  2259. for (i = 0; i < ARRAY_SIZE(cpu_specs); i++,s++) {
  2260. if ((pvr & s->pvr_mask) == s->pvr_value) {
  2261. t->cpu_name = s->cpu_name;
  2262. return;
  2263. }
  2264. }
  2265. }
  2266. #ifdef CONFIG_JUMP_LABEL_FEATURE_CHECKS
  2267. struct static_key_true cpu_feature_keys[NUM_CPU_FTR_KEYS] = {
  2268. [0 ... NUM_CPU_FTR_KEYS - 1] = STATIC_KEY_TRUE_INIT
  2269. };
  2270. EXPORT_SYMBOL_GPL(cpu_feature_keys);
  2271. void __init cpu_feature_keys_init(void)
  2272. {
  2273. int i;
  2274. for (i = 0; i < NUM_CPU_FTR_KEYS; i++) {
  2275. unsigned long f = 1ul << i;
  2276. if (!(cur_cpu_spec->cpu_features & f))
  2277. static_branch_disable(&cpu_feature_keys[i]);
  2278. }
  2279. }
  2280. struct static_key_true mmu_feature_keys[NUM_MMU_FTR_KEYS] = {
  2281. [0 ... NUM_MMU_FTR_KEYS - 1] = STATIC_KEY_TRUE_INIT
  2282. };
  2283. EXPORT_SYMBOL_GPL(mmu_feature_keys);
  2284. void __init mmu_feature_keys_init(void)
  2285. {
  2286. int i;
  2287. for (i = 0; i < NUM_MMU_FTR_KEYS; i++) {
  2288. unsigned long f = 1ul << i;
  2289. if (!(cur_cpu_spec->mmu_features & f))
  2290. static_branch_disable(&mmu_feature_keys[i]);
  2291. }
  2292. }
  2293. #endif