head.S 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745
  1. /*
  2. * OpenRISC head.S
  3. *
  4. * Linux architectural port borrowing liberally from similar works of
  5. * others. All original copyrights apply as per the original source
  6. * declaration.
  7. *
  8. * Modifications for the OpenRISC architecture:
  9. * Copyright (C) 2003 Matjaz Breskvar <phoenix@bsemi.com>
  10. * Copyright (C) 2010-2011 Jonas Bonn <jonas@southpole.se>
  11. *
  12. * This program is free software; you can redistribute it and/or
  13. * modify it under the terms of the GNU General Public License
  14. * as published by the Free Software Foundation; either version
  15. * 2 of the License, or (at your option) any later version.
  16. */
  17. #include <linux/linkage.h>
  18. #include <linux/threads.h>
  19. #include <linux/errno.h>
  20. #include <linux/init.h>
  21. #include <linux/serial_reg.h>
  22. #include <asm/processor.h>
  23. #include <asm/page.h>
  24. #include <asm/mmu.h>
  25. #include <asm/pgtable.h>
  26. #include <asm/thread_info.h>
  27. #include <asm/cache.h>
  28. #include <asm/spr_defs.h>
  29. #include <asm/asm-offsets.h>
  30. #include <linux/of_fdt.h>
  31. #define tophys(rd,rs) \
  32. l.movhi rd,hi(-KERNELBASE) ;\
  33. l.add rd,rd,rs
  34. #define CLEAR_GPR(gpr) \
  35. l.movhi gpr,0x0
  36. #define LOAD_SYMBOL_2_GPR(gpr,symbol) \
  37. l.movhi gpr,hi(symbol) ;\
  38. l.ori gpr,gpr,lo(symbol)
  39. #define UART_BASE_ADD 0x90000000
  40. #define EXCEPTION_SR (SPR_SR_DME | SPR_SR_IME | SPR_SR_DCE | SPR_SR_ICE | SPR_SR_SM)
  41. #define SYSCALL_SR (SPR_SR_DME | SPR_SR_IME | SPR_SR_DCE | SPR_SR_ICE | SPR_SR_IEE | SPR_SR_TEE | SPR_SR_SM)
  42. /* ============================================[ tmp store locations ]=== */
  43. #define SPR_SHADOW_GPR(x) ((x) + SPR_GPR_BASE + 32)
  44. /*
  45. * emergency_print temporary stores
  46. */
  47. #ifdef CONFIG_OPENRISC_HAVE_SHADOW_GPRS
  48. #define EMERGENCY_PRINT_STORE_GPR4 l.mtspr r0,r4,SPR_SHADOW_GPR(14)
  49. #define EMERGENCY_PRINT_LOAD_GPR4 l.mfspr r4,r0,SPR_SHADOW_GPR(14)
  50. #define EMERGENCY_PRINT_STORE_GPR5 l.mtspr r0,r5,SPR_SHADOW_GPR(15)
  51. #define EMERGENCY_PRINT_LOAD_GPR5 l.mfspr r5,r0,SPR_SHADOW_GPR(15)
  52. #define EMERGENCY_PRINT_STORE_GPR6 l.mtspr r0,r6,SPR_SHADOW_GPR(16)
  53. #define EMERGENCY_PRINT_LOAD_GPR6 l.mfspr r6,r0,SPR_SHADOW_GPR(16)
  54. #define EMERGENCY_PRINT_STORE_GPR7 l.mtspr r0,r7,SPR_SHADOW_GPR(7)
  55. #define EMERGENCY_PRINT_LOAD_GPR7 l.mfspr r7,r0,SPR_SHADOW_GPR(7)
  56. #define EMERGENCY_PRINT_STORE_GPR8 l.mtspr r0,r8,SPR_SHADOW_GPR(8)
  57. #define EMERGENCY_PRINT_LOAD_GPR8 l.mfspr r8,r0,SPR_SHADOW_GPR(8)
  58. #define EMERGENCY_PRINT_STORE_GPR9 l.mtspr r0,r9,SPR_SHADOW_GPR(9)
  59. #define EMERGENCY_PRINT_LOAD_GPR9 l.mfspr r9,r0,SPR_SHADOW_GPR(9)
  60. #else /* !CONFIG_OPENRISC_HAVE_SHADOW_GPRS */
  61. #define EMERGENCY_PRINT_STORE_GPR4 l.sw 0x20(r0),r4
  62. #define EMERGENCY_PRINT_LOAD_GPR4 l.lwz r4,0x20(r0)
  63. #define EMERGENCY_PRINT_STORE_GPR5 l.sw 0x24(r0),r5
  64. #define EMERGENCY_PRINT_LOAD_GPR5 l.lwz r5,0x24(r0)
  65. #define EMERGENCY_PRINT_STORE_GPR6 l.sw 0x28(r0),r6
  66. #define EMERGENCY_PRINT_LOAD_GPR6 l.lwz r6,0x28(r0)
  67. #define EMERGENCY_PRINT_STORE_GPR7 l.sw 0x2c(r0),r7
  68. #define EMERGENCY_PRINT_LOAD_GPR7 l.lwz r7,0x2c(r0)
  69. #define EMERGENCY_PRINT_STORE_GPR8 l.sw 0x30(r0),r8
  70. #define EMERGENCY_PRINT_LOAD_GPR8 l.lwz r8,0x30(r0)
  71. #define EMERGENCY_PRINT_STORE_GPR9 l.sw 0x34(r0),r9
  72. #define EMERGENCY_PRINT_LOAD_GPR9 l.lwz r9,0x34(r0)
  73. #endif
  74. /*
  75. * TLB miss handlers temorary stores
  76. */
  77. #ifdef CONFIG_OPENRISC_HAVE_SHADOW_GPRS
  78. #define EXCEPTION_STORE_GPR2 l.mtspr r0,r2,SPR_SHADOW_GPR(2)
  79. #define EXCEPTION_LOAD_GPR2 l.mfspr r2,r0,SPR_SHADOW_GPR(2)
  80. #define EXCEPTION_STORE_GPR3 l.mtspr r0,r3,SPR_SHADOW_GPR(3)
  81. #define EXCEPTION_LOAD_GPR3 l.mfspr r3,r0,SPR_SHADOW_GPR(3)
  82. #define EXCEPTION_STORE_GPR4 l.mtspr r0,r4,SPR_SHADOW_GPR(4)
  83. #define EXCEPTION_LOAD_GPR4 l.mfspr r4,r0,SPR_SHADOW_GPR(4)
  84. #define EXCEPTION_STORE_GPR5 l.mtspr r0,r5,SPR_SHADOW_GPR(5)
  85. #define EXCEPTION_LOAD_GPR5 l.mfspr r5,r0,SPR_SHADOW_GPR(5)
  86. #define EXCEPTION_STORE_GPR6 l.mtspr r0,r6,SPR_SHADOW_GPR(6)
  87. #define EXCEPTION_LOAD_GPR6 l.mfspr r6,r0,SPR_SHADOW_GPR(6)
  88. #else /* !CONFIG_OPENRISC_HAVE_SHADOW_GPRS */
  89. #define EXCEPTION_STORE_GPR2 l.sw 0x64(r0),r2
  90. #define EXCEPTION_LOAD_GPR2 l.lwz r2,0x64(r0)
  91. #define EXCEPTION_STORE_GPR3 l.sw 0x68(r0),r3
  92. #define EXCEPTION_LOAD_GPR3 l.lwz r3,0x68(r0)
  93. #define EXCEPTION_STORE_GPR4 l.sw 0x6c(r0),r4
  94. #define EXCEPTION_LOAD_GPR4 l.lwz r4,0x6c(r0)
  95. #define EXCEPTION_STORE_GPR5 l.sw 0x70(r0),r5
  96. #define EXCEPTION_LOAD_GPR5 l.lwz r5,0x70(r0)
  97. #define EXCEPTION_STORE_GPR6 l.sw 0x74(r0),r6
  98. #define EXCEPTION_LOAD_GPR6 l.lwz r6,0x74(r0)
  99. #endif
  100. /*
  101. * EXCEPTION_HANDLE temporary stores
  102. */
  103. #ifdef CONFIG_OPENRISC_HAVE_SHADOW_GPRS
  104. #define EXCEPTION_T_STORE_GPR30 l.mtspr r0,r30,SPR_SHADOW_GPR(30)
  105. #define EXCEPTION_T_LOAD_GPR30(reg) l.mfspr reg,r0,SPR_SHADOW_GPR(30)
  106. #define EXCEPTION_T_STORE_GPR10 l.mtspr r0,r10,SPR_SHADOW_GPR(10)
  107. #define EXCEPTION_T_LOAD_GPR10(reg) l.mfspr reg,r0,SPR_SHADOW_GPR(10)
  108. #define EXCEPTION_T_STORE_SP l.mtspr r0,r1,SPR_SHADOW_GPR(1)
  109. #define EXCEPTION_T_LOAD_SP(reg) l.mfspr reg,r0,SPR_SHADOW_GPR(1)
  110. #else /* !CONFIG_OPENRISC_HAVE_SHADOW_GPRS */
  111. #define EXCEPTION_T_STORE_GPR30 l.sw 0x78(r0),r30
  112. #define EXCEPTION_T_LOAD_GPR30(reg) l.lwz reg,0x78(r0)
  113. #define EXCEPTION_T_STORE_GPR10 l.sw 0x7c(r0),r10
  114. #define EXCEPTION_T_LOAD_GPR10(reg) l.lwz reg,0x7c(r0)
  115. #define EXCEPTION_T_STORE_SP l.sw 0x80(r0),r1
  116. #define EXCEPTION_T_LOAD_SP(reg) l.lwz reg,0x80(r0)
  117. #endif
  118. /* =========================================================[ macros ]=== */
  119. #ifdef CONFIG_SMP
  120. #define GET_CURRENT_PGD(reg,t1) \
  121. LOAD_SYMBOL_2_GPR(reg,current_pgd) ;\
  122. l.mfspr t1,r0,SPR_COREID ;\
  123. l.slli t1,t1,2 ;\
  124. l.add reg,reg,t1 ;\
  125. tophys (t1,reg) ;\
  126. l.lwz reg,0(t1)
  127. #else
  128. #define GET_CURRENT_PGD(reg,t1) \
  129. LOAD_SYMBOL_2_GPR(reg,current_pgd) ;\
  130. tophys (t1,reg) ;\
  131. l.lwz reg,0(t1)
  132. #endif
  133. /* Load r10 from current_thread_info_set - clobbers r1 and r30 */
  134. #ifdef CONFIG_SMP
  135. #define GET_CURRENT_THREAD_INFO \
  136. LOAD_SYMBOL_2_GPR(r1,current_thread_info_set) ;\
  137. tophys (r30,r1) ;\
  138. l.mfspr r10,r0,SPR_COREID ;\
  139. l.slli r10,r10,2 ;\
  140. l.add r30,r30,r10 ;\
  141. /* r10: current_thread_info */ ;\
  142. l.lwz r10,0(r30)
  143. #else
  144. #define GET_CURRENT_THREAD_INFO \
  145. LOAD_SYMBOL_2_GPR(r1,current_thread_info_set) ;\
  146. tophys (r30,r1) ;\
  147. /* r10: current_thread_info */ ;\
  148. l.lwz r10,0(r30)
  149. #endif
  150. /*
  151. * DSCR: this is a common hook for handling exceptions. it will save
  152. * the needed registers, set up stack and pointer to current
  153. * then jump to the handler while enabling MMU
  154. *
  155. * PRMS: handler - a function to jump to. it has to save the
  156. * remaining registers to kernel stack, call
  157. * appropriate arch-independant exception handler
  158. * and finaly jump to ret_from_except
  159. *
  160. * PREQ: unchanged state from the time exception happened
  161. *
  162. * POST: SAVED the following registers original value
  163. * to the new created exception frame pointed to by r1
  164. *
  165. * r1 - ksp pointing to the new (exception) frame
  166. * r4 - EEAR exception EA
  167. * r10 - current pointing to current_thread_info struct
  168. * r12 - syscall 0, since we didn't come from syscall
  169. * r13 - temp it actually contains new SR, not needed anymore
  170. * r31 - handler address of the handler we'll jump to
  171. *
  172. * handler has to save remaining registers to the exception
  173. * ksp frame *before* tainting them!
  174. *
  175. * NOTE: this function is not reentrant per se. reentrancy is guaranteed
  176. * by processor disabling all exceptions/interrupts when exception
  177. * accours.
  178. *
  179. * OPTM: no need to make it so wasteful to extract ksp when in user mode
  180. */
  181. #define EXCEPTION_HANDLE(handler) \
  182. EXCEPTION_T_STORE_GPR30 ;\
  183. l.mfspr r30,r0,SPR_ESR_BASE ;\
  184. l.andi r30,r30,SPR_SR_SM ;\
  185. l.sfeqi r30,0 ;\
  186. EXCEPTION_T_STORE_GPR10 ;\
  187. l.bnf 2f /* kernel_mode */ ;\
  188. EXCEPTION_T_STORE_SP /* delay slot */ ;\
  189. 1: /* user_mode: */ ;\
  190. GET_CURRENT_THREAD_INFO ;\
  191. tophys (r30,r10) ;\
  192. l.lwz r1,(TI_KSP)(r30) ;\
  193. /* fall through */ ;\
  194. 2: /* kernel_mode: */ ;\
  195. /* create new stack frame, save only needed gprs */ ;\
  196. /* r1: KSP, r10: current, r4: EEAR, r31: __pa(KSP) */ ;\
  197. /* r12: temp, syscall indicator */ ;\
  198. l.addi r1,r1,-(INT_FRAME_SIZE) ;\
  199. /* r1 is KSP, r30 is __pa(KSP) */ ;\
  200. tophys (r30,r1) ;\
  201. l.sw PT_GPR12(r30),r12 ;\
  202. l.mfspr r12,r0,SPR_EPCR_BASE ;\
  203. l.sw PT_PC(r30),r12 ;\
  204. l.mfspr r12,r0,SPR_ESR_BASE ;\
  205. l.sw PT_SR(r30),r12 ;\
  206. /* save r30 */ ;\
  207. EXCEPTION_T_LOAD_GPR30(r12) ;\
  208. l.sw PT_GPR30(r30),r12 ;\
  209. /* save r10 as was prior to exception */ ;\
  210. EXCEPTION_T_LOAD_GPR10(r12) ;\
  211. l.sw PT_GPR10(r30),r12 ;\
  212. /* save PT_SP as was prior to exception */ ;\
  213. EXCEPTION_T_LOAD_SP(r12) ;\
  214. l.sw PT_SP(r30),r12 ;\
  215. /* save exception r4, set r4 = EA */ ;\
  216. l.sw PT_GPR4(r30),r4 ;\
  217. l.mfspr r4,r0,SPR_EEAR_BASE ;\
  218. /* r12 == 1 if we come from syscall */ ;\
  219. CLEAR_GPR(r12) ;\
  220. /* ----- turn on MMU ----- */ ;\
  221. l.ori r30,r0,(EXCEPTION_SR) ;\
  222. l.mtspr r0,r30,SPR_ESR_BASE ;\
  223. /* r30: EA address of handler */ ;\
  224. LOAD_SYMBOL_2_GPR(r30,handler) ;\
  225. l.mtspr r0,r30,SPR_EPCR_BASE ;\
  226. l.rfe
  227. /*
  228. * this doesn't work
  229. *
  230. *
  231. * #ifdef CONFIG_JUMP_UPON_UNHANDLED_EXCEPTION
  232. * #define UNHANDLED_EXCEPTION(handler) \
  233. * l.ori r3,r0,0x1 ;\
  234. * l.mtspr r0,r3,SPR_SR ;\
  235. * l.movhi r3,hi(0xf0000100) ;\
  236. * l.ori r3,r3,lo(0xf0000100) ;\
  237. * l.jr r3 ;\
  238. * l.nop 1
  239. *
  240. * #endif
  241. */
  242. /* DSCR: this is the same as EXCEPTION_HANDLE(), we are just
  243. * a bit more carefull (if we have a PT_SP or current pointer
  244. * corruption) and set them up from 'current_set'
  245. *
  246. */
  247. #define UNHANDLED_EXCEPTION(handler) \
  248. EXCEPTION_T_STORE_GPR30 ;\
  249. EXCEPTION_T_STORE_GPR10 ;\
  250. EXCEPTION_T_STORE_SP ;\
  251. /* temporary store r3, r9 into r1, r10 */ ;\
  252. l.addi r1,r3,0x0 ;\
  253. l.addi r10,r9,0x0 ;\
  254. /* the string referenced by r3 must be low enough */ ;\
  255. l.jal _emergency_print ;\
  256. l.ori r3,r0,lo(_string_unhandled_exception) ;\
  257. l.mfspr r3,r0,SPR_NPC ;\
  258. l.jal _emergency_print_nr ;\
  259. l.andi r3,r3,0x1f00 ;\
  260. /* the string referenced by r3 must be low enough */ ;\
  261. l.jal _emergency_print ;\
  262. l.ori r3,r0,lo(_string_epc_prefix) ;\
  263. l.jal _emergency_print_nr ;\
  264. l.mfspr r3,r0,SPR_EPCR_BASE ;\
  265. l.jal _emergency_print ;\
  266. l.ori r3,r0,lo(_string_nl) ;\
  267. /* end of printing */ ;\
  268. l.addi r3,r1,0x0 ;\
  269. l.addi r9,r10,0x0 ;\
  270. /* extract current, ksp from current_set */ ;\
  271. LOAD_SYMBOL_2_GPR(r1,_unhandled_stack_top) ;\
  272. LOAD_SYMBOL_2_GPR(r10,init_thread_union) ;\
  273. /* create new stack frame, save only needed gprs */ ;\
  274. /* r1: KSP, r10: current, r31: __pa(KSP) */ ;\
  275. /* r12: temp, syscall indicator, r13 temp */ ;\
  276. l.addi r1,r1,-(INT_FRAME_SIZE) ;\
  277. /* r1 is KSP, r30 is __pa(KSP) */ ;\
  278. tophys (r30,r1) ;\
  279. l.sw PT_GPR12(r30),r12 ;\
  280. l.mfspr r12,r0,SPR_EPCR_BASE ;\
  281. l.sw PT_PC(r30),r12 ;\
  282. l.mfspr r12,r0,SPR_ESR_BASE ;\
  283. l.sw PT_SR(r30),r12 ;\
  284. /* save r31 */ ;\
  285. EXCEPTION_T_LOAD_GPR30(r12) ;\
  286. l.sw PT_GPR30(r30),r12 ;\
  287. /* save r10 as was prior to exception */ ;\
  288. EXCEPTION_T_LOAD_GPR10(r12) ;\
  289. l.sw PT_GPR10(r30),r12 ;\
  290. /* save PT_SP as was prior to exception */ ;\
  291. EXCEPTION_T_LOAD_SP(r12) ;\
  292. l.sw PT_SP(r30),r12 ;\
  293. l.sw PT_GPR13(r30),r13 ;\
  294. /* --> */ ;\
  295. /* save exception r4, set r4 = EA */ ;\
  296. l.sw PT_GPR4(r30),r4 ;\
  297. l.mfspr r4,r0,SPR_EEAR_BASE ;\
  298. /* r12 == 1 if we come from syscall */ ;\
  299. CLEAR_GPR(r12) ;\
  300. /* ----- play a MMU trick ----- */ ;\
  301. l.ori r30,r0,(EXCEPTION_SR) ;\
  302. l.mtspr r0,r30,SPR_ESR_BASE ;\
  303. /* r31: EA address of handler */ ;\
  304. LOAD_SYMBOL_2_GPR(r30,handler) ;\
  305. l.mtspr r0,r30,SPR_EPCR_BASE ;\
  306. l.rfe
  307. /* =====================================================[ exceptions] === */
  308. /* ---[ 0x100: RESET exception ]----------------------------------------- */
  309. .org 0x100
  310. /* Jump to .init code at _start which lives in the .head section
  311. * and will be discarded after boot.
  312. */
  313. LOAD_SYMBOL_2_GPR(r15, _start)
  314. tophys (r13,r15) /* MMU disabled */
  315. l.jr r13
  316. l.nop
  317. /* ---[ 0x200: BUS exception ]------------------------------------------- */
  318. .org 0x200
  319. _dispatch_bus_fault:
  320. EXCEPTION_HANDLE(_bus_fault_handler)
  321. /* ---[ 0x300: Data Page Fault exception ]------------------------------- */
  322. .org 0x300
  323. _dispatch_do_dpage_fault:
  324. // totaly disable timer interrupt
  325. // l.mtspr r0,r0,SPR_TTMR
  326. // DEBUG_TLB_PROBE(0x300)
  327. // EXCEPTION_DEBUG_VALUE_ER_ENABLED(0x300)
  328. EXCEPTION_HANDLE(_data_page_fault_handler)
  329. /* ---[ 0x400: Insn Page Fault exception ]------------------------------- */
  330. .org 0x400
  331. _dispatch_do_ipage_fault:
  332. // totaly disable timer interrupt
  333. // l.mtspr r0,r0,SPR_TTMR
  334. // DEBUG_TLB_PROBE(0x400)
  335. // EXCEPTION_DEBUG_VALUE_ER_ENABLED(0x400)
  336. EXCEPTION_HANDLE(_insn_page_fault_handler)
  337. /* ---[ 0x500: Timer exception ]----------------------------------------- */
  338. .org 0x500
  339. EXCEPTION_HANDLE(_timer_handler)
  340. /* ---[ 0x600: Alignment exception ]-------------------------------------- */
  341. .org 0x600
  342. EXCEPTION_HANDLE(_alignment_handler)
  343. /* ---[ 0x700: Illegal insn exception ]---------------------------------- */
  344. .org 0x700
  345. EXCEPTION_HANDLE(_illegal_instruction_handler)
  346. /* ---[ 0x800: External interrupt exception ]---------------------------- */
  347. .org 0x800
  348. EXCEPTION_HANDLE(_external_irq_handler)
  349. /* ---[ 0x900: DTLB miss exception ]------------------------------------- */
  350. .org 0x900
  351. l.j boot_dtlb_miss_handler
  352. l.nop
  353. /* ---[ 0xa00: ITLB miss exception ]------------------------------------- */
  354. .org 0xa00
  355. l.j boot_itlb_miss_handler
  356. l.nop
  357. /* ---[ 0xb00: Range exception ]----------------------------------------- */
  358. .org 0xb00
  359. UNHANDLED_EXCEPTION(_vector_0xb00)
  360. /* ---[ 0xc00: Syscall exception ]--------------------------------------- */
  361. .org 0xc00
  362. EXCEPTION_HANDLE(_sys_call_handler)
  363. /* ---[ 0xd00: Trap exception ]------------------------------------------ */
  364. .org 0xd00
  365. UNHANDLED_EXCEPTION(_vector_0xd00)
  366. /* ---[ 0xe00: Trap exception ]------------------------------------------ */
  367. .org 0xe00
  368. // UNHANDLED_EXCEPTION(_vector_0xe00)
  369. EXCEPTION_HANDLE(_trap_handler)
  370. /* ---[ 0xf00: Reserved exception ]-------------------------------------- */
  371. .org 0xf00
  372. UNHANDLED_EXCEPTION(_vector_0xf00)
  373. /* ---[ 0x1000: Reserved exception ]------------------------------------- */
  374. .org 0x1000
  375. UNHANDLED_EXCEPTION(_vector_0x1000)
  376. /* ---[ 0x1100: Reserved exception ]------------------------------------- */
  377. .org 0x1100
  378. UNHANDLED_EXCEPTION(_vector_0x1100)
  379. /* ---[ 0x1200: Reserved exception ]------------------------------------- */
  380. .org 0x1200
  381. UNHANDLED_EXCEPTION(_vector_0x1200)
  382. /* ---[ 0x1300: Reserved exception ]------------------------------------- */
  383. .org 0x1300
  384. UNHANDLED_EXCEPTION(_vector_0x1300)
  385. /* ---[ 0x1400: Reserved exception ]------------------------------------- */
  386. .org 0x1400
  387. UNHANDLED_EXCEPTION(_vector_0x1400)
  388. /* ---[ 0x1500: Reserved exception ]------------------------------------- */
  389. .org 0x1500
  390. UNHANDLED_EXCEPTION(_vector_0x1500)
  391. /* ---[ 0x1600: Reserved exception ]------------------------------------- */
  392. .org 0x1600
  393. UNHANDLED_EXCEPTION(_vector_0x1600)
  394. /* ---[ 0x1700: Reserved exception ]------------------------------------- */
  395. .org 0x1700
  396. UNHANDLED_EXCEPTION(_vector_0x1700)
  397. /* ---[ 0x1800: Reserved exception ]------------------------------------- */
  398. .org 0x1800
  399. UNHANDLED_EXCEPTION(_vector_0x1800)
  400. /* ---[ 0x1900: Reserved exception ]------------------------------------- */
  401. .org 0x1900
  402. UNHANDLED_EXCEPTION(_vector_0x1900)
  403. /* ---[ 0x1a00: Reserved exception ]------------------------------------- */
  404. .org 0x1a00
  405. UNHANDLED_EXCEPTION(_vector_0x1a00)
  406. /* ---[ 0x1b00: Reserved exception ]------------------------------------- */
  407. .org 0x1b00
  408. UNHANDLED_EXCEPTION(_vector_0x1b00)
  409. /* ---[ 0x1c00: Reserved exception ]------------------------------------- */
  410. .org 0x1c00
  411. UNHANDLED_EXCEPTION(_vector_0x1c00)
  412. /* ---[ 0x1d00: Reserved exception ]------------------------------------- */
  413. .org 0x1d00
  414. UNHANDLED_EXCEPTION(_vector_0x1d00)
  415. /* ---[ 0x1e00: Reserved exception ]------------------------------------- */
  416. .org 0x1e00
  417. UNHANDLED_EXCEPTION(_vector_0x1e00)
  418. /* ---[ 0x1f00: Reserved exception ]------------------------------------- */
  419. .org 0x1f00
  420. UNHANDLED_EXCEPTION(_vector_0x1f00)
  421. .org 0x2000
  422. /* ===================================================[ kernel start ]=== */
  423. /* .text*/
  424. /* This early stuff belongs in HEAD, but some of the functions below definitely
  425. * don't... */
  426. __HEAD
  427. .global _start
  428. _start:
  429. /* Init r0 to zero as per spec */
  430. CLEAR_GPR(r0)
  431. /* save kernel parameters */
  432. l.or r25,r0,r3 /* pointer to fdt */
  433. /*
  434. * ensure a deterministic start
  435. */
  436. l.ori r3,r0,0x1
  437. l.mtspr r0,r3,SPR_SR
  438. CLEAR_GPR(r1)
  439. CLEAR_GPR(r2)
  440. CLEAR_GPR(r3)
  441. CLEAR_GPR(r4)
  442. CLEAR_GPR(r5)
  443. CLEAR_GPR(r6)
  444. CLEAR_GPR(r7)
  445. CLEAR_GPR(r8)
  446. CLEAR_GPR(r9)
  447. CLEAR_GPR(r10)
  448. CLEAR_GPR(r11)
  449. CLEAR_GPR(r12)
  450. CLEAR_GPR(r13)
  451. CLEAR_GPR(r14)
  452. CLEAR_GPR(r15)
  453. CLEAR_GPR(r16)
  454. CLEAR_GPR(r17)
  455. CLEAR_GPR(r18)
  456. CLEAR_GPR(r19)
  457. CLEAR_GPR(r20)
  458. CLEAR_GPR(r21)
  459. CLEAR_GPR(r22)
  460. CLEAR_GPR(r23)
  461. CLEAR_GPR(r24)
  462. CLEAR_GPR(r26)
  463. CLEAR_GPR(r27)
  464. CLEAR_GPR(r28)
  465. CLEAR_GPR(r29)
  466. CLEAR_GPR(r30)
  467. CLEAR_GPR(r31)
  468. #ifdef CONFIG_SMP
  469. l.mfspr r26,r0,SPR_COREID
  470. l.sfeq r26,r0
  471. l.bnf secondary_wait
  472. l.nop
  473. #endif
  474. /*
  475. * set up initial ksp and current
  476. */
  477. /* setup kernel stack */
  478. LOAD_SYMBOL_2_GPR(r1,init_thread_union + THREAD_SIZE)
  479. LOAD_SYMBOL_2_GPR(r10,init_thread_union) // setup current
  480. tophys (r31,r10)
  481. l.sw TI_KSP(r31), r1
  482. l.ori r4,r0,0x0
  483. /*
  484. * .data contains initialized data,
  485. * .bss contains uninitialized data - clear it up
  486. */
  487. clear_bss:
  488. LOAD_SYMBOL_2_GPR(r24, __bss_start)
  489. LOAD_SYMBOL_2_GPR(r26, _end)
  490. tophys(r28,r24)
  491. tophys(r30,r26)
  492. CLEAR_GPR(r24)
  493. CLEAR_GPR(r26)
  494. 1:
  495. l.sw (0)(r28),r0
  496. l.sfltu r28,r30
  497. l.bf 1b
  498. l.addi r28,r28,4
  499. enable_ic:
  500. l.jal _ic_enable
  501. l.nop
  502. enable_dc:
  503. l.jal _dc_enable
  504. l.nop
  505. flush_tlb:
  506. l.jal _flush_tlb
  507. l.nop
  508. /* The MMU needs to be enabled before or32_early_setup is called */
  509. enable_mmu:
  510. /*
  511. * enable dmmu & immu
  512. * SR[5] = 0, SR[6] = 0, 6th and 7th bit of SR set to 0
  513. */
  514. l.mfspr r30,r0,SPR_SR
  515. l.movhi r28,hi(SPR_SR_DME | SPR_SR_IME)
  516. l.ori r28,r28,lo(SPR_SR_DME | SPR_SR_IME)
  517. l.or r30,r30,r28
  518. l.mtspr r0,r30,SPR_SR
  519. l.nop
  520. l.nop
  521. l.nop
  522. l.nop
  523. l.nop
  524. l.nop
  525. l.nop
  526. l.nop
  527. l.nop
  528. l.nop
  529. l.nop
  530. l.nop
  531. l.nop
  532. l.nop
  533. l.nop
  534. l.nop
  535. // reset the simulation counters
  536. l.nop 5
  537. /* check fdt header magic word */
  538. l.lwz r3,0(r25) /* load magic from fdt into r3 */
  539. l.movhi r4,hi(OF_DT_HEADER)
  540. l.ori r4,r4,lo(OF_DT_HEADER)
  541. l.sfeq r3,r4
  542. l.bf _fdt_found
  543. l.nop
  544. /* magic number mismatch, set fdt pointer to null */
  545. l.or r25,r0,r0
  546. _fdt_found:
  547. /* pass fdt pointer to or32_early_setup in r3 */
  548. l.or r3,r0,r25
  549. LOAD_SYMBOL_2_GPR(r24, or32_early_setup)
  550. l.jalr r24
  551. l.nop
  552. clear_regs:
  553. /*
  554. * clear all GPRS to increase determinism
  555. */
  556. CLEAR_GPR(r2)
  557. CLEAR_GPR(r3)
  558. CLEAR_GPR(r4)
  559. CLEAR_GPR(r5)
  560. CLEAR_GPR(r6)
  561. CLEAR_GPR(r7)
  562. CLEAR_GPR(r8)
  563. CLEAR_GPR(r9)
  564. CLEAR_GPR(r11)
  565. CLEAR_GPR(r12)
  566. CLEAR_GPR(r13)
  567. CLEAR_GPR(r14)
  568. CLEAR_GPR(r15)
  569. CLEAR_GPR(r16)
  570. CLEAR_GPR(r17)
  571. CLEAR_GPR(r18)
  572. CLEAR_GPR(r19)
  573. CLEAR_GPR(r20)
  574. CLEAR_GPR(r21)
  575. CLEAR_GPR(r22)
  576. CLEAR_GPR(r23)
  577. CLEAR_GPR(r24)
  578. CLEAR_GPR(r25)
  579. CLEAR_GPR(r26)
  580. CLEAR_GPR(r27)
  581. CLEAR_GPR(r28)
  582. CLEAR_GPR(r29)
  583. CLEAR_GPR(r30)
  584. CLEAR_GPR(r31)
  585. jump_start_kernel:
  586. /*
  587. * jump to kernel entry (start_kernel)
  588. */
  589. LOAD_SYMBOL_2_GPR(r30, start_kernel)
  590. l.jr r30
  591. l.nop
  592. _flush_tlb:
  593. /*
  594. * I N V A L I D A T E T L B e n t r i e s
  595. */
  596. LOAD_SYMBOL_2_GPR(r5,SPR_DTLBMR_BASE(0))
  597. LOAD_SYMBOL_2_GPR(r6,SPR_ITLBMR_BASE(0))
  598. l.addi r7,r0,128 /* Maximum number of sets */
  599. 1:
  600. l.mtspr r5,r0,0x0
  601. l.mtspr r6,r0,0x0
  602. l.addi r5,r5,1
  603. l.addi r6,r6,1
  604. l.sfeq r7,r0
  605. l.bnf 1b
  606. l.addi r7,r7,-1
  607. l.jr r9
  608. l.nop
  609. #ifdef CONFIG_SMP
  610. secondary_wait:
  611. /* Doze the cpu until we are asked to run */
  612. /* If we dont have power management skip doze */
  613. l.mfspr r25,r0,SPR_UPR
  614. l.andi r25,r25,SPR_UPR_PMP
  615. l.sfeq r25,r0
  616. l.bf secondary_check_release
  617. l.nop
  618. /* Setup special secondary exception handler */
  619. LOAD_SYMBOL_2_GPR(r3, _secondary_evbar)
  620. tophys(r25,r3)
  621. l.mtspr r0,r25,SPR_EVBAR
  622. /* Enable Interrupts */
  623. l.mfspr r25,r0,SPR_SR
  624. l.ori r25,r25,SPR_SR_IEE
  625. l.mtspr r0,r25,SPR_SR
  626. /* Unmask interrupts interrupts */
  627. l.mfspr r25,r0,SPR_PICMR
  628. l.ori r25,r25,0xffff
  629. l.mtspr r0,r25,SPR_PICMR
  630. /* Doze */
  631. l.mfspr r25,r0,SPR_PMR
  632. LOAD_SYMBOL_2_GPR(r3, SPR_PMR_DME)
  633. l.or r25,r25,r3
  634. l.mtspr r0,r25,SPR_PMR
  635. /* Wakeup - Restore exception handler */
  636. l.mtspr r0,r0,SPR_EVBAR
  637. secondary_check_release:
  638. /*
  639. * Check if we actually got the release signal, if not go-back to
  640. * sleep.
  641. */
  642. l.mfspr r25,r0,SPR_COREID
  643. LOAD_SYMBOL_2_GPR(r3, secondary_release)
  644. tophys(r4, r3)
  645. l.lwz r3,0(r4)
  646. l.sfeq r25,r3
  647. l.bnf secondary_wait
  648. l.nop
  649. /* fall through to secondary_init */
  650. secondary_init:
  651. /*
  652. * set up initial ksp and current
  653. */
  654. LOAD_SYMBOL_2_GPR(r10, secondary_thread_info)
  655. tophys (r30,r10)
  656. l.lwz r10,0(r30)
  657. l.addi r1,r10,THREAD_SIZE
  658. tophys (r30,r10)
  659. l.sw TI_KSP(r30),r1
  660. l.jal _ic_enable
  661. l.nop
  662. l.jal _dc_enable
  663. l.nop
  664. l.jal _flush_tlb
  665. l.nop
  666. /*
  667. * enable dmmu & immu
  668. */
  669. l.mfspr r30,r0,SPR_SR
  670. l.movhi r28,hi(SPR_SR_DME | SPR_SR_IME)
  671. l.ori r28,r28,lo(SPR_SR_DME | SPR_SR_IME)
  672. l.or r30,r30,r28
  673. /*
  674. * This is a bit tricky, we need to switch over from physical addresses
  675. * to virtual addresses on the fly.
  676. * To do that, we first set up ESR with the IME and DME bits set.
  677. * Then EPCR is set to secondary_start and then a l.rfe is issued to
  678. * "jump" to that.
  679. */
  680. l.mtspr r0,r30,SPR_ESR_BASE
  681. LOAD_SYMBOL_2_GPR(r30, secondary_start)
  682. l.mtspr r0,r30,SPR_EPCR_BASE
  683. l.rfe
  684. secondary_start:
  685. LOAD_SYMBOL_2_GPR(r30, secondary_start_kernel)
  686. l.jr r30
  687. l.nop
  688. #endif
  689. /* ========================================[ cache ]=== */
  690. /* alignment here so we don't change memory offsets with
  691. * memory controller defined
  692. */
  693. .align 0x2000
  694. _ic_enable:
  695. /* Check if IC present and skip enabling otherwise */
  696. l.mfspr r24,r0,SPR_UPR
  697. l.andi r26,r24,SPR_UPR_ICP
  698. l.sfeq r26,r0
  699. l.bf 9f
  700. l.nop
  701. /* Disable IC */
  702. l.mfspr r6,r0,SPR_SR
  703. l.addi r5,r0,-1
  704. l.xori r5,r5,SPR_SR_ICE
  705. l.and r5,r6,r5
  706. l.mtspr r0,r5,SPR_SR
  707. /* Establish cache block size
  708. If BS=0, 16;
  709. If BS=1, 32;
  710. r14 contain block size
  711. */
  712. l.mfspr r24,r0,SPR_ICCFGR
  713. l.andi r26,r24,SPR_ICCFGR_CBS
  714. l.srli r28,r26,7
  715. l.ori r30,r0,16
  716. l.sll r14,r30,r28
  717. /* Establish number of cache sets
  718. r16 contains number of cache sets
  719. r28 contains log(# of cache sets)
  720. */
  721. l.andi r26,r24,SPR_ICCFGR_NCS
  722. l.srli r28,r26,3
  723. l.ori r30,r0,1
  724. l.sll r16,r30,r28
  725. /* Invalidate IC */
  726. l.addi r6,r0,0
  727. l.sll r5,r14,r28
  728. // l.mul r5,r14,r16
  729. // l.trap 1
  730. // l.addi r5,r0,IC_SIZE
  731. 1:
  732. l.mtspr r0,r6,SPR_ICBIR
  733. l.sfne r6,r5
  734. l.bf 1b
  735. l.add r6,r6,r14
  736. // l.addi r6,r6,IC_LINE
  737. /* Enable IC */
  738. l.mfspr r6,r0,SPR_SR
  739. l.ori r6,r6,SPR_SR_ICE
  740. l.mtspr r0,r6,SPR_SR
  741. l.nop
  742. l.nop
  743. l.nop
  744. l.nop
  745. l.nop
  746. l.nop
  747. l.nop
  748. l.nop
  749. l.nop
  750. l.nop
  751. 9:
  752. l.jr r9
  753. l.nop
  754. _dc_enable:
  755. /* Check if DC present and skip enabling otherwise */
  756. l.mfspr r24,r0,SPR_UPR
  757. l.andi r26,r24,SPR_UPR_DCP
  758. l.sfeq r26,r0
  759. l.bf 9f
  760. l.nop
  761. /* Disable DC */
  762. l.mfspr r6,r0,SPR_SR
  763. l.addi r5,r0,-1
  764. l.xori r5,r5,SPR_SR_DCE
  765. l.and r5,r6,r5
  766. l.mtspr r0,r5,SPR_SR
  767. /* Establish cache block size
  768. If BS=0, 16;
  769. If BS=1, 32;
  770. r14 contain block size
  771. */
  772. l.mfspr r24,r0,SPR_DCCFGR
  773. l.andi r26,r24,SPR_DCCFGR_CBS
  774. l.srli r28,r26,7
  775. l.ori r30,r0,16
  776. l.sll r14,r30,r28
  777. /* Establish number of cache sets
  778. r16 contains number of cache sets
  779. r28 contains log(# of cache sets)
  780. */
  781. l.andi r26,r24,SPR_DCCFGR_NCS
  782. l.srli r28,r26,3
  783. l.ori r30,r0,1
  784. l.sll r16,r30,r28
  785. /* Invalidate DC */
  786. l.addi r6,r0,0
  787. l.sll r5,r14,r28
  788. 1:
  789. l.mtspr r0,r6,SPR_DCBIR
  790. l.sfne r6,r5
  791. l.bf 1b
  792. l.add r6,r6,r14
  793. /* Enable DC */
  794. l.mfspr r6,r0,SPR_SR
  795. l.ori r6,r6,SPR_SR_DCE
  796. l.mtspr r0,r6,SPR_SR
  797. 9:
  798. l.jr r9
  799. l.nop
  800. /* ===============================================[ page table masks ]=== */
  801. #define DTLB_UP_CONVERT_MASK 0x3fa
  802. #define ITLB_UP_CONVERT_MASK 0x3a
  803. /* for SMP we'd have (this is a bit subtle, CC must be always set
  804. * for SMP, but since we have _PAGE_PRESENT bit always defined
  805. * we can just modify the mask)
  806. */
  807. #define DTLB_SMP_CONVERT_MASK 0x3fb
  808. #define ITLB_SMP_CONVERT_MASK 0x3b
  809. /* ---[ boot dtlb miss handler ]----------------------------------------- */
  810. boot_dtlb_miss_handler:
  811. /* mask for DTLB_MR register: - (0) sets V (valid) bit,
  812. * - (31-12) sets bits belonging to VPN (31-12)
  813. */
  814. #define DTLB_MR_MASK 0xfffff001
  815. /* mask for DTLB_TR register: - (2) sets CI (cache inhibit) bit,
  816. * - (4) sets A (access) bit,
  817. * - (5) sets D (dirty) bit,
  818. * - (8) sets SRE (superuser read) bit
  819. * - (9) sets SWE (superuser write) bit
  820. * - (31-12) sets bits belonging to VPN (31-12)
  821. */
  822. #define DTLB_TR_MASK 0xfffff332
  823. /* These are for masking out the VPN/PPN value from the MR/TR registers...
  824. * it's not the same as the PFN */
  825. #define VPN_MASK 0xfffff000
  826. #define PPN_MASK 0xfffff000
  827. EXCEPTION_STORE_GPR6
  828. #if 0
  829. l.mfspr r6,r0,SPR_ESR_BASE //
  830. l.andi r6,r6,SPR_SR_SM // are we in kernel mode ?
  831. l.sfeqi r6,0 // r6 == 0x1 --> SM
  832. l.bf exit_with_no_dtranslation //
  833. l.nop
  834. #endif
  835. /* this could be optimized by moving storing of
  836. * non r6 registers here, and jumping r6 restore
  837. * if not in supervisor mode
  838. */
  839. EXCEPTION_STORE_GPR2
  840. EXCEPTION_STORE_GPR3
  841. EXCEPTION_STORE_GPR4
  842. EXCEPTION_STORE_GPR5
  843. l.mfspr r4,r0,SPR_EEAR_BASE // get the offending EA
  844. immediate_translation:
  845. CLEAR_GPR(r6)
  846. l.srli r3,r4,0xd // r3 <- r4 / 8192 (sets are relative to page size (8Kb) NOT VPN size (4Kb)
  847. l.mfspr r6, r0, SPR_DMMUCFGR
  848. l.andi r6, r6, SPR_DMMUCFGR_NTS
  849. l.srli r6, r6, SPR_DMMUCFGR_NTS_OFF
  850. l.ori r5, r0, 0x1
  851. l.sll r5, r5, r6 // r5 = number DMMU sets
  852. l.addi r6, r5, -1 // r6 = nsets mask
  853. l.and r2, r3, r6 // r2 <- r3 % NSETS_MASK
  854. l.or r6,r6,r4 // r6 <- r4
  855. l.ori r6,r6,~(VPN_MASK) // r6 <- VPN :VPN .xfff - clear up lo(r6) to 0x**** *fff
  856. l.movhi r5,hi(DTLB_MR_MASK) // r5 <- ffff:0000.x000
  857. l.ori r5,r5,lo(DTLB_MR_MASK) // r5 <- ffff:1111.x001 - apply DTLB_MR_MASK
  858. l.and r5,r5,r6 // r5 <- VPN :VPN .x001 - we have DTLBMR entry
  859. l.mtspr r2,r5,SPR_DTLBMR_BASE(0) // set DTLBMR
  860. /* set up DTLB with no translation for EA <= 0xbfffffff */
  861. LOAD_SYMBOL_2_GPR(r6,0xbfffffff)
  862. l.sfgeu r6,r4 // flag if r6 >= r4 (if 0xbfffffff >= EA)
  863. l.bf 1f // goto out
  864. l.and r3,r4,r4 // delay slot :: 24 <- r4 (if flag==1)
  865. tophys(r3,r4) // r3 <- PA
  866. 1:
  867. l.ori r3,r3,~(PPN_MASK) // r3 <- PPN :PPN .xfff - clear up lo(r6) to 0x**** *fff
  868. l.movhi r5,hi(DTLB_TR_MASK) // r5 <- ffff:0000.x000
  869. l.ori r5,r5,lo(DTLB_TR_MASK) // r5 <- ffff:1111.x330 - apply DTLB_MR_MASK
  870. l.and r5,r5,r3 // r5 <- PPN :PPN .x330 - we have DTLBTR entry
  871. l.mtspr r2,r5,SPR_DTLBTR_BASE(0) // set DTLBTR
  872. EXCEPTION_LOAD_GPR6
  873. EXCEPTION_LOAD_GPR5
  874. EXCEPTION_LOAD_GPR4
  875. EXCEPTION_LOAD_GPR3
  876. EXCEPTION_LOAD_GPR2
  877. l.rfe // SR <- ESR, PC <- EPC
  878. exit_with_no_dtranslation:
  879. /* EA out of memory or not in supervisor mode */
  880. EXCEPTION_LOAD_GPR6
  881. EXCEPTION_LOAD_GPR4
  882. l.j _dispatch_bus_fault
  883. /* ---[ boot itlb miss handler ]----------------------------------------- */
  884. boot_itlb_miss_handler:
  885. /* mask for ITLB_MR register: - sets V (valid) bit,
  886. * - sets bits belonging to VPN (15-12)
  887. */
  888. #define ITLB_MR_MASK 0xfffff001
  889. /* mask for ITLB_TR register: - sets A (access) bit,
  890. * - sets SXE (superuser execute) bit
  891. * - sets bits belonging to VPN (15-12)
  892. */
  893. #define ITLB_TR_MASK 0xfffff050
  894. /*
  895. #define VPN_MASK 0xffffe000
  896. #define PPN_MASK 0xffffe000
  897. */
  898. EXCEPTION_STORE_GPR2
  899. EXCEPTION_STORE_GPR3
  900. EXCEPTION_STORE_GPR4
  901. EXCEPTION_STORE_GPR5
  902. EXCEPTION_STORE_GPR6
  903. #if 0
  904. l.mfspr r6,r0,SPR_ESR_BASE //
  905. l.andi r6,r6,SPR_SR_SM // are we in kernel mode ?
  906. l.sfeqi r6,0 // r6 == 0x1 --> SM
  907. l.bf exit_with_no_itranslation
  908. l.nop
  909. #endif
  910. l.mfspr r4,r0,SPR_EEAR_BASE // get the offending EA
  911. earlyearly:
  912. CLEAR_GPR(r6)
  913. l.srli r3,r4,0xd // r3 <- r4 / 8192 (sets are relative to page size (8Kb) NOT VPN size (4Kb)
  914. l.mfspr r6, r0, SPR_IMMUCFGR
  915. l.andi r6, r6, SPR_IMMUCFGR_NTS
  916. l.srli r6, r6, SPR_IMMUCFGR_NTS_OFF
  917. l.ori r5, r0, 0x1
  918. l.sll r5, r5, r6 // r5 = number IMMU sets from IMMUCFGR
  919. l.addi r6, r5, -1 // r6 = nsets mask
  920. l.and r2, r3, r6 // r2 <- r3 % NSETS_MASK
  921. l.or r6,r6,r4 // r6 <- r4
  922. l.ori r6,r6,~(VPN_MASK) // r6 <- VPN :VPN .xfff - clear up lo(r6) to 0x**** *fff
  923. l.movhi r5,hi(ITLB_MR_MASK) // r5 <- ffff:0000.x000
  924. l.ori r5,r5,lo(ITLB_MR_MASK) // r5 <- ffff:1111.x001 - apply ITLB_MR_MASK
  925. l.and r5,r5,r6 // r5 <- VPN :VPN .x001 - we have ITLBMR entry
  926. l.mtspr r2,r5,SPR_ITLBMR_BASE(0) // set ITLBMR
  927. /*
  928. * set up ITLB with no translation for EA <= 0x0fffffff
  929. *
  930. * we need this for head.S mapping (EA = PA). if we move all functions
  931. * which run with mmu enabled into entry.S, we might be able to eliminate this.
  932. *
  933. */
  934. LOAD_SYMBOL_2_GPR(r6,0x0fffffff)
  935. l.sfgeu r6,r4 // flag if r6 >= r4 (if 0xb0ffffff >= EA)
  936. l.bf 1f // goto out
  937. l.and r3,r4,r4 // delay slot :: 24 <- r4 (if flag==1)
  938. tophys(r3,r4) // r3 <- PA
  939. 1:
  940. l.ori r3,r3,~(PPN_MASK) // r3 <- PPN :PPN .xfff - clear up lo(r6) to 0x**** *fff
  941. l.movhi r5,hi(ITLB_TR_MASK) // r5 <- ffff:0000.x000
  942. l.ori r5,r5,lo(ITLB_TR_MASK) // r5 <- ffff:1111.x050 - apply ITLB_MR_MASK
  943. l.and r5,r5,r3 // r5 <- PPN :PPN .x050 - we have ITLBTR entry
  944. l.mtspr r2,r5,SPR_ITLBTR_BASE(0) // set ITLBTR
  945. EXCEPTION_LOAD_GPR6
  946. EXCEPTION_LOAD_GPR5
  947. EXCEPTION_LOAD_GPR4
  948. EXCEPTION_LOAD_GPR3
  949. EXCEPTION_LOAD_GPR2
  950. l.rfe // SR <- ESR, PC <- EPC
  951. exit_with_no_itranslation:
  952. EXCEPTION_LOAD_GPR4
  953. EXCEPTION_LOAD_GPR6
  954. l.j _dispatch_bus_fault
  955. l.nop
  956. /* ====================================================================== */
  957. /*
  958. * Stuff below here shouldn't go into .head section... maybe this stuff
  959. * can be moved to entry.S ???
  960. */
  961. /* ==============================================[ DTLB miss handler ]=== */
  962. /*
  963. * Comments:
  964. * Exception handlers are entered with MMU off so the following handler
  965. * needs to use physical addressing
  966. *
  967. */
  968. .text
  969. ENTRY(dtlb_miss_handler)
  970. EXCEPTION_STORE_GPR2
  971. EXCEPTION_STORE_GPR3
  972. EXCEPTION_STORE_GPR4
  973. /*
  974. * get EA of the miss
  975. */
  976. l.mfspr r2,r0,SPR_EEAR_BASE
  977. /*
  978. * pmd = (pmd_t *)(current_pgd + pgd_index(daddr));
  979. */
  980. GET_CURRENT_PGD(r3,r4) // r3 is current_pgd, r4 is temp
  981. l.srli r4,r2,0x18 // >> PAGE_SHIFT + (PAGE_SHIFT - 2)
  982. l.slli r4,r4,0x2 // to get address << 2
  983. l.add r3,r4,r3 // r4 is pgd_index(daddr)
  984. /*
  985. * if (pmd_none(*pmd))
  986. * goto pmd_none:
  987. */
  988. tophys (r4,r3)
  989. l.lwz r3,0x0(r4) // get *pmd value
  990. l.sfne r3,r0
  991. l.bnf d_pmd_none
  992. l.addi r3,r0,0xffffe000 // PAGE_MASK
  993. d_pmd_good:
  994. /*
  995. * pte = *pte_offset(pmd, daddr);
  996. */
  997. l.lwz r4,0x0(r4) // get **pmd value
  998. l.and r4,r4,r3 // & PAGE_MASK
  999. l.srli r2,r2,0xd // >> PAGE_SHIFT, r2 == EEAR
  1000. l.andi r3,r2,0x7ff // (1UL << PAGE_SHIFT - 2) - 1
  1001. l.slli r3,r3,0x2 // to get address << 2
  1002. l.add r3,r3,r4
  1003. l.lwz r3,0x0(r3) // this is pte at last
  1004. /*
  1005. * if (!pte_present(pte))
  1006. */
  1007. l.andi r4,r3,0x1
  1008. l.sfne r4,r0 // is pte present
  1009. l.bnf d_pte_not_present
  1010. l.addi r4,r0,0xffffe3fa // PAGE_MASK | DTLB_UP_CONVERT_MASK
  1011. /*
  1012. * fill DTLB TR register
  1013. */
  1014. l.and r4,r3,r4 // apply the mask
  1015. // Determine number of DMMU sets
  1016. l.mfspr r2, r0, SPR_DMMUCFGR
  1017. l.andi r2, r2, SPR_DMMUCFGR_NTS
  1018. l.srli r2, r2, SPR_DMMUCFGR_NTS_OFF
  1019. l.ori r3, r0, 0x1
  1020. l.sll r3, r3, r2 // r3 = number DMMU sets DMMUCFGR
  1021. l.addi r2, r3, -1 // r2 = nsets mask
  1022. l.mfspr r3, r0, SPR_EEAR_BASE
  1023. l.srli r3, r3, 0xd // >> PAGE_SHIFT
  1024. l.and r2, r3, r2 // calc offset: & (NUM_TLB_ENTRIES-1)
  1025. //NUM_TLB_ENTRIES
  1026. l.mtspr r2,r4,SPR_DTLBTR_BASE(0)
  1027. /*
  1028. * fill DTLB MR register
  1029. */
  1030. l.slli r3, r3, 0xd /* << PAGE_SHIFT => EA & PAGE_MASK */
  1031. l.ori r4,r3,0x1 // set hardware valid bit: DTBL_MR entry
  1032. l.mtspr r2,r4,SPR_DTLBMR_BASE(0)
  1033. EXCEPTION_LOAD_GPR2
  1034. EXCEPTION_LOAD_GPR3
  1035. EXCEPTION_LOAD_GPR4
  1036. l.rfe
  1037. d_pmd_none:
  1038. d_pte_not_present:
  1039. EXCEPTION_LOAD_GPR2
  1040. EXCEPTION_LOAD_GPR3
  1041. EXCEPTION_LOAD_GPR4
  1042. EXCEPTION_HANDLE(_dtlb_miss_page_fault_handler)
  1043. /* ==============================================[ ITLB miss handler ]=== */
  1044. ENTRY(itlb_miss_handler)
  1045. EXCEPTION_STORE_GPR2
  1046. EXCEPTION_STORE_GPR3
  1047. EXCEPTION_STORE_GPR4
  1048. /*
  1049. * get EA of the miss
  1050. */
  1051. l.mfspr r2,r0,SPR_EEAR_BASE
  1052. /*
  1053. * pmd = (pmd_t *)(current_pgd + pgd_index(daddr));
  1054. *
  1055. */
  1056. GET_CURRENT_PGD(r3,r4) // r3 is current_pgd, r5 is temp
  1057. l.srli r4,r2,0x18 // >> PAGE_SHIFT + (PAGE_SHIFT - 2)
  1058. l.slli r4,r4,0x2 // to get address << 2
  1059. l.add r3,r4,r3 // r4 is pgd_index(daddr)
  1060. /*
  1061. * if (pmd_none(*pmd))
  1062. * goto pmd_none:
  1063. */
  1064. tophys (r4,r3)
  1065. l.lwz r3,0x0(r4) // get *pmd value
  1066. l.sfne r3,r0
  1067. l.bnf i_pmd_none
  1068. l.addi r3,r0,0xffffe000 // PAGE_MASK
  1069. i_pmd_good:
  1070. /*
  1071. * pte = *pte_offset(pmd, iaddr);
  1072. *
  1073. */
  1074. l.lwz r4,0x0(r4) // get **pmd value
  1075. l.and r4,r4,r3 // & PAGE_MASK
  1076. l.srli r2,r2,0xd // >> PAGE_SHIFT, r2 == EEAR
  1077. l.andi r3,r2,0x7ff // (1UL << PAGE_SHIFT - 2) - 1
  1078. l.slli r3,r3,0x2 // to get address << 2
  1079. l.add r3,r3,r4
  1080. l.lwz r3,0x0(r3) // this is pte at last
  1081. /*
  1082. * if (!pte_present(pte))
  1083. *
  1084. */
  1085. l.andi r4,r3,0x1
  1086. l.sfne r4,r0 // is pte present
  1087. l.bnf i_pte_not_present
  1088. l.addi r4,r0,0xffffe03a // PAGE_MASK | ITLB_UP_CONVERT_MASK
  1089. /*
  1090. * fill ITLB TR register
  1091. */
  1092. l.and r4,r3,r4 // apply the mask
  1093. l.andi r3,r3,0x7c0 // _PAGE_EXEC | _PAGE_SRE | _PAGE_SWE | _PAGE_URE | _PAGE_UWE
  1094. l.sfeq r3,r0
  1095. l.bf itlb_tr_fill //_workaround
  1096. // Determine number of IMMU sets
  1097. l.mfspr r2, r0, SPR_IMMUCFGR
  1098. l.andi r2, r2, SPR_IMMUCFGR_NTS
  1099. l.srli r2, r2, SPR_IMMUCFGR_NTS_OFF
  1100. l.ori r3, r0, 0x1
  1101. l.sll r3, r3, r2 // r3 = number IMMU sets IMMUCFGR
  1102. l.addi r2, r3, -1 // r2 = nsets mask
  1103. l.mfspr r3, r0, SPR_EEAR_BASE
  1104. l.srli r3, r3, 0xd // >> PAGE_SHIFT
  1105. l.and r2, r3, r2 // calc offset: & (NUM_TLB_ENTRIES-1)
  1106. /*
  1107. * __PHX__ :: fixme
  1108. * we should not just blindly set executable flags,
  1109. * but it does help with ping. the clean way would be to find out
  1110. * (and fix it) why stack doesn't have execution permissions
  1111. */
  1112. itlb_tr_fill_workaround:
  1113. l.ori r4,r4,0xc0 // | (SPR_ITLBTR_UXE | ITLBTR_SXE)
  1114. itlb_tr_fill:
  1115. l.mtspr r2,r4,SPR_ITLBTR_BASE(0)
  1116. /*
  1117. * fill DTLB MR register
  1118. */
  1119. l.slli r3, r3, 0xd /* << PAGE_SHIFT => EA & PAGE_MASK */
  1120. l.ori r4,r3,0x1 // set hardware valid bit: ITBL_MR entry
  1121. l.mtspr r2,r4,SPR_ITLBMR_BASE(0)
  1122. EXCEPTION_LOAD_GPR2
  1123. EXCEPTION_LOAD_GPR3
  1124. EXCEPTION_LOAD_GPR4
  1125. l.rfe
  1126. i_pmd_none:
  1127. i_pte_not_present:
  1128. EXCEPTION_LOAD_GPR2
  1129. EXCEPTION_LOAD_GPR3
  1130. EXCEPTION_LOAD_GPR4
  1131. EXCEPTION_HANDLE(_itlb_miss_page_fault_handler)
  1132. /* ==============================================[ boot tlb handlers ]=== */
  1133. /* =================================================[ debugging aids ]=== */
  1134. .align 64
  1135. _immu_trampoline:
  1136. .space 64
  1137. _immu_trampoline_top:
  1138. #define TRAMP_SLOT_0 (0x0)
  1139. #define TRAMP_SLOT_1 (0x4)
  1140. #define TRAMP_SLOT_2 (0x8)
  1141. #define TRAMP_SLOT_3 (0xc)
  1142. #define TRAMP_SLOT_4 (0x10)
  1143. #define TRAMP_SLOT_5 (0x14)
  1144. #define TRAMP_FRAME_SIZE (0x18)
  1145. ENTRY(_immu_trampoline_workaround)
  1146. // r2 EEA
  1147. // r6 is physical EEA
  1148. tophys(r6,r2)
  1149. LOAD_SYMBOL_2_GPR(r5,_immu_trampoline)
  1150. tophys (r3,r5) // r3 is trampoline (physical)
  1151. LOAD_SYMBOL_2_GPR(r4,0x15000000)
  1152. l.sw TRAMP_SLOT_0(r3),r4
  1153. l.sw TRAMP_SLOT_1(r3),r4
  1154. l.sw TRAMP_SLOT_4(r3),r4
  1155. l.sw TRAMP_SLOT_5(r3),r4
  1156. // EPC = EEA - 0x4
  1157. l.lwz r4,0x0(r6) // load op @ EEA + 0x0 (fc address)
  1158. l.sw TRAMP_SLOT_3(r3),r4 // store it to _immu_trampoline_data
  1159. l.lwz r4,-0x4(r6) // load op @ EEA - 0x4 (f8 address)
  1160. l.sw TRAMP_SLOT_2(r3),r4 // store it to _immu_trampoline_data
  1161. l.srli r5,r4,26 // check opcode for write access
  1162. l.sfeqi r5,0 // l.j
  1163. l.bf 0f
  1164. l.sfeqi r5,0x11 // l.jr
  1165. l.bf 1f
  1166. l.sfeqi r5,1 // l.jal
  1167. l.bf 2f
  1168. l.sfeqi r5,0x12 // l.jalr
  1169. l.bf 3f
  1170. l.sfeqi r5,3 // l.bnf
  1171. l.bf 4f
  1172. l.sfeqi r5,4 // l.bf
  1173. l.bf 5f
  1174. 99:
  1175. l.nop
  1176. l.j 99b // should never happen
  1177. l.nop 1
  1178. // r2 is EEA
  1179. // r3 is trampoline address (physical)
  1180. // r4 is instruction
  1181. // r6 is physical(EEA)
  1182. //
  1183. // r5
  1184. 2: // l.jal
  1185. /* 19 20 aa aa l.movhi r9,0xaaaa
  1186. * a9 29 bb bb l.ori r9,0xbbbb
  1187. *
  1188. * where 0xaaaabbbb is EEA + 0x4 shifted right 2
  1189. */
  1190. l.addi r6,r2,0x4 // this is 0xaaaabbbb
  1191. // l.movhi r9,0xaaaa
  1192. l.ori r5,r0,0x1920 // 0x1920 == l.movhi r9
  1193. l.sh (TRAMP_SLOT_0+0x0)(r3),r5
  1194. l.srli r5,r6,16
  1195. l.sh (TRAMP_SLOT_0+0x2)(r3),r5
  1196. // l.ori r9,0xbbbb
  1197. l.ori r5,r0,0xa929 // 0xa929 == l.ori r9
  1198. l.sh (TRAMP_SLOT_1+0x0)(r3),r5
  1199. l.andi r5,r6,0xffff
  1200. l.sh (TRAMP_SLOT_1+0x2)(r3),r5
  1201. /* falthrough, need to set up new jump offset */
  1202. 0: // l.j
  1203. l.slli r6,r4,6 // original offset shifted left 6 - 2
  1204. // l.srli r6,r6,6 // original offset shifted right 2
  1205. l.slli r4,r2,4 // old jump position: EEA shifted left 4
  1206. // l.srli r4,r4,6 // old jump position: shifted right 2
  1207. l.addi r5,r3,0xc // new jump position (physical)
  1208. l.slli r5,r5,4 // new jump position: shifted left 4
  1209. // calculate new jump offset
  1210. // new_off = old_off + (old_jump - new_jump)
  1211. l.sub r5,r4,r5 // old_jump - new_jump
  1212. l.add r5,r6,r5 // orig_off + (old_jump - new_jump)
  1213. l.srli r5,r5,6 // new offset shifted right 2
  1214. // r5 is new jump offset
  1215. // l.j has opcode 0x0...
  1216. l.sw TRAMP_SLOT_2(r3),r5 // write it back
  1217. l.j trampoline_out
  1218. l.nop
  1219. /* ----------------------------- */
  1220. 3: // l.jalr
  1221. /* 19 20 aa aa l.movhi r9,0xaaaa
  1222. * a9 29 bb bb l.ori r9,0xbbbb
  1223. *
  1224. * where 0xaaaabbbb is EEA + 0x4 shifted right 2
  1225. */
  1226. l.addi r6,r2,0x4 // this is 0xaaaabbbb
  1227. // l.movhi r9,0xaaaa
  1228. l.ori r5,r0,0x1920 // 0x1920 == l.movhi r9
  1229. l.sh (TRAMP_SLOT_0+0x0)(r3),r5
  1230. l.srli r5,r6,16
  1231. l.sh (TRAMP_SLOT_0+0x2)(r3),r5
  1232. // l.ori r9,0xbbbb
  1233. l.ori r5,r0,0xa929 // 0xa929 == l.ori r9
  1234. l.sh (TRAMP_SLOT_1+0x0)(r3),r5
  1235. l.andi r5,r6,0xffff
  1236. l.sh (TRAMP_SLOT_1+0x2)(r3),r5
  1237. l.lhz r5,(TRAMP_SLOT_2+0x0)(r3) // load hi part of jump instruction
  1238. l.andi r5,r5,0x3ff // clear out opcode part
  1239. l.ori r5,r5,0x4400 // opcode changed from l.jalr -> l.jr
  1240. l.sh (TRAMP_SLOT_2+0x0)(r3),r5 // write it back
  1241. /* falthrough */
  1242. 1: // l.jr
  1243. l.j trampoline_out
  1244. l.nop
  1245. /* ----------------------------- */
  1246. 4: // l.bnf
  1247. 5: // l.bf
  1248. l.slli r6,r4,6 // original offset shifted left 6 - 2
  1249. // l.srli r6,r6,6 // original offset shifted right 2
  1250. l.slli r4,r2,4 // old jump position: EEA shifted left 4
  1251. // l.srli r4,r4,6 // old jump position: shifted right 2
  1252. l.addi r5,r3,0xc // new jump position (physical)
  1253. l.slli r5,r5,4 // new jump position: shifted left 4
  1254. // calculate new jump offset
  1255. // new_off = old_off + (old_jump - new_jump)
  1256. l.add r6,r6,r4 // (orig_off + old_jump)
  1257. l.sub r6,r6,r5 // (orig_off + old_jump) - new_jump
  1258. l.srli r6,r6,6 // new offset shifted right 2
  1259. // r6 is new jump offset
  1260. l.lwz r4,(TRAMP_SLOT_2+0x0)(r3) // load jump instruction
  1261. l.srli r4,r4,16
  1262. l.andi r4,r4,0xfc00 // get opcode part
  1263. l.slli r4,r4,16
  1264. l.or r6,r4,r6 // l.b(n)f new offset
  1265. l.sw TRAMP_SLOT_2(r3),r6 // write it back
  1266. /* we need to add l.j to EEA + 0x8 */
  1267. tophys (r4,r2) // may not be needed (due to shifts down_
  1268. l.addi r4,r4,(0x8 - 0x8) // jump target = r2 + 0x8 (compensate for 0x8)
  1269. // jump position = r5 + 0x8 (0x8 compensated)
  1270. l.sub r4,r4,r5 // jump offset = target - new_position + 0x8
  1271. l.slli r4,r4,4 // the amount of info in imediate of jump
  1272. l.srli r4,r4,6 // jump instruction with offset
  1273. l.sw TRAMP_SLOT_4(r3),r4 // write it to 4th slot
  1274. /* fallthrough */
  1275. trampoline_out:
  1276. // set up new EPC to point to our trampoline code
  1277. LOAD_SYMBOL_2_GPR(r5,_immu_trampoline)
  1278. l.mtspr r0,r5,SPR_EPCR_BASE
  1279. // immu_trampoline is (4x) CACHE_LINE aligned
  1280. // and only 6 instructions long,
  1281. // so we need to invalidate only 2 lines
  1282. /* Establish cache block size
  1283. If BS=0, 16;
  1284. If BS=1, 32;
  1285. r14 contain block size
  1286. */
  1287. l.mfspr r21,r0,SPR_ICCFGR
  1288. l.andi r21,r21,SPR_ICCFGR_CBS
  1289. l.srli r21,r21,7
  1290. l.ori r23,r0,16
  1291. l.sll r14,r23,r21
  1292. l.mtspr r0,r5,SPR_ICBIR
  1293. l.add r5,r5,r14
  1294. l.mtspr r0,r5,SPR_ICBIR
  1295. l.jr r9
  1296. l.nop
  1297. /*
  1298. * DSCR: prints a string referenced by r3.
  1299. *
  1300. * PRMS: r3 - address of the first character of null
  1301. * terminated string to be printed
  1302. *
  1303. * PREQ: UART at UART_BASE_ADD has to be initialized
  1304. *
  1305. * POST: caller should be aware that r3, r9 are changed
  1306. */
  1307. ENTRY(_emergency_print)
  1308. EMERGENCY_PRINT_STORE_GPR4
  1309. EMERGENCY_PRINT_STORE_GPR5
  1310. EMERGENCY_PRINT_STORE_GPR6
  1311. EMERGENCY_PRINT_STORE_GPR7
  1312. 2:
  1313. l.lbz r7,0(r3)
  1314. l.sfeq r7,r0
  1315. l.bf 9f
  1316. l.nop
  1317. // putc:
  1318. l.movhi r4,hi(UART_BASE_ADD)
  1319. l.addi r6,r0,0x20
  1320. 1: l.lbz r5,5(r4)
  1321. l.andi r5,r5,0x20
  1322. l.sfeq r5,r6
  1323. l.bnf 1b
  1324. l.nop
  1325. l.sb 0(r4),r7
  1326. l.addi r6,r0,0x60
  1327. 1: l.lbz r5,5(r4)
  1328. l.andi r5,r5,0x60
  1329. l.sfeq r5,r6
  1330. l.bnf 1b
  1331. l.nop
  1332. /* next character */
  1333. l.j 2b
  1334. l.addi r3,r3,0x1
  1335. 9:
  1336. EMERGENCY_PRINT_LOAD_GPR7
  1337. EMERGENCY_PRINT_LOAD_GPR6
  1338. EMERGENCY_PRINT_LOAD_GPR5
  1339. EMERGENCY_PRINT_LOAD_GPR4
  1340. l.jr r9
  1341. l.nop
  1342. ENTRY(_emergency_print_nr)
  1343. EMERGENCY_PRINT_STORE_GPR4
  1344. EMERGENCY_PRINT_STORE_GPR5
  1345. EMERGENCY_PRINT_STORE_GPR6
  1346. EMERGENCY_PRINT_STORE_GPR7
  1347. EMERGENCY_PRINT_STORE_GPR8
  1348. l.addi r8,r0,32 // shift register
  1349. 1: /* remove leading zeros */
  1350. l.addi r8,r8,-0x4
  1351. l.srl r7,r3,r8
  1352. l.andi r7,r7,0xf
  1353. /* don't skip the last zero if number == 0x0 */
  1354. l.sfeqi r8,0x4
  1355. l.bf 2f
  1356. l.nop
  1357. l.sfeq r7,r0
  1358. l.bf 1b
  1359. l.nop
  1360. 2:
  1361. l.srl r7,r3,r8
  1362. l.andi r7,r7,0xf
  1363. l.sflts r8,r0
  1364. l.bf 9f
  1365. l.sfgtui r7,0x9
  1366. l.bnf 8f
  1367. l.nop
  1368. l.addi r7,r7,0x27
  1369. 8:
  1370. l.addi r7,r7,0x30
  1371. // putc:
  1372. l.movhi r4,hi(UART_BASE_ADD)
  1373. l.addi r6,r0,0x20
  1374. 1: l.lbz r5,5(r4)
  1375. l.andi r5,r5,0x20
  1376. l.sfeq r5,r6
  1377. l.bnf 1b
  1378. l.nop
  1379. l.sb 0(r4),r7
  1380. l.addi r6,r0,0x60
  1381. 1: l.lbz r5,5(r4)
  1382. l.andi r5,r5,0x60
  1383. l.sfeq r5,r6
  1384. l.bnf 1b
  1385. l.nop
  1386. /* next character */
  1387. l.j 2b
  1388. l.addi r8,r8,-0x4
  1389. 9:
  1390. EMERGENCY_PRINT_LOAD_GPR8
  1391. EMERGENCY_PRINT_LOAD_GPR7
  1392. EMERGENCY_PRINT_LOAD_GPR6
  1393. EMERGENCY_PRINT_LOAD_GPR5
  1394. EMERGENCY_PRINT_LOAD_GPR4
  1395. l.jr r9
  1396. l.nop
  1397. /*
  1398. * This should be used for debugging only.
  1399. * It messes up the Linux early serial output
  1400. * somehow, so use it sparingly and essentially
  1401. * only if you need to debug something that goes wrong
  1402. * before Linux gets the early serial going.
  1403. *
  1404. * Furthermore, you'll have to make sure you set the
  1405. * UART_DEVISOR correctly according to the system
  1406. * clock rate.
  1407. *
  1408. *
  1409. */
  1410. #define SYS_CLK 20000000
  1411. //#define SYS_CLK 1843200
  1412. #define OR32_CONSOLE_BAUD 115200
  1413. #define UART_DIVISOR SYS_CLK/(16*OR32_CONSOLE_BAUD)
  1414. ENTRY(_early_uart_init)
  1415. l.movhi r3,hi(UART_BASE_ADD)
  1416. l.addi r4,r0,0x7
  1417. l.sb 0x2(r3),r4
  1418. l.addi r4,r0,0x0
  1419. l.sb 0x1(r3),r4
  1420. l.addi r4,r0,0x3
  1421. l.sb 0x3(r3),r4
  1422. l.lbz r5,3(r3)
  1423. l.ori r4,r5,0x80
  1424. l.sb 0x3(r3),r4
  1425. l.addi r4,r0,((UART_DIVISOR>>8) & 0x000000ff)
  1426. l.sb UART_DLM(r3),r4
  1427. l.addi r4,r0,((UART_DIVISOR) & 0x000000ff)
  1428. l.sb UART_DLL(r3),r4
  1429. l.sb 0x3(r3),r5
  1430. l.jr r9
  1431. l.nop
  1432. .align 0x1000
  1433. .global _secondary_evbar
  1434. _secondary_evbar:
  1435. .space 0x800
  1436. /* Just disable interrupts and Return */
  1437. l.ori r3,r0,SPR_SR_SM
  1438. l.mtspr r0,r3,SPR_ESR_BASE
  1439. l.rfe
  1440. .section .rodata
  1441. _string_unhandled_exception:
  1442. .string "\n\rRunarunaround: Unhandled exception 0x\0"
  1443. _string_epc_prefix:
  1444. .string ": EPC=0x\0"
  1445. _string_nl:
  1446. .string "\n\r\0"
  1447. /* ========================================[ page aligned structures ]=== */
  1448. /*
  1449. * .data section should be page aligned
  1450. * (look into arch/or32/kernel/vmlinux.lds)
  1451. */
  1452. .section .data,"aw"
  1453. .align 8192
  1454. .global empty_zero_page
  1455. empty_zero_page:
  1456. .space 8192
  1457. .global swapper_pg_dir
  1458. swapper_pg_dir:
  1459. .space 8192
  1460. .global _unhandled_stack
  1461. _unhandled_stack:
  1462. .space 8192
  1463. _unhandled_stack_top:
  1464. /* ============================================================[ EOF ]=== */