pci-legacy.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309
  1. /*
  2. * This program is free software; you can redistribute it and/or modify it
  3. * under the terms of the GNU General Public License as published by the
  4. * Free Software Foundation; either version 2 of the License, or (at your
  5. * option) any later version.
  6. *
  7. * Copyright (C) 2003, 04, 11 Ralf Baechle (ralf@linux-mips.org)
  8. * Copyright (C) 2011 Wind River Systems,
  9. * written by Ralf Baechle (ralf@linux-mips.org)
  10. */
  11. #include <linux/bug.h>
  12. #include <linux/kernel.h>
  13. #include <linux/mm.h>
  14. #include <linux/bootmem.h>
  15. #include <linux/export.h>
  16. #include <linux/init.h>
  17. #include <linux/types.h>
  18. #include <linux/pci.h>
  19. #include <linux/of_address.h>
  20. #include <asm/cpu-info.h>
  21. /*
  22. * If PCI_PROBE_ONLY in pci_flags is set, we don't change any PCI resource
  23. * assignments.
  24. */
  25. /*
  26. * The PCI controller list.
  27. */
  28. static LIST_HEAD(controllers);
  29. static int pci_initialized;
  30. /*
  31. * We need to avoid collisions with `mirrored' VGA ports
  32. * and other strange ISA hardware, so we always want the
  33. * addresses to be allocated in the 0x000-0x0ff region
  34. * modulo 0x400.
  35. *
  36. * Why? Because some silly external IO cards only decode
  37. * the low 10 bits of the IO address. The 0x00-0xff region
  38. * is reserved for motherboard devices that decode all 16
  39. * bits, so it's ok to allocate at, say, 0x2800-0x28ff,
  40. * but we want to try to avoid allocating at 0x2900-0x2bff
  41. * which might have be mirrored at 0x0100-0x03ff..
  42. */
  43. resource_size_t
  44. pcibios_align_resource(void *data, const struct resource *res,
  45. resource_size_t size, resource_size_t align)
  46. {
  47. struct pci_dev *dev = data;
  48. struct pci_controller *hose = dev->sysdata;
  49. resource_size_t start = res->start;
  50. if (res->flags & IORESOURCE_IO) {
  51. /* Make sure we start at our min on all hoses */
  52. if (start < PCIBIOS_MIN_IO + hose->io_resource->start)
  53. start = PCIBIOS_MIN_IO + hose->io_resource->start;
  54. /*
  55. * Put everything into 0x00-0xff region modulo 0x400
  56. */
  57. if (start & 0x300)
  58. start = (start + 0x3ff) & ~0x3ff;
  59. } else if (res->flags & IORESOURCE_MEM) {
  60. /* Make sure we start at our min on all hoses */
  61. if (start < PCIBIOS_MIN_MEM + hose->mem_resource->start)
  62. start = PCIBIOS_MIN_MEM + hose->mem_resource->start;
  63. }
  64. return start;
  65. }
  66. static void pcibios_scanbus(struct pci_controller *hose)
  67. {
  68. static int next_busno;
  69. static int need_domain_info;
  70. LIST_HEAD(resources);
  71. struct pci_bus *bus;
  72. struct pci_host_bridge *bridge;
  73. int ret;
  74. bridge = pci_alloc_host_bridge(0);
  75. if (!bridge)
  76. return;
  77. if (hose->get_busno && pci_has_flag(PCI_PROBE_ONLY))
  78. next_busno = (*hose->get_busno)();
  79. pci_add_resource_offset(&resources,
  80. hose->mem_resource, hose->mem_offset);
  81. pci_add_resource_offset(&resources,
  82. hose->io_resource, hose->io_offset);
  83. pci_add_resource(&resources, hose->busn_resource);
  84. list_splice_init(&resources, &bridge->windows);
  85. bridge->dev.parent = NULL;
  86. bridge->sysdata = hose;
  87. bridge->busnr = next_busno;
  88. bridge->ops = hose->pci_ops;
  89. bridge->swizzle_irq = pci_common_swizzle;
  90. bridge->map_irq = pcibios_map_irq;
  91. ret = pci_scan_root_bus_bridge(bridge);
  92. if (ret) {
  93. pci_free_host_bridge(bridge);
  94. return;
  95. }
  96. hose->bus = bus = bridge->bus;
  97. need_domain_info = need_domain_info || pci_domain_nr(bus);
  98. set_pci_need_domain_info(hose, need_domain_info);
  99. next_busno = bus->busn_res.end + 1;
  100. /* Don't allow 8-bit bus number overflow inside the hose -
  101. reserve some space for bridges. */
  102. if (next_busno > 224) {
  103. next_busno = 0;
  104. need_domain_info = 1;
  105. }
  106. /*
  107. * We insert PCI resources into the iomem_resource and
  108. * ioport_resource trees in either pci_bus_claim_resources()
  109. * or pci_bus_assign_resources().
  110. */
  111. if (pci_has_flag(PCI_PROBE_ONLY)) {
  112. pci_bus_claim_resources(bus);
  113. } else {
  114. pci_bus_size_bridges(bus);
  115. pci_bus_assign_resources(bus);
  116. }
  117. pci_bus_add_devices(bus);
  118. }
  119. #ifdef CONFIG_OF
  120. void pci_load_of_ranges(struct pci_controller *hose, struct device_node *node)
  121. {
  122. struct of_pci_range range;
  123. struct of_pci_range_parser parser;
  124. pr_info("PCI host bridge %pOF ranges:\n", node);
  125. hose->of_node = node;
  126. if (of_pci_range_parser_init(&parser, node))
  127. return;
  128. for_each_of_pci_range(&parser, &range) {
  129. struct resource *res = NULL;
  130. switch (range.flags & IORESOURCE_TYPE_BITS) {
  131. case IORESOURCE_IO:
  132. pr_info(" IO 0x%016llx..0x%016llx\n",
  133. range.cpu_addr,
  134. range.cpu_addr + range.size - 1);
  135. hose->io_map_base =
  136. (unsigned long)ioremap(range.cpu_addr,
  137. range.size);
  138. res = hose->io_resource;
  139. break;
  140. case IORESOURCE_MEM:
  141. pr_info(" MEM 0x%016llx..0x%016llx\n",
  142. range.cpu_addr,
  143. range.cpu_addr + range.size - 1);
  144. res = hose->mem_resource;
  145. break;
  146. }
  147. if (res != NULL)
  148. of_pci_range_to_resource(&range, node, res);
  149. }
  150. }
  151. struct device_node *pcibios_get_phb_of_node(struct pci_bus *bus)
  152. {
  153. struct pci_controller *hose = bus->sysdata;
  154. return of_node_get(hose->of_node);
  155. }
  156. #endif
  157. static DEFINE_MUTEX(pci_scan_mutex);
  158. void register_pci_controller(struct pci_controller *hose)
  159. {
  160. struct resource *parent;
  161. parent = hose->mem_resource->parent;
  162. if (!parent)
  163. parent = &iomem_resource;
  164. if (request_resource(parent, hose->mem_resource) < 0)
  165. goto out;
  166. parent = hose->io_resource->parent;
  167. if (!parent)
  168. parent = &ioport_resource;
  169. if (request_resource(parent, hose->io_resource) < 0) {
  170. release_resource(hose->mem_resource);
  171. goto out;
  172. }
  173. INIT_LIST_HEAD(&hose->list);
  174. list_add_tail(&hose->list, &controllers);
  175. /*
  176. * Do not panic here but later - this might happen before console init.
  177. */
  178. if (!hose->io_map_base) {
  179. printk(KERN_WARNING
  180. "registering PCI controller with io_map_base unset\n");
  181. }
  182. /*
  183. * Scan the bus if it is register after the PCI subsystem
  184. * initialization.
  185. */
  186. if (pci_initialized) {
  187. mutex_lock(&pci_scan_mutex);
  188. pcibios_scanbus(hose);
  189. mutex_unlock(&pci_scan_mutex);
  190. }
  191. return;
  192. out:
  193. printk(KERN_WARNING
  194. "Skipping PCI bus scan due to resource conflict\n");
  195. }
  196. static int __init pcibios_init(void)
  197. {
  198. struct pci_controller *hose;
  199. /* Scan all of the recorded PCI controllers. */
  200. list_for_each_entry(hose, &controllers, list)
  201. pcibios_scanbus(hose);
  202. pci_initialized = 1;
  203. return 0;
  204. }
  205. subsys_initcall(pcibios_init);
  206. static int pcibios_enable_resources(struct pci_dev *dev, int mask)
  207. {
  208. u16 cmd, old_cmd;
  209. int idx;
  210. struct resource *r;
  211. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  212. old_cmd = cmd;
  213. for (idx=0; idx < PCI_NUM_RESOURCES; idx++) {
  214. /* Only set up the requested stuff */
  215. if (!(mask & (1<<idx)))
  216. continue;
  217. r = &dev->resource[idx];
  218. if (!(r->flags & (IORESOURCE_IO | IORESOURCE_MEM)))
  219. continue;
  220. if ((idx == PCI_ROM_RESOURCE) &&
  221. (!(r->flags & IORESOURCE_ROM_ENABLE)))
  222. continue;
  223. if (!r->start && r->end) {
  224. pci_err(dev,
  225. "can't enable device: resource collisions\n");
  226. return -EINVAL;
  227. }
  228. if (r->flags & IORESOURCE_IO)
  229. cmd |= PCI_COMMAND_IO;
  230. if (r->flags & IORESOURCE_MEM)
  231. cmd |= PCI_COMMAND_MEMORY;
  232. }
  233. if (cmd != old_cmd) {
  234. pci_info(dev, "enabling device (%04x -> %04x)\n", old_cmd, cmd);
  235. pci_write_config_word(dev, PCI_COMMAND, cmd);
  236. }
  237. return 0;
  238. }
  239. int pcibios_enable_device(struct pci_dev *dev, int mask)
  240. {
  241. int err;
  242. if ((err = pcibios_enable_resources(dev, mask)) < 0)
  243. return err;
  244. return pcibios_plat_dev_init(dev);
  245. }
  246. void pcibios_fixup_bus(struct pci_bus *bus)
  247. {
  248. struct pci_dev *dev = bus->self;
  249. if (pci_has_flag(PCI_PROBE_ONLY) && dev &&
  250. (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
  251. pci_read_bridge_bases(bus);
  252. }
  253. }
  254. char * (*pcibios_plat_setup)(char *str) __initdata;
  255. char *__init pcibios_setup(char *str)
  256. {
  257. if (pcibios_plat_setup)
  258. return pcibios_plat_setup(str);
  259. return str;
  260. }