processor.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934
  1. #ifndef _ASM_X86_PROCESSOR_H
  2. #define _ASM_X86_PROCESSOR_H
  3. #include <asm/processor-flags.h>
  4. /* Forward declaration, a strange C thing */
  5. struct task_struct;
  6. struct mm_struct;
  7. struct vm86;
  8. #include <asm/math_emu.h>
  9. #include <asm/segment.h>
  10. #include <asm/types.h>
  11. #include <uapi/asm/sigcontext.h>
  12. #include <asm/current.h>
  13. #include <asm/cpufeatures.h>
  14. #include <asm/page.h>
  15. #include <asm/pgtable_types.h>
  16. #include <asm/percpu.h>
  17. #include <asm/msr.h>
  18. #include <asm/desc_defs.h>
  19. #include <asm/nops.h>
  20. #include <asm/special_insns.h>
  21. #include <asm/fpu/types.h>
  22. #include <linux/personality.h>
  23. #include <linux/cache.h>
  24. #include <linux/threads.h>
  25. #include <linux/math64.h>
  26. #include <linux/err.h>
  27. #include <linux/irqflags.h>
  28. /*
  29. * We handle most unaligned accesses in hardware. On the other hand
  30. * unaligned DMA can be quite expensive on some Nehalem processors.
  31. *
  32. * Based on this we disable the IP header alignment in network drivers.
  33. */
  34. #define NET_IP_ALIGN 0
  35. #define HBP_NUM 4
  36. /*
  37. * Default implementation of macro that returns current
  38. * instruction pointer ("program counter").
  39. */
  40. static inline void *current_text_addr(void)
  41. {
  42. void *pc;
  43. asm volatile("mov $1f, %0; 1:":"=r" (pc));
  44. return pc;
  45. }
  46. /*
  47. * These alignment constraints are for performance in the vSMP case,
  48. * but in the task_struct case we must also meet hardware imposed
  49. * alignment requirements of the FPU state:
  50. */
  51. #ifdef CONFIG_X86_VSMP
  52. # define ARCH_MIN_TASKALIGN (1 << INTERNODE_CACHE_SHIFT)
  53. # define ARCH_MIN_MMSTRUCT_ALIGN (1 << INTERNODE_CACHE_SHIFT)
  54. #else
  55. # define ARCH_MIN_TASKALIGN __alignof__(union fpregs_state)
  56. # define ARCH_MIN_MMSTRUCT_ALIGN 0
  57. #endif
  58. enum tlb_infos {
  59. ENTRIES,
  60. NR_INFO
  61. };
  62. extern u16 __read_mostly tlb_lli_4k[NR_INFO];
  63. extern u16 __read_mostly tlb_lli_2m[NR_INFO];
  64. extern u16 __read_mostly tlb_lli_4m[NR_INFO];
  65. extern u16 __read_mostly tlb_lld_4k[NR_INFO];
  66. extern u16 __read_mostly tlb_lld_2m[NR_INFO];
  67. extern u16 __read_mostly tlb_lld_4m[NR_INFO];
  68. extern u16 __read_mostly tlb_lld_1g[NR_INFO];
  69. /*
  70. * CPU type and hardware bug flags. Kept separately for each CPU.
  71. * Members of this structure are referenced in head_32.S, so think twice
  72. * before touching them. [mj]
  73. */
  74. struct cpuinfo_x86 {
  75. __u8 x86; /* CPU family */
  76. __u8 x86_vendor; /* CPU vendor */
  77. __u8 x86_model;
  78. __u8 x86_mask;
  79. #ifdef CONFIG_X86_64
  80. /* Number of 4K pages in DTLB/ITLB combined(in pages): */
  81. int x86_tlbsize;
  82. #endif
  83. __u8 x86_virt_bits;
  84. __u8 x86_phys_bits;
  85. /* CPUID returned core id bits: */
  86. __u8 x86_coreid_bits;
  87. __u8 cu_id;
  88. /* Max extended CPUID function supported: */
  89. __u32 extended_cpuid_level;
  90. /* Maximum supported CPUID level, -1=no CPUID: */
  91. int cpuid_level;
  92. __u32 x86_capability[NCAPINTS + NBUGINTS];
  93. char x86_vendor_id[16];
  94. char x86_model_id[64];
  95. /* in KB - valid for CPUS which support this call: */
  96. int x86_cache_size;
  97. int x86_cache_alignment; /* In bytes */
  98. /* Cache QoS architectural values: */
  99. int x86_cache_max_rmid; /* max index */
  100. int x86_cache_occ_scale; /* scale to bytes */
  101. int x86_power;
  102. unsigned long loops_per_jiffy;
  103. /* cpuid returned max cores value: */
  104. u16 x86_max_cores;
  105. u16 apicid;
  106. u16 initial_apicid;
  107. u16 x86_clflush_size;
  108. /* number of cores as seen by the OS: */
  109. u16 booted_cores;
  110. /* Physical processor id: */
  111. u16 phys_proc_id;
  112. /* Logical processor id: */
  113. u16 logical_proc_id;
  114. /* Core id: */
  115. u16 cpu_core_id;
  116. /* Index into per_cpu list: */
  117. u16 cpu_index;
  118. u32 microcode;
  119. } __randomize_layout;
  120. struct cpuid_regs {
  121. u32 eax, ebx, ecx, edx;
  122. };
  123. enum cpuid_regs_idx {
  124. CPUID_EAX = 0,
  125. CPUID_EBX,
  126. CPUID_ECX,
  127. CPUID_EDX,
  128. };
  129. #define X86_VENDOR_INTEL 0
  130. #define X86_VENDOR_CYRIX 1
  131. #define X86_VENDOR_AMD 2
  132. #define X86_VENDOR_UMC 3
  133. #define X86_VENDOR_CENTAUR 5
  134. #define X86_VENDOR_TRANSMETA 7
  135. #define X86_VENDOR_NSC 8
  136. #define X86_VENDOR_NUM 9
  137. #define X86_VENDOR_UNKNOWN 0xff
  138. /*
  139. * capabilities of CPUs
  140. */
  141. extern struct cpuinfo_x86 boot_cpu_data;
  142. extern struct cpuinfo_x86 new_cpu_data;
  143. extern struct tss_struct doublefault_tss;
  144. extern __u32 cpu_caps_cleared[NCAPINTS];
  145. extern __u32 cpu_caps_set[NCAPINTS];
  146. #ifdef CONFIG_SMP
  147. DECLARE_PER_CPU_READ_MOSTLY(struct cpuinfo_x86, cpu_info);
  148. #define cpu_data(cpu) per_cpu(cpu_info, cpu)
  149. #else
  150. #define cpu_info boot_cpu_data
  151. #define cpu_data(cpu) boot_cpu_data
  152. #endif
  153. extern const struct seq_operations cpuinfo_op;
  154. #define cache_line_size() (boot_cpu_data.x86_cache_alignment)
  155. extern void cpu_detect(struct cpuinfo_x86 *c);
  156. extern void early_cpu_init(void);
  157. extern void identify_boot_cpu(void);
  158. extern void identify_secondary_cpu(struct cpuinfo_x86 *);
  159. extern void print_cpu_info(struct cpuinfo_x86 *);
  160. void print_cpu_msr(struct cpuinfo_x86 *);
  161. extern void init_scattered_cpuid_features(struct cpuinfo_x86 *c);
  162. extern u32 get_scattered_cpuid_leaf(unsigned int level,
  163. unsigned int sub_leaf,
  164. enum cpuid_regs_idx reg);
  165. extern unsigned int init_intel_cacheinfo(struct cpuinfo_x86 *c);
  166. extern void init_amd_cacheinfo(struct cpuinfo_x86 *c);
  167. extern void detect_extended_topology(struct cpuinfo_x86 *c);
  168. extern void detect_ht(struct cpuinfo_x86 *c);
  169. #ifdef CONFIG_X86_32
  170. extern int have_cpuid_p(void);
  171. #else
  172. static inline int have_cpuid_p(void)
  173. {
  174. return 1;
  175. }
  176. #endif
  177. static inline void native_cpuid(unsigned int *eax, unsigned int *ebx,
  178. unsigned int *ecx, unsigned int *edx)
  179. {
  180. /* ecx is often an input as well as an output. */
  181. asm volatile("cpuid"
  182. : "=a" (*eax),
  183. "=b" (*ebx),
  184. "=c" (*ecx),
  185. "=d" (*edx)
  186. : "0" (*eax), "2" (*ecx)
  187. : "memory");
  188. }
  189. #define native_cpuid_reg(reg) \
  190. static inline unsigned int native_cpuid_##reg(unsigned int op) \
  191. { \
  192. unsigned int eax = op, ebx, ecx = 0, edx; \
  193. \
  194. native_cpuid(&eax, &ebx, &ecx, &edx); \
  195. \
  196. return reg; \
  197. }
  198. /*
  199. * Native CPUID functions returning a single datum.
  200. */
  201. native_cpuid_reg(eax)
  202. native_cpuid_reg(ebx)
  203. native_cpuid_reg(ecx)
  204. native_cpuid_reg(edx)
  205. static inline void load_cr3(pgd_t *pgdir)
  206. {
  207. write_cr3(__pa(pgdir));
  208. }
  209. #ifdef CONFIG_X86_32
  210. /* This is the TSS defined by the hardware. */
  211. struct x86_hw_tss {
  212. unsigned short back_link, __blh;
  213. unsigned long sp0;
  214. unsigned short ss0, __ss0h;
  215. unsigned long sp1;
  216. /*
  217. * We don't use ring 1, so ss1 is a convenient scratch space in
  218. * the same cacheline as sp0. We use ss1 to cache the value in
  219. * MSR_IA32_SYSENTER_CS. When we context switch
  220. * MSR_IA32_SYSENTER_CS, we first check if the new value being
  221. * written matches ss1, and, if it's not, then we wrmsr the new
  222. * value and update ss1.
  223. *
  224. * The only reason we context switch MSR_IA32_SYSENTER_CS is
  225. * that we set it to zero in vm86 tasks to avoid corrupting the
  226. * stack if we were to go through the sysenter path from vm86
  227. * mode.
  228. */
  229. unsigned short ss1; /* MSR_IA32_SYSENTER_CS */
  230. unsigned short __ss1h;
  231. unsigned long sp2;
  232. unsigned short ss2, __ss2h;
  233. unsigned long __cr3;
  234. unsigned long ip;
  235. unsigned long flags;
  236. unsigned long ax;
  237. unsigned long cx;
  238. unsigned long dx;
  239. unsigned long bx;
  240. unsigned long sp;
  241. unsigned long bp;
  242. unsigned long si;
  243. unsigned long di;
  244. unsigned short es, __esh;
  245. unsigned short cs, __csh;
  246. unsigned short ss, __ssh;
  247. unsigned short ds, __dsh;
  248. unsigned short fs, __fsh;
  249. unsigned short gs, __gsh;
  250. unsigned short ldt, __ldth;
  251. unsigned short trace;
  252. unsigned short io_bitmap_base;
  253. } __attribute__((packed));
  254. #else
  255. struct x86_hw_tss {
  256. u32 reserved1;
  257. u64 sp0;
  258. u64 sp1;
  259. u64 sp2;
  260. u64 reserved2;
  261. u64 ist[7];
  262. u32 reserved3;
  263. u32 reserved4;
  264. u16 reserved5;
  265. u16 io_bitmap_base;
  266. } __attribute__((packed));
  267. #endif
  268. /*
  269. * IO-bitmap sizes:
  270. */
  271. #define IO_BITMAP_BITS 65536
  272. #define IO_BITMAP_BYTES (IO_BITMAP_BITS/8)
  273. #define IO_BITMAP_LONGS (IO_BITMAP_BYTES/sizeof(long))
  274. #define IO_BITMAP_OFFSET offsetof(struct tss_struct, io_bitmap)
  275. #define INVALID_IO_BITMAP_OFFSET 0x8000
  276. struct tss_struct {
  277. /*
  278. * The hardware state:
  279. */
  280. struct x86_hw_tss x86_tss;
  281. /*
  282. * The extra 1 is there because the CPU will access an
  283. * additional byte beyond the end of the IO permission
  284. * bitmap. The extra byte must be all 1 bits, and must
  285. * be within the limit.
  286. */
  287. unsigned long io_bitmap[IO_BITMAP_LONGS + 1];
  288. #ifdef CONFIG_X86_32
  289. /*
  290. * Space for the temporary SYSENTER stack.
  291. */
  292. unsigned long SYSENTER_stack_canary;
  293. unsigned long SYSENTER_stack[64];
  294. #endif
  295. } ____cacheline_aligned;
  296. DECLARE_PER_CPU_SHARED_ALIGNED(struct tss_struct, cpu_tss);
  297. /*
  298. * sizeof(unsigned long) coming from an extra "long" at the end
  299. * of the iobitmap.
  300. *
  301. * -1? seg base+limit should be pointing to the address of the
  302. * last valid byte
  303. */
  304. #define __KERNEL_TSS_LIMIT \
  305. (IO_BITMAP_OFFSET + IO_BITMAP_BYTES + sizeof(unsigned long) - 1)
  306. #ifdef CONFIG_X86_32
  307. DECLARE_PER_CPU(unsigned long, cpu_current_top_of_stack);
  308. #endif
  309. /*
  310. * Save the original ist values for checking stack pointers during debugging
  311. */
  312. struct orig_ist {
  313. unsigned long ist[7];
  314. };
  315. #ifdef CONFIG_X86_64
  316. DECLARE_PER_CPU(struct orig_ist, orig_ist);
  317. union irq_stack_union {
  318. char irq_stack[IRQ_STACK_SIZE];
  319. /*
  320. * GCC hardcodes the stack canary as %gs:40. Since the
  321. * irq_stack is the object at %gs:0, we reserve the bottom
  322. * 48 bytes of the irq stack for the canary.
  323. */
  324. struct {
  325. char gs_base[40];
  326. unsigned long stack_canary;
  327. };
  328. };
  329. DECLARE_PER_CPU_FIRST(union irq_stack_union, irq_stack_union) __visible;
  330. DECLARE_INIT_PER_CPU(irq_stack_union);
  331. DECLARE_PER_CPU(char *, irq_stack_ptr);
  332. DECLARE_PER_CPU(unsigned int, irq_count);
  333. extern asmlinkage void ignore_sysret(void);
  334. #else /* X86_64 */
  335. #ifdef CONFIG_CC_STACKPROTECTOR
  336. /*
  337. * Make sure stack canary segment base is cached-aligned:
  338. * "For Intel Atom processors, avoid non zero segment base address
  339. * that is not aligned to cache line boundary at all cost."
  340. * (Optim Ref Manual Assembly/Compiler Coding Rule 15.)
  341. */
  342. struct stack_canary {
  343. char __pad[20]; /* canary at %gs:20 */
  344. unsigned long canary;
  345. };
  346. DECLARE_PER_CPU_ALIGNED(struct stack_canary, stack_canary);
  347. #endif
  348. /*
  349. * per-CPU IRQ handling stacks
  350. */
  351. struct irq_stack {
  352. u32 stack[THREAD_SIZE/sizeof(u32)];
  353. } __aligned(THREAD_SIZE);
  354. DECLARE_PER_CPU(struct irq_stack *, hardirq_stack);
  355. DECLARE_PER_CPU(struct irq_stack *, softirq_stack);
  356. #endif /* X86_64 */
  357. extern unsigned int fpu_kernel_xstate_size;
  358. extern unsigned int fpu_user_xstate_size;
  359. struct perf_event;
  360. typedef struct {
  361. unsigned long seg;
  362. } mm_segment_t;
  363. struct thread_struct {
  364. /* Cached TLS descriptors: */
  365. struct desc_struct tls_array[GDT_ENTRY_TLS_ENTRIES];
  366. unsigned long sp0;
  367. unsigned long sp;
  368. #ifdef CONFIG_X86_32
  369. unsigned long sysenter_cs;
  370. #else
  371. unsigned short es;
  372. unsigned short ds;
  373. unsigned short fsindex;
  374. unsigned short gsindex;
  375. #endif
  376. u32 status; /* thread synchronous flags */
  377. #ifdef CONFIG_X86_64
  378. unsigned long fsbase;
  379. unsigned long gsbase;
  380. #else
  381. /*
  382. * XXX: this could presumably be unsigned short. Alternatively,
  383. * 32-bit kernels could be taught to use fsindex instead.
  384. */
  385. unsigned long fs;
  386. unsigned long gs;
  387. #endif
  388. /* Save middle states of ptrace breakpoints */
  389. struct perf_event *ptrace_bps[HBP_NUM];
  390. /* Debug status used for traps, single steps, etc... */
  391. unsigned long debugreg6;
  392. /* Keep track of the exact dr7 value set by the user */
  393. unsigned long ptrace_dr7;
  394. /* Fault info: */
  395. unsigned long cr2;
  396. unsigned long trap_nr;
  397. unsigned long error_code;
  398. #ifdef CONFIG_VM86
  399. /* Virtual 86 mode info */
  400. struct vm86 *vm86;
  401. #endif
  402. /* IO permissions: */
  403. unsigned long *io_bitmap_ptr;
  404. unsigned long iopl;
  405. /* Max allowed port in the bitmap, in bytes: */
  406. unsigned io_bitmap_max;
  407. mm_segment_t addr_limit;
  408. unsigned int sig_on_uaccess_err:1;
  409. unsigned int uaccess_err:1; /* uaccess failed */
  410. /* Floating point and extended processor state */
  411. struct fpu fpu;
  412. /*
  413. * WARNING: 'fpu' is dynamically-sized. It *MUST* be at
  414. * the end.
  415. */
  416. };
  417. /*
  418. * Thread-synchronous status.
  419. *
  420. * This is different from the flags in that nobody else
  421. * ever touches our thread-synchronous status, so we don't
  422. * have to worry about atomic accesses.
  423. */
  424. #define TS_COMPAT 0x0002 /* 32bit syscall active (64BIT)*/
  425. /*
  426. * Set IOPL bits in EFLAGS from given mask
  427. */
  428. static inline void native_set_iopl_mask(unsigned mask)
  429. {
  430. #ifdef CONFIG_X86_32
  431. unsigned int reg;
  432. asm volatile ("pushfl;"
  433. "popl %0;"
  434. "andl %1, %0;"
  435. "orl %2, %0;"
  436. "pushl %0;"
  437. "popfl"
  438. : "=&r" (reg)
  439. : "i" (~X86_EFLAGS_IOPL), "r" (mask));
  440. #endif
  441. }
  442. static inline void
  443. native_load_sp0(struct tss_struct *tss, struct thread_struct *thread)
  444. {
  445. tss->x86_tss.sp0 = thread->sp0;
  446. #ifdef CONFIG_X86_32
  447. /* Only happens when SEP is enabled, no need to test "SEP"arately: */
  448. if (unlikely(tss->x86_tss.ss1 != thread->sysenter_cs)) {
  449. tss->x86_tss.ss1 = thread->sysenter_cs;
  450. wrmsr(MSR_IA32_SYSENTER_CS, thread->sysenter_cs, 0);
  451. }
  452. #endif
  453. }
  454. static inline void native_swapgs(void)
  455. {
  456. #ifdef CONFIG_X86_64
  457. asm volatile("swapgs" ::: "memory");
  458. #endif
  459. }
  460. static inline unsigned long current_top_of_stack(void)
  461. {
  462. #ifdef CONFIG_X86_64
  463. return this_cpu_read_stable(cpu_tss.x86_tss.sp0);
  464. #else
  465. /* sp0 on x86_32 is special in and around vm86 mode. */
  466. return this_cpu_read_stable(cpu_current_top_of_stack);
  467. #endif
  468. }
  469. #ifdef CONFIG_PARAVIRT
  470. #include <asm/paravirt.h>
  471. #else
  472. #define __cpuid native_cpuid
  473. static inline void load_sp0(struct tss_struct *tss,
  474. struct thread_struct *thread)
  475. {
  476. native_load_sp0(tss, thread);
  477. }
  478. #define set_iopl_mask native_set_iopl_mask
  479. #endif /* CONFIG_PARAVIRT */
  480. /* Free all resources held by a thread. */
  481. extern void release_thread(struct task_struct *);
  482. unsigned long get_wchan(struct task_struct *p);
  483. /*
  484. * Generic CPUID function
  485. * clear %ecx since some cpus (Cyrix MII) do not set or clear %ecx
  486. * resulting in stale register contents being returned.
  487. */
  488. static inline void cpuid(unsigned int op,
  489. unsigned int *eax, unsigned int *ebx,
  490. unsigned int *ecx, unsigned int *edx)
  491. {
  492. *eax = op;
  493. *ecx = 0;
  494. __cpuid(eax, ebx, ecx, edx);
  495. }
  496. /* Some CPUID calls want 'count' to be placed in ecx */
  497. static inline void cpuid_count(unsigned int op, int count,
  498. unsigned int *eax, unsigned int *ebx,
  499. unsigned int *ecx, unsigned int *edx)
  500. {
  501. *eax = op;
  502. *ecx = count;
  503. __cpuid(eax, ebx, ecx, edx);
  504. }
  505. /*
  506. * CPUID functions returning a single datum
  507. */
  508. static inline unsigned int cpuid_eax(unsigned int op)
  509. {
  510. unsigned int eax, ebx, ecx, edx;
  511. cpuid(op, &eax, &ebx, &ecx, &edx);
  512. return eax;
  513. }
  514. static inline unsigned int cpuid_ebx(unsigned int op)
  515. {
  516. unsigned int eax, ebx, ecx, edx;
  517. cpuid(op, &eax, &ebx, &ecx, &edx);
  518. return ebx;
  519. }
  520. static inline unsigned int cpuid_ecx(unsigned int op)
  521. {
  522. unsigned int eax, ebx, ecx, edx;
  523. cpuid(op, &eax, &ebx, &ecx, &edx);
  524. return ecx;
  525. }
  526. static inline unsigned int cpuid_edx(unsigned int op)
  527. {
  528. unsigned int eax, ebx, ecx, edx;
  529. cpuid(op, &eax, &ebx, &ecx, &edx);
  530. return edx;
  531. }
  532. /* REP NOP (PAUSE) is a good thing to insert into busy-wait loops. */
  533. static __always_inline void rep_nop(void)
  534. {
  535. asm volatile("rep; nop" ::: "memory");
  536. }
  537. static __always_inline void cpu_relax(void)
  538. {
  539. rep_nop();
  540. }
  541. /*
  542. * This function forces the icache and prefetched instruction stream to
  543. * catch up with reality in two very specific cases:
  544. *
  545. * a) Text was modified using one virtual address and is about to be executed
  546. * from the same physical page at a different virtual address.
  547. *
  548. * b) Text was modified on a different CPU, may subsequently be
  549. * executed on this CPU, and you want to make sure the new version
  550. * gets executed. This generally means you're calling this in a IPI.
  551. *
  552. * If you're calling this for a different reason, you're probably doing
  553. * it wrong.
  554. */
  555. static inline void sync_core(void)
  556. {
  557. /*
  558. * There are quite a few ways to do this. IRET-to-self is nice
  559. * because it works on every CPU, at any CPL (so it's compatible
  560. * with paravirtualization), and it never exits to a hypervisor.
  561. * The only down sides are that it's a bit slow (it seems to be
  562. * a bit more than 2x slower than the fastest options) and that
  563. * it unmasks NMIs. The "push %cs" is needed because, in
  564. * paravirtual environments, __KERNEL_CS may not be a valid CS
  565. * value when we do IRET directly.
  566. *
  567. * In case NMI unmasking or performance ever becomes a problem,
  568. * the next best option appears to be MOV-to-CR2 and an
  569. * unconditional jump. That sequence also works on all CPUs,
  570. * but it will fault at CPL3 (i.e. Xen PV and lguest).
  571. *
  572. * CPUID is the conventional way, but it's nasty: it doesn't
  573. * exist on some 486-like CPUs, and it usually exits to a
  574. * hypervisor.
  575. *
  576. * Like all of Linux's memory ordering operations, this is a
  577. * compiler barrier as well.
  578. */
  579. register void *__sp asm(_ASM_SP);
  580. #ifdef CONFIG_X86_32
  581. asm volatile (
  582. "pushfl\n\t"
  583. "pushl %%cs\n\t"
  584. "pushl $1f\n\t"
  585. "iret\n\t"
  586. "1:"
  587. : "+r" (__sp) : : "memory");
  588. #else
  589. unsigned int tmp;
  590. asm volatile (
  591. "mov %%ss, %0\n\t"
  592. "pushq %q0\n\t"
  593. "pushq %%rsp\n\t"
  594. "addq $8, (%%rsp)\n\t"
  595. "pushfq\n\t"
  596. "mov %%cs, %0\n\t"
  597. "pushq %q0\n\t"
  598. "pushq $1f\n\t"
  599. "iretq\n\t"
  600. "1:"
  601. : "=&r" (tmp), "+r" (__sp) : : "cc", "memory");
  602. #endif
  603. }
  604. extern void select_idle_routine(const struct cpuinfo_x86 *c);
  605. extern void amd_e400_c1e_apic_setup(void);
  606. extern unsigned long boot_option_idle_override;
  607. enum idle_boot_override {IDLE_NO_OVERRIDE=0, IDLE_HALT, IDLE_NOMWAIT,
  608. IDLE_POLL};
  609. extern void enable_sep_cpu(void);
  610. extern int sysenter_setup(void);
  611. extern void early_trap_init(void);
  612. void early_trap_pf_init(void);
  613. /* Defined in head.S */
  614. extern struct desc_ptr early_gdt_descr;
  615. extern void cpu_set_gdt(int);
  616. extern void switch_to_new_gdt(int);
  617. extern void load_direct_gdt(int);
  618. extern void load_fixmap_gdt(int);
  619. extern void load_percpu_segment(int);
  620. extern void cpu_init(void);
  621. static inline unsigned long get_debugctlmsr(void)
  622. {
  623. unsigned long debugctlmsr = 0;
  624. #ifndef CONFIG_X86_DEBUGCTLMSR
  625. if (boot_cpu_data.x86 < 6)
  626. return 0;
  627. #endif
  628. rdmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  629. return debugctlmsr;
  630. }
  631. static inline void update_debugctlmsr(unsigned long debugctlmsr)
  632. {
  633. #ifndef CONFIG_X86_DEBUGCTLMSR
  634. if (boot_cpu_data.x86 < 6)
  635. return;
  636. #endif
  637. wrmsrl(MSR_IA32_DEBUGCTLMSR, debugctlmsr);
  638. }
  639. extern void set_task_blockstep(struct task_struct *task, bool on);
  640. /* Boot loader type from the setup header: */
  641. extern int bootloader_type;
  642. extern int bootloader_version;
  643. extern char ignore_fpu_irq;
  644. #define HAVE_ARCH_PICK_MMAP_LAYOUT 1
  645. #define ARCH_HAS_PREFETCHW
  646. #define ARCH_HAS_SPINLOCK_PREFETCH
  647. #ifdef CONFIG_X86_32
  648. # define BASE_PREFETCH ""
  649. # define ARCH_HAS_PREFETCH
  650. #else
  651. # define BASE_PREFETCH "prefetcht0 %P1"
  652. #endif
  653. /*
  654. * Prefetch instructions for Pentium III (+) and AMD Athlon (+)
  655. *
  656. * It's not worth to care about 3dnow prefetches for the K6
  657. * because they are microcoded there and very slow.
  658. */
  659. static inline void prefetch(const void *x)
  660. {
  661. alternative_input(BASE_PREFETCH, "prefetchnta %P1",
  662. X86_FEATURE_XMM,
  663. "m" (*(const char *)x));
  664. }
  665. /*
  666. * 3dnow prefetch to get an exclusive cache line.
  667. * Useful for spinlocks to avoid one state transition in the
  668. * cache coherency protocol:
  669. */
  670. static inline void prefetchw(const void *x)
  671. {
  672. alternative_input(BASE_PREFETCH, "prefetchw %P1",
  673. X86_FEATURE_3DNOWPREFETCH,
  674. "m" (*(const char *)x));
  675. }
  676. static inline void spin_lock_prefetch(const void *x)
  677. {
  678. prefetchw(x);
  679. }
  680. #define TOP_OF_INIT_STACK ((unsigned long)&init_stack + sizeof(init_stack) - \
  681. TOP_OF_KERNEL_STACK_PADDING)
  682. #ifdef CONFIG_X86_32
  683. /*
  684. * User space process size: 3GB (default).
  685. */
  686. #define IA32_PAGE_OFFSET PAGE_OFFSET
  687. #define TASK_SIZE PAGE_OFFSET
  688. #define TASK_SIZE_MAX TASK_SIZE
  689. #define STACK_TOP TASK_SIZE
  690. #define STACK_TOP_MAX STACK_TOP
  691. #define INIT_THREAD { \
  692. .sp0 = TOP_OF_INIT_STACK, \
  693. .sysenter_cs = __KERNEL_CS, \
  694. .io_bitmap_ptr = NULL, \
  695. .addr_limit = KERNEL_DS, \
  696. }
  697. /*
  698. * TOP_OF_KERNEL_STACK_PADDING reserves 8 bytes on top of the ring0 stack.
  699. * This is necessary to guarantee that the entire "struct pt_regs"
  700. * is accessible even if the CPU haven't stored the SS/ESP registers
  701. * on the stack (interrupt gate does not save these registers
  702. * when switching to the same priv ring).
  703. * Therefore beware: accessing the ss/esp fields of the
  704. * "struct pt_regs" is possible, but they may contain the
  705. * completely wrong values.
  706. */
  707. #define task_pt_regs(task) \
  708. ({ \
  709. unsigned long __ptr = (unsigned long)task_stack_page(task); \
  710. __ptr += THREAD_SIZE - TOP_OF_KERNEL_STACK_PADDING; \
  711. ((struct pt_regs *)__ptr) - 1; \
  712. })
  713. #define KSTK_ESP(task) (task_pt_regs(task)->sp)
  714. #else
  715. /*
  716. * User space process size. 47bits minus one guard page. The guard
  717. * page is necessary on Intel CPUs: if a SYSCALL instruction is at
  718. * the highest possible canonical userspace address, then that
  719. * syscall will enter the kernel with a non-canonical return
  720. * address, and SYSRET will explode dangerously. We avoid this
  721. * particular problem by preventing anything from being mapped
  722. * at the maximum canonical address.
  723. */
  724. #define TASK_SIZE_MAX ((1UL << 47) - PAGE_SIZE)
  725. /* This decides where the kernel will search for a free chunk of vm
  726. * space during mmap's.
  727. */
  728. #define IA32_PAGE_OFFSET ((current->personality & ADDR_LIMIT_3GB) ? \
  729. 0xc0000000 : 0xFFFFe000)
  730. #define TASK_SIZE (test_thread_flag(TIF_ADDR32) ? \
  731. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  732. #define TASK_SIZE_OF(child) ((test_tsk_thread_flag(child, TIF_ADDR32)) ? \
  733. IA32_PAGE_OFFSET : TASK_SIZE_MAX)
  734. #define STACK_TOP TASK_SIZE
  735. #define STACK_TOP_MAX TASK_SIZE_MAX
  736. #define INIT_THREAD { \
  737. .sp0 = TOP_OF_INIT_STACK, \
  738. .addr_limit = KERNEL_DS, \
  739. }
  740. #define task_pt_regs(tsk) ((struct pt_regs *)(tsk)->thread.sp0 - 1)
  741. extern unsigned long KSTK_ESP(struct task_struct *task);
  742. #endif /* CONFIG_X86_64 */
  743. extern unsigned long thread_saved_pc(struct task_struct *tsk);
  744. extern void start_thread(struct pt_regs *regs, unsigned long new_ip,
  745. unsigned long new_sp);
  746. /*
  747. * This decides where the kernel will search for a free chunk of vm
  748. * space during mmap's.
  749. */
  750. #define __TASK_UNMAPPED_BASE(task_size) (PAGE_ALIGN(task_size / 3))
  751. #define TASK_UNMAPPED_BASE __TASK_UNMAPPED_BASE(TASK_SIZE)
  752. #define KSTK_EIP(task) (task_pt_regs(task)->ip)
  753. /* Get/set a process' ability to use the timestamp counter instruction */
  754. #define GET_TSC_CTL(adr) get_tsc_mode((adr))
  755. #define SET_TSC_CTL(val) set_tsc_mode((val))
  756. extern int get_tsc_mode(unsigned long adr);
  757. extern int set_tsc_mode(unsigned int val);
  758. DECLARE_PER_CPU(u64, msr_misc_features_shadow);
  759. /* Register/unregister a process' MPX related resource */
  760. #define MPX_ENABLE_MANAGEMENT() mpx_enable_management()
  761. #define MPX_DISABLE_MANAGEMENT() mpx_disable_management()
  762. #ifdef CONFIG_X86_INTEL_MPX
  763. extern int mpx_enable_management(void);
  764. extern int mpx_disable_management(void);
  765. #else
  766. static inline int mpx_enable_management(void)
  767. {
  768. return -EINVAL;
  769. }
  770. static inline int mpx_disable_management(void)
  771. {
  772. return -EINVAL;
  773. }
  774. #endif /* CONFIG_X86_INTEL_MPX */
  775. extern u16 amd_get_nb_id(int cpu);
  776. extern u32 amd_get_nodes_per_socket(void);
  777. static inline uint32_t hypervisor_cpuid_base(const char *sig, uint32_t leaves)
  778. {
  779. uint32_t base, eax, signature[3];
  780. for (base = 0x40000000; base < 0x40010000; base += 0x100) {
  781. cpuid(base, &eax, &signature[0], &signature[1], &signature[2]);
  782. if (!memcmp(sig, signature, 12) &&
  783. (leaves == 0 || ((eax - base) >= leaves)))
  784. return base;
  785. }
  786. return 0;
  787. }
  788. extern unsigned long arch_align_stack(unsigned long sp);
  789. extern void free_init_pages(char *what, unsigned long begin, unsigned long end);
  790. void default_idle(void);
  791. #ifdef CONFIG_XEN
  792. bool xen_set_default_idle(void);
  793. #else
  794. #define xen_set_default_idle 0
  795. #endif
  796. void stop_this_cpu(void *dummy);
  797. void df_debug(struct pt_regs *regs, long error_code);
  798. #endif /* _ASM_X86_PROCESSOR_H */