talitos.c 101 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_address.h>
  35. #include <linux/of_irq.h>
  36. #include <linux/of_platform.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/io.h>
  39. #include <linux/spinlock.h>
  40. #include <linux/rtnetlink.h>
  41. #include <linux/slab.h>
  42. #include <crypto/algapi.h>
  43. #include <crypto/aes.h>
  44. #include <crypto/des.h>
  45. #include <crypto/sha.h>
  46. #include <crypto/md5.h>
  47. #include <crypto/internal/aead.h>
  48. #include <crypto/authenc.h>
  49. #include <crypto/skcipher.h>
  50. #include <crypto/hash.h>
  51. #include <crypto/internal/hash.h>
  52. #include <crypto/scatterwalk.h>
  53. #include "talitos.h"
  54. static void to_talitos_ptr(struct talitos_ptr *ptr, dma_addr_t dma_addr,
  55. unsigned int len, bool is_sec1)
  56. {
  57. ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  58. if (is_sec1) {
  59. ptr->len1 = cpu_to_be16(len);
  60. } else {
  61. ptr->len = cpu_to_be16(len);
  62. ptr->eptr = upper_32_bits(dma_addr);
  63. }
  64. }
  65. static void copy_talitos_ptr(struct talitos_ptr *dst_ptr,
  66. struct talitos_ptr *src_ptr, bool is_sec1)
  67. {
  68. dst_ptr->ptr = src_ptr->ptr;
  69. if (is_sec1) {
  70. dst_ptr->len1 = src_ptr->len1;
  71. } else {
  72. dst_ptr->len = src_ptr->len;
  73. dst_ptr->eptr = src_ptr->eptr;
  74. }
  75. }
  76. static unsigned short from_talitos_ptr_len(struct talitos_ptr *ptr,
  77. bool is_sec1)
  78. {
  79. if (is_sec1)
  80. return be16_to_cpu(ptr->len1);
  81. else
  82. return be16_to_cpu(ptr->len);
  83. }
  84. static void to_talitos_ptr_ext_set(struct talitos_ptr *ptr, u8 val,
  85. bool is_sec1)
  86. {
  87. if (!is_sec1)
  88. ptr->j_extent = val;
  89. }
  90. static void to_talitos_ptr_ext_or(struct talitos_ptr *ptr, u8 val, bool is_sec1)
  91. {
  92. if (!is_sec1)
  93. ptr->j_extent |= val;
  94. }
  95. /*
  96. * map virtual single (contiguous) pointer to h/w descriptor pointer
  97. */
  98. static void map_single_talitos_ptr(struct device *dev,
  99. struct talitos_ptr *ptr,
  100. unsigned int len, void *data,
  101. enum dma_data_direction dir)
  102. {
  103. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  104. struct talitos_private *priv = dev_get_drvdata(dev);
  105. bool is_sec1 = has_ftr_sec1(priv);
  106. to_talitos_ptr(ptr, dma_addr, len, is_sec1);
  107. }
  108. /*
  109. * unmap bus single (contiguous) h/w descriptor pointer
  110. */
  111. static void unmap_single_talitos_ptr(struct device *dev,
  112. struct talitos_ptr *ptr,
  113. enum dma_data_direction dir)
  114. {
  115. struct talitos_private *priv = dev_get_drvdata(dev);
  116. bool is_sec1 = has_ftr_sec1(priv);
  117. dma_unmap_single(dev, be32_to_cpu(ptr->ptr),
  118. from_talitos_ptr_len(ptr, is_sec1), dir);
  119. }
  120. static int reset_channel(struct device *dev, int ch)
  121. {
  122. struct talitos_private *priv = dev_get_drvdata(dev);
  123. unsigned int timeout = TALITOS_TIMEOUT;
  124. bool is_sec1 = has_ftr_sec1(priv);
  125. if (is_sec1) {
  126. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  127. TALITOS1_CCCR_LO_RESET);
  128. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR_LO) &
  129. TALITOS1_CCCR_LO_RESET) && --timeout)
  130. cpu_relax();
  131. } else {
  132. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  133. TALITOS2_CCCR_RESET);
  134. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  135. TALITOS2_CCCR_RESET) && --timeout)
  136. cpu_relax();
  137. }
  138. if (timeout == 0) {
  139. dev_err(dev, "failed to reset channel %d\n", ch);
  140. return -EIO;
  141. }
  142. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  143. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  144. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  145. /* enable chaining descriptors */
  146. if (is_sec1)
  147. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  148. TALITOS_CCCR_LO_NE);
  149. /* and ICCR writeback, if available */
  150. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  151. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  152. TALITOS_CCCR_LO_IWSE);
  153. return 0;
  154. }
  155. static int reset_device(struct device *dev)
  156. {
  157. struct talitos_private *priv = dev_get_drvdata(dev);
  158. unsigned int timeout = TALITOS_TIMEOUT;
  159. bool is_sec1 = has_ftr_sec1(priv);
  160. u32 mcr = is_sec1 ? TALITOS1_MCR_SWR : TALITOS2_MCR_SWR;
  161. setbits32(priv->reg + TALITOS_MCR, mcr);
  162. while ((in_be32(priv->reg + TALITOS_MCR) & mcr)
  163. && --timeout)
  164. cpu_relax();
  165. if (priv->irq[1]) {
  166. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  167. setbits32(priv->reg + TALITOS_MCR, mcr);
  168. }
  169. if (timeout == 0) {
  170. dev_err(dev, "failed to reset device\n");
  171. return -EIO;
  172. }
  173. return 0;
  174. }
  175. /*
  176. * Reset and initialize the device
  177. */
  178. static int init_device(struct device *dev)
  179. {
  180. struct talitos_private *priv = dev_get_drvdata(dev);
  181. int ch, err;
  182. bool is_sec1 = has_ftr_sec1(priv);
  183. /*
  184. * Master reset
  185. * errata documentation: warning: certain SEC interrupts
  186. * are not fully cleared by writing the MCR:SWR bit,
  187. * set bit twice to completely reset
  188. */
  189. err = reset_device(dev);
  190. if (err)
  191. return err;
  192. err = reset_device(dev);
  193. if (err)
  194. return err;
  195. /* reset channels */
  196. for (ch = 0; ch < priv->num_channels; ch++) {
  197. err = reset_channel(dev, ch);
  198. if (err)
  199. return err;
  200. }
  201. /* enable channel done and error interrupts */
  202. if (is_sec1) {
  203. clrbits32(priv->reg + TALITOS_IMR, TALITOS1_IMR_INIT);
  204. clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT);
  205. /* disable parity error check in DEU (erroneous? test vect.) */
  206. setbits32(priv->reg_deu + TALITOS_EUICR, TALITOS1_DEUICR_KPE);
  207. } else {
  208. setbits32(priv->reg + TALITOS_IMR, TALITOS2_IMR_INIT);
  209. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT);
  210. }
  211. /* disable integrity check error interrupts (use writeback instead) */
  212. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  213. setbits32(priv->reg_mdeu + TALITOS_EUICR_LO,
  214. TALITOS_MDEUICR_LO_ICE);
  215. return 0;
  216. }
  217. /**
  218. * talitos_submit - submits a descriptor to the device for processing
  219. * @dev: the SEC device to be used
  220. * @ch: the SEC device channel to be used
  221. * @desc: the descriptor to be processed by the device
  222. * @callback: whom to call when processing is complete
  223. * @context: a handle for use by caller (optional)
  224. *
  225. * desc must contain valid dma-mapped (bus physical) address pointers.
  226. * callback must check err and feedback in descriptor header
  227. * for device processing status.
  228. */
  229. int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  230. void (*callback)(struct device *dev,
  231. struct talitos_desc *desc,
  232. void *context, int error),
  233. void *context)
  234. {
  235. struct talitos_private *priv = dev_get_drvdata(dev);
  236. struct talitos_request *request;
  237. unsigned long flags;
  238. int head;
  239. bool is_sec1 = has_ftr_sec1(priv);
  240. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  241. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  242. /* h/w fifo is full */
  243. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  244. return -EAGAIN;
  245. }
  246. head = priv->chan[ch].head;
  247. request = &priv->chan[ch].fifo[head];
  248. /* map descriptor and save caller data */
  249. if (is_sec1) {
  250. desc->hdr1 = desc->hdr;
  251. request->dma_desc = dma_map_single(dev, &desc->hdr1,
  252. TALITOS_DESC_SIZE,
  253. DMA_BIDIRECTIONAL);
  254. } else {
  255. request->dma_desc = dma_map_single(dev, desc,
  256. TALITOS_DESC_SIZE,
  257. DMA_BIDIRECTIONAL);
  258. }
  259. request->callback = callback;
  260. request->context = context;
  261. /* increment fifo head */
  262. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  263. smp_wmb();
  264. request->desc = desc;
  265. /* GO! */
  266. wmb();
  267. out_be32(priv->chan[ch].reg + TALITOS_FF,
  268. upper_32_bits(request->dma_desc));
  269. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  270. lower_32_bits(request->dma_desc));
  271. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  272. return -EINPROGRESS;
  273. }
  274. EXPORT_SYMBOL(talitos_submit);
  275. /*
  276. * process what was done, notify callback of error if not
  277. */
  278. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  279. {
  280. struct talitos_private *priv = dev_get_drvdata(dev);
  281. struct talitos_request *request, saved_req;
  282. unsigned long flags;
  283. int tail, status;
  284. bool is_sec1 = has_ftr_sec1(priv);
  285. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  286. tail = priv->chan[ch].tail;
  287. while (priv->chan[ch].fifo[tail].desc) {
  288. __be32 hdr;
  289. request = &priv->chan[ch].fifo[tail];
  290. /* descriptors with their done bits set don't get the error */
  291. rmb();
  292. if (!is_sec1)
  293. hdr = request->desc->hdr;
  294. else if (request->desc->next_desc)
  295. hdr = (request->desc + 1)->hdr1;
  296. else
  297. hdr = request->desc->hdr1;
  298. if ((hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  299. status = 0;
  300. else
  301. if (!error)
  302. break;
  303. else
  304. status = error;
  305. dma_unmap_single(dev, request->dma_desc,
  306. TALITOS_DESC_SIZE,
  307. DMA_BIDIRECTIONAL);
  308. /* copy entries so we can call callback outside lock */
  309. saved_req.desc = request->desc;
  310. saved_req.callback = request->callback;
  311. saved_req.context = request->context;
  312. /* release request entry in fifo */
  313. smp_wmb();
  314. request->desc = NULL;
  315. /* increment fifo tail */
  316. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  317. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  318. atomic_dec(&priv->chan[ch].submit_count);
  319. saved_req.callback(dev, saved_req.desc, saved_req.context,
  320. status);
  321. /* channel may resume processing in single desc error case */
  322. if (error && !reset_ch && status == error)
  323. return;
  324. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  325. tail = priv->chan[ch].tail;
  326. }
  327. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  328. }
  329. /*
  330. * process completed requests for channels that have done status
  331. */
  332. #define DEF_TALITOS1_DONE(name, ch_done_mask) \
  333. static void talitos1_done_##name(unsigned long data) \
  334. { \
  335. struct device *dev = (struct device *)data; \
  336. struct talitos_private *priv = dev_get_drvdata(dev); \
  337. unsigned long flags; \
  338. \
  339. if (ch_done_mask & 0x10000000) \
  340. flush_channel(dev, 0, 0, 0); \
  341. if (ch_done_mask & 0x40000000) \
  342. flush_channel(dev, 1, 0, 0); \
  343. if (ch_done_mask & 0x00010000) \
  344. flush_channel(dev, 2, 0, 0); \
  345. if (ch_done_mask & 0x00040000) \
  346. flush_channel(dev, 3, 0, 0); \
  347. \
  348. /* At this point, all completed channels have been processed */ \
  349. /* Unmask done interrupts for channels completed later on. */ \
  350. spin_lock_irqsave(&priv->reg_lock, flags); \
  351. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  352. clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT); \
  353. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  354. }
  355. DEF_TALITOS1_DONE(4ch, TALITOS1_ISR_4CHDONE)
  356. DEF_TALITOS1_DONE(ch0, TALITOS1_ISR_CH_0_DONE)
  357. #define DEF_TALITOS2_DONE(name, ch_done_mask) \
  358. static void talitos2_done_##name(unsigned long data) \
  359. { \
  360. struct device *dev = (struct device *)data; \
  361. struct talitos_private *priv = dev_get_drvdata(dev); \
  362. unsigned long flags; \
  363. \
  364. if (ch_done_mask & 1) \
  365. flush_channel(dev, 0, 0, 0); \
  366. if (ch_done_mask & (1 << 2)) \
  367. flush_channel(dev, 1, 0, 0); \
  368. if (ch_done_mask & (1 << 4)) \
  369. flush_channel(dev, 2, 0, 0); \
  370. if (ch_done_mask & (1 << 6)) \
  371. flush_channel(dev, 3, 0, 0); \
  372. \
  373. /* At this point, all completed channels have been processed */ \
  374. /* Unmask done interrupts for channels completed later on. */ \
  375. spin_lock_irqsave(&priv->reg_lock, flags); \
  376. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  377. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT); \
  378. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  379. }
  380. DEF_TALITOS2_DONE(4ch, TALITOS2_ISR_4CHDONE)
  381. DEF_TALITOS2_DONE(ch0, TALITOS2_ISR_CH_0_DONE)
  382. DEF_TALITOS2_DONE(ch0_2, TALITOS2_ISR_CH_0_2_DONE)
  383. DEF_TALITOS2_DONE(ch1_3, TALITOS2_ISR_CH_1_3_DONE)
  384. /*
  385. * locate current (offending) descriptor
  386. */
  387. static u32 current_desc_hdr(struct device *dev, int ch)
  388. {
  389. struct talitos_private *priv = dev_get_drvdata(dev);
  390. int tail, iter;
  391. dma_addr_t cur_desc;
  392. cur_desc = ((u64)in_be32(priv->chan[ch].reg + TALITOS_CDPR)) << 32;
  393. cur_desc |= in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  394. if (!cur_desc) {
  395. dev_err(dev, "CDPR is NULL, giving up search for offending descriptor\n");
  396. return 0;
  397. }
  398. tail = priv->chan[ch].tail;
  399. iter = tail;
  400. while (priv->chan[ch].fifo[iter].dma_desc != cur_desc &&
  401. priv->chan[ch].fifo[iter].desc->next_desc != cur_desc) {
  402. iter = (iter + 1) & (priv->fifo_len - 1);
  403. if (iter == tail) {
  404. dev_err(dev, "couldn't locate current descriptor\n");
  405. return 0;
  406. }
  407. }
  408. if (priv->chan[ch].fifo[iter].desc->next_desc == cur_desc)
  409. return (priv->chan[ch].fifo[iter].desc + 1)->hdr;
  410. return priv->chan[ch].fifo[iter].desc->hdr;
  411. }
  412. /*
  413. * user diagnostics; report root cause of error based on execution unit status
  414. */
  415. static void report_eu_error(struct device *dev, int ch, u32 desc_hdr)
  416. {
  417. struct talitos_private *priv = dev_get_drvdata(dev);
  418. int i;
  419. if (!desc_hdr)
  420. desc_hdr = in_be32(priv->chan[ch].reg + TALITOS_DESCBUF);
  421. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  422. case DESC_HDR_SEL0_AFEU:
  423. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  424. in_be32(priv->reg_afeu + TALITOS_EUISR),
  425. in_be32(priv->reg_afeu + TALITOS_EUISR_LO));
  426. break;
  427. case DESC_HDR_SEL0_DEU:
  428. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  429. in_be32(priv->reg_deu + TALITOS_EUISR),
  430. in_be32(priv->reg_deu + TALITOS_EUISR_LO));
  431. break;
  432. case DESC_HDR_SEL0_MDEUA:
  433. case DESC_HDR_SEL0_MDEUB:
  434. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  435. in_be32(priv->reg_mdeu + TALITOS_EUISR),
  436. in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
  437. break;
  438. case DESC_HDR_SEL0_RNG:
  439. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  440. in_be32(priv->reg_rngu + TALITOS_ISR),
  441. in_be32(priv->reg_rngu + TALITOS_ISR_LO));
  442. break;
  443. case DESC_HDR_SEL0_PKEU:
  444. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  445. in_be32(priv->reg_pkeu + TALITOS_EUISR),
  446. in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
  447. break;
  448. case DESC_HDR_SEL0_AESU:
  449. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  450. in_be32(priv->reg_aesu + TALITOS_EUISR),
  451. in_be32(priv->reg_aesu + TALITOS_EUISR_LO));
  452. break;
  453. case DESC_HDR_SEL0_CRCU:
  454. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  455. in_be32(priv->reg_crcu + TALITOS_EUISR),
  456. in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
  457. break;
  458. case DESC_HDR_SEL0_KEU:
  459. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  460. in_be32(priv->reg_pkeu + TALITOS_EUISR),
  461. in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
  462. break;
  463. }
  464. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  465. case DESC_HDR_SEL1_MDEUA:
  466. case DESC_HDR_SEL1_MDEUB:
  467. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  468. in_be32(priv->reg_mdeu + TALITOS_EUISR),
  469. in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
  470. break;
  471. case DESC_HDR_SEL1_CRCU:
  472. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  473. in_be32(priv->reg_crcu + TALITOS_EUISR),
  474. in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
  475. break;
  476. }
  477. for (i = 0; i < 8; i++)
  478. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  479. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  480. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  481. }
  482. /*
  483. * recover from error interrupts
  484. */
  485. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  486. {
  487. struct talitos_private *priv = dev_get_drvdata(dev);
  488. unsigned int timeout = TALITOS_TIMEOUT;
  489. int ch, error, reset_dev = 0;
  490. u32 v_lo;
  491. bool is_sec1 = has_ftr_sec1(priv);
  492. int reset_ch = is_sec1 ? 1 : 0; /* only SEC2 supports continuation */
  493. for (ch = 0; ch < priv->num_channels; ch++) {
  494. /* skip channels without errors */
  495. if (is_sec1) {
  496. /* bits 29, 31, 17, 19 */
  497. if (!(isr & (1 << (29 + (ch & 1) * 2 - (ch & 2) * 6))))
  498. continue;
  499. } else {
  500. if (!(isr & (1 << (ch * 2 + 1))))
  501. continue;
  502. }
  503. error = -EINVAL;
  504. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  505. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  506. dev_err(dev, "double fetch fifo overflow error\n");
  507. error = -EAGAIN;
  508. reset_ch = 1;
  509. }
  510. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  511. /* h/w dropped descriptor */
  512. dev_err(dev, "single fetch fifo overflow error\n");
  513. error = -EAGAIN;
  514. }
  515. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  516. dev_err(dev, "master data transfer error\n");
  517. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  518. dev_err(dev, is_sec1 ? "pointer not complete error\n"
  519. : "s/g data length zero error\n");
  520. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  521. dev_err(dev, is_sec1 ? "parity error\n"
  522. : "fetch pointer zero error\n");
  523. if (v_lo & TALITOS_CCPSR_LO_IDH)
  524. dev_err(dev, "illegal descriptor header error\n");
  525. if (v_lo & TALITOS_CCPSR_LO_IEU)
  526. dev_err(dev, is_sec1 ? "static assignment error\n"
  527. : "invalid exec unit error\n");
  528. if (v_lo & TALITOS_CCPSR_LO_EU)
  529. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  530. if (!is_sec1) {
  531. if (v_lo & TALITOS_CCPSR_LO_GB)
  532. dev_err(dev, "gather boundary error\n");
  533. if (v_lo & TALITOS_CCPSR_LO_GRL)
  534. dev_err(dev, "gather return/length error\n");
  535. if (v_lo & TALITOS_CCPSR_LO_SB)
  536. dev_err(dev, "scatter boundary error\n");
  537. if (v_lo & TALITOS_CCPSR_LO_SRL)
  538. dev_err(dev, "scatter return/length error\n");
  539. }
  540. flush_channel(dev, ch, error, reset_ch);
  541. if (reset_ch) {
  542. reset_channel(dev, ch);
  543. } else {
  544. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  545. TALITOS2_CCCR_CONT);
  546. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  547. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  548. TALITOS2_CCCR_CONT) && --timeout)
  549. cpu_relax();
  550. if (timeout == 0) {
  551. dev_err(dev, "failed to restart channel %d\n",
  552. ch);
  553. reset_dev = 1;
  554. }
  555. }
  556. }
  557. if (reset_dev || (is_sec1 && isr & ~TALITOS1_ISR_4CHERR) ||
  558. (!is_sec1 && isr & ~TALITOS2_ISR_4CHERR) || isr_lo) {
  559. if (is_sec1 && (isr_lo & TALITOS1_ISR_TEA_ERR))
  560. dev_err(dev, "TEA error: ISR 0x%08x_%08x\n",
  561. isr, isr_lo);
  562. else
  563. dev_err(dev, "done overflow, internal time out, or "
  564. "rngu error: ISR 0x%08x_%08x\n", isr, isr_lo);
  565. /* purge request queues */
  566. for (ch = 0; ch < priv->num_channels; ch++)
  567. flush_channel(dev, ch, -EIO, 1);
  568. /* reset and reinitialize the device */
  569. init_device(dev);
  570. }
  571. }
  572. #define DEF_TALITOS1_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  573. static irqreturn_t talitos1_interrupt_##name(int irq, void *data) \
  574. { \
  575. struct device *dev = data; \
  576. struct talitos_private *priv = dev_get_drvdata(dev); \
  577. u32 isr, isr_lo; \
  578. unsigned long flags; \
  579. \
  580. spin_lock_irqsave(&priv->reg_lock, flags); \
  581. isr = in_be32(priv->reg + TALITOS_ISR); \
  582. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  583. /* Acknowledge interrupt */ \
  584. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  585. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  586. \
  587. if (unlikely(isr & ch_err_mask || isr_lo & TALITOS1_IMR_LO_INIT)) { \
  588. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  589. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  590. } \
  591. else { \
  592. if (likely(isr & ch_done_mask)) { \
  593. /* mask further done interrupts. */ \
  594. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  595. /* done_task will unmask done interrupts at exit */ \
  596. tasklet_schedule(&priv->done_task[tlet]); \
  597. } \
  598. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  599. } \
  600. \
  601. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  602. IRQ_NONE; \
  603. }
  604. DEF_TALITOS1_INTERRUPT(4ch, TALITOS1_ISR_4CHDONE, TALITOS1_ISR_4CHERR, 0)
  605. #define DEF_TALITOS2_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  606. static irqreturn_t talitos2_interrupt_##name(int irq, void *data) \
  607. { \
  608. struct device *dev = data; \
  609. struct talitos_private *priv = dev_get_drvdata(dev); \
  610. u32 isr, isr_lo; \
  611. unsigned long flags; \
  612. \
  613. spin_lock_irqsave(&priv->reg_lock, flags); \
  614. isr = in_be32(priv->reg + TALITOS_ISR); \
  615. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  616. /* Acknowledge interrupt */ \
  617. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  618. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  619. \
  620. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  621. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  622. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  623. } \
  624. else { \
  625. if (likely(isr & ch_done_mask)) { \
  626. /* mask further done interrupts. */ \
  627. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  628. /* done_task will unmask done interrupts at exit */ \
  629. tasklet_schedule(&priv->done_task[tlet]); \
  630. } \
  631. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  632. } \
  633. \
  634. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  635. IRQ_NONE; \
  636. }
  637. DEF_TALITOS2_INTERRUPT(4ch, TALITOS2_ISR_4CHDONE, TALITOS2_ISR_4CHERR, 0)
  638. DEF_TALITOS2_INTERRUPT(ch0_2, TALITOS2_ISR_CH_0_2_DONE, TALITOS2_ISR_CH_0_2_ERR,
  639. 0)
  640. DEF_TALITOS2_INTERRUPT(ch1_3, TALITOS2_ISR_CH_1_3_DONE, TALITOS2_ISR_CH_1_3_ERR,
  641. 1)
  642. /*
  643. * hwrng
  644. */
  645. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  646. {
  647. struct device *dev = (struct device *)rng->priv;
  648. struct talitos_private *priv = dev_get_drvdata(dev);
  649. u32 ofl;
  650. int i;
  651. for (i = 0; i < 20; i++) {
  652. ofl = in_be32(priv->reg_rngu + TALITOS_EUSR_LO) &
  653. TALITOS_RNGUSR_LO_OFL;
  654. if (ofl || !wait)
  655. break;
  656. udelay(10);
  657. }
  658. return !!ofl;
  659. }
  660. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  661. {
  662. struct device *dev = (struct device *)rng->priv;
  663. struct talitos_private *priv = dev_get_drvdata(dev);
  664. /* rng fifo requires 64-bit accesses */
  665. *data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO);
  666. *data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO_LO);
  667. return sizeof(u32);
  668. }
  669. static int talitos_rng_init(struct hwrng *rng)
  670. {
  671. struct device *dev = (struct device *)rng->priv;
  672. struct talitos_private *priv = dev_get_drvdata(dev);
  673. unsigned int timeout = TALITOS_TIMEOUT;
  674. setbits32(priv->reg_rngu + TALITOS_EURCR_LO, TALITOS_RNGURCR_LO_SR);
  675. while (!(in_be32(priv->reg_rngu + TALITOS_EUSR_LO)
  676. & TALITOS_RNGUSR_LO_RD)
  677. && --timeout)
  678. cpu_relax();
  679. if (timeout == 0) {
  680. dev_err(dev, "failed to reset rng hw\n");
  681. return -ENODEV;
  682. }
  683. /* start generating */
  684. setbits32(priv->reg_rngu + TALITOS_EUDSR_LO, 0);
  685. return 0;
  686. }
  687. static int talitos_register_rng(struct device *dev)
  688. {
  689. struct talitos_private *priv = dev_get_drvdata(dev);
  690. int err;
  691. priv->rng.name = dev_driver_string(dev),
  692. priv->rng.init = talitos_rng_init,
  693. priv->rng.data_present = talitos_rng_data_present,
  694. priv->rng.data_read = talitos_rng_data_read,
  695. priv->rng.priv = (unsigned long)dev;
  696. err = hwrng_register(&priv->rng);
  697. if (!err)
  698. priv->rng_registered = true;
  699. return err;
  700. }
  701. static void talitos_unregister_rng(struct device *dev)
  702. {
  703. struct talitos_private *priv = dev_get_drvdata(dev);
  704. if (!priv->rng_registered)
  705. return;
  706. hwrng_unregister(&priv->rng);
  707. priv->rng_registered = false;
  708. }
  709. /*
  710. * crypto alg
  711. */
  712. #define TALITOS_CRA_PRIORITY 3000
  713. /*
  714. * Defines a priority for doing AEAD with descriptors type
  715. * HMAC_SNOOP_NO_AFEA (HSNA) instead of type IPSEC_ESP
  716. */
  717. #define TALITOS_CRA_PRIORITY_AEAD_HSNA (TALITOS_CRA_PRIORITY - 1)
  718. #define TALITOS_MAX_KEY_SIZE (AES_MAX_KEY_SIZE + SHA512_BLOCK_SIZE)
  719. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  720. struct talitos_ctx {
  721. struct device *dev;
  722. int ch;
  723. __be32 desc_hdr_template;
  724. u8 key[TALITOS_MAX_KEY_SIZE];
  725. u8 iv[TALITOS_MAX_IV_LENGTH];
  726. dma_addr_t dma_key;
  727. unsigned int keylen;
  728. unsigned int enckeylen;
  729. unsigned int authkeylen;
  730. dma_addr_t dma_buf;
  731. dma_addr_t dma_hw_context;
  732. };
  733. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  734. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  735. struct talitos_ahash_req_ctx {
  736. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  737. unsigned int hw_context_size;
  738. u8 buf[HASH_MAX_BLOCK_SIZE];
  739. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  740. unsigned int swinit;
  741. unsigned int first;
  742. unsigned int last;
  743. unsigned int to_hash_later;
  744. unsigned int nbuf;
  745. struct scatterlist bufsl[2];
  746. struct scatterlist *psrc;
  747. };
  748. struct talitos_export_state {
  749. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  750. u8 buf[HASH_MAX_BLOCK_SIZE];
  751. unsigned int swinit;
  752. unsigned int first;
  753. unsigned int last;
  754. unsigned int to_hash_later;
  755. unsigned int nbuf;
  756. };
  757. static int aead_setkey(struct crypto_aead *authenc,
  758. const u8 *key, unsigned int keylen)
  759. {
  760. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  761. struct device *dev = ctx->dev;
  762. struct crypto_authenc_keys keys;
  763. if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
  764. goto badkey;
  765. if (keys.authkeylen + keys.enckeylen > TALITOS_MAX_KEY_SIZE)
  766. goto badkey;
  767. if (ctx->keylen)
  768. dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
  769. memcpy(ctx->key, keys.authkey, keys.authkeylen);
  770. memcpy(&ctx->key[keys.authkeylen], keys.enckey, keys.enckeylen);
  771. ctx->keylen = keys.authkeylen + keys.enckeylen;
  772. ctx->enckeylen = keys.enckeylen;
  773. ctx->authkeylen = keys.authkeylen;
  774. ctx->dma_key = dma_map_single(dev, ctx->key, ctx->keylen,
  775. DMA_TO_DEVICE);
  776. return 0;
  777. badkey:
  778. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  779. return -EINVAL;
  780. }
  781. /*
  782. * talitos_edesc - s/w-extended descriptor
  783. * @src_nents: number of segments in input scatterlist
  784. * @dst_nents: number of segments in output scatterlist
  785. * @icv_ool: whether ICV is out-of-line
  786. * @iv_dma: dma address of iv for checking continuity and link table
  787. * @dma_len: length of dma mapped link_tbl space
  788. * @dma_link_tbl: bus physical address of link_tbl/buf
  789. * @desc: h/w descriptor
  790. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1) (SEC2)
  791. * @buf: input and output buffeur (if {src,dst}_nents > 1) (SEC1)
  792. *
  793. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  794. * is greater than 1, an integrity check value is concatenated to the end
  795. * of link_tbl data
  796. */
  797. struct talitos_edesc {
  798. int src_nents;
  799. int dst_nents;
  800. bool icv_ool;
  801. dma_addr_t iv_dma;
  802. int dma_len;
  803. dma_addr_t dma_link_tbl;
  804. struct talitos_desc desc;
  805. union {
  806. struct talitos_ptr link_tbl[0];
  807. u8 buf[0];
  808. };
  809. };
  810. static void talitos_sg_unmap(struct device *dev,
  811. struct talitos_edesc *edesc,
  812. struct scatterlist *src,
  813. struct scatterlist *dst,
  814. unsigned int len, unsigned int offset)
  815. {
  816. struct talitos_private *priv = dev_get_drvdata(dev);
  817. bool is_sec1 = has_ftr_sec1(priv);
  818. unsigned int src_nents = edesc->src_nents ? : 1;
  819. unsigned int dst_nents = edesc->dst_nents ? : 1;
  820. if (is_sec1 && dst && dst_nents > 1) {
  821. dma_sync_single_for_device(dev, edesc->dma_link_tbl + offset,
  822. len, DMA_FROM_DEVICE);
  823. sg_pcopy_from_buffer(dst, dst_nents, edesc->buf + offset, len,
  824. offset);
  825. }
  826. if (src != dst) {
  827. if (src_nents == 1 || !is_sec1)
  828. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  829. if (dst && (dst_nents == 1 || !is_sec1))
  830. dma_unmap_sg(dev, dst, dst_nents, DMA_FROM_DEVICE);
  831. } else if (src_nents == 1 || !is_sec1) {
  832. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  833. }
  834. }
  835. static void ipsec_esp_unmap(struct device *dev,
  836. struct talitos_edesc *edesc,
  837. struct aead_request *areq)
  838. {
  839. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  840. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  841. unsigned int ivsize = crypto_aead_ivsize(aead);
  842. bool is_ipsec_esp = edesc->desc.hdr & DESC_HDR_TYPE_IPSEC_ESP;
  843. struct talitos_ptr *civ_ptr = &edesc->desc.ptr[is_ipsec_esp ? 2 : 3];
  844. if (is_ipsec_esp)
  845. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6],
  846. DMA_FROM_DEVICE);
  847. unmap_single_talitos_ptr(dev, civ_ptr, DMA_TO_DEVICE);
  848. talitos_sg_unmap(dev, edesc, areq->src, areq->dst, areq->cryptlen,
  849. areq->assoclen);
  850. if (edesc->dma_len)
  851. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  852. DMA_BIDIRECTIONAL);
  853. if (!is_ipsec_esp) {
  854. unsigned int dst_nents = edesc->dst_nents ? : 1;
  855. sg_pcopy_to_buffer(areq->dst, dst_nents, ctx->iv, ivsize,
  856. areq->assoclen + areq->cryptlen - ivsize);
  857. }
  858. }
  859. /*
  860. * ipsec_esp descriptor callbacks
  861. */
  862. static void ipsec_esp_encrypt_done(struct device *dev,
  863. struct talitos_desc *desc, void *context,
  864. int err)
  865. {
  866. struct talitos_private *priv = dev_get_drvdata(dev);
  867. bool is_sec1 = has_ftr_sec1(priv);
  868. struct aead_request *areq = context;
  869. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  870. unsigned int authsize = crypto_aead_authsize(authenc);
  871. unsigned int ivsize = crypto_aead_ivsize(authenc);
  872. struct talitos_edesc *edesc;
  873. struct scatterlist *sg;
  874. void *icvdata;
  875. edesc = container_of(desc, struct talitos_edesc, desc);
  876. ipsec_esp_unmap(dev, edesc, areq);
  877. /* copy the generated ICV to dst */
  878. if (edesc->icv_ool) {
  879. if (is_sec1)
  880. icvdata = edesc->buf + areq->assoclen + areq->cryptlen;
  881. else
  882. icvdata = &edesc->link_tbl[edesc->src_nents +
  883. edesc->dst_nents + 2];
  884. sg = sg_last(areq->dst, edesc->dst_nents);
  885. memcpy((char *)sg_virt(sg) + sg->length - authsize,
  886. icvdata, authsize);
  887. }
  888. dma_unmap_single(dev, edesc->iv_dma, ivsize, DMA_TO_DEVICE);
  889. kfree(edesc);
  890. aead_request_complete(areq, err);
  891. }
  892. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  893. struct talitos_desc *desc,
  894. void *context, int err)
  895. {
  896. struct aead_request *req = context;
  897. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  898. unsigned int authsize = crypto_aead_authsize(authenc);
  899. struct talitos_edesc *edesc;
  900. struct scatterlist *sg;
  901. char *oicv, *icv;
  902. struct talitos_private *priv = dev_get_drvdata(dev);
  903. bool is_sec1 = has_ftr_sec1(priv);
  904. edesc = container_of(desc, struct talitos_edesc, desc);
  905. ipsec_esp_unmap(dev, edesc, req);
  906. if (!err) {
  907. /* auth check */
  908. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  909. icv = (char *)sg_virt(sg) + sg->length - authsize;
  910. if (edesc->dma_len) {
  911. if (is_sec1)
  912. oicv = (char *)&edesc->dma_link_tbl +
  913. req->assoclen + req->cryptlen;
  914. else
  915. oicv = (char *)
  916. &edesc->link_tbl[edesc->src_nents +
  917. edesc->dst_nents + 2];
  918. if (edesc->icv_ool)
  919. icv = oicv + authsize;
  920. } else
  921. oicv = (char *)&edesc->link_tbl[0];
  922. err = crypto_memneq(oicv, icv, authsize) ? -EBADMSG : 0;
  923. }
  924. kfree(edesc);
  925. aead_request_complete(req, err);
  926. }
  927. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  928. struct talitos_desc *desc,
  929. void *context, int err)
  930. {
  931. struct aead_request *req = context;
  932. struct talitos_edesc *edesc;
  933. edesc = container_of(desc, struct talitos_edesc, desc);
  934. ipsec_esp_unmap(dev, edesc, req);
  935. /* check ICV auth status */
  936. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  937. DESC_HDR_LO_ICCR1_PASS))
  938. err = -EBADMSG;
  939. kfree(edesc);
  940. aead_request_complete(req, err);
  941. }
  942. /*
  943. * convert scatterlist to SEC h/w link table format
  944. * stop at cryptlen bytes
  945. */
  946. static int sg_to_link_tbl_offset(struct scatterlist *sg, int sg_count,
  947. unsigned int offset, int cryptlen,
  948. struct talitos_ptr *link_tbl_ptr)
  949. {
  950. int n_sg = sg_count;
  951. int count = 0;
  952. while (cryptlen && sg && n_sg--) {
  953. unsigned int len = sg_dma_len(sg);
  954. if (offset >= len) {
  955. offset -= len;
  956. goto next;
  957. }
  958. len -= offset;
  959. if (len > cryptlen)
  960. len = cryptlen;
  961. to_talitos_ptr(link_tbl_ptr + count,
  962. sg_dma_address(sg) + offset, len, 0);
  963. to_talitos_ptr_ext_set(link_tbl_ptr + count, 0, 0);
  964. count++;
  965. cryptlen -= len;
  966. offset = 0;
  967. next:
  968. sg = sg_next(sg);
  969. }
  970. /* tag end of link table */
  971. if (count > 0)
  972. to_talitos_ptr_ext_set(link_tbl_ptr + count - 1,
  973. DESC_PTR_LNKTBL_RETURN, 0);
  974. return count;
  975. }
  976. static int talitos_sg_map(struct device *dev, struct scatterlist *src,
  977. unsigned int len, struct talitos_edesc *edesc,
  978. struct talitos_ptr *ptr,
  979. int sg_count, unsigned int offset, int tbl_off)
  980. {
  981. struct talitos_private *priv = dev_get_drvdata(dev);
  982. bool is_sec1 = has_ftr_sec1(priv);
  983. if (sg_count == 1) {
  984. to_talitos_ptr(ptr, sg_dma_address(src) + offset, len, is_sec1);
  985. return sg_count;
  986. }
  987. if (is_sec1) {
  988. to_talitos_ptr(ptr, edesc->dma_link_tbl + offset, len, is_sec1);
  989. return sg_count;
  990. }
  991. sg_count = sg_to_link_tbl_offset(src, sg_count, offset, len,
  992. &edesc->link_tbl[tbl_off]);
  993. if (sg_count == 1) {
  994. /* Only one segment now, so no link tbl needed*/
  995. copy_talitos_ptr(ptr, &edesc->link_tbl[tbl_off], is_sec1);
  996. return sg_count;
  997. }
  998. to_talitos_ptr(ptr, edesc->dma_link_tbl +
  999. tbl_off * sizeof(struct talitos_ptr), len, is_sec1);
  1000. to_talitos_ptr_ext_or(ptr, DESC_PTR_LNKTBL_JUMP, is_sec1);
  1001. return sg_count;
  1002. }
  1003. /*
  1004. * fill in and submit ipsec_esp descriptor
  1005. */
  1006. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  1007. void (*callback)(struct device *dev,
  1008. struct talitos_desc *desc,
  1009. void *context, int error))
  1010. {
  1011. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  1012. unsigned int authsize = crypto_aead_authsize(aead);
  1013. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  1014. struct device *dev = ctx->dev;
  1015. struct talitos_desc *desc = &edesc->desc;
  1016. unsigned int cryptlen = areq->cryptlen;
  1017. unsigned int ivsize = crypto_aead_ivsize(aead);
  1018. int tbl_off = 0;
  1019. int sg_count, ret;
  1020. int sg_link_tbl_len;
  1021. bool sync_needed = false;
  1022. struct talitos_private *priv = dev_get_drvdata(dev);
  1023. bool is_sec1 = has_ftr_sec1(priv);
  1024. bool is_ipsec_esp = desc->hdr & DESC_HDR_TYPE_IPSEC_ESP;
  1025. struct talitos_ptr *civ_ptr = &desc->ptr[is_ipsec_esp ? 2 : 3];
  1026. struct talitos_ptr *ckey_ptr = &desc->ptr[is_ipsec_esp ? 3 : 2];
  1027. /* hmac key */
  1028. to_talitos_ptr(&desc->ptr[0], ctx->dma_key, ctx->authkeylen, is_sec1);
  1029. sg_count = edesc->src_nents ?: 1;
  1030. if (is_sec1 && sg_count > 1)
  1031. sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
  1032. areq->assoclen + cryptlen);
  1033. else
  1034. sg_count = dma_map_sg(dev, areq->src, sg_count,
  1035. (areq->src == areq->dst) ?
  1036. DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
  1037. /* hmac data */
  1038. ret = talitos_sg_map(dev, areq->src, areq->assoclen, edesc,
  1039. &desc->ptr[1], sg_count, 0, tbl_off);
  1040. if (ret > 1) {
  1041. tbl_off += ret;
  1042. sync_needed = true;
  1043. }
  1044. /* cipher iv */
  1045. to_talitos_ptr(civ_ptr, edesc->iv_dma, ivsize, is_sec1);
  1046. /* cipher key */
  1047. to_talitos_ptr(ckey_ptr, ctx->dma_key + ctx->authkeylen,
  1048. ctx->enckeylen, is_sec1);
  1049. /*
  1050. * cipher in
  1051. * map and adjust cipher len to aead request cryptlen.
  1052. * extent is bytes of HMAC postpended to ciphertext,
  1053. * typically 12 for ipsec
  1054. */
  1055. sg_link_tbl_len = cryptlen;
  1056. if (is_ipsec_esp) {
  1057. to_talitos_ptr_ext_set(&desc->ptr[4], authsize, is_sec1);
  1058. if (desc->hdr & DESC_HDR_MODE1_MDEU_CICV)
  1059. sg_link_tbl_len += authsize;
  1060. }
  1061. ret = talitos_sg_map(dev, areq->src, sg_link_tbl_len, edesc,
  1062. &desc->ptr[4], sg_count, areq->assoclen, tbl_off);
  1063. if (ret > 1) {
  1064. tbl_off += ret;
  1065. sync_needed = true;
  1066. }
  1067. /* cipher out */
  1068. if (areq->src != areq->dst) {
  1069. sg_count = edesc->dst_nents ? : 1;
  1070. if (!is_sec1 || sg_count == 1)
  1071. dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
  1072. }
  1073. ret = talitos_sg_map(dev, areq->dst, cryptlen, edesc, &desc->ptr[5],
  1074. sg_count, areq->assoclen, tbl_off);
  1075. if (is_ipsec_esp)
  1076. to_talitos_ptr_ext_or(&desc->ptr[5], authsize, is_sec1);
  1077. /* ICV data */
  1078. if (ret > 1) {
  1079. tbl_off += ret;
  1080. edesc->icv_ool = true;
  1081. sync_needed = true;
  1082. if (is_ipsec_esp) {
  1083. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  1084. int offset = (edesc->src_nents + edesc->dst_nents + 2) *
  1085. sizeof(struct talitos_ptr) + authsize;
  1086. /* Add an entry to the link table for ICV data */
  1087. to_talitos_ptr_ext_set(tbl_ptr - 1, 0, is_sec1);
  1088. to_talitos_ptr_ext_set(tbl_ptr, DESC_PTR_LNKTBL_RETURN,
  1089. is_sec1);
  1090. /* icv data follows link tables */
  1091. to_talitos_ptr(tbl_ptr, edesc->dma_link_tbl + offset,
  1092. authsize, is_sec1);
  1093. } else {
  1094. dma_addr_t addr = edesc->dma_link_tbl;
  1095. if (is_sec1)
  1096. addr += areq->assoclen + cryptlen;
  1097. else
  1098. addr += sizeof(struct talitos_ptr) * tbl_off;
  1099. to_talitos_ptr(&desc->ptr[6], addr, authsize, is_sec1);
  1100. }
  1101. } else if (!is_ipsec_esp) {
  1102. ret = talitos_sg_map(dev, areq->dst, authsize, edesc,
  1103. &desc->ptr[6], sg_count, areq->assoclen +
  1104. cryptlen,
  1105. tbl_off);
  1106. if (ret > 1) {
  1107. tbl_off += ret;
  1108. edesc->icv_ool = true;
  1109. sync_needed = true;
  1110. } else {
  1111. edesc->icv_ool = false;
  1112. }
  1113. } else {
  1114. edesc->icv_ool = false;
  1115. }
  1116. /* iv out */
  1117. if (is_ipsec_esp)
  1118. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv,
  1119. DMA_FROM_DEVICE);
  1120. if (sync_needed)
  1121. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1122. edesc->dma_len,
  1123. DMA_BIDIRECTIONAL);
  1124. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1125. if (ret != -EINPROGRESS) {
  1126. ipsec_esp_unmap(dev, edesc, areq);
  1127. kfree(edesc);
  1128. }
  1129. return ret;
  1130. }
  1131. /*
  1132. * allocate and map the extended descriptor
  1133. */
  1134. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1135. struct scatterlist *src,
  1136. struct scatterlist *dst,
  1137. u8 *iv,
  1138. unsigned int assoclen,
  1139. unsigned int cryptlen,
  1140. unsigned int authsize,
  1141. unsigned int ivsize,
  1142. int icv_stashing,
  1143. u32 cryptoflags,
  1144. bool encrypt)
  1145. {
  1146. struct talitos_edesc *edesc;
  1147. int src_nents, dst_nents, alloc_len, dma_len, src_len, dst_len;
  1148. dma_addr_t iv_dma = 0;
  1149. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1150. GFP_ATOMIC;
  1151. struct talitos_private *priv = dev_get_drvdata(dev);
  1152. bool is_sec1 = has_ftr_sec1(priv);
  1153. int max_len = is_sec1 ? TALITOS1_MAX_DATA_LEN : TALITOS2_MAX_DATA_LEN;
  1154. void *err;
  1155. if (cryptlen + authsize > max_len) {
  1156. dev_err(dev, "length exceeds h/w max limit\n");
  1157. return ERR_PTR(-EINVAL);
  1158. }
  1159. if (ivsize)
  1160. iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);
  1161. if (!dst || dst == src) {
  1162. src_len = assoclen + cryptlen + authsize;
  1163. src_nents = sg_nents_for_len(src, src_len);
  1164. if (src_nents < 0) {
  1165. dev_err(dev, "Invalid number of src SG.\n");
  1166. err = ERR_PTR(-EINVAL);
  1167. goto error_sg;
  1168. }
  1169. src_nents = (src_nents == 1) ? 0 : src_nents;
  1170. dst_nents = dst ? src_nents : 0;
  1171. dst_len = 0;
  1172. } else { /* dst && dst != src*/
  1173. src_len = assoclen + cryptlen + (encrypt ? 0 : authsize);
  1174. src_nents = sg_nents_for_len(src, src_len);
  1175. if (src_nents < 0) {
  1176. dev_err(dev, "Invalid number of src SG.\n");
  1177. err = ERR_PTR(-EINVAL);
  1178. goto error_sg;
  1179. }
  1180. src_nents = (src_nents == 1) ? 0 : src_nents;
  1181. dst_len = assoclen + cryptlen + (encrypt ? authsize : 0);
  1182. dst_nents = sg_nents_for_len(dst, dst_len);
  1183. if (dst_nents < 0) {
  1184. dev_err(dev, "Invalid number of dst SG.\n");
  1185. err = ERR_PTR(-EINVAL);
  1186. goto error_sg;
  1187. }
  1188. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1189. }
  1190. /*
  1191. * allocate space for base edesc plus the link tables,
  1192. * allowing for two separate entries for AD and generated ICV (+ 2),
  1193. * and space for two sets of ICVs (stashed and generated)
  1194. */
  1195. alloc_len = sizeof(struct talitos_edesc);
  1196. if (src_nents || dst_nents) {
  1197. if (is_sec1)
  1198. dma_len = (src_nents ? src_len : 0) +
  1199. (dst_nents ? dst_len : 0);
  1200. else
  1201. dma_len = (src_nents + dst_nents + 2) *
  1202. sizeof(struct talitos_ptr) + authsize * 2;
  1203. alloc_len += dma_len;
  1204. } else {
  1205. dma_len = 0;
  1206. alloc_len += icv_stashing ? authsize : 0;
  1207. }
  1208. /* if its a ahash, add space for a second desc next to the first one */
  1209. if (is_sec1 && !dst)
  1210. alloc_len += sizeof(struct talitos_desc);
  1211. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1212. if (!edesc) {
  1213. dev_err(dev, "could not allocate edescriptor\n");
  1214. err = ERR_PTR(-ENOMEM);
  1215. goto error_sg;
  1216. }
  1217. memset(&edesc->desc, 0, sizeof(edesc->desc));
  1218. edesc->src_nents = src_nents;
  1219. edesc->dst_nents = dst_nents;
  1220. edesc->iv_dma = iv_dma;
  1221. edesc->dma_len = dma_len;
  1222. if (dma_len) {
  1223. void *addr = &edesc->link_tbl[0];
  1224. if (is_sec1 && !dst)
  1225. addr += sizeof(struct talitos_desc);
  1226. edesc->dma_link_tbl = dma_map_single(dev, addr,
  1227. edesc->dma_len,
  1228. DMA_BIDIRECTIONAL);
  1229. }
  1230. return edesc;
  1231. error_sg:
  1232. if (iv_dma)
  1233. dma_unmap_single(dev, iv_dma, ivsize, DMA_TO_DEVICE);
  1234. return err;
  1235. }
  1236. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
  1237. int icv_stashing, bool encrypt)
  1238. {
  1239. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1240. unsigned int authsize = crypto_aead_authsize(authenc);
  1241. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1242. unsigned int ivsize = crypto_aead_ivsize(authenc);
  1243. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  1244. iv, areq->assoclen, areq->cryptlen,
  1245. authsize, ivsize, icv_stashing,
  1246. areq->base.flags, encrypt);
  1247. }
  1248. static int aead_encrypt(struct aead_request *req)
  1249. {
  1250. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1251. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1252. struct talitos_edesc *edesc;
  1253. /* allocate extended descriptor */
  1254. edesc = aead_edesc_alloc(req, req->iv, 0, true);
  1255. if (IS_ERR(edesc))
  1256. return PTR_ERR(edesc);
  1257. /* set encrypt */
  1258. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1259. return ipsec_esp(edesc, req, ipsec_esp_encrypt_done);
  1260. }
  1261. static int aead_decrypt(struct aead_request *req)
  1262. {
  1263. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1264. unsigned int authsize = crypto_aead_authsize(authenc);
  1265. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1266. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1267. struct talitos_edesc *edesc;
  1268. struct scatterlist *sg;
  1269. void *icvdata;
  1270. req->cryptlen -= authsize;
  1271. /* allocate extended descriptor */
  1272. edesc = aead_edesc_alloc(req, req->iv, 1, false);
  1273. if (IS_ERR(edesc))
  1274. return PTR_ERR(edesc);
  1275. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1276. ((!edesc->src_nents && !edesc->dst_nents) ||
  1277. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1278. /* decrypt and check the ICV */
  1279. edesc->desc.hdr = ctx->desc_hdr_template |
  1280. DESC_HDR_DIR_INBOUND |
  1281. DESC_HDR_MODE1_MDEU_CICV;
  1282. /* reset integrity check result bits */
  1283. return ipsec_esp(edesc, req, ipsec_esp_decrypt_hwauth_done);
  1284. }
  1285. /* Have to check the ICV with software */
  1286. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1287. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1288. if (edesc->dma_len)
  1289. icvdata = (char *)&edesc->link_tbl[edesc->src_nents +
  1290. edesc->dst_nents + 2];
  1291. else
  1292. icvdata = &edesc->link_tbl[0];
  1293. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1294. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - authsize, authsize);
  1295. return ipsec_esp(edesc, req, ipsec_esp_decrypt_swauth_done);
  1296. }
  1297. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1298. const u8 *key, unsigned int keylen)
  1299. {
  1300. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1301. struct device *dev = ctx->dev;
  1302. u32 tmp[DES_EXPKEY_WORDS];
  1303. if (keylen > TALITOS_MAX_KEY_SIZE) {
  1304. crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1305. return -EINVAL;
  1306. }
  1307. if (unlikely(crypto_ablkcipher_get_flags(cipher) &
  1308. CRYPTO_TFM_REQ_WEAK_KEY) &&
  1309. !des_ekey(tmp, key)) {
  1310. crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_WEAK_KEY);
  1311. return -EINVAL;
  1312. }
  1313. if (ctx->keylen)
  1314. dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
  1315. memcpy(&ctx->key, key, keylen);
  1316. ctx->keylen = keylen;
  1317. ctx->dma_key = dma_map_single(dev, ctx->key, keylen, DMA_TO_DEVICE);
  1318. return 0;
  1319. }
  1320. static void common_nonsnoop_unmap(struct device *dev,
  1321. struct talitos_edesc *edesc,
  1322. struct ablkcipher_request *areq)
  1323. {
  1324. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1325. talitos_sg_unmap(dev, edesc, areq->src, areq->dst, areq->nbytes, 0);
  1326. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1327. if (edesc->dma_len)
  1328. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1329. DMA_BIDIRECTIONAL);
  1330. }
  1331. static void ablkcipher_done(struct device *dev,
  1332. struct talitos_desc *desc, void *context,
  1333. int err)
  1334. {
  1335. struct ablkcipher_request *areq = context;
  1336. struct talitos_edesc *edesc;
  1337. edesc = container_of(desc, struct talitos_edesc, desc);
  1338. common_nonsnoop_unmap(dev, edesc, areq);
  1339. kfree(edesc);
  1340. areq->base.complete(&areq->base, err);
  1341. }
  1342. static int common_nonsnoop(struct talitos_edesc *edesc,
  1343. struct ablkcipher_request *areq,
  1344. void (*callback) (struct device *dev,
  1345. struct talitos_desc *desc,
  1346. void *context, int error))
  1347. {
  1348. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1349. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1350. struct device *dev = ctx->dev;
  1351. struct talitos_desc *desc = &edesc->desc;
  1352. unsigned int cryptlen = areq->nbytes;
  1353. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1354. int sg_count, ret;
  1355. bool sync_needed = false;
  1356. struct talitos_private *priv = dev_get_drvdata(dev);
  1357. bool is_sec1 = has_ftr_sec1(priv);
  1358. /* first DWORD empty */
  1359. /* cipher iv */
  1360. to_talitos_ptr(&desc->ptr[1], edesc->iv_dma, ivsize, is_sec1);
  1361. /* cipher key */
  1362. to_talitos_ptr(&desc->ptr[2], ctx->dma_key, ctx->keylen, is_sec1);
  1363. sg_count = edesc->src_nents ?: 1;
  1364. if (is_sec1 && sg_count > 1)
  1365. sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
  1366. cryptlen);
  1367. else
  1368. sg_count = dma_map_sg(dev, areq->src, sg_count,
  1369. (areq->src == areq->dst) ?
  1370. DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
  1371. /*
  1372. * cipher in
  1373. */
  1374. sg_count = talitos_sg_map(dev, areq->src, cryptlen, edesc,
  1375. &desc->ptr[3], sg_count, 0, 0);
  1376. if (sg_count > 1)
  1377. sync_needed = true;
  1378. /* cipher out */
  1379. if (areq->src != areq->dst) {
  1380. sg_count = edesc->dst_nents ? : 1;
  1381. if (!is_sec1 || sg_count == 1)
  1382. dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
  1383. }
  1384. ret = talitos_sg_map(dev, areq->dst, cryptlen, edesc, &desc->ptr[4],
  1385. sg_count, 0, (edesc->src_nents + 1));
  1386. if (ret > 1)
  1387. sync_needed = true;
  1388. /* iv out */
  1389. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv,
  1390. DMA_FROM_DEVICE);
  1391. /* last DWORD empty */
  1392. if (sync_needed)
  1393. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1394. edesc->dma_len, DMA_BIDIRECTIONAL);
  1395. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1396. if (ret != -EINPROGRESS) {
  1397. common_nonsnoop_unmap(dev, edesc, areq);
  1398. kfree(edesc);
  1399. }
  1400. return ret;
  1401. }
  1402. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1403. areq, bool encrypt)
  1404. {
  1405. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1406. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1407. unsigned int ivsize = crypto_ablkcipher_ivsize(cipher);
  1408. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  1409. areq->info, 0, areq->nbytes, 0, ivsize, 0,
  1410. areq->base.flags, encrypt);
  1411. }
  1412. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1413. {
  1414. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1415. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1416. struct talitos_edesc *edesc;
  1417. /* allocate extended descriptor */
  1418. edesc = ablkcipher_edesc_alloc(areq, true);
  1419. if (IS_ERR(edesc))
  1420. return PTR_ERR(edesc);
  1421. /* set encrypt */
  1422. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1423. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1424. }
  1425. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1426. {
  1427. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1428. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1429. struct talitos_edesc *edesc;
  1430. /* allocate extended descriptor */
  1431. edesc = ablkcipher_edesc_alloc(areq, false);
  1432. if (IS_ERR(edesc))
  1433. return PTR_ERR(edesc);
  1434. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1435. return common_nonsnoop(edesc, areq, ablkcipher_done);
  1436. }
  1437. static void common_nonsnoop_hash_unmap(struct device *dev,
  1438. struct talitos_edesc *edesc,
  1439. struct ahash_request *areq)
  1440. {
  1441. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1442. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL, 0, 0);
  1443. if (edesc->dma_len)
  1444. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1445. DMA_BIDIRECTIONAL);
  1446. if (edesc->desc.next_desc)
  1447. dma_unmap_single(dev, be32_to_cpu(edesc->desc.next_desc),
  1448. TALITOS_DESC_SIZE, DMA_BIDIRECTIONAL);
  1449. }
  1450. static void ahash_done(struct device *dev,
  1451. struct talitos_desc *desc, void *context,
  1452. int err)
  1453. {
  1454. struct ahash_request *areq = context;
  1455. struct talitos_edesc *edesc =
  1456. container_of(desc, struct talitos_edesc, desc);
  1457. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1458. if (!req_ctx->last && req_ctx->to_hash_later) {
  1459. /* Position any partial block for next update/final/finup */
  1460. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1461. req_ctx->nbuf = req_ctx->to_hash_later;
  1462. }
  1463. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1464. kfree(edesc);
  1465. areq->base.complete(&areq->base, err);
  1466. }
  1467. /*
  1468. * SEC1 doesn't like hashing of 0 sized message, so we do the padding
  1469. * ourself and submit a padded block
  1470. */
  1471. static void talitos_handle_buggy_hash(struct talitos_ctx *ctx,
  1472. struct talitos_edesc *edesc,
  1473. struct talitos_ptr *ptr)
  1474. {
  1475. static u8 padded_hash[64] = {
  1476. 0x80, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1477. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1478. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1479. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1480. };
  1481. pr_err_once("Bug in SEC1, padding ourself\n");
  1482. edesc->desc.hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
  1483. map_single_talitos_ptr(ctx->dev, ptr, sizeof(padded_hash),
  1484. (char *)padded_hash, DMA_TO_DEVICE);
  1485. }
  1486. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1487. struct ahash_request *areq, unsigned int length,
  1488. unsigned int offset,
  1489. void (*callback) (struct device *dev,
  1490. struct talitos_desc *desc,
  1491. void *context, int error))
  1492. {
  1493. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1494. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1495. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1496. struct device *dev = ctx->dev;
  1497. struct talitos_desc *desc = &edesc->desc;
  1498. int ret;
  1499. bool sync_needed = false;
  1500. struct talitos_private *priv = dev_get_drvdata(dev);
  1501. bool is_sec1 = has_ftr_sec1(priv);
  1502. int sg_count;
  1503. /* first DWORD empty */
  1504. /* hash context in */
  1505. if (!req_ctx->first || req_ctx->swinit) {
  1506. to_talitos_ptr(&desc->ptr[1], ctx->dma_hw_context,
  1507. req_ctx->hw_context_size, is_sec1);
  1508. req_ctx->swinit = 0;
  1509. }
  1510. /* Indicate next op is not the first. */
  1511. req_ctx->first = 0;
  1512. /* HMAC key */
  1513. if (ctx->keylen)
  1514. to_talitos_ptr(&desc->ptr[2], ctx->dma_key, ctx->keylen,
  1515. is_sec1);
  1516. if (is_sec1 && req_ctx->nbuf)
  1517. length -= req_ctx->nbuf;
  1518. sg_count = edesc->src_nents ?: 1;
  1519. if (is_sec1 && sg_count > 1)
  1520. sg_pcopy_to_buffer(req_ctx->psrc, sg_count,
  1521. edesc->buf + sizeof(struct talitos_desc),
  1522. length, req_ctx->nbuf);
  1523. else if (length)
  1524. sg_count = dma_map_sg(dev, req_ctx->psrc, sg_count,
  1525. DMA_TO_DEVICE);
  1526. /*
  1527. * data in
  1528. */
  1529. if (is_sec1 && req_ctx->nbuf) {
  1530. to_talitos_ptr(&desc->ptr[3], ctx->dma_buf, req_ctx->nbuf,
  1531. is_sec1);
  1532. } else {
  1533. sg_count = talitos_sg_map(dev, req_ctx->psrc, length, edesc,
  1534. &desc->ptr[3], sg_count, offset, 0);
  1535. if (sg_count > 1)
  1536. sync_needed = true;
  1537. }
  1538. /* fifth DWORD empty */
  1539. /* hash/HMAC out -or- hash context out */
  1540. if (req_ctx->last)
  1541. map_single_talitos_ptr(dev, &desc->ptr[5],
  1542. crypto_ahash_digestsize(tfm),
  1543. areq->result, DMA_FROM_DEVICE);
  1544. else
  1545. to_talitos_ptr(&desc->ptr[5], ctx->dma_hw_context,
  1546. req_ctx->hw_context_size, is_sec1);
  1547. /* last DWORD empty */
  1548. if (is_sec1 && from_talitos_ptr_len(&desc->ptr[3], true) == 0)
  1549. talitos_handle_buggy_hash(ctx, edesc, &desc->ptr[3]);
  1550. if (is_sec1 && req_ctx->nbuf && length) {
  1551. struct talitos_desc *desc2 = desc + 1;
  1552. dma_addr_t next_desc;
  1553. memset(desc2, 0, sizeof(*desc2));
  1554. desc2->hdr = desc->hdr;
  1555. desc2->hdr &= ~DESC_HDR_MODE0_MDEU_INIT;
  1556. desc2->hdr1 = desc2->hdr;
  1557. desc->hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
  1558. desc->hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1559. desc->hdr &= ~DESC_HDR_DONE_NOTIFY;
  1560. to_talitos_ptr(&desc2->ptr[1], ctx->dma_hw_context,
  1561. req_ctx->hw_context_size, is_sec1);
  1562. copy_talitos_ptr(&desc2->ptr[2], &desc->ptr[2], is_sec1);
  1563. sg_count = talitos_sg_map(dev, req_ctx->psrc, length, edesc,
  1564. &desc2->ptr[3], sg_count, offset, 0);
  1565. if (sg_count > 1)
  1566. sync_needed = true;
  1567. copy_talitos_ptr(&desc2->ptr[5], &desc->ptr[5], is_sec1);
  1568. if (req_ctx->last)
  1569. to_talitos_ptr(&desc->ptr[5], ctx->dma_hw_context,
  1570. req_ctx->hw_context_size, is_sec1);
  1571. next_desc = dma_map_single(dev, &desc2->hdr1, TALITOS_DESC_SIZE,
  1572. DMA_BIDIRECTIONAL);
  1573. desc->next_desc = cpu_to_be32(next_desc);
  1574. }
  1575. if (sync_needed)
  1576. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1577. edesc->dma_len, DMA_BIDIRECTIONAL);
  1578. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1579. if (ret != -EINPROGRESS) {
  1580. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1581. kfree(edesc);
  1582. }
  1583. return ret;
  1584. }
  1585. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1586. unsigned int nbytes)
  1587. {
  1588. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1589. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1590. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1591. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1592. bool is_sec1 = has_ftr_sec1(priv);
  1593. if (is_sec1)
  1594. nbytes -= req_ctx->nbuf;
  1595. return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, NULL, 0,
  1596. nbytes, 0, 0, 0, areq->base.flags, false);
  1597. }
  1598. static int ahash_init(struct ahash_request *areq)
  1599. {
  1600. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1601. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1602. struct device *dev = ctx->dev;
  1603. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1604. unsigned int size;
  1605. struct talitos_private *priv = dev_get_drvdata(dev);
  1606. bool is_sec1 = has_ftr_sec1(priv);
  1607. /* Initialize the context */
  1608. req_ctx->nbuf = 0;
  1609. req_ctx->first = 1; /* first indicates h/w must init its context */
  1610. req_ctx->swinit = 0; /* assume h/w init of context */
  1611. size = (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1612. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1613. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1614. req_ctx->hw_context_size = size;
  1615. if (ctx->dma_hw_context)
  1616. dma_unmap_single(dev, ctx->dma_hw_context, size,
  1617. DMA_BIDIRECTIONAL);
  1618. ctx->dma_hw_context = dma_map_single(dev, req_ctx->hw_context, size,
  1619. DMA_BIDIRECTIONAL);
  1620. if (ctx->dma_buf)
  1621. dma_unmap_single(dev, ctx->dma_buf, sizeof(req_ctx->buf),
  1622. DMA_TO_DEVICE);
  1623. if (is_sec1)
  1624. ctx->dma_buf = dma_map_single(dev, req_ctx->buf,
  1625. sizeof(req_ctx->buf),
  1626. DMA_TO_DEVICE);
  1627. return 0;
  1628. }
  1629. /*
  1630. * on h/w without explicit sha224 support, we initialize h/w context
  1631. * manually with sha224 constants, and tell it to run sha256.
  1632. */
  1633. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1634. {
  1635. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1636. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1637. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1638. struct device *dev = ctx->dev;
  1639. ahash_init(areq);
  1640. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1641. req_ctx->hw_context[0] = SHA224_H0;
  1642. req_ctx->hw_context[1] = SHA224_H1;
  1643. req_ctx->hw_context[2] = SHA224_H2;
  1644. req_ctx->hw_context[3] = SHA224_H3;
  1645. req_ctx->hw_context[4] = SHA224_H4;
  1646. req_ctx->hw_context[5] = SHA224_H5;
  1647. req_ctx->hw_context[6] = SHA224_H6;
  1648. req_ctx->hw_context[7] = SHA224_H7;
  1649. /* init 64-bit count */
  1650. req_ctx->hw_context[8] = 0;
  1651. req_ctx->hw_context[9] = 0;
  1652. dma_sync_single_for_device(dev, ctx->dma_hw_context,
  1653. req_ctx->hw_context_size, DMA_TO_DEVICE);
  1654. return 0;
  1655. }
  1656. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1657. {
  1658. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1659. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1660. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1661. struct talitos_edesc *edesc;
  1662. unsigned int blocksize =
  1663. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1664. unsigned int nbytes_to_hash;
  1665. unsigned int to_hash_later;
  1666. unsigned int nsg;
  1667. int nents;
  1668. struct device *dev = ctx->dev;
  1669. struct talitos_private *priv = dev_get_drvdata(dev);
  1670. bool is_sec1 = has_ftr_sec1(priv);
  1671. int offset = 0;
  1672. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1673. /* Buffer up to one whole block */
  1674. nents = sg_nents_for_len(areq->src, nbytes);
  1675. if (nents < 0) {
  1676. dev_err(ctx->dev, "Invalid number of src SG.\n");
  1677. return nents;
  1678. }
  1679. sg_copy_to_buffer(areq->src, nents,
  1680. req_ctx->buf + req_ctx->nbuf, nbytes);
  1681. req_ctx->nbuf += nbytes;
  1682. return 0;
  1683. }
  1684. /* At least (blocksize + 1) bytes are available to hash */
  1685. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1686. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1687. if (req_ctx->last)
  1688. to_hash_later = 0;
  1689. else if (to_hash_later)
  1690. /* There is a partial block. Hash the full block(s) now */
  1691. nbytes_to_hash -= to_hash_later;
  1692. else {
  1693. /* Keep one block buffered */
  1694. nbytes_to_hash -= blocksize;
  1695. to_hash_later = blocksize;
  1696. }
  1697. /* Chain in any previously buffered data */
  1698. if (!is_sec1 && req_ctx->nbuf) {
  1699. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1700. sg_init_table(req_ctx->bufsl, nsg);
  1701. sg_set_buf(req_ctx->bufsl, req_ctx->buf, req_ctx->nbuf);
  1702. if (nsg > 1)
  1703. sg_chain(req_ctx->bufsl, 2, areq->src);
  1704. req_ctx->psrc = req_ctx->bufsl;
  1705. } else if (is_sec1 && req_ctx->nbuf && req_ctx->nbuf < blocksize) {
  1706. if (nbytes_to_hash > blocksize)
  1707. offset = blocksize - req_ctx->nbuf;
  1708. else
  1709. offset = nbytes_to_hash - req_ctx->nbuf;
  1710. nents = sg_nents_for_len(areq->src, offset);
  1711. if (nents < 0) {
  1712. dev_err(ctx->dev, "Invalid number of src SG.\n");
  1713. return nents;
  1714. }
  1715. sg_copy_to_buffer(areq->src, nents,
  1716. req_ctx->buf + req_ctx->nbuf, offset);
  1717. req_ctx->nbuf += offset;
  1718. req_ctx->psrc = areq->src;
  1719. } else
  1720. req_ctx->psrc = areq->src;
  1721. if (to_hash_later) {
  1722. nents = sg_nents_for_len(areq->src, nbytes);
  1723. if (nents < 0) {
  1724. dev_err(ctx->dev, "Invalid number of src SG.\n");
  1725. return nents;
  1726. }
  1727. sg_pcopy_to_buffer(areq->src, nents,
  1728. req_ctx->bufnext,
  1729. to_hash_later,
  1730. nbytes - to_hash_later);
  1731. }
  1732. req_ctx->to_hash_later = to_hash_later;
  1733. /* Allocate extended descriptor */
  1734. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1735. if (IS_ERR(edesc))
  1736. return PTR_ERR(edesc);
  1737. edesc->desc.hdr = ctx->desc_hdr_template;
  1738. /* On last one, request SEC to pad; otherwise continue */
  1739. if (req_ctx->last)
  1740. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1741. else
  1742. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1743. /* request SEC to INIT hash. */
  1744. if (req_ctx->first && !req_ctx->swinit)
  1745. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1746. if (is_sec1)
  1747. dma_sync_single_for_device(dev, ctx->dma_buf,
  1748. req_ctx->nbuf, DMA_TO_DEVICE);
  1749. /* When the tfm context has a keylen, it's an HMAC.
  1750. * A first or last (ie. not middle) descriptor must request HMAC.
  1751. */
  1752. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1753. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1754. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash, offset,
  1755. ahash_done);
  1756. }
  1757. static int ahash_update(struct ahash_request *areq)
  1758. {
  1759. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1760. req_ctx->last = 0;
  1761. return ahash_process_req(areq, areq->nbytes);
  1762. }
  1763. static int ahash_final(struct ahash_request *areq)
  1764. {
  1765. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1766. req_ctx->last = 1;
  1767. return ahash_process_req(areq, 0);
  1768. }
  1769. static int ahash_finup(struct ahash_request *areq)
  1770. {
  1771. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1772. req_ctx->last = 1;
  1773. return ahash_process_req(areq, areq->nbytes);
  1774. }
  1775. static int ahash_digest(struct ahash_request *areq)
  1776. {
  1777. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1778. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1779. ahash->init(areq);
  1780. req_ctx->last = 1;
  1781. return ahash_process_req(areq, areq->nbytes);
  1782. }
  1783. static int ahash_export(struct ahash_request *areq, void *out)
  1784. {
  1785. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1786. struct talitos_export_state *export = out;
  1787. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1788. struct talitos_ctx *ctx = crypto_ahash_ctx(ahash);
  1789. struct device *dev = ctx->dev;
  1790. dma_sync_single_for_cpu(dev, ctx->dma_hw_context,
  1791. req_ctx->hw_context_size, DMA_FROM_DEVICE);
  1792. memcpy(export->hw_context, req_ctx->hw_context,
  1793. req_ctx->hw_context_size);
  1794. memcpy(export->buf, req_ctx->buf, req_ctx->nbuf);
  1795. export->swinit = req_ctx->swinit;
  1796. export->first = req_ctx->first;
  1797. export->last = req_ctx->last;
  1798. export->to_hash_later = req_ctx->to_hash_later;
  1799. export->nbuf = req_ctx->nbuf;
  1800. return 0;
  1801. }
  1802. static int ahash_import(struct ahash_request *areq, const void *in)
  1803. {
  1804. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1805. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1806. const struct talitos_export_state *export = in;
  1807. unsigned int size;
  1808. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1809. struct device *dev = ctx->dev;
  1810. struct talitos_private *priv = dev_get_drvdata(dev);
  1811. bool is_sec1 = has_ftr_sec1(priv);
  1812. memset(req_ctx, 0, sizeof(*req_ctx));
  1813. size = (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1814. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1815. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1816. req_ctx->hw_context_size = size;
  1817. if (ctx->dma_hw_context)
  1818. dma_unmap_single(dev, ctx->dma_hw_context, size,
  1819. DMA_BIDIRECTIONAL);
  1820. memcpy(req_ctx->hw_context, export->hw_context, size);
  1821. ctx->dma_hw_context = dma_map_single(dev, req_ctx->hw_context, size,
  1822. DMA_BIDIRECTIONAL);
  1823. if (ctx->dma_buf)
  1824. dma_unmap_single(dev, ctx->dma_buf, sizeof(req_ctx->buf),
  1825. DMA_TO_DEVICE);
  1826. memcpy(req_ctx->buf, export->buf, export->nbuf);
  1827. if (is_sec1)
  1828. ctx->dma_buf = dma_map_single(dev, req_ctx->buf,
  1829. sizeof(req_ctx->buf),
  1830. DMA_TO_DEVICE);
  1831. req_ctx->swinit = export->swinit;
  1832. req_ctx->first = export->first;
  1833. req_ctx->last = export->last;
  1834. req_ctx->to_hash_later = export->to_hash_later;
  1835. req_ctx->nbuf = export->nbuf;
  1836. return 0;
  1837. }
  1838. struct keyhash_result {
  1839. struct completion completion;
  1840. int err;
  1841. };
  1842. static void keyhash_complete(struct crypto_async_request *req, int err)
  1843. {
  1844. struct keyhash_result *res = req->data;
  1845. if (err == -EINPROGRESS)
  1846. return;
  1847. res->err = err;
  1848. complete(&res->completion);
  1849. }
  1850. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1851. u8 *hash)
  1852. {
  1853. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1854. struct scatterlist sg[1];
  1855. struct ahash_request *req;
  1856. struct keyhash_result hresult;
  1857. int ret;
  1858. init_completion(&hresult.completion);
  1859. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1860. if (!req)
  1861. return -ENOMEM;
  1862. /* Keep tfm keylen == 0 during hash of the long key */
  1863. ctx->keylen = 0;
  1864. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1865. keyhash_complete, &hresult);
  1866. sg_init_one(&sg[0], key, keylen);
  1867. ahash_request_set_crypt(req, sg, hash, keylen);
  1868. ret = crypto_ahash_digest(req);
  1869. switch (ret) {
  1870. case 0:
  1871. break;
  1872. case -EINPROGRESS:
  1873. case -EBUSY:
  1874. ret = wait_for_completion_interruptible(
  1875. &hresult.completion);
  1876. if (!ret)
  1877. ret = hresult.err;
  1878. break;
  1879. default:
  1880. break;
  1881. }
  1882. ahash_request_free(req);
  1883. return ret;
  1884. }
  1885. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1886. unsigned int keylen)
  1887. {
  1888. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1889. struct device *dev = ctx->dev;
  1890. unsigned int blocksize =
  1891. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1892. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1893. unsigned int keysize = keylen;
  1894. u8 hash[SHA512_DIGEST_SIZE];
  1895. int ret;
  1896. if (keylen <= blocksize)
  1897. memcpy(ctx->key, key, keysize);
  1898. else {
  1899. /* Must get the hash of the long key */
  1900. ret = keyhash(tfm, key, keylen, hash);
  1901. if (ret) {
  1902. crypto_ahash_set_flags(tfm, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1903. return -EINVAL;
  1904. }
  1905. keysize = digestsize;
  1906. memcpy(ctx->key, hash, digestsize);
  1907. }
  1908. if (ctx->keylen)
  1909. dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
  1910. ctx->keylen = keysize;
  1911. ctx->dma_key = dma_map_single(dev, ctx->key, keysize, DMA_TO_DEVICE);
  1912. return 0;
  1913. }
  1914. struct talitos_alg_template {
  1915. u32 type;
  1916. u32 priority;
  1917. union {
  1918. struct crypto_alg crypto;
  1919. struct ahash_alg hash;
  1920. struct aead_alg aead;
  1921. } alg;
  1922. __be32 desc_hdr_template;
  1923. };
  1924. static struct talitos_alg_template driver_algs[] = {
  1925. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1926. { .type = CRYPTO_ALG_TYPE_AEAD,
  1927. .alg.aead = {
  1928. .base = {
  1929. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1930. .cra_driver_name = "authenc-hmac-sha1-"
  1931. "cbc-aes-talitos",
  1932. .cra_blocksize = AES_BLOCK_SIZE,
  1933. .cra_flags = CRYPTO_ALG_ASYNC,
  1934. },
  1935. .ivsize = AES_BLOCK_SIZE,
  1936. .maxauthsize = SHA1_DIGEST_SIZE,
  1937. },
  1938. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1939. DESC_HDR_SEL0_AESU |
  1940. DESC_HDR_MODE0_AESU_CBC |
  1941. DESC_HDR_SEL1_MDEUA |
  1942. DESC_HDR_MODE1_MDEU_INIT |
  1943. DESC_HDR_MODE1_MDEU_PAD |
  1944. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1945. },
  1946. { .type = CRYPTO_ALG_TYPE_AEAD,
  1947. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  1948. .alg.aead = {
  1949. .base = {
  1950. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1951. .cra_driver_name = "authenc-hmac-sha1-"
  1952. "cbc-aes-talitos",
  1953. .cra_blocksize = AES_BLOCK_SIZE,
  1954. .cra_flags = CRYPTO_ALG_ASYNC,
  1955. },
  1956. .ivsize = AES_BLOCK_SIZE,
  1957. .maxauthsize = SHA1_DIGEST_SIZE,
  1958. },
  1959. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  1960. DESC_HDR_SEL0_AESU |
  1961. DESC_HDR_MODE0_AESU_CBC |
  1962. DESC_HDR_SEL1_MDEUA |
  1963. DESC_HDR_MODE1_MDEU_INIT |
  1964. DESC_HDR_MODE1_MDEU_PAD |
  1965. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1966. },
  1967. { .type = CRYPTO_ALG_TYPE_AEAD,
  1968. .alg.aead = {
  1969. .base = {
  1970. .cra_name = "authenc(hmac(sha1),"
  1971. "cbc(des3_ede))",
  1972. .cra_driver_name = "authenc-hmac-sha1-"
  1973. "cbc-3des-talitos",
  1974. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1975. .cra_flags = CRYPTO_ALG_ASYNC,
  1976. },
  1977. .ivsize = DES3_EDE_BLOCK_SIZE,
  1978. .maxauthsize = SHA1_DIGEST_SIZE,
  1979. },
  1980. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1981. DESC_HDR_SEL0_DEU |
  1982. DESC_HDR_MODE0_DEU_CBC |
  1983. DESC_HDR_MODE0_DEU_3DES |
  1984. DESC_HDR_SEL1_MDEUA |
  1985. DESC_HDR_MODE1_MDEU_INIT |
  1986. DESC_HDR_MODE1_MDEU_PAD |
  1987. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1988. },
  1989. { .type = CRYPTO_ALG_TYPE_AEAD,
  1990. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  1991. .alg.aead = {
  1992. .base = {
  1993. .cra_name = "authenc(hmac(sha1),"
  1994. "cbc(des3_ede))",
  1995. .cra_driver_name = "authenc-hmac-sha1-"
  1996. "cbc-3des-talitos",
  1997. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1998. .cra_flags = CRYPTO_ALG_ASYNC,
  1999. },
  2000. .ivsize = DES3_EDE_BLOCK_SIZE,
  2001. .maxauthsize = SHA1_DIGEST_SIZE,
  2002. },
  2003. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2004. DESC_HDR_SEL0_DEU |
  2005. DESC_HDR_MODE0_DEU_CBC |
  2006. DESC_HDR_MODE0_DEU_3DES |
  2007. DESC_HDR_SEL1_MDEUA |
  2008. DESC_HDR_MODE1_MDEU_INIT |
  2009. DESC_HDR_MODE1_MDEU_PAD |
  2010. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  2011. },
  2012. { .type = CRYPTO_ALG_TYPE_AEAD,
  2013. .alg.aead = {
  2014. .base = {
  2015. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  2016. .cra_driver_name = "authenc-hmac-sha224-"
  2017. "cbc-aes-talitos",
  2018. .cra_blocksize = AES_BLOCK_SIZE,
  2019. .cra_flags = CRYPTO_ALG_ASYNC,
  2020. },
  2021. .ivsize = AES_BLOCK_SIZE,
  2022. .maxauthsize = SHA224_DIGEST_SIZE,
  2023. },
  2024. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2025. DESC_HDR_SEL0_AESU |
  2026. DESC_HDR_MODE0_AESU_CBC |
  2027. DESC_HDR_SEL1_MDEUA |
  2028. DESC_HDR_MODE1_MDEU_INIT |
  2029. DESC_HDR_MODE1_MDEU_PAD |
  2030. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  2031. },
  2032. { .type = CRYPTO_ALG_TYPE_AEAD,
  2033. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2034. .alg.aead = {
  2035. .base = {
  2036. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  2037. .cra_driver_name = "authenc-hmac-sha224-"
  2038. "cbc-aes-talitos",
  2039. .cra_blocksize = AES_BLOCK_SIZE,
  2040. .cra_flags = CRYPTO_ALG_ASYNC,
  2041. },
  2042. .ivsize = AES_BLOCK_SIZE,
  2043. .maxauthsize = SHA224_DIGEST_SIZE,
  2044. },
  2045. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2046. DESC_HDR_SEL0_AESU |
  2047. DESC_HDR_MODE0_AESU_CBC |
  2048. DESC_HDR_SEL1_MDEUA |
  2049. DESC_HDR_MODE1_MDEU_INIT |
  2050. DESC_HDR_MODE1_MDEU_PAD |
  2051. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  2052. },
  2053. { .type = CRYPTO_ALG_TYPE_AEAD,
  2054. .alg.aead = {
  2055. .base = {
  2056. .cra_name = "authenc(hmac(sha224),"
  2057. "cbc(des3_ede))",
  2058. .cra_driver_name = "authenc-hmac-sha224-"
  2059. "cbc-3des-talitos",
  2060. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2061. .cra_flags = CRYPTO_ALG_ASYNC,
  2062. },
  2063. .ivsize = DES3_EDE_BLOCK_SIZE,
  2064. .maxauthsize = SHA224_DIGEST_SIZE,
  2065. },
  2066. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2067. DESC_HDR_SEL0_DEU |
  2068. DESC_HDR_MODE0_DEU_CBC |
  2069. DESC_HDR_MODE0_DEU_3DES |
  2070. DESC_HDR_SEL1_MDEUA |
  2071. DESC_HDR_MODE1_MDEU_INIT |
  2072. DESC_HDR_MODE1_MDEU_PAD |
  2073. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  2074. },
  2075. { .type = CRYPTO_ALG_TYPE_AEAD,
  2076. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2077. .alg.aead = {
  2078. .base = {
  2079. .cra_name = "authenc(hmac(sha224),"
  2080. "cbc(des3_ede))",
  2081. .cra_driver_name = "authenc-hmac-sha224-"
  2082. "cbc-3des-talitos",
  2083. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2084. .cra_flags = CRYPTO_ALG_ASYNC,
  2085. },
  2086. .ivsize = DES3_EDE_BLOCK_SIZE,
  2087. .maxauthsize = SHA224_DIGEST_SIZE,
  2088. },
  2089. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2090. DESC_HDR_SEL0_DEU |
  2091. DESC_HDR_MODE0_DEU_CBC |
  2092. DESC_HDR_MODE0_DEU_3DES |
  2093. DESC_HDR_SEL1_MDEUA |
  2094. DESC_HDR_MODE1_MDEU_INIT |
  2095. DESC_HDR_MODE1_MDEU_PAD |
  2096. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  2097. },
  2098. { .type = CRYPTO_ALG_TYPE_AEAD,
  2099. .alg.aead = {
  2100. .base = {
  2101. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  2102. .cra_driver_name = "authenc-hmac-sha256-"
  2103. "cbc-aes-talitos",
  2104. .cra_blocksize = AES_BLOCK_SIZE,
  2105. .cra_flags = CRYPTO_ALG_ASYNC,
  2106. },
  2107. .ivsize = AES_BLOCK_SIZE,
  2108. .maxauthsize = SHA256_DIGEST_SIZE,
  2109. },
  2110. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2111. DESC_HDR_SEL0_AESU |
  2112. DESC_HDR_MODE0_AESU_CBC |
  2113. DESC_HDR_SEL1_MDEUA |
  2114. DESC_HDR_MODE1_MDEU_INIT |
  2115. DESC_HDR_MODE1_MDEU_PAD |
  2116. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2117. },
  2118. { .type = CRYPTO_ALG_TYPE_AEAD,
  2119. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2120. .alg.aead = {
  2121. .base = {
  2122. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  2123. .cra_driver_name = "authenc-hmac-sha256-"
  2124. "cbc-aes-talitos",
  2125. .cra_blocksize = AES_BLOCK_SIZE,
  2126. .cra_flags = CRYPTO_ALG_ASYNC,
  2127. },
  2128. .ivsize = AES_BLOCK_SIZE,
  2129. .maxauthsize = SHA256_DIGEST_SIZE,
  2130. },
  2131. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2132. DESC_HDR_SEL0_AESU |
  2133. DESC_HDR_MODE0_AESU_CBC |
  2134. DESC_HDR_SEL1_MDEUA |
  2135. DESC_HDR_MODE1_MDEU_INIT |
  2136. DESC_HDR_MODE1_MDEU_PAD |
  2137. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2138. },
  2139. { .type = CRYPTO_ALG_TYPE_AEAD,
  2140. .alg.aead = {
  2141. .base = {
  2142. .cra_name = "authenc(hmac(sha256),"
  2143. "cbc(des3_ede))",
  2144. .cra_driver_name = "authenc-hmac-sha256-"
  2145. "cbc-3des-talitos",
  2146. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2147. .cra_flags = CRYPTO_ALG_ASYNC,
  2148. },
  2149. .ivsize = DES3_EDE_BLOCK_SIZE,
  2150. .maxauthsize = SHA256_DIGEST_SIZE,
  2151. },
  2152. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2153. DESC_HDR_SEL0_DEU |
  2154. DESC_HDR_MODE0_DEU_CBC |
  2155. DESC_HDR_MODE0_DEU_3DES |
  2156. DESC_HDR_SEL1_MDEUA |
  2157. DESC_HDR_MODE1_MDEU_INIT |
  2158. DESC_HDR_MODE1_MDEU_PAD |
  2159. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2160. },
  2161. { .type = CRYPTO_ALG_TYPE_AEAD,
  2162. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2163. .alg.aead = {
  2164. .base = {
  2165. .cra_name = "authenc(hmac(sha256),"
  2166. "cbc(des3_ede))",
  2167. .cra_driver_name = "authenc-hmac-sha256-"
  2168. "cbc-3des-talitos",
  2169. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2170. .cra_flags = CRYPTO_ALG_ASYNC,
  2171. },
  2172. .ivsize = DES3_EDE_BLOCK_SIZE,
  2173. .maxauthsize = SHA256_DIGEST_SIZE,
  2174. },
  2175. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2176. DESC_HDR_SEL0_DEU |
  2177. DESC_HDR_MODE0_DEU_CBC |
  2178. DESC_HDR_MODE0_DEU_3DES |
  2179. DESC_HDR_SEL1_MDEUA |
  2180. DESC_HDR_MODE1_MDEU_INIT |
  2181. DESC_HDR_MODE1_MDEU_PAD |
  2182. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2183. },
  2184. { .type = CRYPTO_ALG_TYPE_AEAD,
  2185. .alg.aead = {
  2186. .base = {
  2187. .cra_name = "authenc(hmac(sha384),cbc(aes))",
  2188. .cra_driver_name = "authenc-hmac-sha384-"
  2189. "cbc-aes-talitos",
  2190. .cra_blocksize = AES_BLOCK_SIZE,
  2191. .cra_flags = CRYPTO_ALG_ASYNC,
  2192. },
  2193. .ivsize = AES_BLOCK_SIZE,
  2194. .maxauthsize = SHA384_DIGEST_SIZE,
  2195. },
  2196. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2197. DESC_HDR_SEL0_AESU |
  2198. DESC_HDR_MODE0_AESU_CBC |
  2199. DESC_HDR_SEL1_MDEUB |
  2200. DESC_HDR_MODE1_MDEU_INIT |
  2201. DESC_HDR_MODE1_MDEU_PAD |
  2202. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  2203. },
  2204. { .type = CRYPTO_ALG_TYPE_AEAD,
  2205. .alg.aead = {
  2206. .base = {
  2207. .cra_name = "authenc(hmac(sha384),"
  2208. "cbc(des3_ede))",
  2209. .cra_driver_name = "authenc-hmac-sha384-"
  2210. "cbc-3des-talitos",
  2211. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2212. .cra_flags = CRYPTO_ALG_ASYNC,
  2213. },
  2214. .ivsize = DES3_EDE_BLOCK_SIZE,
  2215. .maxauthsize = SHA384_DIGEST_SIZE,
  2216. },
  2217. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2218. DESC_HDR_SEL0_DEU |
  2219. DESC_HDR_MODE0_DEU_CBC |
  2220. DESC_HDR_MODE0_DEU_3DES |
  2221. DESC_HDR_SEL1_MDEUB |
  2222. DESC_HDR_MODE1_MDEU_INIT |
  2223. DESC_HDR_MODE1_MDEU_PAD |
  2224. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  2225. },
  2226. { .type = CRYPTO_ALG_TYPE_AEAD,
  2227. .alg.aead = {
  2228. .base = {
  2229. .cra_name = "authenc(hmac(sha512),cbc(aes))",
  2230. .cra_driver_name = "authenc-hmac-sha512-"
  2231. "cbc-aes-talitos",
  2232. .cra_blocksize = AES_BLOCK_SIZE,
  2233. .cra_flags = CRYPTO_ALG_ASYNC,
  2234. },
  2235. .ivsize = AES_BLOCK_SIZE,
  2236. .maxauthsize = SHA512_DIGEST_SIZE,
  2237. },
  2238. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2239. DESC_HDR_SEL0_AESU |
  2240. DESC_HDR_MODE0_AESU_CBC |
  2241. DESC_HDR_SEL1_MDEUB |
  2242. DESC_HDR_MODE1_MDEU_INIT |
  2243. DESC_HDR_MODE1_MDEU_PAD |
  2244. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  2245. },
  2246. { .type = CRYPTO_ALG_TYPE_AEAD,
  2247. .alg.aead = {
  2248. .base = {
  2249. .cra_name = "authenc(hmac(sha512),"
  2250. "cbc(des3_ede))",
  2251. .cra_driver_name = "authenc-hmac-sha512-"
  2252. "cbc-3des-talitos",
  2253. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2254. .cra_flags = CRYPTO_ALG_ASYNC,
  2255. },
  2256. .ivsize = DES3_EDE_BLOCK_SIZE,
  2257. .maxauthsize = SHA512_DIGEST_SIZE,
  2258. },
  2259. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2260. DESC_HDR_SEL0_DEU |
  2261. DESC_HDR_MODE0_DEU_CBC |
  2262. DESC_HDR_MODE0_DEU_3DES |
  2263. DESC_HDR_SEL1_MDEUB |
  2264. DESC_HDR_MODE1_MDEU_INIT |
  2265. DESC_HDR_MODE1_MDEU_PAD |
  2266. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  2267. },
  2268. { .type = CRYPTO_ALG_TYPE_AEAD,
  2269. .alg.aead = {
  2270. .base = {
  2271. .cra_name = "authenc(hmac(md5),cbc(aes))",
  2272. .cra_driver_name = "authenc-hmac-md5-"
  2273. "cbc-aes-talitos",
  2274. .cra_blocksize = AES_BLOCK_SIZE,
  2275. .cra_flags = CRYPTO_ALG_ASYNC,
  2276. },
  2277. .ivsize = AES_BLOCK_SIZE,
  2278. .maxauthsize = MD5_DIGEST_SIZE,
  2279. },
  2280. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2281. DESC_HDR_SEL0_AESU |
  2282. DESC_HDR_MODE0_AESU_CBC |
  2283. DESC_HDR_SEL1_MDEUA |
  2284. DESC_HDR_MODE1_MDEU_INIT |
  2285. DESC_HDR_MODE1_MDEU_PAD |
  2286. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2287. },
  2288. { .type = CRYPTO_ALG_TYPE_AEAD,
  2289. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2290. .alg.aead = {
  2291. .base = {
  2292. .cra_name = "authenc(hmac(md5),cbc(aes))",
  2293. .cra_driver_name = "authenc-hmac-md5-"
  2294. "cbc-aes-talitos",
  2295. .cra_blocksize = AES_BLOCK_SIZE,
  2296. .cra_flags = CRYPTO_ALG_ASYNC,
  2297. },
  2298. .ivsize = AES_BLOCK_SIZE,
  2299. .maxauthsize = MD5_DIGEST_SIZE,
  2300. },
  2301. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2302. DESC_HDR_SEL0_AESU |
  2303. DESC_HDR_MODE0_AESU_CBC |
  2304. DESC_HDR_SEL1_MDEUA |
  2305. DESC_HDR_MODE1_MDEU_INIT |
  2306. DESC_HDR_MODE1_MDEU_PAD |
  2307. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2308. },
  2309. { .type = CRYPTO_ALG_TYPE_AEAD,
  2310. .alg.aead = {
  2311. .base = {
  2312. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  2313. .cra_driver_name = "authenc-hmac-md5-"
  2314. "cbc-3des-talitos",
  2315. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2316. .cra_flags = CRYPTO_ALG_ASYNC,
  2317. },
  2318. .ivsize = DES3_EDE_BLOCK_SIZE,
  2319. .maxauthsize = MD5_DIGEST_SIZE,
  2320. },
  2321. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2322. DESC_HDR_SEL0_DEU |
  2323. DESC_HDR_MODE0_DEU_CBC |
  2324. DESC_HDR_MODE0_DEU_3DES |
  2325. DESC_HDR_SEL1_MDEUA |
  2326. DESC_HDR_MODE1_MDEU_INIT |
  2327. DESC_HDR_MODE1_MDEU_PAD |
  2328. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2329. },
  2330. { .type = CRYPTO_ALG_TYPE_AEAD,
  2331. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2332. .alg.aead = {
  2333. .base = {
  2334. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  2335. .cra_driver_name = "authenc-hmac-md5-"
  2336. "cbc-3des-talitos",
  2337. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2338. .cra_flags = CRYPTO_ALG_ASYNC,
  2339. },
  2340. .ivsize = DES3_EDE_BLOCK_SIZE,
  2341. .maxauthsize = MD5_DIGEST_SIZE,
  2342. },
  2343. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2344. DESC_HDR_SEL0_DEU |
  2345. DESC_HDR_MODE0_DEU_CBC |
  2346. DESC_HDR_MODE0_DEU_3DES |
  2347. DESC_HDR_SEL1_MDEUA |
  2348. DESC_HDR_MODE1_MDEU_INIT |
  2349. DESC_HDR_MODE1_MDEU_PAD |
  2350. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2351. },
  2352. /* ABLKCIPHER algorithms. */
  2353. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2354. .alg.crypto = {
  2355. .cra_name = "ecb(aes)",
  2356. .cra_driver_name = "ecb-aes-talitos",
  2357. .cra_blocksize = AES_BLOCK_SIZE,
  2358. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2359. CRYPTO_ALG_ASYNC,
  2360. .cra_ablkcipher = {
  2361. .min_keysize = AES_MIN_KEY_SIZE,
  2362. .max_keysize = AES_MAX_KEY_SIZE,
  2363. .ivsize = AES_BLOCK_SIZE,
  2364. }
  2365. },
  2366. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2367. DESC_HDR_SEL0_AESU,
  2368. },
  2369. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2370. .alg.crypto = {
  2371. .cra_name = "cbc(aes)",
  2372. .cra_driver_name = "cbc-aes-talitos",
  2373. .cra_blocksize = AES_BLOCK_SIZE,
  2374. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2375. CRYPTO_ALG_ASYNC,
  2376. .cra_ablkcipher = {
  2377. .min_keysize = AES_MIN_KEY_SIZE,
  2378. .max_keysize = AES_MAX_KEY_SIZE,
  2379. .ivsize = AES_BLOCK_SIZE,
  2380. }
  2381. },
  2382. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2383. DESC_HDR_SEL0_AESU |
  2384. DESC_HDR_MODE0_AESU_CBC,
  2385. },
  2386. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2387. .alg.crypto = {
  2388. .cra_name = "ctr(aes)",
  2389. .cra_driver_name = "ctr-aes-talitos",
  2390. .cra_blocksize = AES_BLOCK_SIZE,
  2391. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2392. CRYPTO_ALG_ASYNC,
  2393. .cra_ablkcipher = {
  2394. .min_keysize = AES_MIN_KEY_SIZE,
  2395. .max_keysize = AES_MAX_KEY_SIZE,
  2396. .ivsize = AES_BLOCK_SIZE,
  2397. }
  2398. },
  2399. .desc_hdr_template = DESC_HDR_TYPE_AESU_CTR_NONSNOOP |
  2400. DESC_HDR_SEL0_AESU |
  2401. DESC_HDR_MODE0_AESU_CTR,
  2402. },
  2403. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2404. .alg.crypto = {
  2405. .cra_name = "ecb(des)",
  2406. .cra_driver_name = "ecb-des-talitos",
  2407. .cra_blocksize = DES_BLOCK_SIZE,
  2408. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2409. CRYPTO_ALG_ASYNC,
  2410. .cra_ablkcipher = {
  2411. .min_keysize = DES_KEY_SIZE,
  2412. .max_keysize = DES_KEY_SIZE,
  2413. .ivsize = DES_BLOCK_SIZE,
  2414. }
  2415. },
  2416. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2417. DESC_HDR_SEL0_DEU,
  2418. },
  2419. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2420. .alg.crypto = {
  2421. .cra_name = "cbc(des)",
  2422. .cra_driver_name = "cbc-des-talitos",
  2423. .cra_blocksize = DES_BLOCK_SIZE,
  2424. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2425. CRYPTO_ALG_ASYNC,
  2426. .cra_ablkcipher = {
  2427. .min_keysize = DES_KEY_SIZE,
  2428. .max_keysize = DES_KEY_SIZE,
  2429. .ivsize = DES_BLOCK_SIZE,
  2430. }
  2431. },
  2432. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2433. DESC_HDR_SEL0_DEU |
  2434. DESC_HDR_MODE0_DEU_CBC,
  2435. },
  2436. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2437. .alg.crypto = {
  2438. .cra_name = "ecb(des3_ede)",
  2439. .cra_driver_name = "ecb-3des-talitos",
  2440. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2441. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2442. CRYPTO_ALG_ASYNC,
  2443. .cra_ablkcipher = {
  2444. .min_keysize = DES3_EDE_KEY_SIZE,
  2445. .max_keysize = DES3_EDE_KEY_SIZE,
  2446. .ivsize = DES3_EDE_BLOCK_SIZE,
  2447. }
  2448. },
  2449. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2450. DESC_HDR_SEL0_DEU |
  2451. DESC_HDR_MODE0_DEU_3DES,
  2452. },
  2453. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  2454. .alg.crypto = {
  2455. .cra_name = "cbc(des3_ede)",
  2456. .cra_driver_name = "cbc-3des-talitos",
  2457. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2458. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  2459. CRYPTO_ALG_ASYNC,
  2460. .cra_ablkcipher = {
  2461. .min_keysize = DES3_EDE_KEY_SIZE,
  2462. .max_keysize = DES3_EDE_KEY_SIZE,
  2463. .ivsize = DES3_EDE_BLOCK_SIZE,
  2464. }
  2465. },
  2466. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2467. DESC_HDR_SEL0_DEU |
  2468. DESC_HDR_MODE0_DEU_CBC |
  2469. DESC_HDR_MODE0_DEU_3DES,
  2470. },
  2471. /* AHASH algorithms. */
  2472. { .type = CRYPTO_ALG_TYPE_AHASH,
  2473. .alg.hash = {
  2474. .halg.digestsize = MD5_DIGEST_SIZE,
  2475. .halg.statesize = sizeof(struct talitos_export_state),
  2476. .halg.base = {
  2477. .cra_name = "md5",
  2478. .cra_driver_name = "md5-talitos",
  2479. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  2480. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2481. CRYPTO_ALG_ASYNC,
  2482. }
  2483. },
  2484. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2485. DESC_HDR_SEL0_MDEUA |
  2486. DESC_HDR_MODE0_MDEU_MD5,
  2487. },
  2488. { .type = CRYPTO_ALG_TYPE_AHASH,
  2489. .alg.hash = {
  2490. .halg.digestsize = SHA1_DIGEST_SIZE,
  2491. .halg.statesize = sizeof(struct talitos_export_state),
  2492. .halg.base = {
  2493. .cra_name = "sha1",
  2494. .cra_driver_name = "sha1-talitos",
  2495. .cra_blocksize = SHA1_BLOCK_SIZE,
  2496. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2497. CRYPTO_ALG_ASYNC,
  2498. }
  2499. },
  2500. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2501. DESC_HDR_SEL0_MDEUA |
  2502. DESC_HDR_MODE0_MDEU_SHA1,
  2503. },
  2504. { .type = CRYPTO_ALG_TYPE_AHASH,
  2505. .alg.hash = {
  2506. .halg.digestsize = SHA224_DIGEST_SIZE,
  2507. .halg.statesize = sizeof(struct talitos_export_state),
  2508. .halg.base = {
  2509. .cra_name = "sha224",
  2510. .cra_driver_name = "sha224-talitos",
  2511. .cra_blocksize = SHA224_BLOCK_SIZE,
  2512. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2513. CRYPTO_ALG_ASYNC,
  2514. }
  2515. },
  2516. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2517. DESC_HDR_SEL0_MDEUA |
  2518. DESC_HDR_MODE0_MDEU_SHA224,
  2519. },
  2520. { .type = CRYPTO_ALG_TYPE_AHASH,
  2521. .alg.hash = {
  2522. .halg.digestsize = SHA256_DIGEST_SIZE,
  2523. .halg.statesize = sizeof(struct talitos_export_state),
  2524. .halg.base = {
  2525. .cra_name = "sha256",
  2526. .cra_driver_name = "sha256-talitos",
  2527. .cra_blocksize = SHA256_BLOCK_SIZE,
  2528. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2529. CRYPTO_ALG_ASYNC,
  2530. }
  2531. },
  2532. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2533. DESC_HDR_SEL0_MDEUA |
  2534. DESC_HDR_MODE0_MDEU_SHA256,
  2535. },
  2536. { .type = CRYPTO_ALG_TYPE_AHASH,
  2537. .alg.hash = {
  2538. .halg.digestsize = SHA384_DIGEST_SIZE,
  2539. .halg.statesize = sizeof(struct talitos_export_state),
  2540. .halg.base = {
  2541. .cra_name = "sha384",
  2542. .cra_driver_name = "sha384-talitos",
  2543. .cra_blocksize = SHA384_BLOCK_SIZE,
  2544. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2545. CRYPTO_ALG_ASYNC,
  2546. }
  2547. },
  2548. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2549. DESC_HDR_SEL0_MDEUB |
  2550. DESC_HDR_MODE0_MDEUB_SHA384,
  2551. },
  2552. { .type = CRYPTO_ALG_TYPE_AHASH,
  2553. .alg.hash = {
  2554. .halg.digestsize = SHA512_DIGEST_SIZE,
  2555. .halg.statesize = sizeof(struct talitos_export_state),
  2556. .halg.base = {
  2557. .cra_name = "sha512",
  2558. .cra_driver_name = "sha512-talitos",
  2559. .cra_blocksize = SHA512_BLOCK_SIZE,
  2560. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2561. CRYPTO_ALG_ASYNC,
  2562. }
  2563. },
  2564. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2565. DESC_HDR_SEL0_MDEUB |
  2566. DESC_HDR_MODE0_MDEUB_SHA512,
  2567. },
  2568. { .type = CRYPTO_ALG_TYPE_AHASH,
  2569. .alg.hash = {
  2570. .halg.digestsize = MD5_DIGEST_SIZE,
  2571. .halg.statesize = sizeof(struct talitos_export_state),
  2572. .halg.base = {
  2573. .cra_name = "hmac(md5)",
  2574. .cra_driver_name = "hmac-md5-talitos",
  2575. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  2576. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2577. CRYPTO_ALG_ASYNC,
  2578. }
  2579. },
  2580. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2581. DESC_HDR_SEL0_MDEUA |
  2582. DESC_HDR_MODE0_MDEU_MD5,
  2583. },
  2584. { .type = CRYPTO_ALG_TYPE_AHASH,
  2585. .alg.hash = {
  2586. .halg.digestsize = SHA1_DIGEST_SIZE,
  2587. .halg.statesize = sizeof(struct talitos_export_state),
  2588. .halg.base = {
  2589. .cra_name = "hmac(sha1)",
  2590. .cra_driver_name = "hmac-sha1-talitos",
  2591. .cra_blocksize = SHA1_BLOCK_SIZE,
  2592. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2593. CRYPTO_ALG_ASYNC,
  2594. }
  2595. },
  2596. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2597. DESC_HDR_SEL0_MDEUA |
  2598. DESC_HDR_MODE0_MDEU_SHA1,
  2599. },
  2600. { .type = CRYPTO_ALG_TYPE_AHASH,
  2601. .alg.hash = {
  2602. .halg.digestsize = SHA224_DIGEST_SIZE,
  2603. .halg.statesize = sizeof(struct talitos_export_state),
  2604. .halg.base = {
  2605. .cra_name = "hmac(sha224)",
  2606. .cra_driver_name = "hmac-sha224-talitos",
  2607. .cra_blocksize = SHA224_BLOCK_SIZE,
  2608. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2609. CRYPTO_ALG_ASYNC,
  2610. }
  2611. },
  2612. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2613. DESC_HDR_SEL0_MDEUA |
  2614. DESC_HDR_MODE0_MDEU_SHA224,
  2615. },
  2616. { .type = CRYPTO_ALG_TYPE_AHASH,
  2617. .alg.hash = {
  2618. .halg.digestsize = SHA256_DIGEST_SIZE,
  2619. .halg.statesize = sizeof(struct talitos_export_state),
  2620. .halg.base = {
  2621. .cra_name = "hmac(sha256)",
  2622. .cra_driver_name = "hmac-sha256-talitos",
  2623. .cra_blocksize = SHA256_BLOCK_SIZE,
  2624. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2625. CRYPTO_ALG_ASYNC,
  2626. }
  2627. },
  2628. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2629. DESC_HDR_SEL0_MDEUA |
  2630. DESC_HDR_MODE0_MDEU_SHA256,
  2631. },
  2632. { .type = CRYPTO_ALG_TYPE_AHASH,
  2633. .alg.hash = {
  2634. .halg.digestsize = SHA384_DIGEST_SIZE,
  2635. .halg.statesize = sizeof(struct talitos_export_state),
  2636. .halg.base = {
  2637. .cra_name = "hmac(sha384)",
  2638. .cra_driver_name = "hmac-sha384-talitos",
  2639. .cra_blocksize = SHA384_BLOCK_SIZE,
  2640. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2641. CRYPTO_ALG_ASYNC,
  2642. }
  2643. },
  2644. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2645. DESC_HDR_SEL0_MDEUB |
  2646. DESC_HDR_MODE0_MDEUB_SHA384,
  2647. },
  2648. { .type = CRYPTO_ALG_TYPE_AHASH,
  2649. .alg.hash = {
  2650. .halg.digestsize = SHA512_DIGEST_SIZE,
  2651. .halg.statesize = sizeof(struct talitos_export_state),
  2652. .halg.base = {
  2653. .cra_name = "hmac(sha512)",
  2654. .cra_driver_name = "hmac-sha512-talitos",
  2655. .cra_blocksize = SHA512_BLOCK_SIZE,
  2656. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  2657. CRYPTO_ALG_ASYNC,
  2658. }
  2659. },
  2660. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2661. DESC_HDR_SEL0_MDEUB |
  2662. DESC_HDR_MODE0_MDEUB_SHA512,
  2663. }
  2664. };
  2665. struct talitos_crypto_alg {
  2666. struct list_head entry;
  2667. struct device *dev;
  2668. struct talitos_alg_template algt;
  2669. };
  2670. static int talitos_init_common(struct talitos_ctx *ctx,
  2671. struct talitos_crypto_alg *talitos_alg)
  2672. {
  2673. struct talitos_private *priv;
  2674. /* update context with ptr to dev */
  2675. ctx->dev = talitos_alg->dev;
  2676. /* assign SEC channel to tfm in round-robin fashion */
  2677. priv = dev_get_drvdata(ctx->dev);
  2678. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2679. (priv->num_channels - 1);
  2680. /* copy descriptor header template value */
  2681. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2682. /* select done notification */
  2683. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2684. return 0;
  2685. }
  2686. static int talitos_cra_init(struct crypto_tfm *tfm)
  2687. {
  2688. struct crypto_alg *alg = tfm->__crt_alg;
  2689. struct talitos_crypto_alg *talitos_alg;
  2690. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2691. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  2692. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2693. struct talitos_crypto_alg,
  2694. algt.alg.hash);
  2695. else
  2696. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2697. algt.alg.crypto);
  2698. return talitos_init_common(ctx, talitos_alg);
  2699. }
  2700. static int talitos_cra_init_aead(struct crypto_aead *tfm)
  2701. {
  2702. struct aead_alg *alg = crypto_aead_alg(tfm);
  2703. struct talitos_crypto_alg *talitos_alg;
  2704. struct talitos_ctx *ctx = crypto_aead_ctx(tfm);
  2705. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2706. algt.alg.aead);
  2707. return talitos_init_common(ctx, talitos_alg);
  2708. }
  2709. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2710. {
  2711. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2712. talitos_cra_init(tfm);
  2713. ctx->keylen = 0;
  2714. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2715. sizeof(struct talitos_ahash_req_ctx));
  2716. return 0;
  2717. }
  2718. static void talitos_cra_exit(struct crypto_tfm *tfm)
  2719. {
  2720. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2721. struct device *dev = ctx->dev;
  2722. if (ctx->keylen)
  2723. dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
  2724. }
  2725. static void talitos_cra_exit_ahash(struct crypto_tfm *tfm)
  2726. {
  2727. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2728. struct device *dev = ctx->dev;
  2729. unsigned int size;
  2730. talitos_cra_exit(tfm);
  2731. size = (crypto_ahash_digestsize(__crypto_ahash_cast(tfm)) <=
  2732. SHA256_DIGEST_SIZE)
  2733. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  2734. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  2735. if (ctx->dma_hw_context)
  2736. dma_unmap_single(dev, ctx->dma_hw_context, size,
  2737. DMA_BIDIRECTIONAL);
  2738. if (ctx->dma_buf)
  2739. dma_unmap_single(dev, ctx->dma_buf, HASH_MAX_BLOCK_SIZE,
  2740. DMA_TO_DEVICE);
  2741. }
  2742. /*
  2743. * given the alg's descriptor header template, determine whether descriptor
  2744. * type and primary/secondary execution units required match the hw
  2745. * capabilities description provided in the device tree node.
  2746. */
  2747. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2748. {
  2749. struct talitos_private *priv = dev_get_drvdata(dev);
  2750. int ret;
  2751. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2752. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2753. if (SECONDARY_EU(desc_hdr_template))
  2754. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2755. & priv->exec_units);
  2756. return ret;
  2757. }
  2758. static int talitos_remove(struct platform_device *ofdev)
  2759. {
  2760. struct device *dev = &ofdev->dev;
  2761. struct talitos_private *priv = dev_get_drvdata(dev);
  2762. struct talitos_crypto_alg *t_alg, *n;
  2763. int i;
  2764. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2765. switch (t_alg->algt.type) {
  2766. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2767. break;
  2768. case CRYPTO_ALG_TYPE_AEAD:
  2769. crypto_unregister_aead(&t_alg->algt.alg.aead);
  2770. case CRYPTO_ALG_TYPE_AHASH:
  2771. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2772. break;
  2773. }
  2774. list_del(&t_alg->entry);
  2775. }
  2776. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2777. talitos_unregister_rng(dev);
  2778. for (i = 0; i < 2; i++)
  2779. if (priv->irq[i]) {
  2780. free_irq(priv->irq[i], dev);
  2781. irq_dispose_mapping(priv->irq[i]);
  2782. }
  2783. tasklet_kill(&priv->done_task[0]);
  2784. if (priv->irq[1])
  2785. tasklet_kill(&priv->done_task[1]);
  2786. return 0;
  2787. }
  2788. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2789. struct talitos_alg_template
  2790. *template)
  2791. {
  2792. struct talitos_private *priv = dev_get_drvdata(dev);
  2793. struct talitos_crypto_alg *t_alg;
  2794. struct crypto_alg *alg;
  2795. t_alg = devm_kzalloc(dev, sizeof(struct talitos_crypto_alg),
  2796. GFP_KERNEL);
  2797. if (!t_alg)
  2798. return ERR_PTR(-ENOMEM);
  2799. t_alg->algt = *template;
  2800. switch (t_alg->algt.type) {
  2801. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2802. alg = &t_alg->algt.alg.crypto;
  2803. alg->cra_init = talitos_cra_init;
  2804. alg->cra_exit = talitos_cra_exit;
  2805. alg->cra_type = &crypto_ablkcipher_type;
  2806. alg->cra_ablkcipher.setkey = ablkcipher_setkey;
  2807. alg->cra_ablkcipher.encrypt = ablkcipher_encrypt;
  2808. alg->cra_ablkcipher.decrypt = ablkcipher_decrypt;
  2809. alg->cra_ablkcipher.geniv = "eseqiv";
  2810. break;
  2811. case CRYPTO_ALG_TYPE_AEAD:
  2812. alg = &t_alg->algt.alg.aead.base;
  2813. alg->cra_exit = talitos_cra_exit;
  2814. t_alg->algt.alg.aead.init = talitos_cra_init_aead;
  2815. t_alg->algt.alg.aead.setkey = aead_setkey;
  2816. t_alg->algt.alg.aead.encrypt = aead_encrypt;
  2817. t_alg->algt.alg.aead.decrypt = aead_decrypt;
  2818. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2819. !strncmp(alg->cra_name, "authenc(hmac(sha224)", 20)) {
  2820. devm_kfree(dev, t_alg);
  2821. return ERR_PTR(-ENOTSUPP);
  2822. }
  2823. break;
  2824. case CRYPTO_ALG_TYPE_AHASH:
  2825. alg = &t_alg->algt.alg.hash.halg.base;
  2826. alg->cra_init = talitos_cra_init_ahash;
  2827. alg->cra_exit = talitos_cra_exit_ahash;
  2828. alg->cra_type = &crypto_ahash_type;
  2829. t_alg->algt.alg.hash.init = ahash_init;
  2830. t_alg->algt.alg.hash.update = ahash_update;
  2831. t_alg->algt.alg.hash.final = ahash_final;
  2832. t_alg->algt.alg.hash.finup = ahash_finup;
  2833. t_alg->algt.alg.hash.digest = ahash_digest;
  2834. if (!strncmp(alg->cra_name, "hmac", 4))
  2835. t_alg->algt.alg.hash.setkey = ahash_setkey;
  2836. t_alg->algt.alg.hash.import = ahash_import;
  2837. t_alg->algt.alg.hash.export = ahash_export;
  2838. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2839. !strncmp(alg->cra_name, "hmac", 4)) {
  2840. devm_kfree(dev, t_alg);
  2841. return ERR_PTR(-ENOTSUPP);
  2842. }
  2843. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2844. (!strcmp(alg->cra_name, "sha224") ||
  2845. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2846. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2847. t_alg->algt.desc_hdr_template =
  2848. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2849. DESC_HDR_SEL0_MDEUA |
  2850. DESC_HDR_MODE0_MDEU_SHA256;
  2851. }
  2852. break;
  2853. default:
  2854. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2855. devm_kfree(dev, t_alg);
  2856. return ERR_PTR(-EINVAL);
  2857. }
  2858. alg->cra_module = THIS_MODULE;
  2859. if (t_alg->algt.priority)
  2860. alg->cra_priority = t_alg->algt.priority;
  2861. else
  2862. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2863. alg->cra_alignmask = 0;
  2864. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2865. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2866. t_alg->dev = dev;
  2867. return t_alg;
  2868. }
  2869. static int talitos_probe_irq(struct platform_device *ofdev)
  2870. {
  2871. struct device *dev = &ofdev->dev;
  2872. struct device_node *np = ofdev->dev.of_node;
  2873. struct talitos_private *priv = dev_get_drvdata(dev);
  2874. int err;
  2875. bool is_sec1 = has_ftr_sec1(priv);
  2876. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2877. if (!priv->irq[0]) {
  2878. dev_err(dev, "failed to map irq\n");
  2879. return -EINVAL;
  2880. }
  2881. if (is_sec1) {
  2882. err = request_irq(priv->irq[0], talitos1_interrupt_4ch, 0,
  2883. dev_driver_string(dev), dev);
  2884. goto primary_out;
  2885. }
  2886. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2887. /* get the primary irq line */
  2888. if (!priv->irq[1]) {
  2889. err = request_irq(priv->irq[0], talitos2_interrupt_4ch, 0,
  2890. dev_driver_string(dev), dev);
  2891. goto primary_out;
  2892. }
  2893. err = request_irq(priv->irq[0], talitos2_interrupt_ch0_2, 0,
  2894. dev_driver_string(dev), dev);
  2895. if (err)
  2896. goto primary_out;
  2897. /* get the secondary irq line */
  2898. err = request_irq(priv->irq[1], talitos2_interrupt_ch1_3, 0,
  2899. dev_driver_string(dev), dev);
  2900. if (err) {
  2901. dev_err(dev, "failed to request secondary irq\n");
  2902. irq_dispose_mapping(priv->irq[1]);
  2903. priv->irq[1] = 0;
  2904. }
  2905. return err;
  2906. primary_out:
  2907. if (err) {
  2908. dev_err(dev, "failed to request primary irq\n");
  2909. irq_dispose_mapping(priv->irq[0]);
  2910. priv->irq[0] = 0;
  2911. }
  2912. return err;
  2913. }
  2914. static int talitos_probe(struct platform_device *ofdev)
  2915. {
  2916. struct device *dev = &ofdev->dev;
  2917. struct device_node *np = ofdev->dev.of_node;
  2918. struct talitos_private *priv;
  2919. int i, err;
  2920. int stride;
  2921. struct resource *res;
  2922. priv = devm_kzalloc(dev, sizeof(struct talitos_private), GFP_KERNEL);
  2923. if (!priv)
  2924. return -ENOMEM;
  2925. INIT_LIST_HEAD(&priv->alg_list);
  2926. dev_set_drvdata(dev, priv);
  2927. priv->ofdev = ofdev;
  2928. spin_lock_init(&priv->reg_lock);
  2929. res = platform_get_resource(ofdev, IORESOURCE_MEM, 0);
  2930. if (!res)
  2931. return -ENXIO;
  2932. priv->reg = devm_ioremap(dev, res->start, resource_size(res));
  2933. if (!priv->reg) {
  2934. dev_err(dev, "failed to of_iomap\n");
  2935. err = -ENOMEM;
  2936. goto err_out;
  2937. }
  2938. /* get SEC version capabilities from device tree */
  2939. of_property_read_u32(np, "fsl,num-channels", &priv->num_channels);
  2940. of_property_read_u32(np, "fsl,channel-fifo-len", &priv->chfifo_len);
  2941. of_property_read_u32(np, "fsl,exec-units-mask", &priv->exec_units);
  2942. of_property_read_u32(np, "fsl,descriptor-types-mask",
  2943. &priv->desc_types);
  2944. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2945. !priv->exec_units || !priv->desc_types) {
  2946. dev_err(dev, "invalid property data in device tree node\n");
  2947. err = -EINVAL;
  2948. goto err_out;
  2949. }
  2950. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2951. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2952. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2953. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2954. TALITOS_FTR_SHA224_HWINIT |
  2955. TALITOS_FTR_HMAC_OK;
  2956. if (of_device_is_compatible(np, "fsl,sec1.0"))
  2957. priv->features |= TALITOS_FTR_SEC1;
  2958. if (of_device_is_compatible(np, "fsl,sec1.2")) {
  2959. priv->reg_deu = priv->reg + TALITOS12_DEU;
  2960. priv->reg_aesu = priv->reg + TALITOS12_AESU;
  2961. priv->reg_mdeu = priv->reg + TALITOS12_MDEU;
  2962. stride = TALITOS1_CH_STRIDE;
  2963. } else if (of_device_is_compatible(np, "fsl,sec1.0")) {
  2964. priv->reg_deu = priv->reg + TALITOS10_DEU;
  2965. priv->reg_aesu = priv->reg + TALITOS10_AESU;
  2966. priv->reg_mdeu = priv->reg + TALITOS10_MDEU;
  2967. priv->reg_afeu = priv->reg + TALITOS10_AFEU;
  2968. priv->reg_rngu = priv->reg + TALITOS10_RNGU;
  2969. priv->reg_pkeu = priv->reg + TALITOS10_PKEU;
  2970. stride = TALITOS1_CH_STRIDE;
  2971. } else {
  2972. priv->reg_deu = priv->reg + TALITOS2_DEU;
  2973. priv->reg_aesu = priv->reg + TALITOS2_AESU;
  2974. priv->reg_mdeu = priv->reg + TALITOS2_MDEU;
  2975. priv->reg_afeu = priv->reg + TALITOS2_AFEU;
  2976. priv->reg_rngu = priv->reg + TALITOS2_RNGU;
  2977. priv->reg_pkeu = priv->reg + TALITOS2_PKEU;
  2978. priv->reg_keu = priv->reg + TALITOS2_KEU;
  2979. priv->reg_crcu = priv->reg + TALITOS2_CRCU;
  2980. stride = TALITOS2_CH_STRIDE;
  2981. }
  2982. err = talitos_probe_irq(ofdev);
  2983. if (err)
  2984. goto err_out;
  2985. if (of_device_is_compatible(np, "fsl,sec1.0")) {
  2986. if (priv->num_channels == 1)
  2987. tasklet_init(&priv->done_task[0], talitos1_done_ch0,
  2988. (unsigned long)dev);
  2989. else
  2990. tasklet_init(&priv->done_task[0], talitos1_done_4ch,
  2991. (unsigned long)dev);
  2992. } else {
  2993. if (priv->irq[1]) {
  2994. tasklet_init(&priv->done_task[0], talitos2_done_ch0_2,
  2995. (unsigned long)dev);
  2996. tasklet_init(&priv->done_task[1], talitos2_done_ch1_3,
  2997. (unsigned long)dev);
  2998. } else if (priv->num_channels == 1) {
  2999. tasklet_init(&priv->done_task[0], talitos2_done_ch0,
  3000. (unsigned long)dev);
  3001. } else {
  3002. tasklet_init(&priv->done_task[0], talitos2_done_4ch,
  3003. (unsigned long)dev);
  3004. }
  3005. }
  3006. priv->chan = devm_kzalloc(dev, sizeof(struct talitos_channel) *
  3007. priv->num_channels, GFP_KERNEL);
  3008. if (!priv->chan) {
  3009. dev_err(dev, "failed to allocate channel management space\n");
  3010. err = -ENOMEM;
  3011. goto err_out;
  3012. }
  3013. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  3014. for (i = 0; i < priv->num_channels; i++) {
  3015. priv->chan[i].reg = priv->reg + stride * (i + 1);
  3016. if (!priv->irq[1] || !(i & 1))
  3017. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  3018. spin_lock_init(&priv->chan[i].head_lock);
  3019. spin_lock_init(&priv->chan[i].tail_lock);
  3020. priv->chan[i].fifo = devm_kzalloc(dev,
  3021. sizeof(struct talitos_request) *
  3022. priv->fifo_len, GFP_KERNEL);
  3023. if (!priv->chan[i].fifo) {
  3024. dev_err(dev, "failed to allocate request fifo %d\n", i);
  3025. err = -ENOMEM;
  3026. goto err_out;
  3027. }
  3028. atomic_set(&priv->chan[i].submit_count,
  3029. -(priv->chfifo_len - 1));
  3030. }
  3031. dma_set_mask(dev, DMA_BIT_MASK(36));
  3032. /* reset and initialize the h/w */
  3033. err = init_device(dev);
  3034. if (err) {
  3035. dev_err(dev, "failed to initialize device\n");
  3036. goto err_out;
  3037. }
  3038. /* register the RNG, if available */
  3039. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  3040. err = talitos_register_rng(dev);
  3041. if (err) {
  3042. dev_err(dev, "failed to register hwrng: %d\n", err);
  3043. goto err_out;
  3044. } else
  3045. dev_info(dev, "hwrng\n");
  3046. }
  3047. /* register crypto algorithms the device supports */
  3048. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  3049. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  3050. struct talitos_crypto_alg *t_alg;
  3051. struct crypto_alg *alg = NULL;
  3052. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  3053. if (IS_ERR(t_alg)) {
  3054. err = PTR_ERR(t_alg);
  3055. if (err == -ENOTSUPP)
  3056. continue;
  3057. goto err_out;
  3058. }
  3059. switch (t_alg->algt.type) {
  3060. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  3061. err = crypto_register_alg(
  3062. &t_alg->algt.alg.crypto);
  3063. alg = &t_alg->algt.alg.crypto;
  3064. break;
  3065. case CRYPTO_ALG_TYPE_AEAD:
  3066. err = crypto_register_aead(
  3067. &t_alg->algt.alg.aead);
  3068. alg = &t_alg->algt.alg.aead.base;
  3069. break;
  3070. case CRYPTO_ALG_TYPE_AHASH:
  3071. err = crypto_register_ahash(
  3072. &t_alg->algt.alg.hash);
  3073. alg = &t_alg->algt.alg.hash.halg.base;
  3074. break;
  3075. }
  3076. if (err) {
  3077. dev_err(dev, "%s alg registration failed\n",
  3078. alg->cra_driver_name);
  3079. devm_kfree(dev, t_alg);
  3080. } else
  3081. list_add_tail(&t_alg->entry, &priv->alg_list);
  3082. }
  3083. }
  3084. if (!list_empty(&priv->alg_list))
  3085. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  3086. (char *)of_get_property(np, "compatible", NULL));
  3087. return 0;
  3088. err_out:
  3089. talitos_remove(ofdev);
  3090. return err;
  3091. }
  3092. static const struct of_device_id talitos_match[] = {
  3093. #ifdef CONFIG_CRYPTO_DEV_TALITOS1
  3094. {
  3095. .compatible = "fsl,sec1.0",
  3096. },
  3097. #endif
  3098. #ifdef CONFIG_CRYPTO_DEV_TALITOS2
  3099. {
  3100. .compatible = "fsl,sec2.0",
  3101. },
  3102. #endif
  3103. {},
  3104. };
  3105. MODULE_DEVICE_TABLE(of, talitos_match);
  3106. static struct platform_driver talitos_driver = {
  3107. .driver = {
  3108. .name = "talitos",
  3109. .of_match_table = talitos_match,
  3110. },
  3111. .probe = talitos_probe,
  3112. .remove = talitos_remove,
  3113. };
  3114. module_platform_driver(talitos_driver);
  3115. MODULE_LICENSE("GPL");
  3116. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  3117. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");