gfx_v8_0.c 244 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vi_structs.h"
  29. #include "vid.h"
  30. #include "amdgpu_ucode.h"
  31. #include "amdgpu_atombios.h"
  32. #include "atombios_i2c.h"
  33. #include "clearstate_vi.h"
  34. #include "gmc/gmc_8_2_d.h"
  35. #include "gmc/gmc_8_2_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "gca/gfx_8_0_enum.h"
  44. #include "dce/dce_10_0_d.h"
  45. #include "dce/dce_10_0_sh_mask.h"
  46. #include "smu/smu_7_1_3_d.h"
  47. #define GFX8_NUM_GFX_RINGS 1
  48. #define GFX8_MEC_HPD_SIZE 2048
  49. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  52. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  53. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  54. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  55. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  56. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  57. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  58. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  59. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  60. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  61. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  62. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  63. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  64. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  67. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  68. /* BPM SERDES CMD */
  69. #define SET_BPM_SERDES_CMD 1
  70. #define CLE_BPM_SERDES_CMD 0
  71. /* BPM Register Address*/
  72. enum {
  73. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  74. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  75. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  76. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  77. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  78. BPM_REG_FGCG_MAX
  79. };
  80. #define RLC_FormatDirectRegListLength 14
  81. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  127. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  128. {
  129. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  130. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  131. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  132. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  133. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  134. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  135. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  136. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  137. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  138. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  139. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  140. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  141. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  142. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  143. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  144. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  145. };
  146. static const u32 golden_settings_tonga_a11[] =
  147. {
  148. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  149. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  150. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  151. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  152. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  153. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  154. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  155. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  156. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  157. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  158. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  159. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  160. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  161. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  162. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  163. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  164. };
  165. static const u32 tonga_golden_common_all[] =
  166. {
  167. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  168. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  169. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  170. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  171. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  172. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  173. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  174. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  175. };
  176. static const u32 tonga_mgcg_cgcg_init[] =
  177. {
  178. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  179. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  180. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  181. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  183. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  185. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  187. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  188. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  189. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  190. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  191. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  192. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  193. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  194. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  195. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  196. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  197. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  198. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  199. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  200. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  201. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  204. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  205. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  206. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  207. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  208. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  209. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  210. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  211. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  212. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  213. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  214. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  215. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  216. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  217. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  218. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  219. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  220. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  221. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  222. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  223. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  224. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  225. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  226. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  227. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  228. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  229. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  230. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  231. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  232. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  233. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  234. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  235. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  236. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  237. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  238. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  239. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  240. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  241. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  242. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  243. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  244. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  245. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  246. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  247. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  248. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  249. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  250. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  251. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  252. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  253. };
  254. static const u32 golden_settings_polaris11_a11[] =
  255. {
  256. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  257. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  258. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  259. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  260. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  261. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  262. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  263. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  264. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  265. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  266. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  267. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  268. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  269. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  270. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  271. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  272. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  273. };
  274. static const u32 polaris11_golden_common_all[] =
  275. {
  276. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  277. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  278. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  279. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  280. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  281. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  282. };
  283. static const u32 golden_settings_polaris10_a11[] =
  284. {
  285. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  286. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  287. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  288. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  289. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  290. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  291. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  292. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  293. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  294. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  295. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  296. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  297. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  298. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  299. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  300. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  301. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  302. };
  303. static const u32 polaris10_golden_common_all[] =
  304. {
  305. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  306. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  307. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  308. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  309. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  310. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  311. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  312. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  313. };
  314. static const u32 fiji_golden_common_all[] =
  315. {
  316. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  317. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  318. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  319. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  320. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  321. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  322. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  323. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  324. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  325. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  326. };
  327. static const u32 golden_settings_fiji_a10[] =
  328. {
  329. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  330. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  331. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  332. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  333. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  334. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  335. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  336. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  337. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  338. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  339. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  340. };
  341. static const u32 fiji_mgcg_cgcg_init[] =
  342. {
  343. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  344. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  345. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  346. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  348. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  350. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  352. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  353. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  354. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  355. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  356. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  357. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  358. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  359. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  360. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  361. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  362. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  363. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  364. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  365. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  366. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  369. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  370. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  371. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  372. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  373. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  374. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  375. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  376. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  377. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  378. };
  379. static const u32 golden_settings_iceland_a11[] =
  380. {
  381. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  382. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  383. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  384. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  385. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  386. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  387. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  388. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  389. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  390. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  391. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  392. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  393. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  394. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  395. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  396. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  397. };
  398. static const u32 iceland_golden_common_all[] =
  399. {
  400. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  401. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  402. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  403. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  404. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  405. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  406. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  407. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  408. };
  409. static const u32 iceland_mgcg_cgcg_init[] =
  410. {
  411. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  412. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  413. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  414. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  416. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  417. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  418. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  420. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  422. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  423. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  424. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  425. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  426. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  427. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  428. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  429. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  430. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  431. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  432. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  433. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  434. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  437. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  438. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  439. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  440. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  441. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  442. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  443. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  444. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  445. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  446. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  447. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  448. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  449. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  450. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  451. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  452. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  453. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  454. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  455. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  456. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  457. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  458. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  459. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  460. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  461. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  462. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  463. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  464. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  465. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  466. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  467. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  468. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  469. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  470. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  471. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  472. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  473. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  474. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  475. };
  476. static const u32 cz_golden_settings_a11[] =
  477. {
  478. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  479. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  480. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  481. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  482. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  483. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  484. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  485. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  486. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  487. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  488. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  489. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  490. };
  491. static const u32 cz_golden_common_all[] =
  492. {
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  495. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  496. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  497. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  498. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  499. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  500. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  501. };
  502. static const u32 cz_mgcg_cgcg_init[] =
  503. {
  504. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  505. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  506. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  507. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  509. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  513. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  514. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  515. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  516. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  517. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  518. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  519. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  520. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  521. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  522. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  523. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  524. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  525. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  526. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  530. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  531. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  532. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  533. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  534. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  535. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  536. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  537. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  538. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  539. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  540. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  541. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  542. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  543. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  544. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  545. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  546. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  547. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  548. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  549. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  550. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  551. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  552. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  553. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  554. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  555. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  556. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  557. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  558. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  559. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  560. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  561. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  562. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  563. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  564. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  565. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  566. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  567. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  568. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  569. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  570. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  571. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  572. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  573. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  574. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  575. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  576. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  577. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  578. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  579. };
  580. static const u32 stoney_golden_settings_a11[] =
  581. {
  582. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  583. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  584. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  585. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  586. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  587. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  588. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  589. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  590. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  591. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  592. };
  593. static const u32 stoney_golden_common_all[] =
  594. {
  595. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  596. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  597. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  598. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  599. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  600. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  601. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  602. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  603. };
  604. static const u32 stoney_mgcg_cgcg_init[] =
  605. {
  606. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  607. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  608. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  609. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  610. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  611. };
  612. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  613. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  614. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  615. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  616. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  617. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  618. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring);
  619. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  620. static int gfx_v8_0_compute_mqd_sw_init(struct amdgpu_device *adev);
  621. static void gfx_v8_0_compute_mqd_sw_fini(struct amdgpu_device *adev);
  622. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  623. {
  624. switch (adev->asic_type) {
  625. case CHIP_TOPAZ:
  626. amdgpu_program_register_sequence(adev,
  627. iceland_mgcg_cgcg_init,
  628. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  629. amdgpu_program_register_sequence(adev,
  630. golden_settings_iceland_a11,
  631. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  632. amdgpu_program_register_sequence(adev,
  633. iceland_golden_common_all,
  634. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  635. break;
  636. case CHIP_FIJI:
  637. amdgpu_program_register_sequence(adev,
  638. fiji_mgcg_cgcg_init,
  639. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  640. amdgpu_program_register_sequence(adev,
  641. golden_settings_fiji_a10,
  642. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  643. amdgpu_program_register_sequence(adev,
  644. fiji_golden_common_all,
  645. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  646. break;
  647. case CHIP_TONGA:
  648. amdgpu_program_register_sequence(adev,
  649. tonga_mgcg_cgcg_init,
  650. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  651. amdgpu_program_register_sequence(adev,
  652. golden_settings_tonga_a11,
  653. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  654. amdgpu_program_register_sequence(adev,
  655. tonga_golden_common_all,
  656. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  657. break;
  658. case CHIP_POLARIS11:
  659. case CHIP_POLARIS12:
  660. amdgpu_program_register_sequence(adev,
  661. golden_settings_polaris11_a11,
  662. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  663. amdgpu_program_register_sequence(adev,
  664. polaris11_golden_common_all,
  665. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  666. break;
  667. case CHIP_POLARIS10:
  668. amdgpu_program_register_sequence(adev,
  669. golden_settings_polaris10_a11,
  670. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  671. amdgpu_program_register_sequence(adev,
  672. polaris10_golden_common_all,
  673. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  674. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  675. if (adev->pdev->revision == 0xc7 &&
  676. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  677. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  678. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  679. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  680. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  681. }
  682. break;
  683. case CHIP_CARRIZO:
  684. amdgpu_program_register_sequence(adev,
  685. cz_mgcg_cgcg_init,
  686. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  687. amdgpu_program_register_sequence(adev,
  688. cz_golden_settings_a11,
  689. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  690. amdgpu_program_register_sequence(adev,
  691. cz_golden_common_all,
  692. (const u32)ARRAY_SIZE(cz_golden_common_all));
  693. break;
  694. case CHIP_STONEY:
  695. amdgpu_program_register_sequence(adev,
  696. stoney_mgcg_cgcg_init,
  697. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  698. amdgpu_program_register_sequence(adev,
  699. stoney_golden_settings_a11,
  700. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  701. amdgpu_program_register_sequence(adev,
  702. stoney_golden_common_all,
  703. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  704. break;
  705. default:
  706. break;
  707. }
  708. }
  709. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  710. {
  711. adev->gfx.scratch.num_reg = 7;
  712. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  713. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  714. }
  715. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  716. {
  717. struct amdgpu_device *adev = ring->adev;
  718. uint32_t scratch;
  719. uint32_t tmp = 0;
  720. unsigned i;
  721. int r;
  722. r = amdgpu_gfx_scratch_get(adev, &scratch);
  723. if (r) {
  724. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  725. return r;
  726. }
  727. WREG32(scratch, 0xCAFEDEAD);
  728. r = amdgpu_ring_alloc(ring, 3);
  729. if (r) {
  730. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  731. ring->idx, r);
  732. amdgpu_gfx_scratch_free(adev, scratch);
  733. return r;
  734. }
  735. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  736. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  737. amdgpu_ring_write(ring, 0xDEADBEEF);
  738. amdgpu_ring_commit(ring);
  739. for (i = 0; i < adev->usec_timeout; i++) {
  740. tmp = RREG32(scratch);
  741. if (tmp == 0xDEADBEEF)
  742. break;
  743. DRM_UDELAY(1);
  744. }
  745. if (i < adev->usec_timeout) {
  746. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  747. ring->idx, i);
  748. } else {
  749. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  750. ring->idx, scratch, tmp);
  751. r = -EINVAL;
  752. }
  753. amdgpu_gfx_scratch_free(adev, scratch);
  754. return r;
  755. }
  756. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  757. {
  758. struct amdgpu_device *adev = ring->adev;
  759. struct amdgpu_ib ib;
  760. struct dma_fence *f = NULL;
  761. uint32_t scratch;
  762. uint32_t tmp = 0;
  763. long r;
  764. r = amdgpu_gfx_scratch_get(adev, &scratch);
  765. if (r) {
  766. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  767. return r;
  768. }
  769. WREG32(scratch, 0xCAFEDEAD);
  770. memset(&ib, 0, sizeof(ib));
  771. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  772. if (r) {
  773. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  774. goto err1;
  775. }
  776. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  777. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  778. ib.ptr[2] = 0xDEADBEEF;
  779. ib.length_dw = 3;
  780. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  781. if (r)
  782. goto err2;
  783. r = dma_fence_wait_timeout(f, false, timeout);
  784. if (r == 0) {
  785. DRM_ERROR("amdgpu: IB test timed out.\n");
  786. r = -ETIMEDOUT;
  787. goto err2;
  788. } else if (r < 0) {
  789. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  790. goto err2;
  791. }
  792. tmp = RREG32(scratch);
  793. if (tmp == 0xDEADBEEF) {
  794. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  795. r = 0;
  796. } else {
  797. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  798. scratch, tmp);
  799. r = -EINVAL;
  800. }
  801. err2:
  802. amdgpu_ib_free(adev, &ib, NULL);
  803. dma_fence_put(f);
  804. err1:
  805. amdgpu_gfx_scratch_free(adev, scratch);
  806. return r;
  807. }
  808. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  809. release_firmware(adev->gfx.pfp_fw);
  810. adev->gfx.pfp_fw = NULL;
  811. release_firmware(adev->gfx.me_fw);
  812. adev->gfx.me_fw = NULL;
  813. release_firmware(adev->gfx.ce_fw);
  814. adev->gfx.ce_fw = NULL;
  815. release_firmware(adev->gfx.rlc_fw);
  816. adev->gfx.rlc_fw = NULL;
  817. release_firmware(adev->gfx.mec_fw);
  818. adev->gfx.mec_fw = NULL;
  819. if ((adev->asic_type != CHIP_STONEY) &&
  820. (adev->asic_type != CHIP_TOPAZ))
  821. release_firmware(adev->gfx.mec2_fw);
  822. adev->gfx.mec2_fw = NULL;
  823. kfree(adev->gfx.rlc.register_list_format);
  824. }
  825. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  826. {
  827. const char *chip_name;
  828. char fw_name[30];
  829. int err;
  830. struct amdgpu_firmware_info *info = NULL;
  831. const struct common_firmware_header *header = NULL;
  832. const struct gfx_firmware_header_v1_0 *cp_hdr;
  833. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  834. unsigned int *tmp = NULL, i;
  835. DRM_DEBUG("\n");
  836. switch (adev->asic_type) {
  837. case CHIP_TOPAZ:
  838. chip_name = "topaz";
  839. break;
  840. case CHIP_TONGA:
  841. chip_name = "tonga";
  842. break;
  843. case CHIP_CARRIZO:
  844. chip_name = "carrizo";
  845. break;
  846. case CHIP_FIJI:
  847. chip_name = "fiji";
  848. break;
  849. case CHIP_POLARIS11:
  850. chip_name = "polaris11";
  851. break;
  852. case CHIP_POLARIS10:
  853. chip_name = "polaris10";
  854. break;
  855. case CHIP_POLARIS12:
  856. chip_name = "polaris12";
  857. break;
  858. case CHIP_STONEY:
  859. chip_name = "stoney";
  860. break;
  861. default:
  862. BUG();
  863. }
  864. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  865. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  866. if (err)
  867. goto out;
  868. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  869. if (err)
  870. goto out;
  871. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  872. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  873. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  874. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  875. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  876. if (err)
  877. goto out;
  878. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  879. if (err)
  880. goto out;
  881. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  882. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  883. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  884. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  885. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  886. if (err)
  887. goto out;
  888. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  889. if (err)
  890. goto out;
  891. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  892. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  893. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  894. /*
  895. * Support for MCBP/Virtualization in combination with chained IBs is
  896. * formal released on feature version #46
  897. */
  898. if (adev->gfx.ce_feature_version >= 46 &&
  899. adev->gfx.pfp_feature_version >= 46) {
  900. adev->virt.chained_ib_support = true;
  901. DRM_INFO("Chained IB support enabled!\n");
  902. } else
  903. adev->virt.chained_ib_support = false;
  904. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  905. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  906. if (err)
  907. goto out;
  908. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  909. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  910. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  911. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  912. adev->gfx.rlc.save_and_restore_offset =
  913. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  914. adev->gfx.rlc.clear_state_descriptor_offset =
  915. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  916. adev->gfx.rlc.avail_scratch_ram_locations =
  917. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  918. adev->gfx.rlc.reg_restore_list_size =
  919. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  920. adev->gfx.rlc.reg_list_format_start =
  921. le32_to_cpu(rlc_hdr->reg_list_format_start);
  922. adev->gfx.rlc.reg_list_format_separate_start =
  923. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  924. adev->gfx.rlc.starting_offsets_start =
  925. le32_to_cpu(rlc_hdr->starting_offsets_start);
  926. adev->gfx.rlc.reg_list_format_size_bytes =
  927. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  928. adev->gfx.rlc.reg_list_size_bytes =
  929. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  930. adev->gfx.rlc.register_list_format =
  931. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  932. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  933. if (!adev->gfx.rlc.register_list_format) {
  934. err = -ENOMEM;
  935. goto out;
  936. }
  937. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  938. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  939. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  940. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  941. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  942. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  943. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  944. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  945. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  946. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  947. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  948. if (err)
  949. goto out;
  950. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  951. if (err)
  952. goto out;
  953. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  954. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  955. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  956. if ((adev->asic_type != CHIP_STONEY) &&
  957. (adev->asic_type != CHIP_TOPAZ)) {
  958. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  959. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  960. if (!err) {
  961. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  962. if (err)
  963. goto out;
  964. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  965. adev->gfx.mec2_fw->data;
  966. adev->gfx.mec2_fw_version =
  967. le32_to_cpu(cp_hdr->header.ucode_version);
  968. adev->gfx.mec2_feature_version =
  969. le32_to_cpu(cp_hdr->ucode_feature_version);
  970. } else {
  971. err = 0;
  972. adev->gfx.mec2_fw = NULL;
  973. }
  974. }
  975. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  976. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  977. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  978. info->fw = adev->gfx.pfp_fw;
  979. header = (const struct common_firmware_header *)info->fw->data;
  980. adev->firmware.fw_size +=
  981. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  982. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  983. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  984. info->fw = adev->gfx.me_fw;
  985. header = (const struct common_firmware_header *)info->fw->data;
  986. adev->firmware.fw_size +=
  987. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  988. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  989. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  990. info->fw = adev->gfx.ce_fw;
  991. header = (const struct common_firmware_header *)info->fw->data;
  992. adev->firmware.fw_size +=
  993. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  994. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  995. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  996. info->fw = adev->gfx.rlc_fw;
  997. header = (const struct common_firmware_header *)info->fw->data;
  998. adev->firmware.fw_size +=
  999. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1000. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  1001. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  1002. info->fw = adev->gfx.mec_fw;
  1003. header = (const struct common_firmware_header *)info->fw->data;
  1004. adev->firmware.fw_size +=
  1005. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1006. /* we need account JT in */
  1007. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1008. adev->firmware.fw_size +=
  1009. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1010. if (amdgpu_sriov_vf(adev)) {
  1011. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1012. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1013. info->fw = adev->gfx.mec_fw;
  1014. adev->firmware.fw_size +=
  1015. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1016. }
  1017. if (adev->gfx.mec2_fw) {
  1018. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1019. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1020. info->fw = adev->gfx.mec2_fw;
  1021. header = (const struct common_firmware_header *)info->fw->data;
  1022. adev->firmware.fw_size +=
  1023. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1024. }
  1025. }
  1026. out:
  1027. if (err) {
  1028. dev_err(adev->dev,
  1029. "gfx8: Failed to load firmware \"%s\"\n",
  1030. fw_name);
  1031. release_firmware(adev->gfx.pfp_fw);
  1032. adev->gfx.pfp_fw = NULL;
  1033. release_firmware(adev->gfx.me_fw);
  1034. adev->gfx.me_fw = NULL;
  1035. release_firmware(adev->gfx.ce_fw);
  1036. adev->gfx.ce_fw = NULL;
  1037. release_firmware(adev->gfx.rlc_fw);
  1038. adev->gfx.rlc_fw = NULL;
  1039. release_firmware(adev->gfx.mec_fw);
  1040. adev->gfx.mec_fw = NULL;
  1041. release_firmware(adev->gfx.mec2_fw);
  1042. adev->gfx.mec2_fw = NULL;
  1043. }
  1044. return err;
  1045. }
  1046. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1047. volatile u32 *buffer)
  1048. {
  1049. u32 count = 0, i;
  1050. const struct cs_section_def *sect = NULL;
  1051. const struct cs_extent_def *ext = NULL;
  1052. if (adev->gfx.rlc.cs_data == NULL)
  1053. return;
  1054. if (buffer == NULL)
  1055. return;
  1056. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1057. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1058. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1059. buffer[count++] = cpu_to_le32(0x80000000);
  1060. buffer[count++] = cpu_to_le32(0x80000000);
  1061. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1062. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1063. if (sect->id == SECT_CONTEXT) {
  1064. buffer[count++] =
  1065. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1066. buffer[count++] = cpu_to_le32(ext->reg_index -
  1067. PACKET3_SET_CONTEXT_REG_START);
  1068. for (i = 0; i < ext->reg_count; i++)
  1069. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1070. } else {
  1071. return;
  1072. }
  1073. }
  1074. }
  1075. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1076. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1077. PACKET3_SET_CONTEXT_REG_START);
  1078. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1079. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1080. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1081. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1082. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1083. buffer[count++] = cpu_to_le32(0);
  1084. }
  1085. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1086. {
  1087. const __le32 *fw_data;
  1088. volatile u32 *dst_ptr;
  1089. int me, i, max_me = 4;
  1090. u32 bo_offset = 0;
  1091. u32 table_offset, table_size;
  1092. if (adev->asic_type == CHIP_CARRIZO)
  1093. max_me = 5;
  1094. /* write the cp table buffer */
  1095. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1096. for (me = 0; me < max_me; me++) {
  1097. if (me == 0) {
  1098. const struct gfx_firmware_header_v1_0 *hdr =
  1099. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1100. fw_data = (const __le32 *)
  1101. (adev->gfx.ce_fw->data +
  1102. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1103. table_offset = le32_to_cpu(hdr->jt_offset);
  1104. table_size = le32_to_cpu(hdr->jt_size);
  1105. } else if (me == 1) {
  1106. const struct gfx_firmware_header_v1_0 *hdr =
  1107. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1108. fw_data = (const __le32 *)
  1109. (adev->gfx.pfp_fw->data +
  1110. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1111. table_offset = le32_to_cpu(hdr->jt_offset);
  1112. table_size = le32_to_cpu(hdr->jt_size);
  1113. } else if (me == 2) {
  1114. const struct gfx_firmware_header_v1_0 *hdr =
  1115. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1116. fw_data = (const __le32 *)
  1117. (adev->gfx.me_fw->data +
  1118. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1119. table_offset = le32_to_cpu(hdr->jt_offset);
  1120. table_size = le32_to_cpu(hdr->jt_size);
  1121. } else if (me == 3) {
  1122. const struct gfx_firmware_header_v1_0 *hdr =
  1123. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1124. fw_data = (const __le32 *)
  1125. (adev->gfx.mec_fw->data +
  1126. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1127. table_offset = le32_to_cpu(hdr->jt_offset);
  1128. table_size = le32_to_cpu(hdr->jt_size);
  1129. } else if (me == 4) {
  1130. const struct gfx_firmware_header_v1_0 *hdr =
  1131. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1132. fw_data = (const __le32 *)
  1133. (adev->gfx.mec2_fw->data +
  1134. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1135. table_offset = le32_to_cpu(hdr->jt_offset);
  1136. table_size = le32_to_cpu(hdr->jt_size);
  1137. }
  1138. for (i = 0; i < table_size; i ++) {
  1139. dst_ptr[bo_offset + i] =
  1140. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1141. }
  1142. bo_offset += table_size;
  1143. }
  1144. }
  1145. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1146. {
  1147. int r;
  1148. /* clear state block */
  1149. if (adev->gfx.rlc.clear_state_obj) {
  1150. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, true);
  1151. if (unlikely(r != 0))
  1152. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1153. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1154. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1155. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1156. adev->gfx.rlc.clear_state_obj = NULL;
  1157. }
  1158. /* jump table block */
  1159. if (adev->gfx.rlc.cp_table_obj) {
  1160. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, true);
  1161. if (unlikely(r != 0))
  1162. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1163. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1164. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1165. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1166. adev->gfx.rlc.cp_table_obj = NULL;
  1167. }
  1168. }
  1169. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1170. {
  1171. volatile u32 *dst_ptr;
  1172. u32 dws;
  1173. const struct cs_section_def *cs_data;
  1174. int r;
  1175. adev->gfx.rlc.cs_data = vi_cs_data;
  1176. cs_data = adev->gfx.rlc.cs_data;
  1177. if (cs_data) {
  1178. /* clear state block */
  1179. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1180. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1181. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1182. AMDGPU_GEM_DOMAIN_VRAM,
  1183. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1184. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1185. NULL, NULL,
  1186. &adev->gfx.rlc.clear_state_obj);
  1187. if (r) {
  1188. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1189. gfx_v8_0_rlc_fini(adev);
  1190. return r;
  1191. }
  1192. }
  1193. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1194. if (unlikely(r != 0)) {
  1195. gfx_v8_0_rlc_fini(adev);
  1196. return r;
  1197. }
  1198. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1199. &adev->gfx.rlc.clear_state_gpu_addr);
  1200. if (r) {
  1201. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1202. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1203. gfx_v8_0_rlc_fini(adev);
  1204. return r;
  1205. }
  1206. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1207. if (r) {
  1208. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1209. gfx_v8_0_rlc_fini(adev);
  1210. return r;
  1211. }
  1212. /* set up the cs buffer */
  1213. dst_ptr = adev->gfx.rlc.cs_ptr;
  1214. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1215. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1216. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1217. }
  1218. if ((adev->asic_type == CHIP_CARRIZO) ||
  1219. (adev->asic_type == CHIP_STONEY)) {
  1220. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1221. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1222. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1223. AMDGPU_GEM_DOMAIN_VRAM,
  1224. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1225. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1226. NULL, NULL,
  1227. &adev->gfx.rlc.cp_table_obj);
  1228. if (r) {
  1229. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1230. return r;
  1231. }
  1232. }
  1233. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1234. if (unlikely(r != 0)) {
  1235. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1236. return r;
  1237. }
  1238. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1239. &adev->gfx.rlc.cp_table_gpu_addr);
  1240. if (r) {
  1241. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1242. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1243. return r;
  1244. }
  1245. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1246. if (r) {
  1247. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1248. return r;
  1249. }
  1250. cz_init_cp_jump_table(adev);
  1251. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1252. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1253. }
  1254. return 0;
  1255. }
  1256. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1257. {
  1258. int r;
  1259. if (adev->gfx.mec.hpd_eop_obj) {
  1260. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, true);
  1261. if (unlikely(r != 0))
  1262. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1263. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1264. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1265. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1266. adev->gfx.mec.hpd_eop_obj = NULL;
  1267. }
  1268. }
  1269. static int gfx_v8_0_kiq_acquire(struct amdgpu_device *adev,
  1270. struct amdgpu_ring *ring)
  1271. {
  1272. int queue_bit;
  1273. int mec, pipe, queue;
  1274. queue_bit = adev->gfx.mec.num_mec
  1275. * adev->gfx.mec.num_pipe_per_mec
  1276. * adev->gfx.mec.num_queue_per_pipe;
  1277. while (queue_bit-- >= 0) {
  1278. if (test_bit(queue_bit, adev->gfx.mec.queue_bitmap))
  1279. continue;
  1280. amdgpu_bit_to_queue(adev, queue_bit, &mec, &pipe, &queue);
  1281. /* Using pipes 2/3 from MEC 2 seems cause problems */
  1282. if (mec == 1 && pipe > 1)
  1283. continue;
  1284. ring->me = mec + 1;
  1285. ring->pipe = pipe;
  1286. ring->queue = queue;
  1287. return 0;
  1288. }
  1289. dev_err(adev->dev, "Failed to find a queue for KIQ\n");
  1290. return -EINVAL;
  1291. }
  1292. static int gfx_v8_0_kiq_init_ring(struct amdgpu_device *adev,
  1293. struct amdgpu_ring *ring,
  1294. struct amdgpu_irq_src *irq)
  1295. {
  1296. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1297. int r = 0;
  1298. mutex_init(&kiq->ring_mutex);
  1299. r = amdgpu_wb_get(adev, &adev->virt.reg_val_offs);
  1300. if (r)
  1301. return r;
  1302. ring->adev = NULL;
  1303. ring->ring_obj = NULL;
  1304. ring->use_doorbell = true;
  1305. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  1306. r = gfx_v8_0_kiq_acquire(adev, ring);
  1307. if (r)
  1308. return r;
  1309. ring->eop_gpu_addr = kiq->eop_gpu_addr;
  1310. sprintf(ring->name, "kiq %d.%d.%d", ring->me, ring->pipe, ring->queue);
  1311. r = amdgpu_ring_init(adev, ring, 1024,
  1312. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  1313. if (r)
  1314. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  1315. return r;
  1316. }
  1317. static void gfx_v8_0_kiq_free_ring(struct amdgpu_ring *ring,
  1318. struct amdgpu_irq_src *irq)
  1319. {
  1320. amdgpu_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  1321. amdgpu_ring_fini(ring);
  1322. }
  1323. static void gfx_v8_0_compute_queue_acquire(struct amdgpu_device *adev)
  1324. {
  1325. int i, queue, pipe, mec;
  1326. /* policy for amdgpu compute queue ownership */
  1327. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  1328. queue = i % adev->gfx.mec.num_queue_per_pipe;
  1329. pipe = (i / adev->gfx.mec.num_queue_per_pipe)
  1330. % adev->gfx.mec.num_pipe_per_mec;
  1331. mec = (i / adev->gfx.mec.num_queue_per_pipe)
  1332. / adev->gfx.mec.num_pipe_per_mec;
  1333. /* we've run out of HW */
  1334. if (mec >= adev->gfx.mec.num_mec)
  1335. break;
  1336. /* policy: amdgpu owns the first two queues of the first MEC */
  1337. if (mec == 0 && queue < 2)
  1338. set_bit(i, adev->gfx.mec.queue_bitmap);
  1339. }
  1340. /* update the number of active compute rings */
  1341. adev->gfx.num_compute_rings =
  1342. bitmap_weight(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1343. /* If you hit this case and edited the policy, you probably just
  1344. * need to increase AMDGPU_MAX_COMPUTE_RINGS */
  1345. if (WARN_ON(adev->gfx.num_compute_rings > AMDGPU_MAX_COMPUTE_RINGS))
  1346. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  1347. }
  1348. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1349. {
  1350. int r;
  1351. u32 *hpd;
  1352. size_t mec_hpd_size;
  1353. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1354. switch (adev->asic_type) {
  1355. case CHIP_FIJI:
  1356. case CHIP_TONGA:
  1357. case CHIP_POLARIS11:
  1358. case CHIP_POLARIS12:
  1359. case CHIP_POLARIS10:
  1360. case CHIP_CARRIZO:
  1361. adev->gfx.mec.num_mec = 2;
  1362. break;
  1363. case CHIP_TOPAZ:
  1364. case CHIP_STONEY:
  1365. default:
  1366. adev->gfx.mec.num_mec = 1;
  1367. break;
  1368. }
  1369. adev->gfx.mec.num_pipe_per_mec = 4;
  1370. adev->gfx.mec.num_queue_per_pipe = 8;
  1371. /* take ownership of the relevant compute queues */
  1372. gfx_v8_0_compute_queue_acquire(adev);
  1373. mec_hpd_size = adev->gfx.num_compute_rings * GFX8_MEC_HPD_SIZE;
  1374. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1375. r = amdgpu_bo_create(adev,
  1376. mec_hpd_size,
  1377. PAGE_SIZE, true,
  1378. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1379. &adev->gfx.mec.hpd_eop_obj);
  1380. if (r) {
  1381. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1382. return r;
  1383. }
  1384. }
  1385. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1386. if (unlikely(r != 0)) {
  1387. gfx_v8_0_mec_fini(adev);
  1388. return r;
  1389. }
  1390. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1391. &adev->gfx.mec.hpd_eop_gpu_addr);
  1392. if (r) {
  1393. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1394. gfx_v8_0_mec_fini(adev);
  1395. return r;
  1396. }
  1397. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1398. if (r) {
  1399. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1400. gfx_v8_0_mec_fini(adev);
  1401. return r;
  1402. }
  1403. memset(hpd, 0, mec_hpd_size);
  1404. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1405. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1406. return 0;
  1407. }
  1408. static void gfx_v8_0_kiq_fini(struct amdgpu_device *adev)
  1409. {
  1410. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1411. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  1412. }
  1413. static int gfx_v8_0_kiq_init(struct amdgpu_device *adev)
  1414. {
  1415. int r;
  1416. u32 *hpd;
  1417. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  1418. r = amdgpu_bo_create_kernel(adev, GFX8_MEC_HPD_SIZE, PAGE_SIZE,
  1419. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  1420. &kiq->eop_gpu_addr, (void **)&hpd);
  1421. if (r) {
  1422. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  1423. return r;
  1424. }
  1425. memset(hpd, 0, GFX8_MEC_HPD_SIZE);
  1426. r = amdgpu_bo_reserve(kiq->eop_obj, true);
  1427. if (unlikely(r != 0))
  1428. dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
  1429. amdgpu_bo_kunmap(kiq->eop_obj);
  1430. amdgpu_bo_unreserve(kiq->eop_obj);
  1431. return 0;
  1432. }
  1433. static const u32 vgpr_init_compute_shader[] =
  1434. {
  1435. 0x7e000209, 0x7e020208,
  1436. 0x7e040207, 0x7e060206,
  1437. 0x7e080205, 0x7e0a0204,
  1438. 0x7e0c0203, 0x7e0e0202,
  1439. 0x7e100201, 0x7e120200,
  1440. 0x7e140209, 0x7e160208,
  1441. 0x7e180207, 0x7e1a0206,
  1442. 0x7e1c0205, 0x7e1e0204,
  1443. 0x7e200203, 0x7e220202,
  1444. 0x7e240201, 0x7e260200,
  1445. 0x7e280209, 0x7e2a0208,
  1446. 0x7e2c0207, 0x7e2e0206,
  1447. 0x7e300205, 0x7e320204,
  1448. 0x7e340203, 0x7e360202,
  1449. 0x7e380201, 0x7e3a0200,
  1450. 0x7e3c0209, 0x7e3e0208,
  1451. 0x7e400207, 0x7e420206,
  1452. 0x7e440205, 0x7e460204,
  1453. 0x7e480203, 0x7e4a0202,
  1454. 0x7e4c0201, 0x7e4e0200,
  1455. 0x7e500209, 0x7e520208,
  1456. 0x7e540207, 0x7e560206,
  1457. 0x7e580205, 0x7e5a0204,
  1458. 0x7e5c0203, 0x7e5e0202,
  1459. 0x7e600201, 0x7e620200,
  1460. 0x7e640209, 0x7e660208,
  1461. 0x7e680207, 0x7e6a0206,
  1462. 0x7e6c0205, 0x7e6e0204,
  1463. 0x7e700203, 0x7e720202,
  1464. 0x7e740201, 0x7e760200,
  1465. 0x7e780209, 0x7e7a0208,
  1466. 0x7e7c0207, 0x7e7e0206,
  1467. 0xbf8a0000, 0xbf810000,
  1468. };
  1469. static const u32 sgpr_init_compute_shader[] =
  1470. {
  1471. 0xbe8a0100, 0xbe8c0102,
  1472. 0xbe8e0104, 0xbe900106,
  1473. 0xbe920108, 0xbe940100,
  1474. 0xbe960102, 0xbe980104,
  1475. 0xbe9a0106, 0xbe9c0108,
  1476. 0xbe9e0100, 0xbea00102,
  1477. 0xbea20104, 0xbea40106,
  1478. 0xbea60108, 0xbea80100,
  1479. 0xbeaa0102, 0xbeac0104,
  1480. 0xbeae0106, 0xbeb00108,
  1481. 0xbeb20100, 0xbeb40102,
  1482. 0xbeb60104, 0xbeb80106,
  1483. 0xbeba0108, 0xbebc0100,
  1484. 0xbebe0102, 0xbec00104,
  1485. 0xbec20106, 0xbec40108,
  1486. 0xbec60100, 0xbec80102,
  1487. 0xbee60004, 0xbee70005,
  1488. 0xbeea0006, 0xbeeb0007,
  1489. 0xbee80008, 0xbee90009,
  1490. 0xbefc0000, 0xbf8a0000,
  1491. 0xbf810000, 0x00000000,
  1492. };
  1493. static const u32 vgpr_init_regs[] =
  1494. {
  1495. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1496. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1497. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1498. mmCOMPUTE_NUM_THREAD_Y, 1,
  1499. mmCOMPUTE_NUM_THREAD_Z, 1,
  1500. mmCOMPUTE_PGM_RSRC2, 20,
  1501. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1502. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1503. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1504. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1505. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1506. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1507. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1508. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1509. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1510. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1511. };
  1512. static const u32 sgpr1_init_regs[] =
  1513. {
  1514. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1515. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1516. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1517. mmCOMPUTE_NUM_THREAD_Y, 1,
  1518. mmCOMPUTE_NUM_THREAD_Z, 1,
  1519. mmCOMPUTE_PGM_RSRC2, 20,
  1520. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1521. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1522. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1523. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1524. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1525. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1526. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1527. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1528. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1529. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1530. };
  1531. static const u32 sgpr2_init_regs[] =
  1532. {
  1533. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1534. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1535. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1536. mmCOMPUTE_NUM_THREAD_Y, 1,
  1537. mmCOMPUTE_NUM_THREAD_Z, 1,
  1538. mmCOMPUTE_PGM_RSRC2, 20,
  1539. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1540. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1541. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1542. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1543. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1544. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1545. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1546. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1547. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1548. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1549. };
  1550. static const u32 sec_ded_counter_registers[] =
  1551. {
  1552. mmCPC_EDC_ATC_CNT,
  1553. mmCPC_EDC_SCRATCH_CNT,
  1554. mmCPC_EDC_UCODE_CNT,
  1555. mmCPF_EDC_ATC_CNT,
  1556. mmCPF_EDC_ROQ_CNT,
  1557. mmCPF_EDC_TAG_CNT,
  1558. mmCPG_EDC_ATC_CNT,
  1559. mmCPG_EDC_DMA_CNT,
  1560. mmCPG_EDC_TAG_CNT,
  1561. mmDC_EDC_CSINVOC_CNT,
  1562. mmDC_EDC_RESTORE_CNT,
  1563. mmDC_EDC_STATE_CNT,
  1564. mmGDS_EDC_CNT,
  1565. mmGDS_EDC_GRBM_CNT,
  1566. mmGDS_EDC_OA_DED,
  1567. mmSPI_EDC_CNT,
  1568. mmSQC_ATC_EDC_GATCL1_CNT,
  1569. mmSQC_EDC_CNT,
  1570. mmSQ_EDC_DED_CNT,
  1571. mmSQ_EDC_INFO,
  1572. mmSQ_EDC_SEC_CNT,
  1573. mmTCC_EDC_CNT,
  1574. mmTCP_ATC_EDC_GATCL1_CNT,
  1575. mmTCP_EDC_CNT,
  1576. mmTD_EDC_CNT
  1577. };
  1578. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1579. {
  1580. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1581. struct amdgpu_ib ib;
  1582. struct dma_fence *f = NULL;
  1583. int r, i;
  1584. u32 tmp;
  1585. unsigned total_size, vgpr_offset, sgpr_offset;
  1586. u64 gpu_addr;
  1587. /* only supported on CZ */
  1588. if (adev->asic_type != CHIP_CARRIZO)
  1589. return 0;
  1590. /* bail if the compute ring is not ready */
  1591. if (!ring->ready)
  1592. return 0;
  1593. tmp = RREG32(mmGB_EDC_MODE);
  1594. WREG32(mmGB_EDC_MODE, 0);
  1595. total_size =
  1596. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1597. total_size +=
  1598. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1599. total_size +=
  1600. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1601. total_size = ALIGN(total_size, 256);
  1602. vgpr_offset = total_size;
  1603. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1604. sgpr_offset = total_size;
  1605. total_size += sizeof(sgpr_init_compute_shader);
  1606. /* allocate an indirect buffer to put the commands in */
  1607. memset(&ib, 0, sizeof(ib));
  1608. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1609. if (r) {
  1610. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1611. return r;
  1612. }
  1613. /* load the compute shaders */
  1614. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1615. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1616. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1617. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1618. /* init the ib length to 0 */
  1619. ib.length_dw = 0;
  1620. /* VGPR */
  1621. /* write the register state for the compute dispatch */
  1622. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1623. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1624. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1625. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1626. }
  1627. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1628. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1629. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1630. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1631. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1632. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1633. /* write dispatch packet */
  1634. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1635. ib.ptr[ib.length_dw++] = 8; /* x */
  1636. ib.ptr[ib.length_dw++] = 1; /* y */
  1637. ib.ptr[ib.length_dw++] = 1; /* z */
  1638. ib.ptr[ib.length_dw++] =
  1639. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1640. /* write CS partial flush packet */
  1641. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1642. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1643. /* SGPR1 */
  1644. /* write the register state for the compute dispatch */
  1645. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1646. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1647. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1648. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1649. }
  1650. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1651. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1652. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1653. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1654. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1655. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1656. /* write dispatch packet */
  1657. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1658. ib.ptr[ib.length_dw++] = 8; /* x */
  1659. ib.ptr[ib.length_dw++] = 1; /* y */
  1660. ib.ptr[ib.length_dw++] = 1; /* z */
  1661. ib.ptr[ib.length_dw++] =
  1662. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1663. /* write CS partial flush packet */
  1664. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1665. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1666. /* SGPR2 */
  1667. /* write the register state for the compute dispatch */
  1668. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1669. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1670. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1671. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1672. }
  1673. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1674. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1675. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1676. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1677. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1678. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1679. /* write dispatch packet */
  1680. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1681. ib.ptr[ib.length_dw++] = 8; /* x */
  1682. ib.ptr[ib.length_dw++] = 1; /* y */
  1683. ib.ptr[ib.length_dw++] = 1; /* z */
  1684. ib.ptr[ib.length_dw++] =
  1685. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1686. /* write CS partial flush packet */
  1687. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1688. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1689. /* shedule the ib on the ring */
  1690. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1691. if (r) {
  1692. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1693. goto fail;
  1694. }
  1695. /* wait for the GPU to finish processing the IB */
  1696. r = dma_fence_wait(f, false);
  1697. if (r) {
  1698. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1699. goto fail;
  1700. }
  1701. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1702. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1703. WREG32(mmGB_EDC_MODE, tmp);
  1704. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1705. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1706. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1707. /* read back registers to clear the counters */
  1708. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1709. RREG32(sec_ded_counter_registers[i]);
  1710. fail:
  1711. amdgpu_ib_free(adev, &ib, NULL);
  1712. dma_fence_put(f);
  1713. return r;
  1714. }
  1715. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1716. {
  1717. u32 gb_addr_config;
  1718. u32 mc_shared_chmap, mc_arb_ramcfg;
  1719. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1720. u32 tmp;
  1721. int ret;
  1722. switch (adev->asic_type) {
  1723. case CHIP_TOPAZ:
  1724. adev->gfx.config.max_shader_engines = 1;
  1725. adev->gfx.config.max_tile_pipes = 2;
  1726. adev->gfx.config.max_cu_per_sh = 6;
  1727. adev->gfx.config.max_sh_per_se = 1;
  1728. adev->gfx.config.max_backends_per_se = 2;
  1729. adev->gfx.config.max_texture_channel_caches = 2;
  1730. adev->gfx.config.max_gprs = 256;
  1731. adev->gfx.config.max_gs_threads = 32;
  1732. adev->gfx.config.max_hw_contexts = 8;
  1733. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1734. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1735. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1736. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1737. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1738. break;
  1739. case CHIP_FIJI:
  1740. adev->gfx.config.max_shader_engines = 4;
  1741. adev->gfx.config.max_tile_pipes = 16;
  1742. adev->gfx.config.max_cu_per_sh = 16;
  1743. adev->gfx.config.max_sh_per_se = 1;
  1744. adev->gfx.config.max_backends_per_se = 4;
  1745. adev->gfx.config.max_texture_channel_caches = 16;
  1746. adev->gfx.config.max_gprs = 256;
  1747. adev->gfx.config.max_gs_threads = 32;
  1748. adev->gfx.config.max_hw_contexts = 8;
  1749. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1750. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1751. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1752. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1753. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1754. break;
  1755. case CHIP_POLARIS11:
  1756. case CHIP_POLARIS12:
  1757. ret = amdgpu_atombios_get_gfx_info(adev);
  1758. if (ret)
  1759. return ret;
  1760. adev->gfx.config.max_gprs = 256;
  1761. adev->gfx.config.max_gs_threads = 32;
  1762. adev->gfx.config.max_hw_contexts = 8;
  1763. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1764. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1765. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1766. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1767. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1768. break;
  1769. case CHIP_POLARIS10:
  1770. ret = amdgpu_atombios_get_gfx_info(adev);
  1771. if (ret)
  1772. return ret;
  1773. adev->gfx.config.max_gprs = 256;
  1774. adev->gfx.config.max_gs_threads = 32;
  1775. adev->gfx.config.max_hw_contexts = 8;
  1776. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1777. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1778. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1779. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1780. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1781. break;
  1782. case CHIP_TONGA:
  1783. adev->gfx.config.max_shader_engines = 4;
  1784. adev->gfx.config.max_tile_pipes = 8;
  1785. adev->gfx.config.max_cu_per_sh = 8;
  1786. adev->gfx.config.max_sh_per_se = 1;
  1787. adev->gfx.config.max_backends_per_se = 2;
  1788. adev->gfx.config.max_texture_channel_caches = 8;
  1789. adev->gfx.config.max_gprs = 256;
  1790. adev->gfx.config.max_gs_threads = 32;
  1791. adev->gfx.config.max_hw_contexts = 8;
  1792. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1793. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1794. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1795. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1796. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1797. break;
  1798. case CHIP_CARRIZO:
  1799. adev->gfx.config.max_shader_engines = 1;
  1800. adev->gfx.config.max_tile_pipes = 2;
  1801. adev->gfx.config.max_sh_per_se = 1;
  1802. adev->gfx.config.max_backends_per_se = 2;
  1803. adev->gfx.config.max_cu_per_sh = 8;
  1804. adev->gfx.config.max_texture_channel_caches = 2;
  1805. adev->gfx.config.max_gprs = 256;
  1806. adev->gfx.config.max_gs_threads = 32;
  1807. adev->gfx.config.max_hw_contexts = 8;
  1808. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1809. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1810. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1811. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1812. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1813. break;
  1814. case CHIP_STONEY:
  1815. adev->gfx.config.max_shader_engines = 1;
  1816. adev->gfx.config.max_tile_pipes = 2;
  1817. adev->gfx.config.max_sh_per_se = 1;
  1818. adev->gfx.config.max_backends_per_se = 1;
  1819. adev->gfx.config.max_cu_per_sh = 3;
  1820. adev->gfx.config.max_texture_channel_caches = 2;
  1821. adev->gfx.config.max_gprs = 256;
  1822. adev->gfx.config.max_gs_threads = 16;
  1823. adev->gfx.config.max_hw_contexts = 8;
  1824. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1825. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1826. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1827. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1828. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1829. break;
  1830. default:
  1831. adev->gfx.config.max_shader_engines = 2;
  1832. adev->gfx.config.max_tile_pipes = 4;
  1833. adev->gfx.config.max_cu_per_sh = 2;
  1834. adev->gfx.config.max_sh_per_se = 1;
  1835. adev->gfx.config.max_backends_per_se = 2;
  1836. adev->gfx.config.max_texture_channel_caches = 4;
  1837. adev->gfx.config.max_gprs = 256;
  1838. adev->gfx.config.max_gs_threads = 32;
  1839. adev->gfx.config.max_hw_contexts = 8;
  1840. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1841. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1842. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1843. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1844. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1845. break;
  1846. }
  1847. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1848. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1849. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1850. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1851. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1852. if (adev->flags & AMD_IS_APU) {
  1853. /* Get memory bank mapping mode. */
  1854. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1855. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1856. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1857. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1858. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1859. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1860. /* Validate settings in case only one DIMM installed. */
  1861. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1862. dimm00_addr_map = 0;
  1863. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1864. dimm01_addr_map = 0;
  1865. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1866. dimm10_addr_map = 0;
  1867. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1868. dimm11_addr_map = 0;
  1869. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1870. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1871. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1872. adev->gfx.config.mem_row_size_in_kb = 2;
  1873. else
  1874. adev->gfx.config.mem_row_size_in_kb = 1;
  1875. } else {
  1876. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1877. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1878. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1879. adev->gfx.config.mem_row_size_in_kb = 4;
  1880. }
  1881. adev->gfx.config.shader_engine_tile_size = 32;
  1882. adev->gfx.config.num_gpus = 1;
  1883. adev->gfx.config.multi_gpu_tile_size = 64;
  1884. /* fix up row size */
  1885. switch (adev->gfx.config.mem_row_size_in_kb) {
  1886. case 1:
  1887. default:
  1888. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1889. break;
  1890. case 2:
  1891. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1892. break;
  1893. case 4:
  1894. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1895. break;
  1896. }
  1897. adev->gfx.config.gb_addr_config = gb_addr_config;
  1898. return 0;
  1899. }
  1900. static int gfx_v8_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1901. int mec, int pipe, int queue)
  1902. {
  1903. int r;
  1904. unsigned irq_type;
  1905. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1906. ring = &adev->gfx.compute_ring[ring_id];
  1907. /* mec0 is me1 */
  1908. ring->me = mec + 1;
  1909. ring->pipe = pipe;
  1910. ring->queue = queue;
  1911. ring->ring_obj = NULL;
  1912. ring->use_doorbell = true;
  1913. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1914. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1915. + (ring_id * GFX8_MEC_HPD_SIZE);
  1916. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1917. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1918. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1919. + ring->pipe;
  1920. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1921. r = amdgpu_ring_init(adev, ring, 1024,
  1922. &adev->gfx.eop_irq, irq_type);
  1923. if (r)
  1924. return r;
  1925. return 0;
  1926. }
  1927. static int gfx_v8_0_sw_init(void *handle)
  1928. {
  1929. int i, j, k, r, ring_id;
  1930. struct amdgpu_ring *ring;
  1931. struct amdgpu_kiq *kiq;
  1932. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1933. /* KIQ event */
  1934. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1935. if (r)
  1936. return r;
  1937. /* EOP Event */
  1938. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  1939. if (r)
  1940. return r;
  1941. /* Privileged reg */
  1942. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  1943. &adev->gfx.priv_reg_irq);
  1944. if (r)
  1945. return r;
  1946. /* Privileged inst */
  1947. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  1948. &adev->gfx.priv_inst_irq);
  1949. if (r)
  1950. return r;
  1951. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1952. gfx_v8_0_scratch_init(adev);
  1953. r = gfx_v8_0_init_microcode(adev);
  1954. if (r) {
  1955. DRM_ERROR("Failed to load gfx firmware!\n");
  1956. return r;
  1957. }
  1958. r = gfx_v8_0_rlc_init(adev);
  1959. if (r) {
  1960. DRM_ERROR("Failed to init rlc BOs!\n");
  1961. return r;
  1962. }
  1963. r = gfx_v8_0_mec_init(adev);
  1964. if (r) {
  1965. DRM_ERROR("Failed to init MEC BOs!\n");
  1966. return r;
  1967. }
  1968. /* set up the gfx ring */
  1969. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1970. ring = &adev->gfx.gfx_ring[i];
  1971. ring->ring_obj = NULL;
  1972. sprintf(ring->name, "gfx");
  1973. /* no gfx doorbells on iceland */
  1974. if (adev->asic_type != CHIP_TOPAZ) {
  1975. ring->use_doorbell = true;
  1976. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1977. }
  1978. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1979. AMDGPU_CP_IRQ_GFX_EOP);
  1980. if (r)
  1981. return r;
  1982. }
  1983. /* set up the compute queues - allocate horizontally across pipes */
  1984. ring_id = 0;
  1985. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1986. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1987. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1988. if (!amdgpu_is_mec_queue_enabled(adev, i, k, j))
  1989. continue;
  1990. r = gfx_v8_0_compute_ring_init(adev,
  1991. ring_id,
  1992. i, k, j);
  1993. if (r)
  1994. return r;
  1995. ring_id++;
  1996. }
  1997. }
  1998. }
  1999. r = gfx_v8_0_kiq_init(adev);
  2000. if (r) {
  2001. DRM_ERROR("Failed to init KIQ BOs!\n");
  2002. return r;
  2003. }
  2004. kiq = &adev->gfx.kiq;
  2005. r = gfx_v8_0_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  2006. if (r)
  2007. return r;
  2008. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  2009. r = gfx_v8_0_compute_mqd_sw_init(adev);
  2010. if (r)
  2011. return r;
  2012. /* reserve GDS, GWS and OA resource for gfx */
  2013. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  2014. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  2015. &adev->gds.gds_gfx_bo, NULL, NULL);
  2016. if (r)
  2017. return r;
  2018. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  2019. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  2020. &adev->gds.gws_gfx_bo, NULL, NULL);
  2021. if (r)
  2022. return r;
  2023. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  2024. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  2025. &adev->gds.oa_gfx_bo, NULL, NULL);
  2026. if (r)
  2027. return r;
  2028. adev->gfx.ce_ram_size = 0x8000;
  2029. r = gfx_v8_0_gpu_early_init(adev);
  2030. if (r)
  2031. return r;
  2032. return 0;
  2033. }
  2034. static int gfx_v8_0_sw_fini(void *handle)
  2035. {
  2036. int i;
  2037. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2038. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  2039. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  2040. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  2041. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2042. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  2043. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2044. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  2045. gfx_v8_0_compute_mqd_sw_fini(adev);
  2046. gfx_v8_0_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  2047. gfx_v8_0_kiq_fini(adev);
  2048. gfx_v8_0_mec_fini(adev);
  2049. gfx_v8_0_rlc_fini(adev);
  2050. gfx_v8_0_free_microcode(adev);
  2051. return 0;
  2052. }
  2053. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  2054. {
  2055. uint32_t *modearray, *mod2array;
  2056. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  2057. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  2058. u32 reg_offset;
  2059. modearray = adev->gfx.config.tile_mode_array;
  2060. mod2array = adev->gfx.config.macrotile_mode_array;
  2061. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2062. modearray[reg_offset] = 0;
  2063. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2064. mod2array[reg_offset] = 0;
  2065. switch (adev->asic_type) {
  2066. case CHIP_TOPAZ:
  2067. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2068. PIPE_CONFIG(ADDR_SURF_P2) |
  2069. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2070. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2071. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2072. PIPE_CONFIG(ADDR_SURF_P2) |
  2073. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2074. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2075. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2076. PIPE_CONFIG(ADDR_SURF_P2) |
  2077. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2078. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2079. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2080. PIPE_CONFIG(ADDR_SURF_P2) |
  2081. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2082. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2083. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2084. PIPE_CONFIG(ADDR_SURF_P2) |
  2085. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2086. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2087. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2088. PIPE_CONFIG(ADDR_SURF_P2) |
  2089. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2090. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2091. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2092. PIPE_CONFIG(ADDR_SURF_P2) |
  2093. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2094. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2095. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2096. PIPE_CONFIG(ADDR_SURF_P2));
  2097. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2098. PIPE_CONFIG(ADDR_SURF_P2) |
  2099. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2100. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2101. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2102. PIPE_CONFIG(ADDR_SURF_P2) |
  2103. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2104. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2105. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2106. PIPE_CONFIG(ADDR_SURF_P2) |
  2107. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2108. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2109. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2110. PIPE_CONFIG(ADDR_SURF_P2) |
  2111. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2112. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2113. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2114. PIPE_CONFIG(ADDR_SURF_P2) |
  2115. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2116. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2117. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2118. PIPE_CONFIG(ADDR_SURF_P2) |
  2119. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2120. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2121. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2122. PIPE_CONFIG(ADDR_SURF_P2) |
  2123. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2124. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2125. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2126. PIPE_CONFIG(ADDR_SURF_P2) |
  2127. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2128. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2129. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2130. PIPE_CONFIG(ADDR_SURF_P2) |
  2131. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2132. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2133. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2134. PIPE_CONFIG(ADDR_SURF_P2) |
  2135. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2136. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2137. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2138. PIPE_CONFIG(ADDR_SURF_P2) |
  2139. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2140. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2141. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2142. PIPE_CONFIG(ADDR_SURF_P2) |
  2143. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2144. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2145. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2146. PIPE_CONFIG(ADDR_SURF_P2) |
  2147. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2148. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2149. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2150. PIPE_CONFIG(ADDR_SURF_P2) |
  2151. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2152. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2153. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2154. PIPE_CONFIG(ADDR_SURF_P2) |
  2155. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2156. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2157. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2158. PIPE_CONFIG(ADDR_SURF_P2) |
  2159. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2160. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2161. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2162. PIPE_CONFIG(ADDR_SURF_P2) |
  2163. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2164. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2165. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2166. PIPE_CONFIG(ADDR_SURF_P2) |
  2167. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2168. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2169. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2170. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2171. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2172. NUM_BANKS(ADDR_SURF_8_BANK));
  2173. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2174. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2175. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2176. NUM_BANKS(ADDR_SURF_8_BANK));
  2177. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2178. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2179. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2180. NUM_BANKS(ADDR_SURF_8_BANK));
  2181. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2182. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2183. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2184. NUM_BANKS(ADDR_SURF_8_BANK));
  2185. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2186. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2187. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2188. NUM_BANKS(ADDR_SURF_8_BANK));
  2189. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2190. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2191. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2192. NUM_BANKS(ADDR_SURF_8_BANK));
  2193. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2194. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2195. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2196. NUM_BANKS(ADDR_SURF_8_BANK));
  2197. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2198. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2199. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2200. NUM_BANKS(ADDR_SURF_16_BANK));
  2201. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2202. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2203. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2204. NUM_BANKS(ADDR_SURF_16_BANK));
  2205. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2206. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2207. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2208. NUM_BANKS(ADDR_SURF_16_BANK));
  2209. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2210. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2211. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2212. NUM_BANKS(ADDR_SURF_16_BANK));
  2213. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2214. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2215. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2216. NUM_BANKS(ADDR_SURF_16_BANK));
  2217. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2218. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2219. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2220. NUM_BANKS(ADDR_SURF_16_BANK));
  2221. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2222. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2223. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2224. NUM_BANKS(ADDR_SURF_8_BANK));
  2225. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2226. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2227. reg_offset != 23)
  2228. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2229. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2230. if (reg_offset != 7)
  2231. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2232. break;
  2233. case CHIP_FIJI:
  2234. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2235. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2236. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2237. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2238. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2239. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2240. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2241. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2242. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2243. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2244. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2245. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2246. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2247. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2248. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2249. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2250. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2251. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2252. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2253. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2254. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2255. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2256. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2257. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2258. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2259. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2260. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2261. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2262. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2263. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2264. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2265. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2266. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2267. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2268. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2269. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2270. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2271. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2272. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2273. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2274. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2275. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2276. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2277. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2278. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2279. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2280. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2281. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2282. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2283. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2284. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2285. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2286. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2287. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2288. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2289. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2290. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2291. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2292. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2293. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2294. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2295. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2296. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2297. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2298. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2299. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2300. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2301. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2302. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2303. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2304. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2305. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2306. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2307. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2308. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2309. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2310. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2311. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2312. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2313. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2314. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2315. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2316. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2317. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2318. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2319. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2320. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2321. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2322. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2323. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2324. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2325. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2326. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2327. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2328. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2329. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2330. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2331. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2332. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2333. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2334. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2335. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2336. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2337. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2338. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2339. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2340. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2341. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2342. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2343. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2344. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2345. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2346. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2347. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2348. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2349. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2350. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2351. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2352. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2353. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2354. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2355. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2356. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2357. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2358. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2359. NUM_BANKS(ADDR_SURF_8_BANK));
  2360. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2361. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2362. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2363. NUM_BANKS(ADDR_SURF_8_BANK));
  2364. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2365. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2366. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2367. NUM_BANKS(ADDR_SURF_8_BANK));
  2368. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2369. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2370. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2371. NUM_BANKS(ADDR_SURF_8_BANK));
  2372. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2373. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2374. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2375. NUM_BANKS(ADDR_SURF_8_BANK));
  2376. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2377. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2378. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2379. NUM_BANKS(ADDR_SURF_8_BANK));
  2380. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2381. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2382. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2383. NUM_BANKS(ADDR_SURF_8_BANK));
  2384. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2385. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2386. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2387. NUM_BANKS(ADDR_SURF_8_BANK));
  2388. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2389. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2390. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2391. NUM_BANKS(ADDR_SURF_8_BANK));
  2392. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2393. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2394. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2395. NUM_BANKS(ADDR_SURF_8_BANK));
  2396. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2397. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2398. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2399. NUM_BANKS(ADDR_SURF_8_BANK));
  2400. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2401. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2402. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2403. NUM_BANKS(ADDR_SURF_8_BANK));
  2404. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2405. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2406. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2407. NUM_BANKS(ADDR_SURF_8_BANK));
  2408. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2409. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2410. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2411. NUM_BANKS(ADDR_SURF_4_BANK));
  2412. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2413. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2414. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2415. if (reg_offset != 7)
  2416. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2417. break;
  2418. case CHIP_TONGA:
  2419. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2420. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2421. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2422. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2423. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2424. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2425. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2426. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2427. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2428. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2429. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2430. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2431. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2432. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2433. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2434. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2435. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2436. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2437. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2438. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2439. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2440. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2441. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2442. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2443. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2444. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2445. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2446. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2447. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2448. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2449. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2450. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2451. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2452. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2453. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2454. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2455. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2456. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2457. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2458. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2459. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2460. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2461. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2462. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2463. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2464. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2465. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2466. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2467. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2468. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2469. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2470. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2471. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2472. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2473. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2474. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2475. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2476. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2477. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2478. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2479. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2480. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2481. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2482. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2483. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2484. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2485. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2486. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2487. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2488. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2489. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2490. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2491. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2492. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2493. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2494. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2495. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2496. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2497. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2498. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2499. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2500. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2501. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2502. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2503. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2504. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2505. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2506. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2507. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2508. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2509. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2510. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2511. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2512. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2513. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2514. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2515. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2516. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2517. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2518. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2519. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2520. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2521. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2522. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2523. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2524. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2525. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2526. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2527. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2528. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2529. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2530. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2531. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2532. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2533. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2534. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2535. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2536. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2537. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2538. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2539. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2540. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2541. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2542. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2543. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2544. NUM_BANKS(ADDR_SURF_16_BANK));
  2545. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2546. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2547. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2548. NUM_BANKS(ADDR_SURF_16_BANK));
  2549. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2550. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2551. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2552. NUM_BANKS(ADDR_SURF_16_BANK));
  2553. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2554. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2555. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2556. NUM_BANKS(ADDR_SURF_16_BANK));
  2557. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2558. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2559. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2560. NUM_BANKS(ADDR_SURF_16_BANK));
  2561. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2562. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2563. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2564. NUM_BANKS(ADDR_SURF_16_BANK));
  2565. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2566. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2567. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2568. NUM_BANKS(ADDR_SURF_16_BANK));
  2569. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2570. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2571. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2572. NUM_BANKS(ADDR_SURF_16_BANK));
  2573. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2574. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2575. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2576. NUM_BANKS(ADDR_SURF_16_BANK));
  2577. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2578. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2579. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2580. NUM_BANKS(ADDR_SURF_16_BANK));
  2581. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2582. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2583. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2584. NUM_BANKS(ADDR_SURF_16_BANK));
  2585. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2586. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2587. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2588. NUM_BANKS(ADDR_SURF_8_BANK));
  2589. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2590. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2591. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2592. NUM_BANKS(ADDR_SURF_4_BANK));
  2593. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2594. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2595. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2596. NUM_BANKS(ADDR_SURF_4_BANK));
  2597. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2598. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2599. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2600. if (reg_offset != 7)
  2601. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2602. break;
  2603. case CHIP_POLARIS11:
  2604. case CHIP_POLARIS12:
  2605. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2606. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2607. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2608. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2609. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2610. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2611. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2612. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2613. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2614. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2615. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2616. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2617. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2618. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2619. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2620. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2621. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2622. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2623. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2624. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2625. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2626. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2627. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2628. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2629. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2630. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2631. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2632. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2633. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2634. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2635. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2636. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2637. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2638. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2639. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2640. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2641. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2642. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2643. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2644. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2645. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2646. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2647. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2648. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2649. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2650. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2651. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2652. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2653. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2654. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2655. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2656. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2657. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2658. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2659. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2660. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2661. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2662. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2663. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2664. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2665. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2666. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2667. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2668. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2669. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2670. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2671. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2672. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2673. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2674. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2675. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2676. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2677. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2678. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2679. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2680. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2681. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2682. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2683. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2684. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2685. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2686. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2687. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2688. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2689. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2690. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2691. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2692. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2693. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2694. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2695. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2696. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2697. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2698. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2699. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2700. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2701. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2702. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2703. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2704. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2705. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2706. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2707. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2708. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2709. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2710. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2711. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2712. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2713. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2714. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2715. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2716. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2717. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2718. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2719. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2720. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2721. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2722. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2723. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2724. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2725. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2726. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2727. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2728. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2729. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2730. NUM_BANKS(ADDR_SURF_16_BANK));
  2731. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2732. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2733. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2734. NUM_BANKS(ADDR_SURF_16_BANK));
  2735. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2736. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2737. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2738. NUM_BANKS(ADDR_SURF_16_BANK));
  2739. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2740. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2741. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2742. NUM_BANKS(ADDR_SURF_16_BANK));
  2743. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2744. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2745. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2746. NUM_BANKS(ADDR_SURF_16_BANK));
  2747. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2748. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2749. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2750. NUM_BANKS(ADDR_SURF_16_BANK));
  2751. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2752. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2753. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2754. NUM_BANKS(ADDR_SURF_16_BANK));
  2755. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2756. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2757. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2758. NUM_BANKS(ADDR_SURF_16_BANK));
  2759. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2760. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2761. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2762. NUM_BANKS(ADDR_SURF_16_BANK));
  2763. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2764. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2765. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2766. NUM_BANKS(ADDR_SURF_16_BANK));
  2767. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2768. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2769. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2770. NUM_BANKS(ADDR_SURF_16_BANK));
  2771. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2772. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2773. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2774. NUM_BANKS(ADDR_SURF_16_BANK));
  2775. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2776. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2777. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2778. NUM_BANKS(ADDR_SURF_8_BANK));
  2779. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2780. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2781. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2782. NUM_BANKS(ADDR_SURF_4_BANK));
  2783. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2784. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2785. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2786. if (reg_offset != 7)
  2787. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2788. break;
  2789. case CHIP_POLARIS10:
  2790. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2791. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2792. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2793. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2794. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2795. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2796. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2797. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2798. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2799. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2800. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2801. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2802. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2803. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2804. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2805. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2806. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2807. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2808. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2809. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2810. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2811. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2812. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2813. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2814. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2815. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2816. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2817. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2818. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2819. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2820. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2821. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2822. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2823. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2824. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2825. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2826. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2827. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2828. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2829. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2830. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2831. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2832. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2833. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2834. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2835. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2836. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2837. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2838. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2839. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2840. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2841. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2842. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2843. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2844. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2845. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2846. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2847. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2848. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2849. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2850. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2851. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2852. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2853. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2854. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2855. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2856. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2857. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2858. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2859. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2860. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2861. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2862. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2863. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2864. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2865. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2866. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2867. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2868. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2869. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2870. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2871. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2872. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2873. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2874. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2875. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2876. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2877. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2878. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2879. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2880. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2881. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2882. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2883. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2884. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2885. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2886. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2887. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2888. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2889. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2890. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2891. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2892. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2893. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2894. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2895. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2896. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2897. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2898. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2899. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2900. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2901. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2902. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2903. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2904. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2905. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2906. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2907. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2908. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2909. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2910. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2911. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2912. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2913. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2914. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2915. NUM_BANKS(ADDR_SURF_16_BANK));
  2916. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2917. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2918. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2919. NUM_BANKS(ADDR_SURF_16_BANK));
  2920. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2921. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2922. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2923. NUM_BANKS(ADDR_SURF_16_BANK));
  2924. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2925. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2926. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2927. NUM_BANKS(ADDR_SURF_16_BANK));
  2928. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2929. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2930. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2931. NUM_BANKS(ADDR_SURF_16_BANK));
  2932. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2933. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2934. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2935. NUM_BANKS(ADDR_SURF_16_BANK));
  2936. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2937. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2938. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2939. NUM_BANKS(ADDR_SURF_16_BANK));
  2940. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2941. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2942. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2943. NUM_BANKS(ADDR_SURF_16_BANK));
  2944. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2945. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2946. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2947. NUM_BANKS(ADDR_SURF_16_BANK));
  2948. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2949. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2950. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2951. NUM_BANKS(ADDR_SURF_16_BANK));
  2952. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2953. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2954. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2955. NUM_BANKS(ADDR_SURF_16_BANK));
  2956. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2957. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2958. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2959. NUM_BANKS(ADDR_SURF_8_BANK));
  2960. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2961. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2962. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2963. NUM_BANKS(ADDR_SURF_4_BANK));
  2964. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2965. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2966. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2967. NUM_BANKS(ADDR_SURF_4_BANK));
  2968. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2969. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2970. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2971. if (reg_offset != 7)
  2972. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2973. break;
  2974. case CHIP_STONEY:
  2975. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2976. PIPE_CONFIG(ADDR_SURF_P2) |
  2977. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2978. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2979. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2980. PIPE_CONFIG(ADDR_SURF_P2) |
  2981. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2982. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2983. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2984. PIPE_CONFIG(ADDR_SURF_P2) |
  2985. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2986. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2987. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2988. PIPE_CONFIG(ADDR_SURF_P2) |
  2989. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2990. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2991. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2992. PIPE_CONFIG(ADDR_SURF_P2) |
  2993. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2994. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2995. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2996. PIPE_CONFIG(ADDR_SURF_P2) |
  2997. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2998. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2999. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3000. PIPE_CONFIG(ADDR_SURF_P2) |
  3001. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3002. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3003. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3004. PIPE_CONFIG(ADDR_SURF_P2));
  3005. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3006. PIPE_CONFIG(ADDR_SURF_P2) |
  3007. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3008. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3009. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3010. PIPE_CONFIG(ADDR_SURF_P2) |
  3011. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3012. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3013. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3014. PIPE_CONFIG(ADDR_SURF_P2) |
  3015. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3016. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3017. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3018. PIPE_CONFIG(ADDR_SURF_P2) |
  3019. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3020. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3021. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3022. PIPE_CONFIG(ADDR_SURF_P2) |
  3023. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3024. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3025. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3026. PIPE_CONFIG(ADDR_SURF_P2) |
  3027. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3028. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3029. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3030. PIPE_CONFIG(ADDR_SURF_P2) |
  3031. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3032. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3033. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3034. PIPE_CONFIG(ADDR_SURF_P2) |
  3035. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3036. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3037. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3038. PIPE_CONFIG(ADDR_SURF_P2) |
  3039. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3040. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3041. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3042. PIPE_CONFIG(ADDR_SURF_P2) |
  3043. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3044. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3045. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3046. PIPE_CONFIG(ADDR_SURF_P2) |
  3047. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3048. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3049. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3050. PIPE_CONFIG(ADDR_SURF_P2) |
  3051. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3052. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3053. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3054. PIPE_CONFIG(ADDR_SURF_P2) |
  3055. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3056. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3057. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3058. PIPE_CONFIG(ADDR_SURF_P2) |
  3059. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3060. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3061. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3062. PIPE_CONFIG(ADDR_SURF_P2) |
  3063. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3064. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3065. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3066. PIPE_CONFIG(ADDR_SURF_P2) |
  3067. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3068. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3069. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3070. PIPE_CONFIG(ADDR_SURF_P2) |
  3071. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3072. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3073. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3074. PIPE_CONFIG(ADDR_SURF_P2) |
  3075. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3076. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3077. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3078. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3079. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3080. NUM_BANKS(ADDR_SURF_8_BANK));
  3081. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3082. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3083. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3084. NUM_BANKS(ADDR_SURF_8_BANK));
  3085. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3086. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3087. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3088. NUM_BANKS(ADDR_SURF_8_BANK));
  3089. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3090. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3091. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3092. NUM_BANKS(ADDR_SURF_8_BANK));
  3093. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3094. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3095. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3096. NUM_BANKS(ADDR_SURF_8_BANK));
  3097. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3098. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3099. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3100. NUM_BANKS(ADDR_SURF_8_BANK));
  3101. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3102. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3103. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3104. NUM_BANKS(ADDR_SURF_8_BANK));
  3105. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3106. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3107. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3108. NUM_BANKS(ADDR_SURF_16_BANK));
  3109. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3110. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3111. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3112. NUM_BANKS(ADDR_SURF_16_BANK));
  3113. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3114. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3115. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3116. NUM_BANKS(ADDR_SURF_16_BANK));
  3117. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3118. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3119. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3120. NUM_BANKS(ADDR_SURF_16_BANK));
  3121. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3122. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3123. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3124. NUM_BANKS(ADDR_SURF_16_BANK));
  3125. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3126. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3127. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3128. NUM_BANKS(ADDR_SURF_16_BANK));
  3129. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3130. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3131. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3132. NUM_BANKS(ADDR_SURF_8_BANK));
  3133. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3134. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3135. reg_offset != 23)
  3136. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3137. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3138. if (reg_offset != 7)
  3139. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3140. break;
  3141. default:
  3142. dev_warn(adev->dev,
  3143. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3144. adev->asic_type);
  3145. case CHIP_CARRIZO:
  3146. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3147. PIPE_CONFIG(ADDR_SURF_P2) |
  3148. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3149. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3150. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3151. PIPE_CONFIG(ADDR_SURF_P2) |
  3152. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3153. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3154. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3155. PIPE_CONFIG(ADDR_SURF_P2) |
  3156. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3157. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3158. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3159. PIPE_CONFIG(ADDR_SURF_P2) |
  3160. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3161. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3162. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3163. PIPE_CONFIG(ADDR_SURF_P2) |
  3164. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3165. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3166. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3167. PIPE_CONFIG(ADDR_SURF_P2) |
  3168. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3169. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3170. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3171. PIPE_CONFIG(ADDR_SURF_P2) |
  3172. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3173. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3174. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3175. PIPE_CONFIG(ADDR_SURF_P2));
  3176. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3177. PIPE_CONFIG(ADDR_SURF_P2) |
  3178. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3179. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3180. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3181. PIPE_CONFIG(ADDR_SURF_P2) |
  3182. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3183. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3184. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3185. PIPE_CONFIG(ADDR_SURF_P2) |
  3186. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3187. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3188. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3189. PIPE_CONFIG(ADDR_SURF_P2) |
  3190. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3191. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3192. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3193. PIPE_CONFIG(ADDR_SURF_P2) |
  3194. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3195. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3196. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3197. PIPE_CONFIG(ADDR_SURF_P2) |
  3198. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3199. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3200. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3201. PIPE_CONFIG(ADDR_SURF_P2) |
  3202. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3203. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3204. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3205. PIPE_CONFIG(ADDR_SURF_P2) |
  3206. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3207. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3208. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3209. PIPE_CONFIG(ADDR_SURF_P2) |
  3210. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3211. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3212. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3213. PIPE_CONFIG(ADDR_SURF_P2) |
  3214. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3215. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3216. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3217. PIPE_CONFIG(ADDR_SURF_P2) |
  3218. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3219. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3220. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3221. PIPE_CONFIG(ADDR_SURF_P2) |
  3222. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3223. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3224. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3225. PIPE_CONFIG(ADDR_SURF_P2) |
  3226. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3227. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3228. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3229. PIPE_CONFIG(ADDR_SURF_P2) |
  3230. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3231. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3232. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3233. PIPE_CONFIG(ADDR_SURF_P2) |
  3234. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3235. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3236. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3237. PIPE_CONFIG(ADDR_SURF_P2) |
  3238. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3239. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3240. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3241. PIPE_CONFIG(ADDR_SURF_P2) |
  3242. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3243. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3244. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3245. PIPE_CONFIG(ADDR_SURF_P2) |
  3246. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3247. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3248. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3249. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3250. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3251. NUM_BANKS(ADDR_SURF_8_BANK));
  3252. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3253. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3254. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3255. NUM_BANKS(ADDR_SURF_8_BANK));
  3256. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3257. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3258. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3259. NUM_BANKS(ADDR_SURF_8_BANK));
  3260. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3261. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3262. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3263. NUM_BANKS(ADDR_SURF_8_BANK));
  3264. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3265. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3266. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3267. NUM_BANKS(ADDR_SURF_8_BANK));
  3268. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3269. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3270. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3271. NUM_BANKS(ADDR_SURF_8_BANK));
  3272. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3273. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3274. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3275. NUM_BANKS(ADDR_SURF_8_BANK));
  3276. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3277. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3278. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3279. NUM_BANKS(ADDR_SURF_16_BANK));
  3280. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3281. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3282. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3283. NUM_BANKS(ADDR_SURF_16_BANK));
  3284. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3285. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3286. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3287. NUM_BANKS(ADDR_SURF_16_BANK));
  3288. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3289. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3290. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3291. NUM_BANKS(ADDR_SURF_16_BANK));
  3292. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3293. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3294. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3295. NUM_BANKS(ADDR_SURF_16_BANK));
  3296. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3297. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3298. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3299. NUM_BANKS(ADDR_SURF_16_BANK));
  3300. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3301. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3302. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3303. NUM_BANKS(ADDR_SURF_8_BANK));
  3304. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3305. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3306. reg_offset != 23)
  3307. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3308. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3309. if (reg_offset != 7)
  3310. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3311. break;
  3312. }
  3313. }
  3314. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3315. u32 se_num, u32 sh_num, u32 instance)
  3316. {
  3317. u32 data;
  3318. if (instance == 0xffffffff)
  3319. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3320. else
  3321. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3322. if (se_num == 0xffffffff)
  3323. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3324. else
  3325. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3326. if (sh_num == 0xffffffff)
  3327. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3328. else
  3329. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3330. WREG32(mmGRBM_GFX_INDEX, data);
  3331. }
  3332. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3333. {
  3334. u32 data, mask;
  3335. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3336. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3337. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3338. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  3339. adev->gfx.config.max_sh_per_se);
  3340. return (~data) & mask;
  3341. }
  3342. static void
  3343. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3344. {
  3345. switch (adev->asic_type) {
  3346. case CHIP_FIJI:
  3347. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3348. RB_XSEL2(1) | PKR_MAP(2) |
  3349. PKR_XSEL(1) | PKR_YSEL(1) |
  3350. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3351. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3352. SE_PAIR_YSEL(2);
  3353. break;
  3354. case CHIP_TONGA:
  3355. case CHIP_POLARIS10:
  3356. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3357. SE_XSEL(1) | SE_YSEL(1);
  3358. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3359. SE_PAIR_YSEL(2);
  3360. break;
  3361. case CHIP_TOPAZ:
  3362. case CHIP_CARRIZO:
  3363. *rconf |= RB_MAP_PKR0(2);
  3364. *rconf1 |= 0x0;
  3365. break;
  3366. case CHIP_POLARIS11:
  3367. case CHIP_POLARIS12:
  3368. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3369. SE_XSEL(1) | SE_YSEL(1);
  3370. *rconf1 |= 0x0;
  3371. break;
  3372. case CHIP_STONEY:
  3373. *rconf |= 0x0;
  3374. *rconf1 |= 0x0;
  3375. break;
  3376. default:
  3377. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3378. break;
  3379. }
  3380. }
  3381. static void
  3382. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3383. u32 raster_config, u32 raster_config_1,
  3384. unsigned rb_mask, unsigned num_rb)
  3385. {
  3386. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3387. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3388. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3389. unsigned rb_per_se = num_rb / num_se;
  3390. unsigned se_mask[4];
  3391. unsigned se;
  3392. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3393. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3394. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3395. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3396. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3397. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3398. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3399. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3400. (!se_mask[2] && !se_mask[3]))) {
  3401. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3402. if (!se_mask[0] && !se_mask[1]) {
  3403. raster_config_1 |=
  3404. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3405. } else {
  3406. raster_config_1 |=
  3407. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3408. }
  3409. }
  3410. for (se = 0; se < num_se; se++) {
  3411. unsigned raster_config_se = raster_config;
  3412. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3413. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3414. int idx = (se / 2) * 2;
  3415. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3416. raster_config_se &= ~SE_MAP_MASK;
  3417. if (!se_mask[idx]) {
  3418. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3419. } else {
  3420. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3421. }
  3422. }
  3423. pkr0_mask &= rb_mask;
  3424. pkr1_mask &= rb_mask;
  3425. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3426. raster_config_se &= ~PKR_MAP_MASK;
  3427. if (!pkr0_mask) {
  3428. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3429. } else {
  3430. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3431. }
  3432. }
  3433. if (rb_per_se >= 2) {
  3434. unsigned rb0_mask = 1 << (se * rb_per_se);
  3435. unsigned rb1_mask = rb0_mask << 1;
  3436. rb0_mask &= rb_mask;
  3437. rb1_mask &= rb_mask;
  3438. if (!rb0_mask || !rb1_mask) {
  3439. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3440. if (!rb0_mask) {
  3441. raster_config_se |=
  3442. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3443. } else {
  3444. raster_config_se |=
  3445. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3446. }
  3447. }
  3448. if (rb_per_se > 2) {
  3449. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3450. rb1_mask = rb0_mask << 1;
  3451. rb0_mask &= rb_mask;
  3452. rb1_mask &= rb_mask;
  3453. if (!rb0_mask || !rb1_mask) {
  3454. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3455. if (!rb0_mask) {
  3456. raster_config_se |=
  3457. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3458. } else {
  3459. raster_config_se |=
  3460. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3461. }
  3462. }
  3463. }
  3464. }
  3465. /* GRBM_GFX_INDEX has a different offset on VI */
  3466. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3467. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3468. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3469. }
  3470. /* GRBM_GFX_INDEX has a different offset on VI */
  3471. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3472. }
  3473. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3474. {
  3475. int i, j;
  3476. u32 data;
  3477. u32 raster_config = 0, raster_config_1 = 0;
  3478. u32 active_rbs = 0;
  3479. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3480. adev->gfx.config.max_sh_per_se;
  3481. unsigned num_rb_pipes;
  3482. mutex_lock(&adev->grbm_idx_mutex);
  3483. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3484. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3485. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3486. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3487. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3488. rb_bitmap_width_per_sh);
  3489. }
  3490. }
  3491. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3492. adev->gfx.config.backend_enable_mask = active_rbs;
  3493. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3494. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3495. adev->gfx.config.max_shader_engines, 16);
  3496. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3497. if (!adev->gfx.config.backend_enable_mask ||
  3498. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3499. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3500. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3501. } else {
  3502. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3503. adev->gfx.config.backend_enable_mask,
  3504. num_rb_pipes);
  3505. }
  3506. /* cache the values for userspace */
  3507. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3508. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3509. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3510. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3511. RREG32(mmCC_RB_BACKEND_DISABLE);
  3512. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3513. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3514. adev->gfx.config.rb_config[i][j].raster_config =
  3515. RREG32(mmPA_SC_RASTER_CONFIG);
  3516. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3517. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3518. }
  3519. }
  3520. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3521. mutex_unlock(&adev->grbm_idx_mutex);
  3522. }
  3523. /**
  3524. * gfx_v8_0_init_compute_vmid - gart enable
  3525. *
  3526. * @adev: amdgpu_device pointer
  3527. *
  3528. * Initialize compute vmid sh_mem registers
  3529. *
  3530. */
  3531. #define DEFAULT_SH_MEM_BASES (0x6000)
  3532. #define FIRST_COMPUTE_VMID (8)
  3533. #define LAST_COMPUTE_VMID (16)
  3534. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3535. {
  3536. int i;
  3537. uint32_t sh_mem_config;
  3538. uint32_t sh_mem_bases;
  3539. /*
  3540. * Configure apertures:
  3541. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3542. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3543. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3544. */
  3545. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3546. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3547. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3548. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3549. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3550. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3551. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3552. mutex_lock(&adev->srbm_mutex);
  3553. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3554. vi_srbm_select(adev, 0, 0, 0, i);
  3555. /* CP and shaders */
  3556. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3557. WREG32(mmSH_MEM_APE1_BASE, 1);
  3558. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3559. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3560. }
  3561. vi_srbm_select(adev, 0, 0, 0, 0);
  3562. mutex_unlock(&adev->srbm_mutex);
  3563. }
  3564. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3565. {
  3566. switch (adev->asic_type) {
  3567. default:
  3568. adev->gfx.config.double_offchip_lds_buf = 1;
  3569. break;
  3570. case CHIP_CARRIZO:
  3571. case CHIP_STONEY:
  3572. adev->gfx.config.double_offchip_lds_buf = 0;
  3573. break;
  3574. }
  3575. }
  3576. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3577. {
  3578. u32 tmp, sh_static_mem_cfg;
  3579. int i;
  3580. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3581. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3582. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3583. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3584. gfx_v8_0_tiling_mode_table_init(adev);
  3585. gfx_v8_0_setup_rb(adev);
  3586. gfx_v8_0_get_cu_info(adev);
  3587. gfx_v8_0_config_init(adev);
  3588. /* XXX SH_MEM regs */
  3589. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3590. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3591. SWIZZLE_ENABLE, 1);
  3592. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3593. ELEMENT_SIZE, 1);
  3594. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3595. INDEX_STRIDE, 3);
  3596. mutex_lock(&adev->srbm_mutex);
  3597. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3598. vi_srbm_select(adev, 0, 0, 0, i);
  3599. /* CP and shaders */
  3600. if (i == 0) {
  3601. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3602. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3603. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3604. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3605. WREG32(mmSH_MEM_CONFIG, tmp);
  3606. WREG32(mmSH_MEM_BASES, 0);
  3607. } else {
  3608. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3609. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3610. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3611. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3612. WREG32(mmSH_MEM_CONFIG, tmp);
  3613. tmp = adev->mc.shared_aperture_start >> 48;
  3614. WREG32(mmSH_MEM_BASES, tmp);
  3615. }
  3616. WREG32(mmSH_MEM_APE1_BASE, 1);
  3617. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3618. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3619. }
  3620. vi_srbm_select(adev, 0, 0, 0, 0);
  3621. mutex_unlock(&adev->srbm_mutex);
  3622. gfx_v8_0_init_compute_vmid(adev);
  3623. mutex_lock(&adev->grbm_idx_mutex);
  3624. /*
  3625. * making sure that the following register writes will be broadcasted
  3626. * to all the shaders
  3627. */
  3628. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3629. WREG32(mmPA_SC_FIFO_SIZE,
  3630. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3631. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3632. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3633. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3634. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3635. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3636. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3637. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3638. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3639. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3640. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3641. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3642. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3643. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3644. mutex_unlock(&adev->grbm_idx_mutex);
  3645. }
  3646. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3647. {
  3648. u32 i, j, k;
  3649. u32 mask;
  3650. mutex_lock(&adev->grbm_idx_mutex);
  3651. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3652. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3653. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3654. for (k = 0; k < adev->usec_timeout; k++) {
  3655. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3656. break;
  3657. udelay(1);
  3658. }
  3659. }
  3660. }
  3661. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3662. mutex_unlock(&adev->grbm_idx_mutex);
  3663. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3664. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3665. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3666. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3667. for (k = 0; k < adev->usec_timeout; k++) {
  3668. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3669. break;
  3670. udelay(1);
  3671. }
  3672. }
  3673. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3674. bool enable)
  3675. {
  3676. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3677. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3678. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3679. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3680. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3681. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3682. }
  3683. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3684. {
  3685. /* csib */
  3686. WREG32(mmRLC_CSIB_ADDR_HI,
  3687. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3688. WREG32(mmRLC_CSIB_ADDR_LO,
  3689. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3690. WREG32(mmRLC_CSIB_LENGTH,
  3691. adev->gfx.rlc.clear_state_size);
  3692. }
  3693. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3694. int ind_offset,
  3695. int list_size,
  3696. int *unique_indices,
  3697. int *indices_count,
  3698. int max_indices,
  3699. int *ind_start_offsets,
  3700. int *offset_count,
  3701. int max_offset)
  3702. {
  3703. int indices;
  3704. bool new_entry = true;
  3705. for (; ind_offset < list_size; ind_offset++) {
  3706. if (new_entry) {
  3707. new_entry = false;
  3708. ind_start_offsets[*offset_count] = ind_offset;
  3709. *offset_count = *offset_count + 1;
  3710. BUG_ON(*offset_count >= max_offset);
  3711. }
  3712. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3713. new_entry = true;
  3714. continue;
  3715. }
  3716. ind_offset += 2;
  3717. /* look for the matching indice */
  3718. for (indices = 0;
  3719. indices < *indices_count;
  3720. indices++) {
  3721. if (unique_indices[indices] ==
  3722. register_list_format[ind_offset])
  3723. break;
  3724. }
  3725. if (indices >= *indices_count) {
  3726. unique_indices[*indices_count] =
  3727. register_list_format[ind_offset];
  3728. indices = *indices_count;
  3729. *indices_count = *indices_count + 1;
  3730. BUG_ON(*indices_count >= max_indices);
  3731. }
  3732. register_list_format[ind_offset] = indices;
  3733. }
  3734. }
  3735. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3736. {
  3737. int i, temp, data;
  3738. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3739. int indices_count = 0;
  3740. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3741. int offset_count = 0;
  3742. int list_size;
  3743. unsigned int *register_list_format =
  3744. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3745. if (!register_list_format)
  3746. return -ENOMEM;
  3747. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3748. adev->gfx.rlc.reg_list_format_size_bytes);
  3749. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3750. RLC_FormatDirectRegListLength,
  3751. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3752. unique_indices,
  3753. &indices_count,
  3754. sizeof(unique_indices) / sizeof(int),
  3755. indirect_start_offsets,
  3756. &offset_count,
  3757. sizeof(indirect_start_offsets)/sizeof(int));
  3758. /* save and restore list */
  3759. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3760. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3761. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3762. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3763. /* indirect list */
  3764. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3765. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3766. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3767. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3768. list_size = list_size >> 1;
  3769. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3770. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3771. /* starting offsets starts */
  3772. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3773. adev->gfx.rlc.starting_offsets_start);
  3774. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3775. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3776. indirect_start_offsets[i]);
  3777. /* unique indices */
  3778. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3779. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3780. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3781. if (unique_indices[i] != 0) {
  3782. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3783. WREG32(data + i, unique_indices[i] >> 20);
  3784. }
  3785. }
  3786. kfree(register_list_format);
  3787. return 0;
  3788. }
  3789. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3790. {
  3791. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3792. }
  3793. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3794. {
  3795. uint32_t data;
  3796. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3797. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3798. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3799. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3800. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3801. WREG32(mmRLC_PG_DELAY, data);
  3802. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3803. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3804. }
  3805. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3806. bool enable)
  3807. {
  3808. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3809. }
  3810. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3811. bool enable)
  3812. {
  3813. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3814. }
  3815. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3816. {
  3817. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3818. }
  3819. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3820. {
  3821. if ((adev->asic_type == CHIP_CARRIZO) ||
  3822. (adev->asic_type == CHIP_STONEY)) {
  3823. gfx_v8_0_init_csb(adev);
  3824. gfx_v8_0_init_save_restore_list(adev);
  3825. gfx_v8_0_enable_save_restore_machine(adev);
  3826. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3827. gfx_v8_0_init_power_gating(adev);
  3828. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3829. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3830. (adev->asic_type == CHIP_POLARIS12)) {
  3831. gfx_v8_0_init_csb(adev);
  3832. gfx_v8_0_init_save_restore_list(adev);
  3833. gfx_v8_0_enable_save_restore_machine(adev);
  3834. gfx_v8_0_init_power_gating(adev);
  3835. }
  3836. }
  3837. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3838. {
  3839. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3840. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3841. gfx_v8_0_wait_for_rlc_serdes(adev);
  3842. }
  3843. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3844. {
  3845. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3846. udelay(50);
  3847. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3848. udelay(50);
  3849. }
  3850. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3851. {
  3852. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3853. /* carrizo do enable cp interrupt after cp inited */
  3854. if (!(adev->flags & AMD_IS_APU))
  3855. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3856. udelay(50);
  3857. }
  3858. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3859. {
  3860. const struct rlc_firmware_header_v2_0 *hdr;
  3861. const __le32 *fw_data;
  3862. unsigned i, fw_size;
  3863. if (!adev->gfx.rlc_fw)
  3864. return -EINVAL;
  3865. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3866. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3867. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3868. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3869. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3870. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3871. for (i = 0; i < fw_size; i++)
  3872. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3873. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3874. return 0;
  3875. }
  3876. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3877. {
  3878. int r;
  3879. u32 tmp;
  3880. gfx_v8_0_rlc_stop(adev);
  3881. /* disable CG */
  3882. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3883. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3884. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3885. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3886. if (adev->asic_type == CHIP_POLARIS11 ||
  3887. adev->asic_type == CHIP_POLARIS10 ||
  3888. adev->asic_type == CHIP_POLARIS12) {
  3889. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3890. tmp &= ~0x3;
  3891. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3892. }
  3893. /* disable PG */
  3894. WREG32(mmRLC_PG_CNTL, 0);
  3895. gfx_v8_0_rlc_reset(adev);
  3896. gfx_v8_0_init_pg(adev);
  3897. if (!adev->pp_enabled) {
  3898. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  3899. /* legacy rlc firmware loading */
  3900. r = gfx_v8_0_rlc_load_microcode(adev);
  3901. if (r)
  3902. return r;
  3903. } else {
  3904. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3905. AMDGPU_UCODE_ID_RLC_G);
  3906. if (r)
  3907. return -EINVAL;
  3908. }
  3909. }
  3910. gfx_v8_0_rlc_start(adev);
  3911. return 0;
  3912. }
  3913. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3914. {
  3915. int i;
  3916. u32 tmp = RREG32(mmCP_ME_CNTL);
  3917. if (enable) {
  3918. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3919. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3920. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3921. } else {
  3922. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3923. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3924. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3925. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3926. adev->gfx.gfx_ring[i].ready = false;
  3927. }
  3928. WREG32(mmCP_ME_CNTL, tmp);
  3929. udelay(50);
  3930. }
  3931. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3932. {
  3933. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3934. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3935. const struct gfx_firmware_header_v1_0 *me_hdr;
  3936. const __le32 *fw_data;
  3937. unsigned i, fw_size;
  3938. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3939. return -EINVAL;
  3940. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3941. adev->gfx.pfp_fw->data;
  3942. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3943. adev->gfx.ce_fw->data;
  3944. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3945. adev->gfx.me_fw->data;
  3946. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3947. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3948. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3949. gfx_v8_0_cp_gfx_enable(adev, false);
  3950. /* PFP */
  3951. fw_data = (const __le32 *)
  3952. (adev->gfx.pfp_fw->data +
  3953. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3954. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3955. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3956. for (i = 0; i < fw_size; i++)
  3957. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3958. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3959. /* CE */
  3960. fw_data = (const __le32 *)
  3961. (adev->gfx.ce_fw->data +
  3962. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3963. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3964. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3965. for (i = 0; i < fw_size; i++)
  3966. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3967. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3968. /* ME */
  3969. fw_data = (const __le32 *)
  3970. (adev->gfx.me_fw->data +
  3971. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3972. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3973. WREG32(mmCP_ME_RAM_WADDR, 0);
  3974. for (i = 0; i < fw_size; i++)
  3975. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3976. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3977. return 0;
  3978. }
  3979. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3980. {
  3981. u32 count = 0;
  3982. const struct cs_section_def *sect = NULL;
  3983. const struct cs_extent_def *ext = NULL;
  3984. /* begin clear state */
  3985. count += 2;
  3986. /* context control state */
  3987. count += 3;
  3988. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3989. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3990. if (sect->id == SECT_CONTEXT)
  3991. count += 2 + ext->reg_count;
  3992. else
  3993. return 0;
  3994. }
  3995. }
  3996. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3997. count += 4;
  3998. /* end clear state */
  3999. count += 2;
  4000. /* clear state */
  4001. count += 2;
  4002. return count;
  4003. }
  4004. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  4005. {
  4006. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  4007. const struct cs_section_def *sect = NULL;
  4008. const struct cs_extent_def *ext = NULL;
  4009. int r, i;
  4010. /* init the CP */
  4011. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  4012. WREG32(mmCP_ENDIAN_SWAP, 0);
  4013. WREG32(mmCP_DEVICE_ID, 1);
  4014. gfx_v8_0_cp_gfx_enable(adev, true);
  4015. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  4016. if (r) {
  4017. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  4018. return r;
  4019. }
  4020. /* clear state buffer */
  4021. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4022. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  4023. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  4024. amdgpu_ring_write(ring, 0x80000000);
  4025. amdgpu_ring_write(ring, 0x80000000);
  4026. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  4027. for (ext = sect->section; ext->extent != NULL; ++ext) {
  4028. if (sect->id == SECT_CONTEXT) {
  4029. amdgpu_ring_write(ring,
  4030. PACKET3(PACKET3_SET_CONTEXT_REG,
  4031. ext->reg_count));
  4032. amdgpu_ring_write(ring,
  4033. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  4034. for (i = 0; i < ext->reg_count; i++)
  4035. amdgpu_ring_write(ring, ext->extent[i]);
  4036. }
  4037. }
  4038. }
  4039. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  4040. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  4041. switch (adev->asic_type) {
  4042. case CHIP_TONGA:
  4043. case CHIP_POLARIS10:
  4044. amdgpu_ring_write(ring, 0x16000012);
  4045. amdgpu_ring_write(ring, 0x0000002A);
  4046. break;
  4047. case CHIP_POLARIS11:
  4048. case CHIP_POLARIS12:
  4049. amdgpu_ring_write(ring, 0x16000012);
  4050. amdgpu_ring_write(ring, 0x00000000);
  4051. break;
  4052. case CHIP_FIJI:
  4053. amdgpu_ring_write(ring, 0x3a00161a);
  4054. amdgpu_ring_write(ring, 0x0000002e);
  4055. break;
  4056. case CHIP_CARRIZO:
  4057. amdgpu_ring_write(ring, 0x00000002);
  4058. amdgpu_ring_write(ring, 0x00000000);
  4059. break;
  4060. case CHIP_TOPAZ:
  4061. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  4062. 0x00000000 : 0x00000002);
  4063. amdgpu_ring_write(ring, 0x00000000);
  4064. break;
  4065. case CHIP_STONEY:
  4066. amdgpu_ring_write(ring, 0x00000000);
  4067. amdgpu_ring_write(ring, 0x00000000);
  4068. break;
  4069. default:
  4070. BUG();
  4071. }
  4072. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4073. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  4074. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  4075. amdgpu_ring_write(ring, 0);
  4076. /* init the CE partitions */
  4077. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  4078. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  4079. amdgpu_ring_write(ring, 0x8000);
  4080. amdgpu_ring_write(ring, 0x8000);
  4081. amdgpu_ring_commit(ring);
  4082. return 0;
  4083. }
  4084. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  4085. {
  4086. u32 tmp;
  4087. /* no gfx doorbells on iceland */
  4088. if (adev->asic_type == CHIP_TOPAZ)
  4089. return;
  4090. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  4091. if (ring->use_doorbell) {
  4092. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4093. DOORBELL_OFFSET, ring->doorbell_index);
  4094. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4095. DOORBELL_HIT, 0);
  4096. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4097. DOORBELL_EN, 1);
  4098. } else {
  4099. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4100. }
  4101. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  4102. if (adev->flags & AMD_IS_APU)
  4103. return;
  4104. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  4105. DOORBELL_RANGE_LOWER,
  4106. AMDGPU_DOORBELL_GFX_RING0);
  4107. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  4108. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  4109. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  4110. }
  4111. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  4112. {
  4113. struct amdgpu_ring *ring;
  4114. u32 tmp;
  4115. u32 rb_bufsz;
  4116. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  4117. int r;
  4118. /* Set the write pointer delay */
  4119. WREG32(mmCP_RB_WPTR_DELAY, 0);
  4120. /* set the RB to use vmid 0 */
  4121. WREG32(mmCP_RB_VMID, 0);
  4122. /* Set ring buffer size */
  4123. ring = &adev->gfx.gfx_ring[0];
  4124. rb_bufsz = order_base_2(ring->ring_size / 8);
  4125. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  4126. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  4127. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  4128. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  4129. #ifdef __BIG_ENDIAN
  4130. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  4131. #endif
  4132. WREG32(mmCP_RB0_CNTL, tmp);
  4133. /* Initialize the ring buffer's read and write pointers */
  4134. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  4135. ring->wptr = 0;
  4136. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  4137. /* set the wb address wether it's enabled or not */
  4138. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4139. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  4140. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  4141. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4142. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  4143. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  4144. mdelay(1);
  4145. WREG32(mmCP_RB0_CNTL, tmp);
  4146. rb_addr = ring->gpu_addr >> 8;
  4147. WREG32(mmCP_RB0_BASE, rb_addr);
  4148. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4149. gfx_v8_0_set_cpg_door_bell(adev, ring);
  4150. /* start the ring */
  4151. amdgpu_ring_clear_ring(ring);
  4152. gfx_v8_0_cp_gfx_start(adev);
  4153. ring->ready = true;
  4154. r = amdgpu_ring_test_ring(ring);
  4155. if (r)
  4156. ring->ready = false;
  4157. return r;
  4158. }
  4159. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4160. {
  4161. int i;
  4162. if (enable) {
  4163. WREG32(mmCP_MEC_CNTL, 0);
  4164. } else {
  4165. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4166. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4167. adev->gfx.compute_ring[i].ready = false;
  4168. adev->gfx.kiq.ring.ready = false;
  4169. }
  4170. udelay(50);
  4171. }
  4172. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4173. {
  4174. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4175. const __le32 *fw_data;
  4176. unsigned i, fw_size;
  4177. if (!adev->gfx.mec_fw)
  4178. return -EINVAL;
  4179. gfx_v8_0_cp_compute_enable(adev, false);
  4180. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4181. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4182. fw_data = (const __le32 *)
  4183. (adev->gfx.mec_fw->data +
  4184. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4185. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4186. /* MEC1 */
  4187. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4188. for (i = 0; i < fw_size; i++)
  4189. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4190. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4191. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4192. if (adev->gfx.mec2_fw) {
  4193. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4194. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4195. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4196. fw_data = (const __le32 *)
  4197. (adev->gfx.mec2_fw->data +
  4198. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4199. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4200. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4201. for (i = 0; i < fw_size; i++)
  4202. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4203. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4204. }
  4205. return 0;
  4206. }
  4207. /* KIQ functions */
  4208. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4209. {
  4210. uint32_t tmp;
  4211. struct amdgpu_device *adev = ring->adev;
  4212. /* tell RLC which is KIQ queue */
  4213. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4214. tmp &= 0xffffff00;
  4215. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4216. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4217. tmp |= 0x80;
  4218. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4219. }
  4220. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4221. {
  4222. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4223. uint32_t scratch, tmp = 0;
  4224. uint64_t queue_mask = 0;
  4225. int r, i;
  4226. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  4227. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  4228. continue;
  4229. /* This situation may be hit in the future if a new HW
  4230. * generation exposes more than 64 queues. If so, the
  4231. * definition of queue_mask needs updating */
  4232. if (WARN_ON(i > (sizeof(queue_mask)*8))) {
  4233. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  4234. break;
  4235. }
  4236. queue_mask |= (1ull << i);
  4237. }
  4238. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4239. if (r) {
  4240. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4241. return r;
  4242. }
  4243. WREG32(scratch, 0xCAFEDEAD);
  4244. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 11);
  4245. if (r) {
  4246. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4247. amdgpu_gfx_scratch_free(adev, scratch);
  4248. return r;
  4249. }
  4250. /* set resources */
  4251. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4252. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4253. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  4254. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  4255. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4256. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4257. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4258. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4259. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4260. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4261. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4262. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4263. /* map queues */
  4264. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4265. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4266. amdgpu_ring_write(kiq_ring,
  4267. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4268. amdgpu_ring_write(kiq_ring,
  4269. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4270. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4271. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4272. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4273. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4274. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4275. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4276. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4277. }
  4278. /* write to scratch for completion */
  4279. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4280. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4281. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4282. amdgpu_ring_commit(kiq_ring);
  4283. for (i = 0; i < adev->usec_timeout; i++) {
  4284. tmp = RREG32(scratch);
  4285. if (tmp == 0xDEADBEEF)
  4286. break;
  4287. DRM_UDELAY(1);
  4288. }
  4289. if (i >= adev->usec_timeout) {
  4290. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4291. scratch, tmp);
  4292. r = -EINVAL;
  4293. }
  4294. amdgpu_gfx_scratch_free(adev, scratch);
  4295. return r;
  4296. }
  4297. static int gfx_v8_0_kiq_kcq_disable(struct amdgpu_device *adev)
  4298. {
  4299. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4300. uint32_t scratch, tmp = 0;
  4301. int r, i;
  4302. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4303. if (r) {
  4304. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4305. return r;
  4306. }
  4307. WREG32(scratch, 0xCAFEDEAD);
  4308. r = amdgpu_ring_alloc(kiq_ring, 6 + 3);
  4309. if (r) {
  4310. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4311. amdgpu_gfx_scratch_free(adev, scratch);
  4312. return r;
  4313. }
  4314. /* unmap queues */
  4315. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  4316. amdgpu_ring_write(kiq_ring,
  4317. PACKET3_UNMAP_QUEUES_ACTION(1)| /* RESET_QUEUES */
  4318. PACKET3_UNMAP_QUEUES_QUEUE_SEL(2)); /* select all queues */
  4319. amdgpu_ring_write(kiq_ring, 0);
  4320. amdgpu_ring_write(kiq_ring, 0);
  4321. amdgpu_ring_write(kiq_ring, 0);
  4322. amdgpu_ring_write(kiq_ring, 0);
  4323. /* write to scratch for completion */
  4324. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4325. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4326. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4327. amdgpu_ring_commit(kiq_ring);
  4328. for (i = 0; i < adev->usec_timeout; i++) {
  4329. tmp = RREG32(scratch);
  4330. if (tmp == 0xDEADBEEF)
  4331. break;
  4332. DRM_UDELAY(1);
  4333. }
  4334. if (i >= adev->usec_timeout) {
  4335. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n",
  4336. scratch, tmp);
  4337. r = -EINVAL;
  4338. }
  4339. amdgpu_gfx_scratch_free(adev, scratch);
  4340. return r;
  4341. }
  4342. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4343. {
  4344. int i, r = 0;
  4345. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4346. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4347. for (i = 0; i < adev->usec_timeout; i++) {
  4348. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4349. break;
  4350. udelay(1);
  4351. }
  4352. if (i == adev->usec_timeout)
  4353. r = -ETIMEDOUT;
  4354. }
  4355. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4356. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4357. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4358. return r;
  4359. }
  4360. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4361. {
  4362. struct amdgpu_device *adev = ring->adev;
  4363. struct vi_mqd *mqd = ring->mqd_ptr;
  4364. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4365. uint32_t tmp;
  4366. /* init the mqd struct */
  4367. memset(mqd, 0, sizeof(struct vi_mqd));
  4368. mqd->header = 0xC0310800;
  4369. mqd->compute_pipelinestat_enable = 0x00000001;
  4370. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4371. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4372. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4373. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4374. mqd->compute_misc_reserved = 0x00000003;
  4375. eop_base_addr = ring->eop_gpu_addr >> 8;
  4376. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4377. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4378. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4379. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4380. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4381. (order_base_2(GFX8_MEC_HPD_SIZE / 4) - 1));
  4382. mqd->cp_hqd_eop_control = tmp;
  4383. /* enable doorbell? */
  4384. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4385. CP_HQD_PQ_DOORBELL_CONTROL,
  4386. DOORBELL_EN,
  4387. ring->use_doorbell ? 1 : 0);
  4388. mqd->cp_hqd_pq_doorbell_control = tmp;
  4389. /* set the pointer to the MQD */
  4390. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4391. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4392. /* set MQD vmid to 0 */
  4393. tmp = RREG32(mmCP_MQD_CONTROL);
  4394. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4395. mqd->cp_mqd_control = tmp;
  4396. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4397. hqd_gpu_addr = ring->gpu_addr >> 8;
  4398. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4399. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4400. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4401. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4402. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4403. (order_base_2(ring->ring_size / 4) - 1));
  4404. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4405. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4406. #ifdef __BIG_ENDIAN
  4407. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4408. #endif
  4409. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4410. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4411. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4412. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4413. mqd->cp_hqd_pq_control = tmp;
  4414. /* set the wb address whether it's enabled or not */
  4415. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4416. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4417. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4418. upper_32_bits(wb_gpu_addr) & 0xffff;
  4419. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4420. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4421. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4422. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4423. tmp = 0;
  4424. /* enable the doorbell if requested */
  4425. if (ring->use_doorbell) {
  4426. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4427. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4428. DOORBELL_OFFSET, ring->doorbell_index);
  4429. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4430. DOORBELL_EN, 1);
  4431. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4432. DOORBELL_SOURCE, 0);
  4433. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4434. DOORBELL_HIT, 0);
  4435. }
  4436. mqd->cp_hqd_pq_doorbell_control = tmp;
  4437. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4438. ring->wptr = 0;
  4439. mqd->cp_hqd_pq_wptr = ring->wptr;
  4440. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4441. /* set the vmid for the queue */
  4442. mqd->cp_hqd_vmid = 0;
  4443. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4444. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4445. mqd->cp_hqd_persistent_state = tmp;
  4446. /* set MTYPE */
  4447. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4448. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4449. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4450. mqd->cp_hqd_ib_control = tmp;
  4451. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4452. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4453. mqd->cp_hqd_iq_timer = tmp;
  4454. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4455. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4456. mqd->cp_hqd_ctx_save_control = tmp;
  4457. /* defaults */
  4458. mqd->cp_hqd_eop_rptr = RREG32(mmCP_HQD_EOP_RPTR);
  4459. mqd->cp_hqd_eop_wptr = RREG32(mmCP_HQD_EOP_WPTR);
  4460. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  4461. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  4462. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  4463. mqd->cp_hqd_ctx_save_base_addr_lo = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO);
  4464. mqd->cp_hqd_ctx_save_base_addr_hi = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI);
  4465. mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET);
  4466. mqd->cp_hqd_cntl_stack_size = RREG32(mmCP_HQD_CNTL_STACK_SIZE);
  4467. mqd->cp_hqd_wg_state_offset = RREG32(mmCP_HQD_WG_STATE_OFFSET);
  4468. mqd->cp_hqd_ctx_save_size = RREG32(mmCP_HQD_CTX_SAVE_SIZE);
  4469. mqd->cp_hqd_eop_done_events = RREG32(mmCP_HQD_EOP_EVENTS);
  4470. mqd->cp_hqd_error = RREG32(mmCP_HQD_ERROR);
  4471. mqd->cp_hqd_eop_wptr_mem = RREG32(mmCP_HQD_EOP_WPTR_MEM);
  4472. mqd->cp_hqd_eop_dones = RREG32(mmCP_HQD_EOP_DONES);
  4473. /* activate the queue */
  4474. mqd->cp_hqd_active = 1;
  4475. return 0;
  4476. }
  4477. int gfx_v8_0_mqd_commit(struct amdgpu_device *adev,
  4478. struct vi_mqd *mqd)
  4479. {
  4480. uint32_t mqd_reg;
  4481. uint32_t *mqd_data;
  4482. /* HQD registers extend from mmCP_MQD_BASE_ADDR to mmCP_HQD_ERROR */
  4483. mqd_data = &mqd->cp_mqd_base_addr_lo;
  4484. /* disable wptr polling */
  4485. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4486. /* program all HQD registers */
  4487. for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_HQD_EOP_CONTROL; mqd_reg++)
  4488. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4489. /* Tonga errata: EOP RPTR/WPTR should be left unmodified.
  4490. * This is safe since EOP RPTR==WPTR for any inactive HQD
  4491. * on ASICs that do not support context-save.
  4492. * EOP writes/reads can start anywhere in the ring.
  4493. */
  4494. if (adev->asic_type != CHIP_TONGA) {
  4495. WREG32(mmCP_HQD_EOP_RPTR, mqd->cp_hqd_eop_rptr);
  4496. WREG32(mmCP_HQD_EOP_WPTR, mqd->cp_hqd_eop_wptr);
  4497. WREG32(mmCP_HQD_EOP_WPTR_MEM, mqd->cp_hqd_eop_wptr_mem);
  4498. }
  4499. for (mqd_reg = mmCP_HQD_EOP_EVENTS; mqd_reg <= mmCP_HQD_ERROR; mqd_reg++)
  4500. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4501. /* activate the HQD */
  4502. for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++)
  4503. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4504. return 0;
  4505. }
  4506. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4507. {
  4508. int r = 0;
  4509. struct amdgpu_device *adev = ring->adev;
  4510. struct vi_mqd *mqd = ring->mqd_ptr;
  4511. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4512. gfx_v8_0_kiq_setting(ring);
  4513. if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4514. /* reset MQD to a clean status */
  4515. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4516. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  4517. /* reset ring buffer */
  4518. ring->wptr = 0;
  4519. amdgpu_ring_clear_ring(ring);
  4520. mutex_lock(&adev->srbm_mutex);
  4521. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4522. r = gfx_v8_0_deactivate_hqd(adev, 1);
  4523. if (r) {
  4524. dev_err(adev->dev, "failed to deactivate ring %s\n", ring->name);
  4525. goto out_unlock;
  4526. }
  4527. gfx_v8_0_mqd_commit(adev, mqd);
  4528. vi_srbm_select(adev, 0, 0, 0, 0);
  4529. mutex_unlock(&adev->srbm_mutex);
  4530. } else {
  4531. mutex_lock(&adev->srbm_mutex);
  4532. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4533. gfx_v8_0_mqd_init(ring);
  4534. r = gfx_v8_0_deactivate_hqd(adev, 1);
  4535. if (r) {
  4536. dev_err(adev->dev, "failed to deactivate ring %s\n", ring->name);
  4537. goto out_unlock;
  4538. }
  4539. gfx_v8_0_mqd_commit(adev, mqd);
  4540. vi_srbm_select(adev, 0, 0, 0, 0);
  4541. mutex_unlock(&adev->srbm_mutex);
  4542. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4543. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  4544. }
  4545. return r;
  4546. out_unlock:
  4547. vi_srbm_select(adev, 0, 0, 0, 0);
  4548. mutex_unlock(&adev->srbm_mutex);
  4549. return r;
  4550. }
  4551. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4552. {
  4553. struct amdgpu_device *adev = ring->adev;
  4554. struct vi_mqd *mqd = ring->mqd_ptr;
  4555. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4556. if (!adev->gfx.in_reset && !adev->gfx.in_suspend) {
  4557. mutex_lock(&adev->srbm_mutex);
  4558. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4559. gfx_v8_0_mqd_init(ring);
  4560. vi_srbm_select(adev, 0, 0, 0, 0);
  4561. mutex_unlock(&adev->srbm_mutex);
  4562. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4563. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(*mqd));
  4564. } else if (adev->gfx.in_reset) { /* for GPU_RESET case */
  4565. /* reset MQD to a clean status */
  4566. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4567. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(*mqd));
  4568. /* reset ring buffer */
  4569. ring->wptr = 0;
  4570. amdgpu_ring_clear_ring(ring);
  4571. } else {
  4572. amdgpu_ring_clear_ring(ring);
  4573. }
  4574. return 0;
  4575. }
  4576. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4577. {
  4578. if (adev->asic_type > CHIP_TONGA) {
  4579. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4580. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4581. }
  4582. /* enable doorbells */
  4583. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4584. }
  4585. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4586. {
  4587. struct amdgpu_ring *ring = NULL;
  4588. int r = 0, i;
  4589. gfx_v8_0_cp_compute_enable(adev, true);
  4590. ring = &adev->gfx.kiq.ring;
  4591. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4592. if (unlikely(r != 0))
  4593. goto done;
  4594. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4595. if (!r) {
  4596. r = gfx_v8_0_kiq_init_queue(ring);
  4597. amdgpu_bo_kunmap(ring->mqd_obj);
  4598. ring->mqd_ptr = NULL;
  4599. }
  4600. amdgpu_bo_unreserve(ring->mqd_obj);
  4601. if (r)
  4602. goto done;
  4603. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4604. ring = &adev->gfx.compute_ring[i];
  4605. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4606. if (unlikely(r != 0))
  4607. goto done;
  4608. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4609. if (!r) {
  4610. r = gfx_v8_0_kcq_init_queue(ring);
  4611. amdgpu_bo_kunmap(ring->mqd_obj);
  4612. ring->mqd_ptr = NULL;
  4613. }
  4614. amdgpu_bo_unreserve(ring->mqd_obj);
  4615. if (r)
  4616. goto done;
  4617. }
  4618. gfx_v8_0_set_mec_doorbell_range(adev);
  4619. r = gfx_v8_0_kiq_kcq_enable(adev);
  4620. if (r)
  4621. goto done;
  4622. /* Test KIQ */
  4623. ring = &adev->gfx.kiq.ring;
  4624. ring->ready = true;
  4625. r = amdgpu_ring_test_ring(ring);
  4626. if (r) {
  4627. ring->ready = false;
  4628. goto done;
  4629. }
  4630. /* Test KCQs */
  4631. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4632. ring = &adev->gfx.compute_ring[i];
  4633. ring->ready = true;
  4634. r = amdgpu_ring_test_ring(ring);
  4635. if (r)
  4636. ring->ready = false;
  4637. }
  4638. done:
  4639. return r;
  4640. }
  4641. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4642. {
  4643. int r;
  4644. if (!(adev->flags & AMD_IS_APU))
  4645. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4646. if (!adev->pp_enabled) {
  4647. if (adev->firmware.load_type != AMDGPU_FW_LOAD_SMU) {
  4648. /* legacy firmware loading */
  4649. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4650. if (r)
  4651. return r;
  4652. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4653. if (r)
  4654. return r;
  4655. } else {
  4656. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4657. AMDGPU_UCODE_ID_CP_CE);
  4658. if (r)
  4659. return -EINVAL;
  4660. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4661. AMDGPU_UCODE_ID_CP_PFP);
  4662. if (r)
  4663. return -EINVAL;
  4664. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4665. AMDGPU_UCODE_ID_CP_ME);
  4666. if (r)
  4667. return -EINVAL;
  4668. if (adev->asic_type == CHIP_TOPAZ) {
  4669. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4670. if (r)
  4671. return r;
  4672. } else {
  4673. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4674. AMDGPU_UCODE_ID_CP_MEC1);
  4675. if (r)
  4676. return -EINVAL;
  4677. }
  4678. }
  4679. }
  4680. r = gfx_v8_0_cp_gfx_resume(adev);
  4681. if (r)
  4682. return r;
  4683. r = gfx_v8_0_kiq_resume(adev);
  4684. if (r)
  4685. return r;
  4686. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4687. return 0;
  4688. }
  4689. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4690. {
  4691. gfx_v8_0_cp_gfx_enable(adev, enable);
  4692. gfx_v8_0_cp_compute_enable(adev, enable);
  4693. }
  4694. static int gfx_v8_0_hw_init(void *handle)
  4695. {
  4696. int r;
  4697. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4698. gfx_v8_0_init_golden_registers(adev);
  4699. gfx_v8_0_gpu_init(adev);
  4700. r = gfx_v8_0_rlc_resume(adev);
  4701. if (r)
  4702. return r;
  4703. r = gfx_v8_0_cp_resume(adev);
  4704. return r;
  4705. }
  4706. static int gfx_v8_0_hw_fini(void *handle)
  4707. {
  4708. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4709. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4710. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4711. if (amdgpu_sriov_vf(adev)) {
  4712. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4713. return 0;
  4714. }
  4715. gfx_v8_0_kiq_kcq_disable(adev);
  4716. gfx_v8_0_cp_enable(adev, false);
  4717. gfx_v8_0_rlc_stop(adev);
  4718. amdgpu_set_powergating_state(adev,
  4719. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4720. return 0;
  4721. }
  4722. static int gfx_v8_0_suspend(void *handle)
  4723. {
  4724. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4725. adev->gfx.in_suspend = true;
  4726. return gfx_v8_0_hw_fini(adev);
  4727. }
  4728. static int gfx_v8_0_resume(void *handle)
  4729. {
  4730. int r;
  4731. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4732. r = gfx_v8_0_hw_init(adev);
  4733. adev->gfx.in_suspend = false;
  4734. return r;
  4735. }
  4736. static bool gfx_v8_0_is_idle(void *handle)
  4737. {
  4738. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4739. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4740. return false;
  4741. else
  4742. return true;
  4743. }
  4744. static int gfx_v8_0_wait_for_idle(void *handle)
  4745. {
  4746. unsigned i;
  4747. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4748. for (i = 0; i < adev->usec_timeout; i++) {
  4749. if (gfx_v8_0_is_idle(handle))
  4750. return 0;
  4751. udelay(1);
  4752. }
  4753. return -ETIMEDOUT;
  4754. }
  4755. static bool gfx_v8_0_check_soft_reset(void *handle)
  4756. {
  4757. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4758. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4759. u32 tmp;
  4760. /* GRBM_STATUS */
  4761. tmp = RREG32(mmGRBM_STATUS);
  4762. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4763. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4764. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4765. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4766. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4767. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4768. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4769. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4770. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4771. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4772. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4773. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4774. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4775. }
  4776. /* GRBM_STATUS2 */
  4777. tmp = RREG32(mmGRBM_STATUS2);
  4778. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4779. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4780. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4781. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4782. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4783. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4784. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4785. SOFT_RESET_CPF, 1);
  4786. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4787. SOFT_RESET_CPC, 1);
  4788. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4789. SOFT_RESET_CPG, 1);
  4790. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4791. SOFT_RESET_GRBM, 1);
  4792. }
  4793. /* SRBM_STATUS */
  4794. tmp = RREG32(mmSRBM_STATUS);
  4795. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4796. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4797. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4798. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4799. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4800. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4801. if (grbm_soft_reset || srbm_soft_reset) {
  4802. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4803. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4804. return true;
  4805. } else {
  4806. adev->gfx.grbm_soft_reset = 0;
  4807. adev->gfx.srbm_soft_reset = 0;
  4808. return false;
  4809. }
  4810. }
  4811. static int gfx_v8_0_pre_soft_reset(void *handle)
  4812. {
  4813. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4814. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4815. if ((!adev->gfx.grbm_soft_reset) &&
  4816. (!adev->gfx.srbm_soft_reset))
  4817. return 0;
  4818. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4819. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4820. /* stop the rlc */
  4821. gfx_v8_0_rlc_stop(adev);
  4822. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4823. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4824. /* Disable GFX parsing/prefetching */
  4825. gfx_v8_0_cp_gfx_enable(adev, false);
  4826. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4827. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4828. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4829. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4830. int i;
  4831. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4832. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4833. mutex_lock(&adev->srbm_mutex);
  4834. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4835. gfx_v8_0_deactivate_hqd(adev, 2);
  4836. vi_srbm_select(adev, 0, 0, 0, 0);
  4837. mutex_unlock(&adev->srbm_mutex);
  4838. }
  4839. /* Disable MEC parsing/prefetching */
  4840. gfx_v8_0_cp_compute_enable(adev, false);
  4841. }
  4842. return 0;
  4843. }
  4844. static int gfx_v8_0_soft_reset(void *handle)
  4845. {
  4846. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4847. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4848. u32 tmp;
  4849. if ((!adev->gfx.grbm_soft_reset) &&
  4850. (!adev->gfx.srbm_soft_reset))
  4851. return 0;
  4852. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4853. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4854. if (grbm_soft_reset || srbm_soft_reset) {
  4855. tmp = RREG32(mmGMCON_DEBUG);
  4856. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4857. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4858. WREG32(mmGMCON_DEBUG, tmp);
  4859. udelay(50);
  4860. }
  4861. if (grbm_soft_reset) {
  4862. tmp = RREG32(mmGRBM_SOFT_RESET);
  4863. tmp |= grbm_soft_reset;
  4864. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4865. WREG32(mmGRBM_SOFT_RESET, tmp);
  4866. tmp = RREG32(mmGRBM_SOFT_RESET);
  4867. udelay(50);
  4868. tmp &= ~grbm_soft_reset;
  4869. WREG32(mmGRBM_SOFT_RESET, tmp);
  4870. tmp = RREG32(mmGRBM_SOFT_RESET);
  4871. }
  4872. if (srbm_soft_reset) {
  4873. tmp = RREG32(mmSRBM_SOFT_RESET);
  4874. tmp |= srbm_soft_reset;
  4875. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4876. WREG32(mmSRBM_SOFT_RESET, tmp);
  4877. tmp = RREG32(mmSRBM_SOFT_RESET);
  4878. udelay(50);
  4879. tmp &= ~srbm_soft_reset;
  4880. WREG32(mmSRBM_SOFT_RESET, tmp);
  4881. tmp = RREG32(mmSRBM_SOFT_RESET);
  4882. }
  4883. if (grbm_soft_reset || srbm_soft_reset) {
  4884. tmp = RREG32(mmGMCON_DEBUG);
  4885. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4886. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4887. WREG32(mmGMCON_DEBUG, tmp);
  4888. }
  4889. /* Wait a little for things to settle down */
  4890. udelay(50);
  4891. return 0;
  4892. }
  4893. static int gfx_v8_0_post_soft_reset(void *handle)
  4894. {
  4895. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4896. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4897. if ((!adev->gfx.grbm_soft_reset) &&
  4898. (!adev->gfx.srbm_soft_reset))
  4899. return 0;
  4900. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4901. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4902. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4903. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4904. gfx_v8_0_cp_gfx_resume(adev);
  4905. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4906. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4907. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4908. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4909. int i;
  4910. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4911. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4912. mutex_lock(&adev->srbm_mutex);
  4913. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4914. gfx_v8_0_deactivate_hqd(adev, 2);
  4915. vi_srbm_select(adev, 0, 0, 0, 0);
  4916. mutex_unlock(&adev->srbm_mutex);
  4917. }
  4918. gfx_v8_0_kiq_resume(adev);
  4919. }
  4920. gfx_v8_0_rlc_start(adev);
  4921. return 0;
  4922. }
  4923. /**
  4924. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4925. *
  4926. * @adev: amdgpu_device pointer
  4927. *
  4928. * Fetches a GPU clock counter snapshot.
  4929. * Returns the 64 bit clock counter snapshot.
  4930. */
  4931. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4932. {
  4933. uint64_t clock;
  4934. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4935. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4936. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4937. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4938. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4939. return clock;
  4940. }
  4941. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4942. uint32_t vmid,
  4943. uint32_t gds_base, uint32_t gds_size,
  4944. uint32_t gws_base, uint32_t gws_size,
  4945. uint32_t oa_base, uint32_t oa_size)
  4946. {
  4947. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4948. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4949. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4950. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4951. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4952. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4953. /* GDS Base */
  4954. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4955. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4956. WRITE_DATA_DST_SEL(0)));
  4957. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4958. amdgpu_ring_write(ring, 0);
  4959. amdgpu_ring_write(ring, gds_base);
  4960. /* GDS Size */
  4961. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4962. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4963. WRITE_DATA_DST_SEL(0)));
  4964. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4965. amdgpu_ring_write(ring, 0);
  4966. amdgpu_ring_write(ring, gds_size);
  4967. /* GWS */
  4968. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4969. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4970. WRITE_DATA_DST_SEL(0)));
  4971. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4972. amdgpu_ring_write(ring, 0);
  4973. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4974. /* OA */
  4975. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4976. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4977. WRITE_DATA_DST_SEL(0)));
  4978. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4979. amdgpu_ring_write(ring, 0);
  4980. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4981. }
  4982. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4983. {
  4984. WREG32(mmSQ_IND_INDEX,
  4985. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4986. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4987. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4988. (SQ_IND_INDEX__FORCE_READ_MASK));
  4989. return RREG32(mmSQ_IND_DATA);
  4990. }
  4991. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4992. uint32_t wave, uint32_t thread,
  4993. uint32_t regno, uint32_t num, uint32_t *out)
  4994. {
  4995. WREG32(mmSQ_IND_INDEX,
  4996. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4997. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4998. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4999. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  5000. (SQ_IND_INDEX__FORCE_READ_MASK) |
  5001. (SQ_IND_INDEX__AUTO_INCR_MASK));
  5002. while (num--)
  5003. *(out++) = RREG32(mmSQ_IND_DATA);
  5004. }
  5005. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  5006. {
  5007. /* type 0 wave data */
  5008. dst[(*no_fields)++] = 0;
  5009. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  5010. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  5011. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  5012. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  5013. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  5014. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  5015. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  5016. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  5017. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  5018. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  5019. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  5020. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  5021. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  5022. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  5023. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  5024. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  5025. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  5026. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  5027. }
  5028. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  5029. uint32_t wave, uint32_t start,
  5030. uint32_t size, uint32_t *dst)
  5031. {
  5032. wave_read_regs(
  5033. adev, simd, wave, 0,
  5034. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  5035. }
  5036. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  5037. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  5038. .select_se_sh = &gfx_v8_0_select_se_sh,
  5039. .read_wave_data = &gfx_v8_0_read_wave_data,
  5040. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  5041. };
  5042. static int gfx_v8_0_early_init(void *handle)
  5043. {
  5044. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5045. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  5046. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  5047. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  5048. gfx_v8_0_set_ring_funcs(adev);
  5049. gfx_v8_0_set_irq_funcs(adev);
  5050. gfx_v8_0_set_gds_init(adev);
  5051. gfx_v8_0_set_rlc_funcs(adev);
  5052. return 0;
  5053. }
  5054. static int gfx_v8_0_late_init(void *handle)
  5055. {
  5056. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5057. int r;
  5058. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  5059. if (r)
  5060. return r;
  5061. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  5062. if (r)
  5063. return r;
  5064. /* requires IBs so do in late init after IB pool is initialized */
  5065. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  5066. if (r)
  5067. return r;
  5068. amdgpu_set_powergating_state(adev,
  5069. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  5070. return 0;
  5071. }
  5072. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  5073. bool enable)
  5074. {
  5075. if ((adev->asic_type == CHIP_POLARIS11) ||
  5076. (adev->asic_type == CHIP_POLARIS12))
  5077. /* Send msg to SMU via Powerplay */
  5078. amdgpu_set_powergating_state(adev,
  5079. AMD_IP_BLOCK_TYPE_SMC,
  5080. enable ?
  5081. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  5082. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5083. }
  5084. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  5085. bool enable)
  5086. {
  5087. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5088. }
  5089. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  5090. bool enable)
  5091. {
  5092. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  5093. }
  5094. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  5095. bool enable)
  5096. {
  5097. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  5098. }
  5099. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  5100. bool enable)
  5101. {
  5102. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  5103. /* Read any GFX register to wake up GFX. */
  5104. if (!enable)
  5105. RREG32(mmDB_RENDER_CONTROL);
  5106. }
  5107. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  5108. bool enable)
  5109. {
  5110. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  5111. cz_enable_gfx_cg_power_gating(adev, true);
  5112. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  5113. cz_enable_gfx_pipeline_power_gating(adev, true);
  5114. } else {
  5115. cz_enable_gfx_cg_power_gating(adev, false);
  5116. cz_enable_gfx_pipeline_power_gating(adev, false);
  5117. }
  5118. }
  5119. static int gfx_v8_0_set_powergating_state(void *handle,
  5120. enum amd_powergating_state state)
  5121. {
  5122. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5123. bool enable = (state == AMD_PG_STATE_GATE);
  5124. if (amdgpu_sriov_vf(adev))
  5125. return 0;
  5126. switch (adev->asic_type) {
  5127. case CHIP_CARRIZO:
  5128. case CHIP_STONEY:
  5129. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  5130. cz_enable_sck_slow_down_on_power_up(adev, true);
  5131. cz_enable_sck_slow_down_on_power_down(adev, true);
  5132. } else {
  5133. cz_enable_sck_slow_down_on_power_up(adev, false);
  5134. cz_enable_sck_slow_down_on_power_down(adev, false);
  5135. }
  5136. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  5137. cz_enable_cp_power_gating(adev, true);
  5138. else
  5139. cz_enable_cp_power_gating(adev, false);
  5140. cz_update_gfx_cg_power_gating(adev, enable);
  5141. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5142. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5143. else
  5144. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5145. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5146. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5147. else
  5148. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5149. break;
  5150. case CHIP_POLARIS11:
  5151. case CHIP_POLARIS12:
  5152. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5153. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5154. else
  5155. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5156. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5157. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5158. else
  5159. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5160. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5161. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5162. else
  5163. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5164. break;
  5165. default:
  5166. break;
  5167. }
  5168. return 0;
  5169. }
  5170. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  5171. {
  5172. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5173. int data;
  5174. if (amdgpu_sriov_vf(adev))
  5175. *flags = 0;
  5176. /* AMD_CG_SUPPORT_GFX_MGCG */
  5177. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5178. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5179. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5180. /* AMD_CG_SUPPORT_GFX_CGLG */
  5181. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5182. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5183. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5184. /* AMD_CG_SUPPORT_GFX_CGLS */
  5185. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5186. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5187. /* AMD_CG_SUPPORT_GFX_CGTS */
  5188. data = RREG32(mmCGTS_SM_CTRL_REG);
  5189. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5190. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5191. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5192. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5193. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5194. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5195. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5196. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5197. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5198. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5199. data = RREG32(mmCP_MEM_SLP_CNTL);
  5200. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5201. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5202. }
  5203. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5204. uint32_t reg_addr, uint32_t cmd)
  5205. {
  5206. uint32_t data;
  5207. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5208. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5209. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5210. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5211. if (adev->asic_type == CHIP_STONEY)
  5212. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5213. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5214. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5215. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5216. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5217. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5218. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5219. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5220. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5221. else
  5222. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5223. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5224. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5225. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5226. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5227. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5228. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5229. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5230. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5231. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5232. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5233. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5234. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5235. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5236. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5237. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5238. }
  5239. #define MSG_ENTER_RLC_SAFE_MODE 1
  5240. #define MSG_EXIT_RLC_SAFE_MODE 0
  5241. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5242. #define RLC_GPR_REG2__REQ__SHIFT 0
  5243. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5244. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5245. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5246. {
  5247. u32 data;
  5248. unsigned i;
  5249. data = RREG32(mmRLC_CNTL);
  5250. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5251. return;
  5252. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5253. data |= RLC_SAFE_MODE__CMD_MASK;
  5254. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5255. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5256. WREG32(mmRLC_SAFE_MODE, data);
  5257. for (i = 0; i < adev->usec_timeout; i++) {
  5258. if ((RREG32(mmRLC_GPM_STAT) &
  5259. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5260. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5261. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5262. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5263. break;
  5264. udelay(1);
  5265. }
  5266. for (i = 0; i < adev->usec_timeout; i++) {
  5267. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5268. break;
  5269. udelay(1);
  5270. }
  5271. adev->gfx.rlc.in_safe_mode = true;
  5272. }
  5273. }
  5274. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5275. {
  5276. u32 data = 0;
  5277. unsigned i;
  5278. data = RREG32(mmRLC_CNTL);
  5279. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5280. return;
  5281. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5282. if (adev->gfx.rlc.in_safe_mode) {
  5283. data |= RLC_SAFE_MODE__CMD_MASK;
  5284. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5285. WREG32(mmRLC_SAFE_MODE, data);
  5286. adev->gfx.rlc.in_safe_mode = false;
  5287. }
  5288. }
  5289. for (i = 0; i < adev->usec_timeout; i++) {
  5290. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5291. break;
  5292. udelay(1);
  5293. }
  5294. }
  5295. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5296. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5297. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5298. };
  5299. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5300. bool enable)
  5301. {
  5302. uint32_t temp, data;
  5303. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5304. /* It is disabled by HW by default */
  5305. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5306. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5307. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5308. /* 1 - RLC memory Light sleep */
  5309. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5310. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5311. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5312. }
  5313. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5314. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5315. if (adev->flags & AMD_IS_APU)
  5316. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5317. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5318. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5319. else
  5320. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5321. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5322. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5323. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5324. if (temp != data)
  5325. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5326. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5327. gfx_v8_0_wait_for_rlc_serdes(adev);
  5328. /* 5 - clear mgcg override */
  5329. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5330. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5331. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5332. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5333. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5334. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5335. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5336. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5337. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5338. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5339. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5340. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5341. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5342. if (temp != data)
  5343. WREG32(mmCGTS_SM_CTRL_REG, data);
  5344. }
  5345. udelay(50);
  5346. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5347. gfx_v8_0_wait_for_rlc_serdes(adev);
  5348. } else {
  5349. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5350. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5351. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5352. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5353. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5354. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5355. if (temp != data)
  5356. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5357. /* 2 - disable MGLS in RLC */
  5358. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5359. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5360. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5361. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5362. }
  5363. /* 3 - disable MGLS in CP */
  5364. data = RREG32(mmCP_MEM_SLP_CNTL);
  5365. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5366. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5367. WREG32(mmCP_MEM_SLP_CNTL, data);
  5368. }
  5369. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5370. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5371. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5372. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5373. if (temp != data)
  5374. WREG32(mmCGTS_SM_CTRL_REG, data);
  5375. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5376. gfx_v8_0_wait_for_rlc_serdes(adev);
  5377. /* 6 - set mgcg override */
  5378. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5379. udelay(50);
  5380. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5381. gfx_v8_0_wait_for_rlc_serdes(adev);
  5382. }
  5383. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5384. }
  5385. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5386. bool enable)
  5387. {
  5388. uint32_t temp, temp1, data, data1;
  5389. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5390. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5391. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5392. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5393. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5394. if (temp1 != data1)
  5395. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5396. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5397. gfx_v8_0_wait_for_rlc_serdes(adev);
  5398. /* 2 - clear cgcg override */
  5399. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5400. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5401. gfx_v8_0_wait_for_rlc_serdes(adev);
  5402. /* 3 - write cmd to set CGLS */
  5403. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5404. /* 4 - enable cgcg */
  5405. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5406. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5407. /* enable cgls*/
  5408. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5409. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5410. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5411. if (temp1 != data1)
  5412. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5413. } else {
  5414. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5415. }
  5416. if (temp != data)
  5417. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5418. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5419. * Cmp_busy/GFX_Idle interrupts
  5420. */
  5421. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5422. } else {
  5423. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5424. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5425. /* TEST CGCG */
  5426. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5427. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5428. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5429. if (temp1 != data1)
  5430. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5431. /* read gfx register to wake up cgcg */
  5432. RREG32(mmCB_CGTT_SCLK_CTRL);
  5433. RREG32(mmCB_CGTT_SCLK_CTRL);
  5434. RREG32(mmCB_CGTT_SCLK_CTRL);
  5435. RREG32(mmCB_CGTT_SCLK_CTRL);
  5436. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5437. gfx_v8_0_wait_for_rlc_serdes(adev);
  5438. /* write cmd to Set CGCG Overrride */
  5439. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5440. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5441. gfx_v8_0_wait_for_rlc_serdes(adev);
  5442. /* write cmd to Clear CGLS */
  5443. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5444. /* disable cgcg, cgls should be disabled too. */
  5445. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5446. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5447. if (temp != data)
  5448. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5449. /* enable interrupts again for PG */
  5450. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5451. }
  5452. gfx_v8_0_wait_for_rlc_serdes(adev);
  5453. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5454. }
  5455. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5456. bool enable)
  5457. {
  5458. if (enable) {
  5459. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5460. * === MGCG + MGLS + TS(CG/LS) ===
  5461. */
  5462. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5463. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5464. } else {
  5465. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5466. * === CGCG + CGLS ===
  5467. */
  5468. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5469. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5470. }
  5471. return 0;
  5472. }
  5473. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5474. enum amd_clockgating_state state)
  5475. {
  5476. uint32_t msg_id, pp_state = 0;
  5477. uint32_t pp_support_state = 0;
  5478. void *pp_handle = adev->powerplay.pp_handle;
  5479. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5480. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5481. pp_support_state = PP_STATE_SUPPORT_LS;
  5482. pp_state = PP_STATE_LS;
  5483. }
  5484. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5485. pp_support_state |= PP_STATE_SUPPORT_CG;
  5486. pp_state |= PP_STATE_CG;
  5487. }
  5488. if (state == AMD_CG_STATE_UNGATE)
  5489. pp_state = 0;
  5490. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5491. PP_BLOCK_GFX_CG,
  5492. pp_support_state,
  5493. pp_state);
  5494. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5495. }
  5496. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5497. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5498. pp_support_state = PP_STATE_SUPPORT_LS;
  5499. pp_state = PP_STATE_LS;
  5500. }
  5501. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5502. pp_support_state |= PP_STATE_SUPPORT_CG;
  5503. pp_state |= PP_STATE_CG;
  5504. }
  5505. if (state == AMD_CG_STATE_UNGATE)
  5506. pp_state = 0;
  5507. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5508. PP_BLOCK_GFX_MG,
  5509. pp_support_state,
  5510. pp_state);
  5511. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5512. }
  5513. return 0;
  5514. }
  5515. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5516. enum amd_clockgating_state state)
  5517. {
  5518. uint32_t msg_id, pp_state = 0;
  5519. uint32_t pp_support_state = 0;
  5520. void *pp_handle = adev->powerplay.pp_handle;
  5521. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5522. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5523. pp_support_state = PP_STATE_SUPPORT_LS;
  5524. pp_state = PP_STATE_LS;
  5525. }
  5526. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5527. pp_support_state |= PP_STATE_SUPPORT_CG;
  5528. pp_state |= PP_STATE_CG;
  5529. }
  5530. if (state == AMD_CG_STATE_UNGATE)
  5531. pp_state = 0;
  5532. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5533. PP_BLOCK_GFX_CG,
  5534. pp_support_state,
  5535. pp_state);
  5536. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5537. }
  5538. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5539. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5540. pp_support_state = PP_STATE_SUPPORT_LS;
  5541. pp_state = PP_STATE_LS;
  5542. }
  5543. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5544. pp_support_state |= PP_STATE_SUPPORT_CG;
  5545. pp_state |= PP_STATE_CG;
  5546. }
  5547. if (state == AMD_CG_STATE_UNGATE)
  5548. pp_state = 0;
  5549. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5550. PP_BLOCK_GFX_3D,
  5551. pp_support_state,
  5552. pp_state);
  5553. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5554. }
  5555. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5556. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5557. pp_support_state = PP_STATE_SUPPORT_LS;
  5558. pp_state = PP_STATE_LS;
  5559. }
  5560. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5561. pp_support_state |= PP_STATE_SUPPORT_CG;
  5562. pp_state |= PP_STATE_CG;
  5563. }
  5564. if (state == AMD_CG_STATE_UNGATE)
  5565. pp_state = 0;
  5566. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5567. PP_BLOCK_GFX_MG,
  5568. pp_support_state,
  5569. pp_state);
  5570. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5571. }
  5572. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5573. pp_support_state = PP_STATE_SUPPORT_LS;
  5574. if (state == AMD_CG_STATE_UNGATE)
  5575. pp_state = 0;
  5576. else
  5577. pp_state = PP_STATE_LS;
  5578. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5579. PP_BLOCK_GFX_RLC,
  5580. pp_support_state,
  5581. pp_state);
  5582. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5583. }
  5584. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5585. pp_support_state = PP_STATE_SUPPORT_LS;
  5586. if (state == AMD_CG_STATE_UNGATE)
  5587. pp_state = 0;
  5588. else
  5589. pp_state = PP_STATE_LS;
  5590. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5591. PP_BLOCK_GFX_CP,
  5592. pp_support_state,
  5593. pp_state);
  5594. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5595. }
  5596. return 0;
  5597. }
  5598. static int gfx_v8_0_set_clockgating_state(void *handle,
  5599. enum amd_clockgating_state state)
  5600. {
  5601. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5602. if (amdgpu_sriov_vf(adev))
  5603. return 0;
  5604. switch (adev->asic_type) {
  5605. case CHIP_FIJI:
  5606. case CHIP_CARRIZO:
  5607. case CHIP_STONEY:
  5608. gfx_v8_0_update_gfx_clock_gating(adev,
  5609. state == AMD_CG_STATE_GATE);
  5610. break;
  5611. case CHIP_TONGA:
  5612. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5613. break;
  5614. case CHIP_POLARIS10:
  5615. case CHIP_POLARIS11:
  5616. case CHIP_POLARIS12:
  5617. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5618. break;
  5619. default:
  5620. break;
  5621. }
  5622. return 0;
  5623. }
  5624. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5625. {
  5626. return ring->adev->wb.wb[ring->rptr_offs];
  5627. }
  5628. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5629. {
  5630. struct amdgpu_device *adev = ring->adev;
  5631. if (ring->use_doorbell)
  5632. /* XXX check if swapping is necessary on BE */
  5633. return ring->adev->wb.wb[ring->wptr_offs];
  5634. else
  5635. return RREG32(mmCP_RB0_WPTR);
  5636. }
  5637. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5638. {
  5639. struct amdgpu_device *adev = ring->adev;
  5640. if (ring->use_doorbell) {
  5641. /* XXX check if swapping is necessary on BE */
  5642. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5643. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5644. } else {
  5645. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5646. (void)RREG32(mmCP_RB0_WPTR);
  5647. }
  5648. }
  5649. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5650. {
  5651. u32 ref_and_mask, reg_mem_engine;
  5652. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5653. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5654. switch (ring->me) {
  5655. case 1:
  5656. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5657. break;
  5658. case 2:
  5659. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5660. break;
  5661. default:
  5662. return;
  5663. }
  5664. reg_mem_engine = 0;
  5665. } else {
  5666. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5667. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5668. }
  5669. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5670. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5671. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5672. reg_mem_engine));
  5673. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5674. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5675. amdgpu_ring_write(ring, ref_and_mask);
  5676. amdgpu_ring_write(ring, ref_and_mask);
  5677. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5678. }
  5679. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5680. {
  5681. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5682. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5683. EVENT_INDEX(4));
  5684. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5685. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5686. EVENT_INDEX(0));
  5687. }
  5688. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5689. {
  5690. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5691. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5692. WRITE_DATA_DST_SEL(0) |
  5693. WR_CONFIRM));
  5694. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5695. amdgpu_ring_write(ring, 0);
  5696. amdgpu_ring_write(ring, 1);
  5697. }
  5698. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5699. struct amdgpu_ib *ib,
  5700. unsigned vm_id, bool ctx_switch)
  5701. {
  5702. u32 header, control = 0;
  5703. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5704. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5705. else
  5706. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5707. control |= ib->length_dw | (vm_id << 24);
  5708. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  5709. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5710. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  5711. gfx_v8_0_ring_emit_de_meta(ring);
  5712. }
  5713. amdgpu_ring_write(ring, header);
  5714. amdgpu_ring_write(ring,
  5715. #ifdef __BIG_ENDIAN
  5716. (2 << 0) |
  5717. #endif
  5718. (ib->gpu_addr & 0xFFFFFFFC));
  5719. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5720. amdgpu_ring_write(ring, control);
  5721. }
  5722. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5723. struct amdgpu_ib *ib,
  5724. unsigned vm_id, bool ctx_switch)
  5725. {
  5726. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5727. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5728. amdgpu_ring_write(ring,
  5729. #ifdef __BIG_ENDIAN
  5730. (2 << 0) |
  5731. #endif
  5732. (ib->gpu_addr & 0xFFFFFFFC));
  5733. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5734. amdgpu_ring_write(ring, control);
  5735. }
  5736. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5737. u64 seq, unsigned flags)
  5738. {
  5739. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5740. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5741. /* EVENT_WRITE_EOP - flush caches, send int */
  5742. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5743. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5744. EOP_TC_ACTION_EN |
  5745. EOP_TC_WB_ACTION_EN |
  5746. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5747. EVENT_INDEX(5)));
  5748. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5749. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5750. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5751. amdgpu_ring_write(ring, lower_32_bits(seq));
  5752. amdgpu_ring_write(ring, upper_32_bits(seq));
  5753. }
  5754. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5755. {
  5756. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5757. uint32_t seq = ring->fence_drv.sync_seq;
  5758. uint64_t addr = ring->fence_drv.gpu_addr;
  5759. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5760. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5761. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5762. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5763. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5764. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5765. amdgpu_ring_write(ring, seq);
  5766. amdgpu_ring_write(ring, 0xffffffff);
  5767. amdgpu_ring_write(ring, 4); /* poll interval */
  5768. }
  5769. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5770. unsigned vm_id, uint64_t pd_addr)
  5771. {
  5772. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5773. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5774. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5775. WRITE_DATA_DST_SEL(0)) |
  5776. WR_CONFIRM);
  5777. if (vm_id < 8) {
  5778. amdgpu_ring_write(ring,
  5779. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5780. } else {
  5781. amdgpu_ring_write(ring,
  5782. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5783. }
  5784. amdgpu_ring_write(ring, 0);
  5785. amdgpu_ring_write(ring, pd_addr >> 12);
  5786. /* bits 0-15 are the VM contexts0-15 */
  5787. /* invalidate the cache */
  5788. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5789. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5790. WRITE_DATA_DST_SEL(0)));
  5791. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5792. amdgpu_ring_write(ring, 0);
  5793. amdgpu_ring_write(ring, 1 << vm_id);
  5794. /* wait for the invalidate to complete */
  5795. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5796. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5797. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5798. WAIT_REG_MEM_ENGINE(0))); /* me */
  5799. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5800. amdgpu_ring_write(ring, 0);
  5801. amdgpu_ring_write(ring, 0); /* ref */
  5802. amdgpu_ring_write(ring, 0); /* mask */
  5803. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5804. /* compute doesn't have PFP */
  5805. if (usepfp) {
  5806. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5807. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5808. amdgpu_ring_write(ring, 0x0);
  5809. }
  5810. }
  5811. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5812. {
  5813. return ring->adev->wb.wb[ring->wptr_offs];
  5814. }
  5815. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5816. {
  5817. struct amdgpu_device *adev = ring->adev;
  5818. /* XXX check if swapping is necessary on BE */
  5819. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5820. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5821. }
  5822. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5823. u64 addr, u64 seq,
  5824. unsigned flags)
  5825. {
  5826. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5827. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5828. /* RELEASE_MEM - flush caches, send int */
  5829. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5830. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5831. EOP_TC_ACTION_EN |
  5832. EOP_TC_WB_ACTION_EN |
  5833. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5834. EVENT_INDEX(5)));
  5835. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5836. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5837. amdgpu_ring_write(ring, upper_32_bits(addr));
  5838. amdgpu_ring_write(ring, lower_32_bits(seq));
  5839. amdgpu_ring_write(ring, upper_32_bits(seq));
  5840. }
  5841. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5842. u64 seq, unsigned int flags)
  5843. {
  5844. /* we only allocate 32bit for each seq wb address */
  5845. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5846. /* write fence seq to the "addr" */
  5847. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5848. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5849. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5850. amdgpu_ring_write(ring, lower_32_bits(addr));
  5851. amdgpu_ring_write(ring, upper_32_bits(addr));
  5852. amdgpu_ring_write(ring, lower_32_bits(seq));
  5853. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5854. /* set register to trigger INT */
  5855. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5856. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5857. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5858. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5859. amdgpu_ring_write(ring, 0);
  5860. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5861. }
  5862. }
  5863. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5864. {
  5865. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5866. amdgpu_ring_write(ring, 0);
  5867. }
  5868. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5869. {
  5870. uint32_t dw2 = 0;
  5871. if (amdgpu_sriov_vf(ring->adev))
  5872. gfx_v8_0_ring_emit_ce_meta(ring);
  5873. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5874. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5875. gfx_v8_0_ring_emit_vgt_flush(ring);
  5876. /* set load_global_config & load_global_uconfig */
  5877. dw2 |= 0x8001;
  5878. /* set load_cs_sh_regs */
  5879. dw2 |= 0x01000000;
  5880. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5881. dw2 |= 0x10002;
  5882. /* set load_ce_ram if preamble presented */
  5883. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5884. dw2 |= 0x10000000;
  5885. } else {
  5886. /* still load_ce_ram if this is the first time preamble presented
  5887. * although there is no context switch happens.
  5888. */
  5889. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5890. dw2 |= 0x10000000;
  5891. }
  5892. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5893. amdgpu_ring_write(ring, dw2);
  5894. amdgpu_ring_write(ring, 0);
  5895. }
  5896. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5897. {
  5898. unsigned ret;
  5899. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5900. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5901. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5902. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5903. ret = ring->wptr & ring->buf_mask;
  5904. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5905. return ret;
  5906. }
  5907. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5908. {
  5909. unsigned cur;
  5910. BUG_ON(offset > ring->buf_mask);
  5911. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  5912. cur = (ring->wptr & ring->buf_mask) - 1;
  5913. if (likely(cur > offset))
  5914. ring->ring[offset] = cur - offset;
  5915. else
  5916. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  5917. }
  5918. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5919. {
  5920. struct amdgpu_device *adev = ring->adev;
  5921. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5922. amdgpu_ring_write(ring, 0 | /* src: register*/
  5923. (5 << 8) | /* dst: memory */
  5924. (1 << 20)); /* write confirm */
  5925. amdgpu_ring_write(ring, reg);
  5926. amdgpu_ring_write(ring, 0);
  5927. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5928. adev->virt.reg_val_offs * 4));
  5929. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5930. adev->virt.reg_val_offs * 4));
  5931. }
  5932. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5933. uint32_t val)
  5934. {
  5935. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5936. amdgpu_ring_write(ring, (1 << 16)); /* no inc addr */
  5937. amdgpu_ring_write(ring, reg);
  5938. amdgpu_ring_write(ring, 0);
  5939. amdgpu_ring_write(ring, val);
  5940. }
  5941. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5942. enum amdgpu_interrupt_state state)
  5943. {
  5944. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5945. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5946. }
  5947. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5948. int me, int pipe,
  5949. enum amdgpu_interrupt_state state)
  5950. {
  5951. /* Me 0 is reserved for graphics */
  5952. if (me < 1 || me > adev->gfx.mec.num_mec) {
  5953. DRM_ERROR("Ignoring request to enable interrupts for invalid me:%d\n", me);
  5954. return;
  5955. }
  5956. if (pipe >= adev->gfx.mec.num_pipe_per_mec) {
  5957. DRM_ERROR("Ignoring request to enable interrupts for invalid "
  5958. "me:%d pipe:%d\n", pipe, me);
  5959. return;
  5960. }
  5961. mutex_lock(&adev->srbm_mutex);
  5962. vi_srbm_select(adev, me, pipe, 0, 0);
  5963. WREG32_FIELD(CPC_INT_CNTL, TIME_STAMP_INT_ENABLE,
  5964. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5965. vi_srbm_select(adev, 0, 0, 0, 0);
  5966. mutex_unlock(&adev->srbm_mutex);
  5967. }
  5968. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5969. struct amdgpu_irq_src *source,
  5970. unsigned type,
  5971. enum amdgpu_interrupt_state state)
  5972. {
  5973. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5974. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5975. return 0;
  5976. }
  5977. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5978. struct amdgpu_irq_src *source,
  5979. unsigned type,
  5980. enum amdgpu_interrupt_state state)
  5981. {
  5982. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5983. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5984. return 0;
  5985. }
  5986. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5987. struct amdgpu_irq_src *src,
  5988. unsigned type,
  5989. enum amdgpu_interrupt_state state)
  5990. {
  5991. switch (type) {
  5992. case AMDGPU_CP_IRQ_GFX_EOP:
  5993. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5994. break;
  5995. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5996. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5997. break;
  5998. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5999. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  6000. break;
  6001. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  6002. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  6003. break;
  6004. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  6005. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  6006. break;
  6007. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  6008. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  6009. break;
  6010. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  6011. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  6012. break;
  6013. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  6014. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  6015. break;
  6016. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  6017. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  6018. break;
  6019. default:
  6020. break;
  6021. }
  6022. return 0;
  6023. }
  6024. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  6025. struct amdgpu_irq_src *source,
  6026. struct amdgpu_iv_entry *entry)
  6027. {
  6028. int i;
  6029. u8 me_id, pipe_id, queue_id;
  6030. struct amdgpu_ring *ring;
  6031. DRM_DEBUG("IH: CP EOP\n");
  6032. me_id = (entry->ring_id & 0x0c) >> 2;
  6033. pipe_id = (entry->ring_id & 0x03) >> 0;
  6034. queue_id = (entry->ring_id & 0x70) >> 4;
  6035. switch (me_id) {
  6036. case 0:
  6037. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  6038. break;
  6039. case 1:
  6040. case 2:
  6041. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6042. ring = &adev->gfx.compute_ring[i];
  6043. /* Per-queue interrupt is supported for MEC starting from VI.
  6044. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  6045. */
  6046. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  6047. amdgpu_fence_process(ring);
  6048. }
  6049. break;
  6050. }
  6051. return 0;
  6052. }
  6053. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  6054. struct amdgpu_irq_src *source,
  6055. struct amdgpu_iv_entry *entry)
  6056. {
  6057. DRM_ERROR("Illegal register access in command stream\n");
  6058. schedule_work(&adev->reset_work);
  6059. return 0;
  6060. }
  6061. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  6062. struct amdgpu_irq_src *source,
  6063. struct amdgpu_iv_entry *entry)
  6064. {
  6065. DRM_ERROR("Illegal instruction in command stream\n");
  6066. schedule_work(&adev->reset_work);
  6067. return 0;
  6068. }
  6069. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  6070. struct amdgpu_irq_src *src,
  6071. unsigned int type,
  6072. enum amdgpu_interrupt_state state)
  6073. {
  6074. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6075. switch (type) {
  6076. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  6077. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  6078. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6079. if (ring->me == 1)
  6080. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  6081. ring->pipe,
  6082. GENERIC2_INT_ENABLE,
  6083. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6084. else
  6085. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  6086. ring->pipe,
  6087. GENERIC2_INT_ENABLE,
  6088. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6089. break;
  6090. default:
  6091. BUG(); /* kiq only support GENERIC2_INT now */
  6092. break;
  6093. }
  6094. return 0;
  6095. }
  6096. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6097. struct amdgpu_irq_src *source,
  6098. struct amdgpu_iv_entry *entry)
  6099. {
  6100. u8 me_id, pipe_id, queue_id;
  6101. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6102. me_id = (entry->ring_id & 0x0c) >> 2;
  6103. pipe_id = (entry->ring_id & 0x03) >> 0;
  6104. queue_id = (entry->ring_id & 0x70) >> 4;
  6105. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6106. me_id, pipe_id, queue_id);
  6107. amdgpu_fence_process(ring);
  6108. return 0;
  6109. }
  6110. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6111. .name = "gfx_v8_0",
  6112. .early_init = gfx_v8_0_early_init,
  6113. .late_init = gfx_v8_0_late_init,
  6114. .sw_init = gfx_v8_0_sw_init,
  6115. .sw_fini = gfx_v8_0_sw_fini,
  6116. .hw_init = gfx_v8_0_hw_init,
  6117. .hw_fini = gfx_v8_0_hw_fini,
  6118. .suspend = gfx_v8_0_suspend,
  6119. .resume = gfx_v8_0_resume,
  6120. .is_idle = gfx_v8_0_is_idle,
  6121. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6122. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6123. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6124. .soft_reset = gfx_v8_0_soft_reset,
  6125. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6126. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6127. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6128. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6129. };
  6130. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6131. .type = AMDGPU_RING_TYPE_GFX,
  6132. .align_mask = 0xff,
  6133. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6134. .support_64bit_ptrs = false,
  6135. .get_rptr = gfx_v8_0_ring_get_rptr,
  6136. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6137. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6138. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  6139. 5 + /* COND_EXEC */
  6140. 7 + /* PIPELINE_SYNC */
  6141. 19 + /* VM_FLUSH */
  6142. 8 + /* FENCE for VM_FLUSH */
  6143. 20 + /* GDS switch */
  6144. 4 + /* double SWITCH_BUFFER,
  6145. the first COND_EXEC jump to the place just
  6146. prior to this double SWITCH_BUFFER */
  6147. 5 + /* COND_EXEC */
  6148. 7 + /* HDP_flush */
  6149. 4 + /* VGT_flush */
  6150. 14 + /* CE_META */
  6151. 31 + /* DE_META */
  6152. 3 + /* CNTX_CTRL */
  6153. 5 + /* HDP_INVL */
  6154. 8 + 8 + /* FENCE x2 */
  6155. 2, /* SWITCH_BUFFER */
  6156. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6157. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6158. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6159. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6160. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6161. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6162. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6163. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6164. .test_ring = gfx_v8_0_ring_test_ring,
  6165. .test_ib = gfx_v8_0_ring_test_ib,
  6166. .insert_nop = amdgpu_ring_insert_nop,
  6167. .pad_ib = amdgpu_ring_generic_pad_ib,
  6168. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6169. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6170. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  6171. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  6172. };
  6173. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6174. .type = AMDGPU_RING_TYPE_COMPUTE,
  6175. .align_mask = 0xff,
  6176. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6177. .support_64bit_ptrs = false,
  6178. .get_rptr = gfx_v8_0_ring_get_rptr,
  6179. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6180. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6181. .emit_frame_size =
  6182. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6183. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6184. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6185. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6186. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6187. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6188. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6189. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6190. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6191. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6192. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6193. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6194. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6195. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  6196. .test_ring = gfx_v8_0_ring_test_ring,
  6197. .test_ib = gfx_v8_0_ring_test_ib,
  6198. .insert_nop = amdgpu_ring_insert_nop,
  6199. .pad_ib = amdgpu_ring_generic_pad_ib,
  6200. };
  6201. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6202. .type = AMDGPU_RING_TYPE_KIQ,
  6203. .align_mask = 0xff,
  6204. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6205. .support_64bit_ptrs = false,
  6206. .get_rptr = gfx_v8_0_ring_get_rptr,
  6207. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6208. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6209. .emit_frame_size =
  6210. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6211. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6212. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  6213. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6214. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6215. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6216. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6217. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6218. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6219. .test_ring = gfx_v8_0_ring_test_ring,
  6220. .test_ib = gfx_v8_0_ring_test_ib,
  6221. .insert_nop = amdgpu_ring_insert_nop,
  6222. .pad_ib = amdgpu_ring_generic_pad_ib,
  6223. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6224. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6225. };
  6226. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6227. {
  6228. int i;
  6229. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6230. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6231. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6232. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6233. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6234. }
  6235. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6236. .set = gfx_v8_0_set_eop_interrupt_state,
  6237. .process = gfx_v8_0_eop_irq,
  6238. };
  6239. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6240. .set = gfx_v8_0_set_priv_reg_fault_state,
  6241. .process = gfx_v8_0_priv_reg_irq,
  6242. };
  6243. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6244. .set = gfx_v8_0_set_priv_inst_fault_state,
  6245. .process = gfx_v8_0_priv_inst_irq,
  6246. };
  6247. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6248. .set = gfx_v8_0_kiq_set_interrupt_state,
  6249. .process = gfx_v8_0_kiq_irq,
  6250. };
  6251. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6252. {
  6253. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6254. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6255. adev->gfx.priv_reg_irq.num_types = 1;
  6256. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6257. adev->gfx.priv_inst_irq.num_types = 1;
  6258. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6259. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6260. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6261. }
  6262. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6263. {
  6264. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6265. }
  6266. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6267. {
  6268. /* init asci gds info */
  6269. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6270. adev->gds.gws.total_size = 64;
  6271. adev->gds.oa.total_size = 16;
  6272. if (adev->gds.mem.total_size == 64 * 1024) {
  6273. adev->gds.mem.gfx_partition_size = 4096;
  6274. adev->gds.mem.cs_partition_size = 4096;
  6275. adev->gds.gws.gfx_partition_size = 4;
  6276. adev->gds.gws.cs_partition_size = 4;
  6277. adev->gds.oa.gfx_partition_size = 4;
  6278. adev->gds.oa.cs_partition_size = 1;
  6279. } else {
  6280. adev->gds.mem.gfx_partition_size = 1024;
  6281. adev->gds.mem.cs_partition_size = 1024;
  6282. adev->gds.gws.gfx_partition_size = 16;
  6283. adev->gds.gws.cs_partition_size = 16;
  6284. adev->gds.oa.gfx_partition_size = 4;
  6285. adev->gds.oa.cs_partition_size = 4;
  6286. }
  6287. }
  6288. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6289. u32 bitmap)
  6290. {
  6291. u32 data;
  6292. if (!bitmap)
  6293. return;
  6294. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6295. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6296. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6297. }
  6298. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6299. {
  6300. u32 data, mask;
  6301. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6302. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6303. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6304. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6305. }
  6306. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6307. {
  6308. int i, j, k, counter, active_cu_number = 0;
  6309. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6310. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6311. unsigned disable_masks[4 * 2];
  6312. u32 ao_cu_num;
  6313. memset(cu_info, 0, sizeof(*cu_info));
  6314. if (adev->flags & AMD_IS_APU)
  6315. ao_cu_num = 2;
  6316. else
  6317. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  6318. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6319. mutex_lock(&adev->grbm_idx_mutex);
  6320. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6321. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6322. mask = 1;
  6323. ao_bitmap = 0;
  6324. counter = 0;
  6325. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6326. if (i < 4 && j < 2)
  6327. gfx_v8_0_set_user_cu_inactive_bitmap(
  6328. adev, disable_masks[i * 2 + j]);
  6329. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6330. cu_info->bitmap[i][j] = bitmap;
  6331. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  6332. if (bitmap & mask) {
  6333. if (counter < ao_cu_num)
  6334. ao_bitmap |= mask;
  6335. counter ++;
  6336. }
  6337. mask <<= 1;
  6338. }
  6339. active_cu_number += counter;
  6340. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6341. }
  6342. }
  6343. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6344. mutex_unlock(&adev->grbm_idx_mutex);
  6345. cu_info->number = active_cu_number;
  6346. cu_info->ao_cu_mask = ao_cu_mask;
  6347. }
  6348. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6349. {
  6350. .type = AMD_IP_BLOCK_TYPE_GFX,
  6351. .major = 8,
  6352. .minor = 0,
  6353. .rev = 0,
  6354. .funcs = &gfx_v8_0_ip_funcs,
  6355. };
  6356. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6357. {
  6358. .type = AMD_IP_BLOCK_TYPE_GFX,
  6359. .major = 8,
  6360. .minor = 1,
  6361. .rev = 0,
  6362. .funcs = &gfx_v8_0_ip_funcs,
  6363. };
  6364. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  6365. {
  6366. uint64_t ce_payload_addr;
  6367. int cnt_ce;
  6368. static union {
  6369. struct vi_ce_ib_state regular;
  6370. struct vi_ce_ib_state_chained_ib chained;
  6371. } ce_payload = {};
  6372. if (ring->adev->virt.chained_ib_support) {
  6373. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6374. offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6375. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6376. } else {
  6377. ce_payload_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096 +
  6378. offsetof(struct vi_gfx_meta_data, ce_payload);
  6379. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6380. }
  6381. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6382. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6383. WRITE_DATA_DST_SEL(8) |
  6384. WR_CONFIRM) |
  6385. WRITE_DATA_CACHE_POLICY(0));
  6386. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6387. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6388. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6389. }
  6390. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  6391. {
  6392. uint64_t de_payload_addr, gds_addr, csa_addr;
  6393. int cnt_de;
  6394. static union {
  6395. struct vi_de_ib_state regular;
  6396. struct vi_de_ib_state_chained_ib chained;
  6397. } de_payload = {};
  6398. csa_addr = AMDGPU_VA_RESERVED_SIZE - 2 * 4096;
  6399. gds_addr = csa_addr + 4096;
  6400. if (ring->adev->virt.chained_ib_support) {
  6401. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6402. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6403. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6404. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6405. } else {
  6406. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6407. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6408. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6409. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6410. }
  6411. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6412. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6413. WRITE_DATA_DST_SEL(8) |
  6414. WR_CONFIRM) |
  6415. WRITE_DATA_CACHE_POLICY(0));
  6416. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6417. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6418. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6419. }
  6420. /* create MQD for each compute queue */
  6421. static int gfx_v8_0_compute_mqd_sw_init(struct amdgpu_device *adev)
  6422. {
  6423. struct amdgpu_ring *ring = NULL;
  6424. int r, i;
  6425. /* create MQD for KIQ */
  6426. ring = &adev->gfx.kiq.ring;
  6427. if (!ring->mqd_obj) {
  6428. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6429. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6430. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  6431. if (r) {
  6432. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6433. return r;
  6434. }
  6435. /* prepare MQD backup */
  6436. adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(sizeof(struct vi_mqd), GFP_KERNEL);
  6437. if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS])
  6438. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  6439. }
  6440. /* create MQD for each KCQ */
  6441. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6442. ring = &adev->gfx.compute_ring[i];
  6443. if (!ring->mqd_obj) {
  6444. r = amdgpu_bo_create_kernel(adev, sizeof(struct vi_mqd), PAGE_SIZE,
  6445. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  6446. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  6447. if (r) {
  6448. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  6449. return r;
  6450. }
  6451. /* prepare MQD backup */
  6452. adev->gfx.mec.mqd_backup[i] = kmalloc(sizeof(struct vi_mqd), GFP_KERNEL);
  6453. if (!adev->gfx.mec.mqd_backup[i])
  6454. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  6455. }
  6456. }
  6457. return 0;
  6458. }
  6459. static void gfx_v8_0_compute_mqd_sw_fini(struct amdgpu_device *adev)
  6460. {
  6461. struct amdgpu_ring *ring = NULL;
  6462. int i;
  6463. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6464. ring = &adev->gfx.compute_ring[i];
  6465. kfree(adev->gfx.mec.mqd_backup[i]);
  6466. amdgpu_bo_free_kernel(&ring->mqd_obj,
  6467. &ring->mqd_gpu_addr,
  6468. &ring->mqd_ptr);
  6469. }
  6470. ring = &adev->gfx.kiq.ring;
  6471. kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]);
  6472. amdgpu_bo_free_kernel(&ring->mqd_obj,
  6473. &ring->mqd_gpu_addr,
  6474. &ring->mqd_ptr);
  6475. }