cik_sdma.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "cikd.h"
  30. #include "cik.h"
  31. #include "bif/bif_4_1_d.h"
  32. #include "bif/bif_4_1_sh_mask.h"
  33. #include "gca/gfx_7_2_d.h"
  34. #include "gca/gfx_7_2_enum.h"
  35. #include "gca/gfx_7_2_sh_mask.h"
  36. #include "gmc/gmc_7_1_d.h"
  37. #include "gmc/gmc_7_1_sh_mask.h"
  38. #include "oss/oss_2_0_d.h"
  39. #include "oss/oss_2_0_sh_mask.h"
  40. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  41. {
  42. SDMA0_REGISTER_OFFSET,
  43. SDMA1_REGISTER_OFFSET
  44. };
  45. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev);
  46. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev);
  47. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev);
  48. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev);
  49. static int cik_sdma_soft_reset(void *handle);
  50. MODULE_FIRMWARE("amdgpu/bonaire_sdma.bin");
  51. MODULE_FIRMWARE("amdgpu/bonaire_sdma1.bin");
  52. MODULE_FIRMWARE("amdgpu/hawaii_sdma.bin");
  53. MODULE_FIRMWARE("amdgpu/hawaii_sdma1.bin");
  54. MODULE_FIRMWARE("amdgpu/kaveri_sdma.bin");
  55. MODULE_FIRMWARE("amdgpu/kaveri_sdma1.bin");
  56. MODULE_FIRMWARE("amdgpu/kabini_sdma.bin");
  57. MODULE_FIRMWARE("amdgpu/kabini_sdma1.bin");
  58. MODULE_FIRMWARE("amdgpu/mullins_sdma.bin");
  59. MODULE_FIRMWARE("amdgpu/mullins_sdma1.bin");
  60. u32 amdgpu_cik_gpu_check_soft_reset(struct amdgpu_device *adev);
  61. static void cik_sdma_free_microcode(struct amdgpu_device *adev)
  62. {
  63. int i;
  64. for (i = 0; i < adev->sdma.num_instances; i++) {
  65. release_firmware(adev->sdma.instance[i].fw);
  66. adev->sdma.instance[i].fw = NULL;
  67. }
  68. }
  69. /*
  70. * sDMA - System DMA
  71. * Starting with CIK, the GPU has new asynchronous
  72. * DMA engines. These engines are used for compute
  73. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  74. * and each one supports 1 ring buffer used for gfx
  75. * and 2 queues used for compute.
  76. *
  77. * The programming model is very similar to the CP
  78. * (ring buffer, IBs, etc.), but sDMA has it's own
  79. * packet format that is different from the PM4 format
  80. * used by the CP. sDMA supports copying data, writing
  81. * embedded data, solid fills, and a number of other
  82. * things. It also has support for tiling/detiling of
  83. * buffers.
  84. */
  85. /**
  86. * cik_sdma_init_microcode - load ucode images from disk
  87. *
  88. * @adev: amdgpu_device pointer
  89. *
  90. * Use the firmware interface to load the ucode images into
  91. * the driver (not loaded into hw).
  92. * Returns 0 on success, error on failure.
  93. */
  94. static int cik_sdma_init_microcode(struct amdgpu_device *adev)
  95. {
  96. const char *chip_name;
  97. char fw_name[30];
  98. int err = 0, i;
  99. DRM_DEBUG("\n");
  100. switch (adev->asic_type) {
  101. case CHIP_BONAIRE:
  102. chip_name = "bonaire";
  103. break;
  104. case CHIP_HAWAII:
  105. chip_name = "hawaii";
  106. break;
  107. case CHIP_KAVERI:
  108. chip_name = "kaveri";
  109. break;
  110. case CHIP_KABINI:
  111. chip_name = "kabini";
  112. break;
  113. case CHIP_MULLINS:
  114. chip_name = "mullins";
  115. break;
  116. default: BUG();
  117. }
  118. for (i = 0; i < adev->sdma.num_instances; i++) {
  119. if (i == 0)
  120. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
  121. else
  122. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
  123. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  124. if (err)
  125. goto out;
  126. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  127. }
  128. out:
  129. if (err) {
  130. pr_err("cik_sdma: Failed to load firmware \"%s\"\n", fw_name);
  131. for (i = 0; i < adev->sdma.num_instances; i++) {
  132. release_firmware(adev->sdma.instance[i].fw);
  133. adev->sdma.instance[i].fw = NULL;
  134. }
  135. }
  136. return err;
  137. }
  138. /**
  139. * cik_sdma_ring_get_rptr - get the current read pointer
  140. *
  141. * @ring: amdgpu ring pointer
  142. *
  143. * Get the current rptr from the hardware (CIK+).
  144. */
  145. static uint64_t cik_sdma_ring_get_rptr(struct amdgpu_ring *ring)
  146. {
  147. u32 rptr;
  148. rptr = ring->adev->wb.wb[ring->rptr_offs];
  149. return (rptr & 0x3fffc) >> 2;
  150. }
  151. /**
  152. * cik_sdma_ring_get_wptr - get the current write pointer
  153. *
  154. * @ring: amdgpu ring pointer
  155. *
  156. * Get the current wptr from the hardware (CIK+).
  157. */
  158. static uint64_t cik_sdma_ring_get_wptr(struct amdgpu_ring *ring)
  159. {
  160. struct amdgpu_device *adev = ring->adev;
  161. return (RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[ring->me]) & 0x3fffc) >> 2;
  162. }
  163. /**
  164. * cik_sdma_ring_set_wptr - commit the write pointer
  165. *
  166. * @ring: amdgpu ring pointer
  167. *
  168. * Write the wptr back to the hardware (CIK+).
  169. */
  170. static void cik_sdma_ring_set_wptr(struct amdgpu_ring *ring)
  171. {
  172. struct amdgpu_device *adev = ring->adev;
  173. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[ring->me],
  174. (lower_32_bits(ring->wptr) << 2) & 0x3fffc);
  175. }
  176. static void cik_sdma_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  177. {
  178. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  179. int i;
  180. for (i = 0; i < count; i++)
  181. if (sdma && sdma->burst_nop && (i == 0))
  182. amdgpu_ring_write(ring, ring->funcs->nop |
  183. SDMA_NOP_COUNT(count - 1));
  184. else
  185. amdgpu_ring_write(ring, ring->funcs->nop);
  186. }
  187. /**
  188. * cik_sdma_ring_emit_ib - Schedule an IB on the DMA engine
  189. *
  190. * @ring: amdgpu ring pointer
  191. * @ib: IB object to schedule
  192. *
  193. * Schedule an IB in the DMA ring (CIK).
  194. */
  195. static void cik_sdma_ring_emit_ib(struct amdgpu_ring *ring,
  196. struct amdgpu_ib *ib,
  197. unsigned vmid, bool ctx_switch)
  198. {
  199. u32 extra_bits = vmid & 0xf;
  200. /* IB packet must end on a 8 DW boundary */
  201. cik_sdma_ring_insert_nop(ring, (12 - (lower_32_bits(ring->wptr) & 7)) % 8);
  202. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_INDIRECT_BUFFER, 0, extra_bits));
  203. amdgpu_ring_write(ring, ib->gpu_addr & 0xffffffe0); /* base must be 32 byte aligned */
  204. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xffffffff);
  205. amdgpu_ring_write(ring, ib->length_dw);
  206. }
  207. /**
  208. * cik_sdma_ring_emit_hdp_flush - emit an hdp flush on the DMA ring
  209. *
  210. * @ring: amdgpu ring pointer
  211. *
  212. * Emit an hdp flush packet on the requested DMA ring.
  213. */
  214. static void cik_sdma_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  215. {
  216. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(1) |
  217. SDMA_POLL_REG_MEM_EXTRA_FUNC(3)); /* == */
  218. u32 ref_and_mask;
  219. if (ring->me == 0)
  220. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA0_MASK;
  221. else
  222. ref_and_mask = GPU_HDP_FLUSH_DONE__SDMA1_MASK;
  223. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  224. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  225. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  226. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  227. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  228. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  229. }
  230. /**
  231. * cik_sdma_ring_emit_fence - emit a fence on the DMA ring
  232. *
  233. * @ring: amdgpu ring pointer
  234. * @fence: amdgpu fence object
  235. *
  236. * Add a DMA fence packet to the ring to write
  237. * the fence seq number and DMA trap packet to generate
  238. * an interrupt if needed (CIK).
  239. */
  240. static void cik_sdma_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  241. unsigned flags)
  242. {
  243. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  244. /* write the fence */
  245. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  246. amdgpu_ring_write(ring, lower_32_bits(addr));
  247. amdgpu_ring_write(ring, upper_32_bits(addr));
  248. amdgpu_ring_write(ring, lower_32_bits(seq));
  249. /* optionally write high bits as well */
  250. if (write64bit) {
  251. addr += 4;
  252. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_FENCE, 0, 0));
  253. amdgpu_ring_write(ring, lower_32_bits(addr));
  254. amdgpu_ring_write(ring, upper_32_bits(addr));
  255. amdgpu_ring_write(ring, upper_32_bits(seq));
  256. }
  257. /* generate an interrupt */
  258. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_TRAP, 0, 0));
  259. }
  260. /**
  261. * cik_sdma_gfx_stop - stop the gfx async dma engines
  262. *
  263. * @adev: amdgpu_device pointer
  264. *
  265. * Stop the gfx async dma ring buffers (CIK).
  266. */
  267. static void cik_sdma_gfx_stop(struct amdgpu_device *adev)
  268. {
  269. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  270. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  271. u32 rb_cntl;
  272. int i;
  273. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  274. (adev->mman.buffer_funcs_ring == sdma1))
  275. amdgpu_ttm_set_buffer_funcs_status(adev, false);
  276. for (i = 0; i < adev->sdma.num_instances; i++) {
  277. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  278. rb_cntl &= ~SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK;
  279. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  280. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], 0);
  281. }
  282. sdma0->ready = false;
  283. sdma1->ready = false;
  284. }
  285. /**
  286. * cik_sdma_rlc_stop - stop the compute async dma engines
  287. *
  288. * @adev: amdgpu_device pointer
  289. *
  290. * Stop the compute async dma queues (CIK).
  291. */
  292. static void cik_sdma_rlc_stop(struct amdgpu_device *adev)
  293. {
  294. /* XXX todo */
  295. }
  296. /**
  297. * cik_ctx_switch_enable - stop the async dma engines context switch
  298. *
  299. * @adev: amdgpu_device pointer
  300. * @enable: enable/disable the DMA MEs context switch.
  301. *
  302. * Halt or unhalt the async dma engines context switch (VI).
  303. */
  304. static void cik_ctx_switch_enable(struct amdgpu_device *adev, bool enable)
  305. {
  306. u32 f32_cntl, phase_quantum = 0;
  307. int i;
  308. if (amdgpu_sdma_phase_quantum) {
  309. unsigned value = amdgpu_sdma_phase_quantum;
  310. unsigned unit = 0;
  311. while (value > (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
  312. SDMA0_PHASE0_QUANTUM__VALUE__SHIFT)) {
  313. value = (value + 1) >> 1;
  314. unit++;
  315. }
  316. if (unit > (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
  317. SDMA0_PHASE0_QUANTUM__UNIT__SHIFT)) {
  318. value = (SDMA0_PHASE0_QUANTUM__VALUE_MASK >>
  319. SDMA0_PHASE0_QUANTUM__VALUE__SHIFT);
  320. unit = (SDMA0_PHASE0_QUANTUM__UNIT_MASK >>
  321. SDMA0_PHASE0_QUANTUM__UNIT__SHIFT);
  322. WARN_ONCE(1,
  323. "clamping sdma_phase_quantum to %uK clock cycles\n",
  324. value << unit);
  325. }
  326. phase_quantum =
  327. value << SDMA0_PHASE0_QUANTUM__VALUE__SHIFT |
  328. unit << SDMA0_PHASE0_QUANTUM__UNIT__SHIFT;
  329. }
  330. for (i = 0; i < adev->sdma.num_instances; i++) {
  331. f32_cntl = RREG32(mmSDMA0_CNTL + sdma_offsets[i]);
  332. if (enable) {
  333. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
  334. AUTO_CTXSW_ENABLE, 1);
  335. if (amdgpu_sdma_phase_quantum) {
  336. WREG32(mmSDMA0_PHASE0_QUANTUM + sdma_offsets[i],
  337. phase_quantum);
  338. WREG32(mmSDMA0_PHASE1_QUANTUM + sdma_offsets[i],
  339. phase_quantum);
  340. }
  341. } else {
  342. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_CNTL,
  343. AUTO_CTXSW_ENABLE, 0);
  344. }
  345. WREG32(mmSDMA0_CNTL + sdma_offsets[i], f32_cntl);
  346. }
  347. }
  348. /**
  349. * cik_sdma_enable - stop the async dma engines
  350. *
  351. * @adev: amdgpu_device pointer
  352. * @enable: enable/disable the DMA MEs.
  353. *
  354. * Halt or unhalt the async dma engines (CIK).
  355. */
  356. static void cik_sdma_enable(struct amdgpu_device *adev, bool enable)
  357. {
  358. u32 me_cntl;
  359. int i;
  360. if (!enable) {
  361. cik_sdma_gfx_stop(adev);
  362. cik_sdma_rlc_stop(adev);
  363. }
  364. for (i = 0; i < adev->sdma.num_instances; i++) {
  365. me_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  366. if (enable)
  367. me_cntl &= ~SDMA0_F32_CNTL__HALT_MASK;
  368. else
  369. me_cntl |= SDMA0_F32_CNTL__HALT_MASK;
  370. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], me_cntl);
  371. }
  372. }
  373. /**
  374. * cik_sdma_gfx_resume - setup and start the async dma engines
  375. *
  376. * @adev: amdgpu_device pointer
  377. *
  378. * Set up the gfx DMA ring buffers and enable them (CIK).
  379. * Returns 0 for success, error for failure.
  380. */
  381. static int cik_sdma_gfx_resume(struct amdgpu_device *adev)
  382. {
  383. struct amdgpu_ring *ring;
  384. u32 rb_cntl, ib_cntl;
  385. u32 rb_bufsz;
  386. u32 wb_offset;
  387. int i, j, r;
  388. for (i = 0; i < adev->sdma.num_instances; i++) {
  389. ring = &adev->sdma.instance[i].ring;
  390. wb_offset = (ring->rptr_offs * 4);
  391. mutex_lock(&adev->srbm_mutex);
  392. for (j = 0; j < 16; j++) {
  393. cik_srbm_select(adev, 0, 0, 0, j);
  394. /* SDMA GFX */
  395. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  396. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  397. /* XXX SDMA RLC - todo */
  398. }
  399. cik_srbm_select(adev, 0, 0, 0, 0);
  400. mutex_unlock(&adev->srbm_mutex);
  401. WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
  402. adev->gfx.config.gb_addr_config & 0x70);
  403. WREG32(mmSDMA0_SEM_INCOMPLETE_TIMER_CNTL + sdma_offsets[i], 0);
  404. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  405. /* Set ring buffer size in dwords */
  406. rb_bufsz = order_base_2(ring->ring_size / 4);
  407. rb_cntl = rb_bufsz << 1;
  408. #ifdef __BIG_ENDIAN
  409. rb_cntl |= SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK |
  410. SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK;
  411. #endif
  412. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  413. /* Initialize the ring buffer's read and write pointers */
  414. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  415. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  416. WREG32(mmSDMA0_GFX_IB_RPTR + sdma_offsets[i], 0);
  417. WREG32(mmSDMA0_GFX_IB_OFFSET + sdma_offsets[i], 0);
  418. /* set the wb address whether it's enabled or not */
  419. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  420. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  421. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  422. ((adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC));
  423. rb_cntl |= SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK;
  424. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  425. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  426. ring->wptr = 0;
  427. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], lower_32_bits(ring->wptr) << 2);
  428. /* enable DMA RB */
  429. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i],
  430. rb_cntl | SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK);
  431. ib_cntl = SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK;
  432. #ifdef __BIG_ENDIAN
  433. ib_cntl |= SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK;
  434. #endif
  435. /* enable DMA IBs */
  436. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  437. ring->ready = true;
  438. }
  439. cik_sdma_enable(adev, true);
  440. for (i = 0; i < adev->sdma.num_instances; i++) {
  441. ring = &adev->sdma.instance[i].ring;
  442. r = amdgpu_ring_test_ring(ring);
  443. if (r) {
  444. ring->ready = false;
  445. return r;
  446. }
  447. if (adev->mman.buffer_funcs_ring == ring)
  448. amdgpu_ttm_set_buffer_funcs_status(adev, true);
  449. }
  450. return 0;
  451. }
  452. /**
  453. * cik_sdma_rlc_resume - setup and start the async dma engines
  454. *
  455. * @adev: amdgpu_device pointer
  456. *
  457. * Set up the compute DMA queues and enable them (CIK).
  458. * Returns 0 for success, error for failure.
  459. */
  460. static int cik_sdma_rlc_resume(struct amdgpu_device *adev)
  461. {
  462. /* XXX todo */
  463. return 0;
  464. }
  465. /**
  466. * cik_sdma_load_microcode - load the sDMA ME ucode
  467. *
  468. * @adev: amdgpu_device pointer
  469. *
  470. * Loads the sDMA0/1 ucode.
  471. * Returns 0 for success, -EINVAL if the ucode is not available.
  472. */
  473. static int cik_sdma_load_microcode(struct amdgpu_device *adev)
  474. {
  475. const struct sdma_firmware_header_v1_0 *hdr;
  476. const __le32 *fw_data;
  477. u32 fw_size;
  478. int i, j;
  479. /* halt the MEs */
  480. cik_sdma_enable(adev, false);
  481. for (i = 0; i < adev->sdma.num_instances; i++) {
  482. if (!adev->sdma.instance[i].fw)
  483. return -EINVAL;
  484. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  485. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  486. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  487. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  488. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  489. if (adev->sdma.instance[i].feature_version >= 20)
  490. adev->sdma.instance[i].burst_nop = true;
  491. fw_data = (const __le32 *)
  492. (adev->sdma.instance[i].fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  493. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  494. for (j = 0; j < fw_size; j++)
  495. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  496. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  497. }
  498. return 0;
  499. }
  500. /**
  501. * cik_sdma_start - setup and start the async dma engines
  502. *
  503. * @adev: amdgpu_device pointer
  504. *
  505. * Set up the DMA engines and enable them (CIK).
  506. * Returns 0 for success, error for failure.
  507. */
  508. static int cik_sdma_start(struct amdgpu_device *adev)
  509. {
  510. int r;
  511. r = cik_sdma_load_microcode(adev);
  512. if (r)
  513. return r;
  514. /* halt the engine before programing */
  515. cik_sdma_enable(adev, false);
  516. /* enable sdma ring preemption */
  517. cik_ctx_switch_enable(adev, true);
  518. /* start the gfx rings and rlc compute queues */
  519. r = cik_sdma_gfx_resume(adev);
  520. if (r)
  521. return r;
  522. r = cik_sdma_rlc_resume(adev);
  523. if (r)
  524. return r;
  525. return 0;
  526. }
  527. /**
  528. * cik_sdma_ring_test_ring - simple async dma engine test
  529. *
  530. * @ring: amdgpu_ring structure holding ring information
  531. *
  532. * Test the DMA engine by writing using it to write an
  533. * value to memory. (CIK).
  534. * Returns 0 for success, error for failure.
  535. */
  536. static int cik_sdma_ring_test_ring(struct amdgpu_ring *ring)
  537. {
  538. struct amdgpu_device *adev = ring->adev;
  539. unsigned i;
  540. unsigned index;
  541. int r;
  542. u32 tmp;
  543. u64 gpu_addr;
  544. r = amdgpu_device_wb_get(adev, &index);
  545. if (r) {
  546. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  547. return r;
  548. }
  549. gpu_addr = adev->wb.gpu_addr + (index * 4);
  550. tmp = 0xCAFEDEAD;
  551. adev->wb.wb[index] = cpu_to_le32(tmp);
  552. r = amdgpu_ring_alloc(ring, 5);
  553. if (r) {
  554. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  555. amdgpu_device_wb_free(adev, index);
  556. return r;
  557. }
  558. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_WRITE, SDMA_WRITE_SUB_OPCODE_LINEAR, 0));
  559. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  560. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  561. amdgpu_ring_write(ring, 1); /* number of DWs to follow */
  562. amdgpu_ring_write(ring, 0xDEADBEEF);
  563. amdgpu_ring_commit(ring);
  564. for (i = 0; i < adev->usec_timeout; i++) {
  565. tmp = le32_to_cpu(adev->wb.wb[index]);
  566. if (tmp == 0xDEADBEEF)
  567. break;
  568. DRM_UDELAY(1);
  569. }
  570. if (i < adev->usec_timeout) {
  571. DRM_DEBUG("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  572. } else {
  573. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  574. ring->idx, tmp);
  575. r = -EINVAL;
  576. }
  577. amdgpu_device_wb_free(adev, index);
  578. return r;
  579. }
  580. /**
  581. * cik_sdma_ring_test_ib - test an IB on the DMA engine
  582. *
  583. * @ring: amdgpu_ring structure holding ring information
  584. *
  585. * Test a simple IB in the DMA ring (CIK).
  586. * Returns 0 on success, error on failure.
  587. */
  588. static int cik_sdma_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  589. {
  590. struct amdgpu_device *adev = ring->adev;
  591. struct amdgpu_ib ib;
  592. struct dma_fence *f = NULL;
  593. unsigned index;
  594. u32 tmp = 0;
  595. u64 gpu_addr;
  596. long r;
  597. r = amdgpu_device_wb_get(adev, &index);
  598. if (r) {
  599. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  600. return r;
  601. }
  602. gpu_addr = adev->wb.gpu_addr + (index * 4);
  603. tmp = 0xCAFEDEAD;
  604. adev->wb.wb[index] = cpu_to_le32(tmp);
  605. memset(&ib, 0, sizeof(ib));
  606. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  607. if (r) {
  608. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  609. goto err0;
  610. }
  611. ib.ptr[0] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  612. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  613. ib.ptr[1] = lower_32_bits(gpu_addr);
  614. ib.ptr[2] = upper_32_bits(gpu_addr);
  615. ib.ptr[3] = 1;
  616. ib.ptr[4] = 0xDEADBEEF;
  617. ib.length_dw = 5;
  618. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  619. if (r)
  620. goto err1;
  621. r = dma_fence_wait_timeout(f, false, timeout);
  622. if (r == 0) {
  623. DRM_ERROR("amdgpu: IB test timed out\n");
  624. r = -ETIMEDOUT;
  625. goto err1;
  626. } else if (r < 0) {
  627. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  628. goto err1;
  629. }
  630. tmp = le32_to_cpu(adev->wb.wb[index]);
  631. if (tmp == 0xDEADBEEF) {
  632. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  633. r = 0;
  634. } else {
  635. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  636. r = -EINVAL;
  637. }
  638. err1:
  639. amdgpu_ib_free(adev, &ib, NULL);
  640. dma_fence_put(f);
  641. err0:
  642. amdgpu_device_wb_free(adev, index);
  643. return r;
  644. }
  645. /**
  646. * cik_sdma_vm_copy_pages - update PTEs by copying them from the GART
  647. *
  648. * @ib: indirect buffer to fill with commands
  649. * @pe: addr of the page entry
  650. * @src: src addr to copy from
  651. * @count: number of page entries to update
  652. *
  653. * Update PTEs by copying them from the GART using sDMA (CIK).
  654. */
  655. static void cik_sdma_vm_copy_pte(struct amdgpu_ib *ib,
  656. uint64_t pe, uint64_t src,
  657. unsigned count)
  658. {
  659. unsigned bytes = count * 8;
  660. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY,
  661. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  662. ib->ptr[ib->length_dw++] = bytes;
  663. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  664. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  665. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  666. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  667. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  668. }
  669. /**
  670. * cik_sdma_vm_write_pages - update PTEs by writing them manually
  671. *
  672. * @ib: indirect buffer to fill with commands
  673. * @pe: addr of the page entry
  674. * @value: dst addr to write into pe
  675. * @count: number of page entries to update
  676. * @incr: increase next addr by incr bytes
  677. *
  678. * Update PTEs by writing them manually using sDMA (CIK).
  679. */
  680. static void cik_sdma_vm_write_pte(struct amdgpu_ib *ib, uint64_t pe,
  681. uint64_t value, unsigned count,
  682. uint32_t incr)
  683. {
  684. unsigned ndw = count * 2;
  685. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_WRITE,
  686. SDMA_WRITE_SUB_OPCODE_LINEAR, 0);
  687. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  688. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  689. ib->ptr[ib->length_dw++] = ndw;
  690. for (; ndw > 0; ndw -= 2) {
  691. ib->ptr[ib->length_dw++] = lower_32_bits(value);
  692. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  693. value += incr;
  694. }
  695. }
  696. /**
  697. * cik_sdma_vm_set_pages - update the page tables using sDMA
  698. *
  699. * @ib: indirect buffer to fill with commands
  700. * @pe: addr of the page entry
  701. * @addr: dst addr to write into pe
  702. * @count: number of page entries to update
  703. * @incr: increase next addr by incr bytes
  704. * @flags: access flags
  705. *
  706. * Update the page tables using sDMA (CIK).
  707. */
  708. static void cik_sdma_vm_set_pte_pde(struct amdgpu_ib *ib, uint64_t pe,
  709. uint64_t addr, unsigned count,
  710. uint32_t incr, uint64_t flags)
  711. {
  712. /* for physically contiguous pages (vram) */
  713. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_GENERATE_PTE_PDE, 0, 0);
  714. ib->ptr[ib->length_dw++] = lower_32_bits(pe); /* dst addr */
  715. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  716. ib->ptr[ib->length_dw++] = lower_32_bits(flags); /* mask */
  717. ib->ptr[ib->length_dw++] = upper_32_bits(flags);
  718. ib->ptr[ib->length_dw++] = lower_32_bits(addr); /* value */
  719. ib->ptr[ib->length_dw++] = upper_32_bits(addr);
  720. ib->ptr[ib->length_dw++] = incr; /* increment size */
  721. ib->ptr[ib->length_dw++] = 0;
  722. ib->ptr[ib->length_dw++] = count; /* number of entries */
  723. }
  724. /**
  725. * cik_sdma_vm_pad_ib - pad the IB to the required number of dw
  726. *
  727. * @ib: indirect buffer to fill with padding
  728. *
  729. */
  730. static void cik_sdma_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  731. {
  732. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  733. u32 pad_count;
  734. int i;
  735. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  736. for (i = 0; i < pad_count; i++)
  737. if (sdma && sdma->burst_nop && (i == 0))
  738. ib->ptr[ib->length_dw++] =
  739. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0) |
  740. SDMA_NOP_COUNT(pad_count - 1);
  741. else
  742. ib->ptr[ib->length_dw++] =
  743. SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0);
  744. }
  745. /**
  746. * cik_sdma_ring_emit_pipeline_sync - sync the pipeline
  747. *
  748. * @ring: amdgpu_ring pointer
  749. *
  750. * Make sure all previous operations are completed (CIK).
  751. */
  752. static void cik_sdma_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  753. {
  754. uint32_t seq = ring->fence_drv.sync_seq;
  755. uint64_t addr = ring->fence_drv.gpu_addr;
  756. /* wait for idle */
  757. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0,
  758. SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  759. SDMA_POLL_REG_MEM_EXTRA_FUNC(3) | /* equal */
  760. SDMA_POLL_REG_MEM_EXTRA_M));
  761. amdgpu_ring_write(ring, addr & 0xfffffffc);
  762. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  763. amdgpu_ring_write(ring, seq); /* reference */
  764. amdgpu_ring_write(ring, 0xffffffff); /* mask */
  765. amdgpu_ring_write(ring, (0xfff << 16) | 4); /* retry count, poll interval */
  766. }
  767. /**
  768. * cik_sdma_ring_emit_vm_flush - cik vm flush using sDMA
  769. *
  770. * @ring: amdgpu_ring pointer
  771. * @vm: amdgpu_vm pointer
  772. *
  773. * Update the page table base and flush the VM TLB
  774. * using sDMA (CIK).
  775. */
  776. static void cik_sdma_ring_emit_vm_flush(struct amdgpu_ring *ring,
  777. unsigned vmid, uint64_t pd_addr)
  778. {
  779. u32 extra_bits = (SDMA_POLL_REG_MEM_EXTRA_OP(0) |
  780. SDMA_POLL_REG_MEM_EXTRA_FUNC(0)); /* always */
  781. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  782. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_POLL_REG_MEM, 0, extra_bits));
  783. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  784. amdgpu_ring_write(ring, 0);
  785. amdgpu_ring_write(ring, 0); /* reference */
  786. amdgpu_ring_write(ring, 0); /* mask */
  787. amdgpu_ring_write(ring, (0xfff << 16) | 10); /* retry count, poll interval */
  788. }
  789. static void cik_sdma_ring_emit_wreg(struct amdgpu_ring *ring,
  790. uint32_t reg, uint32_t val)
  791. {
  792. amdgpu_ring_write(ring, SDMA_PACKET(SDMA_OPCODE_SRBM_WRITE, 0, 0xf000));
  793. amdgpu_ring_write(ring, reg);
  794. amdgpu_ring_write(ring, val);
  795. }
  796. static void cik_enable_sdma_mgcg(struct amdgpu_device *adev,
  797. bool enable)
  798. {
  799. u32 orig, data;
  800. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_MGCG)) {
  801. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, 0x00000100);
  802. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, 0x00000100);
  803. } else {
  804. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET);
  805. data |= 0xff000000;
  806. if (data != orig)
  807. WREG32(mmSDMA0_CLK_CTRL + SDMA0_REGISTER_OFFSET, data);
  808. orig = data = RREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET);
  809. data |= 0xff000000;
  810. if (data != orig)
  811. WREG32(mmSDMA0_CLK_CTRL + SDMA1_REGISTER_OFFSET, data);
  812. }
  813. }
  814. static void cik_enable_sdma_mgls(struct amdgpu_device *adev,
  815. bool enable)
  816. {
  817. u32 orig, data;
  818. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_SDMA_LS)) {
  819. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  820. data |= 0x100;
  821. if (orig != data)
  822. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  823. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  824. data |= 0x100;
  825. if (orig != data)
  826. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  827. } else {
  828. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET);
  829. data &= ~0x100;
  830. if (orig != data)
  831. WREG32(mmSDMA0_POWER_CNTL + SDMA0_REGISTER_OFFSET, data);
  832. orig = data = RREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET);
  833. data &= ~0x100;
  834. if (orig != data)
  835. WREG32(mmSDMA0_POWER_CNTL + SDMA1_REGISTER_OFFSET, data);
  836. }
  837. }
  838. static int cik_sdma_early_init(void *handle)
  839. {
  840. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  841. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  842. cik_sdma_set_ring_funcs(adev);
  843. cik_sdma_set_irq_funcs(adev);
  844. cik_sdma_set_buffer_funcs(adev);
  845. cik_sdma_set_vm_pte_funcs(adev);
  846. return 0;
  847. }
  848. static int cik_sdma_sw_init(void *handle)
  849. {
  850. struct amdgpu_ring *ring;
  851. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  852. int r, i;
  853. r = cik_sdma_init_microcode(adev);
  854. if (r) {
  855. DRM_ERROR("Failed to load sdma firmware!\n");
  856. return r;
  857. }
  858. /* SDMA trap event */
  859. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 224,
  860. &adev->sdma.trap_irq);
  861. if (r)
  862. return r;
  863. /* SDMA Privileged inst */
  864. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 241,
  865. &adev->sdma.illegal_inst_irq);
  866. if (r)
  867. return r;
  868. /* SDMA Privileged inst */
  869. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 247,
  870. &adev->sdma.illegal_inst_irq);
  871. if (r)
  872. return r;
  873. for (i = 0; i < adev->sdma.num_instances; i++) {
  874. ring = &adev->sdma.instance[i].ring;
  875. ring->ring_obj = NULL;
  876. sprintf(ring->name, "sdma%d", i);
  877. r = amdgpu_ring_init(adev, ring, 1024,
  878. &adev->sdma.trap_irq,
  879. (i == 0) ?
  880. AMDGPU_SDMA_IRQ_TRAP0 :
  881. AMDGPU_SDMA_IRQ_TRAP1);
  882. if (r)
  883. return r;
  884. }
  885. return r;
  886. }
  887. static int cik_sdma_sw_fini(void *handle)
  888. {
  889. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  890. int i;
  891. for (i = 0; i < adev->sdma.num_instances; i++)
  892. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  893. cik_sdma_free_microcode(adev);
  894. return 0;
  895. }
  896. static int cik_sdma_hw_init(void *handle)
  897. {
  898. int r;
  899. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  900. r = cik_sdma_start(adev);
  901. if (r)
  902. return r;
  903. return r;
  904. }
  905. static int cik_sdma_hw_fini(void *handle)
  906. {
  907. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  908. cik_ctx_switch_enable(adev, false);
  909. cik_sdma_enable(adev, false);
  910. return 0;
  911. }
  912. static int cik_sdma_suspend(void *handle)
  913. {
  914. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  915. return cik_sdma_hw_fini(adev);
  916. }
  917. static int cik_sdma_resume(void *handle)
  918. {
  919. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  920. cik_sdma_soft_reset(handle);
  921. return cik_sdma_hw_init(adev);
  922. }
  923. static bool cik_sdma_is_idle(void *handle)
  924. {
  925. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  926. u32 tmp = RREG32(mmSRBM_STATUS2);
  927. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  928. SRBM_STATUS2__SDMA1_BUSY_MASK))
  929. return false;
  930. return true;
  931. }
  932. static int cik_sdma_wait_for_idle(void *handle)
  933. {
  934. unsigned i;
  935. u32 tmp;
  936. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  937. for (i = 0; i < adev->usec_timeout; i++) {
  938. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  939. SRBM_STATUS2__SDMA1_BUSY_MASK);
  940. if (!tmp)
  941. return 0;
  942. udelay(1);
  943. }
  944. return -ETIMEDOUT;
  945. }
  946. static int cik_sdma_soft_reset(void *handle)
  947. {
  948. u32 srbm_soft_reset = 0;
  949. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  950. u32 tmp = RREG32(mmSRBM_STATUS2);
  951. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  952. /* sdma0 */
  953. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  954. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  955. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  956. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  957. }
  958. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  959. /* sdma1 */
  960. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  961. tmp |= SDMA0_F32_CNTL__HALT_MASK;
  962. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  963. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  964. }
  965. if (srbm_soft_reset) {
  966. tmp = RREG32(mmSRBM_SOFT_RESET);
  967. tmp |= srbm_soft_reset;
  968. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  969. WREG32(mmSRBM_SOFT_RESET, tmp);
  970. tmp = RREG32(mmSRBM_SOFT_RESET);
  971. udelay(50);
  972. tmp &= ~srbm_soft_reset;
  973. WREG32(mmSRBM_SOFT_RESET, tmp);
  974. tmp = RREG32(mmSRBM_SOFT_RESET);
  975. /* Wait a little for things to settle down */
  976. udelay(50);
  977. }
  978. return 0;
  979. }
  980. static int cik_sdma_set_trap_irq_state(struct amdgpu_device *adev,
  981. struct amdgpu_irq_src *src,
  982. unsigned type,
  983. enum amdgpu_interrupt_state state)
  984. {
  985. u32 sdma_cntl;
  986. switch (type) {
  987. case AMDGPU_SDMA_IRQ_TRAP0:
  988. switch (state) {
  989. case AMDGPU_IRQ_STATE_DISABLE:
  990. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  991. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  992. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  993. break;
  994. case AMDGPU_IRQ_STATE_ENABLE:
  995. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  996. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  997. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  998. break;
  999. default:
  1000. break;
  1001. }
  1002. break;
  1003. case AMDGPU_SDMA_IRQ_TRAP1:
  1004. switch (state) {
  1005. case AMDGPU_IRQ_STATE_DISABLE:
  1006. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1007. sdma_cntl &= ~SDMA0_CNTL__TRAP_ENABLE_MASK;
  1008. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1009. break;
  1010. case AMDGPU_IRQ_STATE_ENABLE:
  1011. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1012. sdma_cntl |= SDMA0_CNTL__TRAP_ENABLE_MASK;
  1013. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1014. break;
  1015. default:
  1016. break;
  1017. }
  1018. break;
  1019. default:
  1020. break;
  1021. }
  1022. return 0;
  1023. }
  1024. static int cik_sdma_process_trap_irq(struct amdgpu_device *adev,
  1025. struct amdgpu_irq_src *source,
  1026. struct amdgpu_iv_entry *entry)
  1027. {
  1028. u8 instance_id, queue_id;
  1029. instance_id = (entry->ring_id & 0x3) >> 0;
  1030. queue_id = (entry->ring_id & 0xc) >> 2;
  1031. DRM_DEBUG("IH: SDMA trap\n");
  1032. switch (instance_id) {
  1033. case 0:
  1034. switch (queue_id) {
  1035. case 0:
  1036. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1037. break;
  1038. case 1:
  1039. /* XXX compute */
  1040. break;
  1041. case 2:
  1042. /* XXX compute */
  1043. break;
  1044. }
  1045. break;
  1046. case 1:
  1047. switch (queue_id) {
  1048. case 0:
  1049. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1050. break;
  1051. case 1:
  1052. /* XXX compute */
  1053. break;
  1054. case 2:
  1055. /* XXX compute */
  1056. break;
  1057. }
  1058. break;
  1059. }
  1060. return 0;
  1061. }
  1062. static int cik_sdma_process_illegal_inst_irq(struct amdgpu_device *adev,
  1063. struct amdgpu_irq_src *source,
  1064. struct amdgpu_iv_entry *entry)
  1065. {
  1066. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1067. schedule_work(&adev->reset_work);
  1068. return 0;
  1069. }
  1070. static int cik_sdma_set_clockgating_state(void *handle,
  1071. enum amd_clockgating_state state)
  1072. {
  1073. bool gate = false;
  1074. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1075. if (state == AMD_CG_STATE_GATE)
  1076. gate = true;
  1077. cik_enable_sdma_mgcg(adev, gate);
  1078. cik_enable_sdma_mgls(adev, gate);
  1079. return 0;
  1080. }
  1081. static int cik_sdma_set_powergating_state(void *handle,
  1082. enum amd_powergating_state state)
  1083. {
  1084. return 0;
  1085. }
  1086. static const struct amd_ip_funcs cik_sdma_ip_funcs = {
  1087. .name = "cik_sdma",
  1088. .early_init = cik_sdma_early_init,
  1089. .late_init = NULL,
  1090. .sw_init = cik_sdma_sw_init,
  1091. .sw_fini = cik_sdma_sw_fini,
  1092. .hw_init = cik_sdma_hw_init,
  1093. .hw_fini = cik_sdma_hw_fini,
  1094. .suspend = cik_sdma_suspend,
  1095. .resume = cik_sdma_resume,
  1096. .is_idle = cik_sdma_is_idle,
  1097. .wait_for_idle = cik_sdma_wait_for_idle,
  1098. .soft_reset = cik_sdma_soft_reset,
  1099. .set_clockgating_state = cik_sdma_set_clockgating_state,
  1100. .set_powergating_state = cik_sdma_set_powergating_state,
  1101. };
  1102. static const struct amdgpu_ring_funcs cik_sdma_ring_funcs = {
  1103. .type = AMDGPU_RING_TYPE_SDMA,
  1104. .align_mask = 0xf,
  1105. .nop = SDMA_PACKET(SDMA_OPCODE_NOP, 0, 0),
  1106. .support_64bit_ptrs = false,
  1107. .get_rptr = cik_sdma_ring_get_rptr,
  1108. .get_wptr = cik_sdma_ring_get_wptr,
  1109. .set_wptr = cik_sdma_ring_set_wptr,
  1110. .emit_frame_size =
  1111. 6 + /* cik_sdma_ring_emit_hdp_flush */
  1112. 3 + /* hdp invalidate */
  1113. 6 + /* cik_sdma_ring_emit_pipeline_sync */
  1114. CIK_FLUSH_GPU_TLB_NUM_WREG * 3 + 6 + /* cik_sdma_ring_emit_vm_flush */
  1115. 9 + 9 + 9, /* cik_sdma_ring_emit_fence x3 for user fence, vm fence */
  1116. .emit_ib_size = 7 + 4, /* cik_sdma_ring_emit_ib */
  1117. .emit_ib = cik_sdma_ring_emit_ib,
  1118. .emit_fence = cik_sdma_ring_emit_fence,
  1119. .emit_pipeline_sync = cik_sdma_ring_emit_pipeline_sync,
  1120. .emit_vm_flush = cik_sdma_ring_emit_vm_flush,
  1121. .emit_hdp_flush = cik_sdma_ring_emit_hdp_flush,
  1122. .test_ring = cik_sdma_ring_test_ring,
  1123. .test_ib = cik_sdma_ring_test_ib,
  1124. .insert_nop = cik_sdma_ring_insert_nop,
  1125. .pad_ib = cik_sdma_ring_pad_ib,
  1126. .emit_wreg = cik_sdma_ring_emit_wreg,
  1127. };
  1128. static void cik_sdma_set_ring_funcs(struct amdgpu_device *adev)
  1129. {
  1130. int i;
  1131. for (i = 0; i < adev->sdma.num_instances; i++) {
  1132. adev->sdma.instance[i].ring.funcs = &cik_sdma_ring_funcs;
  1133. adev->sdma.instance[i].ring.me = i;
  1134. }
  1135. }
  1136. static const struct amdgpu_irq_src_funcs cik_sdma_trap_irq_funcs = {
  1137. .set = cik_sdma_set_trap_irq_state,
  1138. .process = cik_sdma_process_trap_irq,
  1139. };
  1140. static const struct amdgpu_irq_src_funcs cik_sdma_illegal_inst_irq_funcs = {
  1141. .process = cik_sdma_process_illegal_inst_irq,
  1142. };
  1143. static void cik_sdma_set_irq_funcs(struct amdgpu_device *adev)
  1144. {
  1145. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1146. adev->sdma.trap_irq.funcs = &cik_sdma_trap_irq_funcs;
  1147. adev->sdma.illegal_inst_irq.funcs = &cik_sdma_illegal_inst_irq_funcs;
  1148. }
  1149. /**
  1150. * cik_sdma_emit_copy_buffer - copy buffer using the sDMA engine
  1151. *
  1152. * @ring: amdgpu_ring structure holding ring information
  1153. * @src_offset: src GPU address
  1154. * @dst_offset: dst GPU address
  1155. * @byte_count: number of bytes to xfer
  1156. *
  1157. * Copy GPU buffers using the DMA engine (CIK).
  1158. * Used by the amdgpu ttm implementation to move pages if
  1159. * registered as the asic copy callback.
  1160. */
  1161. static void cik_sdma_emit_copy_buffer(struct amdgpu_ib *ib,
  1162. uint64_t src_offset,
  1163. uint64_t dst_offset,
  1164. uint32_t byte_count)
  1165. {
  1166. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_COPY, SDMA_COPY_SUB_OPCODE_LINEAR, 0);
  1167. ib->ptr[ib->length_dw++] = byte_count;
  1168. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1169. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1170. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1171. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1172. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1173. }
  1174. /**
  1175. * cik_sdma_emit_fill_buffer - fill buffer using the sDMA engine
  1176. *
  1177. * @ring: amdgpu_ring structure holding ring information
  1178. * @src_data: value to write to buffer
  1179. * @dst_offset: dst GPU address
  1180. * @byte_count: number of bytes to xfer
  1181. *
  1182. * Fill GPU buffers using the DMA engine (CIK).
  1183. */
  1184. static void cik_sdma_emit_fill_buffer(struct amdgpu_ib *ib,
  1185. uint32_t src_data,
  1186. uint64_t dst_offset,
  1187. uint32_t byte_count)
  1188. {
  1189. ib->ptr[ib->length_dw++] = SDMA_PACKET(SDMA_OPCODE_CONSTANT_FILL, 0, 0);
  1190. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1191. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1192. ib->ptr[ib->length_dw++] = src_data;
  1193. ib->ptr[ib->length_dw++] = byte_count;
  1194. }
  1195. static const struct amdgpu_buffer_funcs cik_sdma_buffer_funcs = {
  1196. .copy_max_bytes = 0x1fffff,
  1197. .copy_num_dw = 7,
  1198. .emit_copy_buffer = cik_sdma_emit_copy_buffer,
  1199. .fill_max_bytes = 0x1fffff,
  1200. .fill_num_dw = 5,
  1201. .emit_fill_buffer = cik_sdma_emit_fill_buffer,
  1202. };
  1203. static void cik_sdma_set_buffer_funcs(struct amdgpu_device *adev)
  1204. {
  1205. if (adev->mman.buffer_funcs == NULL) {
  1206. adev->mman.buffer_funcs = &cik_sdma_buffer_funcs;
  1207. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1208. }
  1209. }
  1210. static const struct amdgpu_vm_pte_funcs cik_sdma_vm_pte_funcs = {
  1211. .copy_pte_num_dw = 7,
  1212. .copy_pte = cik_sdma_vm_copy_pte,
  1213. .write_pte = cik_sdma_vm_write_pte,
  1214. .set_pte_pde = cik_sdma_vm_set_pte_pde,
  1215. };
  1216. static void cik_sdma_set_vm_pte_funcs(struct amdgpu_device *adev)
  1217. {
  1218. struct drm_gpu_scheduler *sched;
  1219. unsigned i;
  1220. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1221. adev->vm_manager.vm_pte_funcs = &cik_sdma_vm_pte_funcs;
  1222. for (i = 0; i < adev->sdma.num_instances; i++) {
  1223. sched = &adev->sdma.instance[i].ring.sched;
  1224. adev->vm_manager.vm_pte_rqs[i] =
  1225. &sched->sched_rq[DRM_SCHED_PRIORITY_KERNEL];
  1226. }
  1227. adev->vm_manager.vm_pte_num_rqs = adev->sdma.num_instances;
  1228. }
  1229. }
  1230. const struct amdgpu_ip_block_version cik_sdma_ip_block =
  1231. {
  1232. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1233. .major = 2,
  1234. .minor = 0,
  1235. .rev = 0,
  1236. .funcs = &cik_sdma_ip_funcs,
  1237. };