amdgpu_vcn.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. #include <linux/firmware.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include <drm/drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_pm.h"
  32. #include "amdgpu_vcn.h"
  33. #include "soc15d.h"
  34. #include "soc15_common.h"
  35. #include "vcn/vcn_1_0_offset.h"
  36. /* 1 second timeout */
  37. #define VCN_IDLE_TIMEOUT msecs_to_jiffies(1000)
  38. /* Firmware Names */
  39. #define FIRMWARE_RAVEN "amdgpu/raven_vcn.bin"
  40. #define FIRMWARE_PICASSO "amdgpu/picasso_vcn.bin"
  41. #define FIRMWARE_RAVEN2 "amdgpu/raven2_vcn.bin"
  42. MODULE_FIRMWARE(FIRMWARE_RAVEN);
  43. MODULE_FIRMWARE(FIRMWARE_PICASSO);
  44. MODULE_FIRMWARE(FIRMWARE_RAVEN2);
  45. static void amdgpu_vcn_idle_work_handler(struct work_struct *work);
  46. int amdgpu_vcn_sw_init(struct amdgpu_device *adev)
  47. {
  48. unsigned long bo_size;
  49. const char *fw_name;
  50. const struct common_firmware_header *hdr;
  51. unsigned char fw_check;
  52. int r;
  53. INIT_DELAYED_WORK(&adev->vcn.idle_work, amdgpu_vcn_idle_work_handler);
  54. switch (adev->asic_type) {
  55. case CHIP_RAVEN:
  56. if (adev->rev_id >= 8)
  57. fw_name = FIRMWARE_RAVEN2;
  58. else if (adev->pdev->device == 0x15d8)
  59. fw_name = FIRMWARE_PICASSO;
  60. else
  61. fw_name = FIRMWARE_RAVEN;
  62. break;
  63. default:
  64. return -EINVAL;
  65. }
  66. r = request_firmware(&adev->vcn.fw, fw_name, adev->dev);
  67. if (r) {
  68. dev_err(adev->dev, "amdgpu_vcn: Can't load firmware \"%s\"\n",
  69. fw_name);
  70. return r;
  71. }
  72. r = amdgpu_ucode_validate(adev->vcn.fw);
  73. if (r) {
  74. dev_err(adev->dev, "amdgpu_vcn: Can't validate firmware \"%s\"\n",
  75. fw_name);
  76. release_firmware(adev->vcn.fw);
  77. adev->vcn.fw = NULL;
  78. return r;
  79. }
  80. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  81. adev->vcn.fw_version = le32_to_cpu(hdr->ucode_version);
  82. /* Bit 20-23, it is encode major and non-zero for new naming convention.
  83. * This field is part of version minor and DRM_DISABLED_FLAG in old naming
  84. * convention. Since the l:wq!atest version minor is 0x5B and DRM_DISABLED_FLAG
  85. * is zero in old naming convention, this field is always zero so far.
  86. * These four bits are used to tell which naming convention is present.
  87. */
  88. fw_check = (le32_to_cpu(hdr->ucode_version) >> 20) & 0xf;
  89. if (fw_check) {
  90. unsigned int dec_ver, enc_major, enc_minor, vep, fw_rev;
  91. fw_rev = le32_to_cpu(hdr->ucode_version) & 0xfff;
  92. enc_minor = (le32_to_cpu(hdr->ucode_version) >> 12) & 0xff;
  93. enc_major = fw_check;
  94. dec_ver = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xf;
  95. vep = (le32_to_cpu(hdr->ucode_version) >> 28) & 0xf;
  96. DRM_INFO("Found VCN firmware Version ENC: %hu.%hu DEC: %hu VEP: %hu Revision: %hu\n",
  97. enc_major, enc_minor, dec_ver, vep, fw_rev);
  98. } else {
  99. unsigned int version_major, version_minor, family_id;
  100. family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
  101. version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
  102. version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
  103. DRM_INFO("Found VCN firmware Version: %hu.%hu Family ID: %hu\n",
  104. version_major, version_minor, family_id);
  105. }
  106. bo_size = AMDGPU_VCN_STACK_SIZE + AMDGPU_VCN_HEAP_SIZE
  107. + AMDGPU_VCN_SESSION_SIZE * 40;
  108. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
  109. bo_size += AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8);
  110. r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
  111. AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.vcpu_bo,
  112. &adev->vcn.gpu_addr, &adev->vcn.cpu_addr);
  113. if (r) {
  114. dev_err(adev->dev, "(%d) failed to allocate vcn bo\n", r);
  115. return r;
  116. }
  117. return 0;
  118. }
  119. int amdgpu_vcn_sw_fini(struct amdgpu_device *adev)
  120. {
  121. int i;
  122. kvfree(adev->vcn.saved_bo);
  123. amdgpu_bo_free_kernel(&adev->vcn.vcpu_bo,
  124. &adev->vcn.gpu_addr,
  125. (void **)&adev->vcn.cpu_addr);
  126. amdgpu_ring_fini(&adev->vcn.ring_dec);
  127. for (i = 0; i < adev->vcn.num_enc_rings; ++i)
  128. amdgpu_ring_fini(&adev->vcn.ring_enc[i]);
  129. amdgpu_ring_fini(&adev->vcn.ring_jpeg);
  130. release_firmware(adev->vcn.fw);
  131. return 0;
  132. }
  133. int amdgpu_vcn_suspend(struct amdgpu_device *adev)
  134. {
  135. unsigned size;
  136. void *ptr;
  137. if (adev->vcn.vcpu_bo == NULL)
  138. return 0;
  139. cancel_delayed_work_sync(&adev->vcn.idle_work);
  140. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  141. ptr = adev->vcn.cpu_addr;
  142. adev->vcn.saved_bo = kvmalloc(size, GFP_KERNEL);
  143. if (!adev->vcn.saved_bo)
  144. return -ENOMEM;
  145. memcpy_fromio(adev->vcn.saved_bo, ptr, size);
  146. return 0;
  147. }
  148. int amdgpu_vcn_resume(struct amdgpu_device *adev)
  149. {
  150. unsigned size;
  151. void *ptr;
  152. if (adev->vcn.vcpu_bo == NULL)
  153. return -EINVAL;
  154. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  155. ptr = adev->vcn.cpu_addr;
  156. if (adev->vcn.saved_bo != NULL) {
  157. memcpy_toio(ptr, adev->vcn.saved_bo, size);
  158. kvfree(adev->vcn.saved_bo);
  159. adev->vcn.saved_bo = NULL;
  160. } else {
  161. const struct common_firmware_header *hdr;
  162. unsigned offset;
  163. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  164. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  165. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  166. memcpy_toio(adev->vcn.cpu_addr, adev->vcn.fw->data + offset,
  167. le32_to_cpu(hdr->ucode_size_bytes));
  168. size -= le32_to_cpu(hdr->ucode_size_bytes);
  169. ptr += le32_to_cpu(hdr->ucode_size_bytes);
  170. }
  171. memset_io(ptr, 0, size);
  172. }
  173. return 0;
  174. }
  175. static void amdgpu_vcn_idle_work_handler(struct work_struct *work)
  176. {
  177. struct amdgpu_device *adev =
  178. container_of(work, struct amdgpu_device, vcn.idle_work.work);
  179. unsigned fences = amdgpu_fence_count_emitted(&adev->vcn.ring_dec);
  180. unsigned i;
  181. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  182. fences += amdgpu_fence_count_emitted(&adev->vcn.ring_enc[i]);
  183. }
  184. fences += amdgpu_fence_count_emitted(&adev->vcn.ring_jpeg);
  185. if (fences == 0) {
  186. amdgpu_gfx_off_ctrl(adev, true);
  187. if (adev->pm.dpm_enabled)
  188. amdgpu_dpm_enable_uvd(adev, false);
  189. else
  190. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
  191. AMD_PG_STATE_GATE);
  192. } else {
  193. schedule_delayed_work(&adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  194. }
  195. }
  196. void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring)
  197. {
  198. struct amdgpu_device *adev = ring->adev;
  199. bool set_clocks = !cancel_delayed_work_sync(&adev->vcn.idle_work);
  200. if (set_clocks) {
  201. amdgpu_gfx_off_ctrl(adev, false);
  202. if (adev->pm.dpm_enabled)
  203. amdgpu_dpm_enable_uvd(adev, true);
  204. else
  205. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
  206. AMD_PG_STATE_UNGATE);
  207. }
  208. }
  209. void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring)
  210. {
  211. schedule_delayed_work(&ring->adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  212. }
  213. int amdgpu_vcn_dec_ring_test_ring(struct amdgpu_ring *ring)
  214. {
  215. struct amdgpu_device *adev = ring->adev;
  216. uint32_t tmp = 0;
  217. unsigned i;
  218. int r;
  219. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0xCAFEDEAD);
  220. r = amdgpu_ring_alloc(ring, 3);
  221. if (r) {
  222. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  223. ring->idx, r);
  224. return r;
  225. }
  226. amdgpu_ring_write(ring,
  227. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  228. amdgpu_ring_write(ring, 0xDEADBEEF);
  229. amdgpu_ring_commit(ring);
  230. for (i = 0; i < adev->usec_timeout; i++) {
  231. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID));
  232. if (tmp == 0xDEADBEEF)
  233. break;
  234. DRM_UDELAY(1);
  235. }
  236. if (i < adev->usec_timeout) {
  237. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  238. ring->idx, i);
  239. } else {
  240. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  241. ring->idx, tmp);
  242. r = -EINVAL;
  243. }
  244. return r;
  245. }
  246. static int amdgpu_vcn_dec_send_msg(struct amdgpu_ring *ring,
  247. struct amdgpu_bo *bo,
  248. struct dma_fence **fence)
  249. {
  250. struct amdgpu_device *adev = ring->adev;
  251. struct dma_fence *f = NULL;
  252. struct amdgpu_job *job;
  253. struct amdgpu_ib *ib;
  254. uint64_t addr;
  255. int i, r;
  256. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  257. if (r)
  258. goto err;
  259. ib = &job->ibs[0];
  260. addr = amdgpu_bo_gpu_offset(bo);
  261. ib->ptr[0] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0);
  262. ib->ptr[1] = addr;
  263. ib->ptr[2] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0);
  264. ib->ptr[3] = addr >> 32;
  265. ib->ptr[4] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0);
  266. ib->ptr[5] = 0;
  267. for (i = 6; i < 16; i += 2) {
  268. ib->ptr[i] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0);
  269. ib->ptr[i+1] = 0;
  270. }
  271. ib->length_dw = 16;
  272. r = amdgpu_job_submit_direct(job, ring, &f);
  273. if (r)
  274. goto err_free;
  275. amdgpu_bo_fence(bo, f, false);
  276. amdgpu_bo_unreserve(bo);
  277. amdgpu_bo_unref(&bo);
  278. if (fence)
  279. *fence = dma_fence_get(f);
  280. dma_fence_put(f);
  281. return 0;
  282. err_free:
  283. amdgpu_job_free(job);
  284. err:
  285. amdgpu_bo_unreserve(bo);
  286. amdgpu_bo_unref(&bo);
  287. return r;
  288. }
  289. static int amdgpu_vcn_dec_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  290. struct dma_fence **fence)
  291. {
  292. struct amdgpu_device *adev = ring->adev;
  293. struct amdgpu_bo *bo = NULL;
  294. uint32_t *msg;
  295. int r, i;
  296. r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
  297. AMDGPU_GEM_DOMAIN_VRAM,
  298. &bo, NULL, (void **)&msg);
  299. if (r)
  300. return r;
  301. msg[0] = cpu_to_le32(0x00000028);
  302. msg[1] = cpu_to_le32(0x00000038);
  303. msg[2] = cpu_to_le32(0x00000001);
  304. msg[3] = cpu_to_le32(0x00000000);
  305. msg[4] = cpu_to_le32(handle);
  306. msg[5] = cpu_to_le32(0x00000000);
  307. msg[6] = cpu_to_le32(0x00000001);
  308. msg[7] = cpu_to_le32(0x00000028);
  309. msg[8] = cpu_to_le32(0x00000010);
  310. msg[9] = cpu_to_le32(0x00000000);
  311. msg[10] = cpu_to_le32(0x00000007);
  312. msg[11] = cpu_to_le32(0x00000000);
  313. msg[12] = cpu_to_le32(0x00000780);
  314. msg[13] = cpu_to_le32(0x00000440);
  315. for (i = 14; i < 1024; ++i)
  316. msg[i] = cpu_to_le32(0x0);
  317. return amdgpu_vcn_dec_send_msg(ring, bo, fence);
  318. }
  319. static int amdgpu_vcn_dec_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  320. struct dma_fence **fence)
  321. {
  322. struct amdgpu_device *adev = ring->adev;
  323. struct amdgpu_bo *bo = NULL;
  324. uint32_t *msg;
  325. int r, i;
  326. r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
  327. AMDGPU_GEM_DOMAIN_VRAM,
  328. &bo, NULL, (void **)&msg);
  329. if (r)
  330. return r;
  331. msg[0] = cpu_to_le32(0x00000028);
  332. msg[1] = cpu_to_le32(0x00000018);
  333. msg[2] = cpu_to_le32(0x00000000);
  334. msg[3] = cpu_to_le32(0x00000002);
  335. msg[4] = cpu_to_le32(handle);
  336. msg[5] = cpu_to_le32(0x00000000);
  337. for (i = 6; i < 1024; ++i)
  338. msg[i] = cpu_to_le32(0x0);
  339. return amdgpu_vcn_dec_send_msg(ring, bo, fence);
  340. }
  341. int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  342. {
  343. struct dma_fence *fence;
  344. long r;
  345. r = amdgpu_vcn_dec_get_create_msg(ring, 1, NULL);
  346. if (r) {
  347. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  348. goto error;
  349. }
  350. r = amdgpu_vcn_dec_get_destroy_msg(ring, 1, &fence);
  351. if (r) {
  352. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  353. goto error;
  354. }
  355. r = dma_fence_wait_timeout(fence, false, timeout);
  356. if (r == 0) {
  357. DRM_ERROR("amdgpu: IB test timed out.\n");
  358. r = -ETIMEDOUT;
  359. } else if (r < 0) {
  360. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  361. } else {
  362. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  363. r = 0;
  364. }
  365. dma_fence_put(fence);
  366. error:
  367. return r;
  368. }
  369. int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring)
  370. {
  371. struct amdgpu_device *adev = ring->adev;
  372. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  373. unsigned i;
  374. int r;
  375. r = amdgpu_ring_alloc(ring, 16);
  376. if (r) {
  377. DRM_ERROR("amdgpu: vcn enc failed to lock ring %d (%d).\n",
  378. ring->idx, r);
  379. return r;
  380. }
  381. amdgpu_ring_write(ring, VCN_ENC_CMD_END);
  382. amdgpu_ring_commit(ring);
  383. for (i = 0; i < adev->usec_timeout; i++) {
  384. if (amdgpu_ring_get_rptr(ring) != rptr)
  385. break;
  386. DRM_UDELAY(1);
  387. }
  388. if (i < adev->usec_timeout) {
  389. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  390. ring->idx, i);
  391. } else {
  392. DRM_ERROR("amdgpu: ring %d test failed\n",
  393. ring->idx);
  394. r = -ETIMEDOUT;
  395. }
  396. return r;
  397. }
  398. static int amdgpu_vcn_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  399. struct dma_fence **fence)
  400. {
  401. const unsigned ib_size_dw = 16;
  402. struct amdgpu_job *job;
  403. struct amdgpu_ib *ib;
  404. struct dma_fence *f = NULL;
  405. uint64_t dummy;
  406. int i, r;
  407. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  408. if (r)
  409. return r;
  410. ib = &job->ibs[0];
  411. dummy = ib->gpu_addr + 1024;
  412. ib->length_dw = 0;
  413. ib->ptr[ib->length_dw++] = 0x00000018;
  414. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  415. ib->ptr[ib->length_dw++] = handle;
  416. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  417. ib->ptr[ib->length_dw++] = dummy;
  418. ib->ptr[ib->length_dw++] = 0x0000000b;
  419. ib->ptr[ib->length_dw++] = 0x00000014;
  420. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  421. ib->ptr[ib->length_dw++] = 0x0000001c;
  422. ib->ptr[ib->length_dw++] = 0x00000000;
  423. ib->ptr[ib->length_dw++] = 0x00000000;
  424. ib->ptr[ib->length_dw++] = 0x00000008;
  425. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  426. for (i = ib->length_dw; i < ib_size_dw; ++i)
  427. ib->ptr[i] = 0x0;
  428. r = amdgpu_job_submit_direct(job, ring, &f);
  429. if (r)
  430. goto err;
  431. if (fence)
  432. *fence = dma_fence_get(f);
  433. dma_fence_put(f);
  434. return 0;
  435. err:
  436. amdgpu_job_free(job);
  437. return r;
  438. }
  439. static int amdgpu_vcn_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  440. struct dma_fence **fence)
  441. {
  442. const unsigned ib_size_dw = 16;
  443. struct amdgpu_job *job;
  444. struct amdgpu_ib *ib;
  445. struct dma_fence *f = NULL;
  446. uint64_t dummy;
  447. int i, r;
  448. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  449. if (r)
  450. return r;
  451. ib = &job->ibs[0];
  452. dummy = ib->gpu_addr + 1024;
  453. ib->length_dw = 0;
  454. ib->ptr[ib->length_dw++] = 0x00000018;
  455. ib->ptr[ib->length_dw++] = 0x00000001;
  456. ib->ptr[ib->length_dw++] = handle;
  457. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  458. ib->ptr[ib->length_dw++] = dummy;
  459. ib->ptr[ib->length_dw++] = 0x0000000b;
  460. ib->ptr[ib->length_dw++] = 0x00000014;
  461. ib->ptr[ib->length_dw++] = 0x00000002;
  462. ib->ptr[ib->length_dw++] = 0x0000001c;
  463. ib->ptr[ib->length_dw++] = 0x00000000;
  464. ib->ptr[ib->length_dw++] = 0x00000000;
  465. ib->ptr[ib->length_dw++] = 0x00000008;
  466. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  467. for (i = ib->length_dw; i < ib_size_dw; ++i)
  468. ib->ptr[i] = 0x0;
  469. r = amdgpu_job_submit_direct(job, ring, &f);
  470. if (r)
  471. goto err;
  472. if (fence)
  473. *fence = dma_fence_get(f);
  474. dma_fence_put(f);
  475. return 0;
  476. err:
  477. amdgpu_job_free(job);
  478. return r;
  479. }
  480. int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  481. {
  482. struct dma_fence *fence = NULL;
  483. long r;
  484. r = amdgpu_vcn_enc_get_create_msg(ring, 1, NULL);
  485. if (r) {
  486. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  487. goto error;
  488. }
  489. r = amdgpu_vcn_enc_get_destroy_msg(ring, 1, &fence);
  490. if (r) {
  491. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  492. goto error;
  493. }
  494. r = dma_fence_wait_timeout(fence, false, timeout);
  495. if (r == 0) {
  496. DRM_ERROR("amdgpu: IB test timed out.\n");
  497. r = -ETIMEDOUT;
  498. } else if (r < 0) {
  499. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  500. } else {
  501. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  502. r = 0;
  503. }
  504. error:
  505. dma_fence_put(fence);
  506. return r;
  507. }
  508. int amdgpu_vcn_jpeg_ring_test_ring(struct amdgpu_ring *ring)
  509. {
  510. struct amdgpu_device *adev = ring->adev;
  511. uint32_t tmp = 0;
  512. unsigned i;
  513. int r;
  514. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0xCAFEDEAD);
  515. r = amdgpu_ring_alloc(ring, 3);
  516. if (r) {
  517. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  518. ring->idx, r);
  519. return r;
  520. }
  521. amdgpu_ring_write(ring,
  522. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0, 0, 0));
  523. amdgpu_ring_write(ring, 0xDEADBEEF);
  524. amdgpu_ring_commit(ring);
  525. for (i = 0; i < adev->usec_timeout; i++) {
  526. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID));
  527. if (tmp == 0xDEADBEEF)
  528. break;
  529. DRM_UDELAY(1);
  530. }
  531. if (i < adev->usec_timeout) {
  532. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  533. ring->idx, i);
  534. } else {
  535. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  536. ring->idx, tmp);
  537. r = -EINVAL;
  538. }
  539. return r;
  540. }
  541. static int amdgpu_vcn_jpeg_set_reg(struct amdgpu_ring *ring, uint32_t handle,
  542. struct dma_fence **fence)
  543. {
  544. struct amdgpu_device *adev = ring->adev;
  545. struct amdgpu_job *job;
  546. struct amdgpu_ib *ib;
  547. struct dma_fence *f = NULL;
  548. const unsigned ib_size_dw = 16;
  549. int i, r;
  550. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  551. if (r)
  552. return r;
  553. ib = &job->ibs[0];
  554. ib->ptr[0] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_PITCH), 0, 0, PACKETJ_TYPE0);
  555. ib->ptr[1] = 0xDEADBEEF;
  556. for (i = 2; i < 16; i += 2) {
  557. ib->ptr[i] = PACKETJ(0, 0, 0, PACKETJ_TYPE6);
  558. ib->ptr[i+1] = 0;
  559. }
  560. ib->length_dw = 16;
  561. r = amdgpu_job_submit_direct(job, ring, &f);
  562. if (r)
  563. goto err;
  564. if (fence)
  565. *fence = dma_fence_get(f);
  566. dma_fence_put(f);
  567. return 0;
  568. err:
  569. amdgpu_job_free(job);
  570. return r;
  571. }
  572. int amdgpu_vcn_jpeg_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  573. {
  574. struct amdgpu_device *adev = ring->adev;
  575. uint32_t tmp = 0;
  576. unsigned i;
  577. struct dma_fence *fence = NULL;
  578. long r = 0;
  579. r = amdgpu_vcn_jpeg_set_reg(ring, 1, &fence);
  580. if (r) {
  581. DRM_ERROR("amdgpu: failed to set jpeg register (%ld).\n", r);
  582. goto error;
  583. }
  584. r = dma_fence_wait_timeout(fence, false, timeout);
  585. if (r == 0) {
  586. DRM_ERROR("amdgpu: IB test timed out.\n");
  587. r = -ETIMEDOUT;
  588. goto error;
  589. } else if (r < 0) {
  590. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  591. goto error;
  592. } else
  593. r = 0;
  594. for (i = 0; i < adev->usec_timeout; i++) {
  595. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_PITCH));
  596. if (tmp == 0xDEADBEEF)
  597. break;
  598. DRM_UDELAY(1);
  599. }
  600. if (i < adev->usec_timeout)
  601. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  602. else {
  603. DRM_ERROR("ib test failed (0x%08X)\n", tmp);
  604. r = -EINVAL;
  605. }
  606. dma_fence_put(fence);
  607. error:
  608. return r;
  609. }