amdgpu_ttm.c 66 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <drm/ttm/ttm_bo_api.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_placement.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <drm/ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include <linux/iommu.h>
  46. #include "amdgpu.h"
  47. #include "amdgpu_object.h"
  48. #include "amdgpu_trace.h"
  49. #include "amdgpu_amdkfd.h"
  50. #include "amdgpu_sdma.h"
  51. #include "bif/bif_4_1_d.h"
  52. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  53. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  54. struct ttm_mem_reg *mem, unsigned num_pages,
  55. uint64_t offset, unsigned window,
  56. struct amdgpu_ring *ring,
  57. uint64_t *addr);
  58. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  59. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  60. /*
  61. * Global memory.
  62. */
  63. /**
  64. * amdgpu_ttm_mem_global_init - Initialize and acquire reference to
  65. * memory object
  66. *
  67. * @ref: Object for initialization.
  68. *
  69. * This is called by drm_global_item_ref() when an object is being
  70. * initialized.
  71. */
  72. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  73. {
  74. return ttm_mem_global_init(ref->object);
  75. }
  76. /**
  77. * amdgpu_ttm_mem_global_release - Drop reference to a memory object
  78. *
  79. * @ref: Object being removed
  80. *
  81. * This is called by drm_global_item_unref() when an object is being
  82. * released.
  83. */
  84. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  85. {
  86. ttm_mem_global_release(ref->object);
  87. }
  88. /**
  89. * amdgpu_ttm_global_init - Initialize global TTM memory reference structures.
  90. *
  91. * @adev: AMDGPU device for which the global structures need to be registered.
  92. *
  93. * This is called as part of the AMDGPU ttm init from amdgpu_ttm_init()
  94. * during bring up.
  95. */
  96. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  97. {
  98. struct drm_global_reference *global_ref;
  99. int r;
  100. /* ensure reference is false in case init fails */
  101. adev->mman.mem_global_referenced = false;
  102. global_ref = &adev->mman.mem_global_ref;
  103. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  104. global_ref->size = sizeof(struct ttm_mem_global);
  105. global_ref->init = &amdgpu_ttm_mem_global_init;
  106. global_ref->release = &amdgpu_ttm_mem_global_release;
  107. r = drm_global_item_ref(global_ref);
  108. if (r) {
  109. DRM_ERROR("Failed setting up TTM memory accounting "
  110. "subsystem.\n");
  111. goto error_mem;
  112. }
  113. adev->mman.bo_global_ref.mem_glob =
  114. adev->mman.mem_global_ref.object;
  115. global_ref = &adev->mman.bo_global_ref.ref;
  116. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  117. global_ref->size = sizeof(struct ttm_bo_global);
  118. global_ref->init = &ttm_bo_global_init;
  119. global_ref->release = &ttm_bo_global_release;
  120. r = drm_global_item_ref(global_ref);
  121. if (r) {
  122. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  123. goto error_bo;
  124. }
  125. mutex_init(&adev->mman.gtt_window_lock);
  126. adev->mman.mem_global_referenced = true;
  127. return 0;
  128. error_bo:
  129. drm_global_item_unref(&adev->mman.mem_global_ref);
  130. error_mem:
  131. return r;
  132. }
  133. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  134. {
  135. if (adev->mman.mem_global_referenced) {
  136. mutex_destroy(&adev->mman.gtt_window_lock);
  137. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  138. drm_global_item_unref(&adev->mman.mem_global_ref);
  139. adev->mman.mem_global_referenced = false;
  140. }
  141. }
  142. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  143. {
  144. return 0;
  145. }
  146. /**
  147. * amdgpu_init_mem_type - Initialize a memory manager for a specific type of
  148. * memory request.
  149. *
  150. * @bdev: The TTM BO device object (contains a reference to amdgpu_device)
  151. * @type: The type of memory requested
  152. * @man: The memory type manager for each domain
  153. *
  154. * This is called by ttm_bo_init_mm() when a buffer object is being
  155. * initialized.
  156. */
  157. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  158. struct ttm_mem_type_manager *man)
  159. {
  160. struct amdgpu_device *adev;
  161. adev = amdgpu_ttm_adev(bdev);
  162. switch (type) {
  163. case TTM_PL_SYSTEM:
  164. /* System memory */
  165. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  166. man->available_caching = TTM_PL_MASK_CACHING;
  167. man->default_caching = TTM_PL_FLAG_CACHED;
  168. break;
  169. case TTM_PL_TT:
  170. /* GTT memory */
  171. man->func = &amdgpu_gtt_mgr_func;
  172. man->gpu_offset = adev->gmc.gart_start;
  173. man->available_caching = TTM_PL_MASK_CACHING;
  174. man->default_caching = TTM_PL_FLAG_CACHED;
  175. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  176. break;
  177. case TTM_PL_VRAM:
  178. /* "On-card" video ram */
  179. man->func = &amdgpu_vram_mgr_func;
  180. man->gpu_offset = adev->gmc.vram_start;
  181. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  182. TTM_MEMTYPE_FLAG_MAPPABLE;
  183. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  184. man->default_caching = TTM_PL_FLAG_WC;
  185. break;
  186. case AMDGPU_PL_GDS:
  187. case AMDGPU_PL_GWS:
  188. case AMDGPU_PL_OA:
  189. /* On-chip GDS memory*/
  190. man->func = &ttm_bo_manager_func;
  191. man->gpu_offset = 0;
  192. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  193. man->available_caching = TTM_PL_FLAG_UNCACHED;
  194. man->default_caching = TTM_PL_FLAG_UNCACHED;
  195. break;
  196. default:
  197. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  198. return -EINVAL;
  199. }
  200. return 0;
  201. }
  202. /**
  203. * amdgpu_evict_flags - Compute placement flags
  204. *
  205. * @bo: The buffer object to evict
  206. * @placement: Possible destination(s) for evicted BO
  207. *
  208. * Fill in placement data when ttm_bo_evict() is called
  209. */
  210. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  211. struct ttm_placement *placement)
  212. {
  213. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  214. struct amdgpu_bo *abo;
  215. static const struct ttm_place placements = {
  216. .fpfn = 0,
  217. .lpfn = 0,
  218. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  219. };
  220. /* Don't handle scatter gather BOs */
  221. if (bo->type == ttm_bo_type_sg) {
  222. placement->num_placement = 0;
  223. placement->num_busy_placement = 0;
  224. return;
  225. }
  226. /* Object isn't an AMDGPU object so ignore */
  227. if (!amdgpu_bo_is_amdgpu_bo(bo)) {
  228. placement->placement = &placements;
  229. placement->busy_placement = &placements;
  230. placement->num_placement = 1;
  231. placement->num_busy_placement = 1;
  232. return;
  233. }
  234. abo = ttm_to_amdgpu_bo(bo);
  235. switch (bo->mem.mem_type) {
  236. case AMDGPU_PL_GDS:
  237. case AMDGPU_PL_GWS:
  238. case AMDGPU_PL_OA:
  239. placement->num_placement = 0;
  240. placement->num_busy_placement = 0;
  241. return;
  242. case TTM_PL_VRAM:
  243. if (!adev->mman.buffer_funcs_enabled) {
  244. /* Move to system memory */
  245. amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  246. } else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
  247. !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
  248. amdgpu_bo_in_cpu_visible_vram(abo)) {
  249. /* Try evicting to the CPU inaccessible part of VRAM
  250. * first, but only set GTT as busy placement, so this
  251. * BO will be evicted to GTT rather than causing other
  252. * BOs to be evicted from VRAM
  253. */
  254. amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  255. AMDGPU_GEM_DOMAIN_GTT);
  256. abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
  257. abo->placements[0].lpfn = 0;
  258. abo->placement.busy_placement = &abo->placements[1];
  259. abo->placement.num_busy_placement = 1;
  260. } else {
  261. /* Move to GTT memory */
  262. amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  263. }
  264. break;
  265. case TTM_PL_TT:
  266. default:
  267. amdgpu_bo_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  268. break;
  269. }
  270. *placement = abo->placement;
  271. }
  272. /**
  273. * amdgpu_verify_access - Verify access for a mmap call
  274. *
  275. * @bo: The buffer object to map
  276. * @filp: The file pointer from the process performing the mmap
  277. *
  278. * This is called by ttm_bo_mmap() to verify whether a process
  279. * has the right to mmap a BO to their process space.
  280. */
  281. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  282. {
  283. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  284. /*
  285. * Don't verify access for KFD BOs. They don't have a GEM
  286. * object associated with them.
  287. */
  288. if (abo->kfd_bo)
  289. return 0;
  290. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  291. return -EPERM;
  292. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  293. filp->private_data);
  294. }
  295. /**
  296. * amdgpu_move_null - Register memory for a buffer object
  297. *
  298. * @bo: The bo to assign the memory to
  299. * @new_mem: The memory to be assigned.
  300. *
  301. * Assign the memory from new_mem to the memory of the buffer object bo.
  302. */
  303. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  304. struct ttm_mem_reg *new_mem)
  305. {
  306. struct ttm_mem_reg *old_mem = &bo->mem;
  307. BUG_ON(old_mem->mm_node != NULL);
  308. *old_mem = *new_mem;
  309. new_mem->mm_node = NULL;
  310. }
  311. /**
  312. * amdgpu_mm_node_addr - Compute the GPU relative offset of a GTT buffer.
  313. *
  314. * @bo: The bo to assign the memory to.
  315. * @mm_node: Memory manager node for drm allocator.
  316. * @mem: The region where the bo resides.
  317. *
  318. */
  319. static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  320. struct drm_mm_node *mm_node,
  321. struct ttm_mem_reg *mem)
  322. {
  323. uint64_t addr = 0;
  324. if (mm_node->start != AMDGPU_BO_INVALID_OFFSET) {
  325. addr = mm_node->start << PAGE_SHIFT;
  326. addr += bo->bdev->man[mem->mem_type].gpu_offset;
  327. }
  328. return addr;
  329. }
  330. /**
  331. * amdgpu_find_mm_node - Helper function finds the drm_mm_node corresponding to
  332. * @offset. It also modifies the offset to be within the drm_mm_node returned
  333. *
  334. * @mem: The region where the bo resides.
  335. * @offset: The offset that drm_mm_node is used for finding.
  336. *
  337. */
  338. static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
  339. unsigned long *offset)
  340. {
  341. struct drm_mm_node *mm_node = mem->mm_node;
  342. while (*offset >= (mm_node->size << PAGE_SHIFT)) {
  343. *offset -= (mm_node->size << PAGE_SHIFT);
  344. ++mm_node;
  345. }
  346. return mm_node;
  347. }
  348. /**
  349. * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
  350. *
  351. * The function copies @size bytes from {src->mem + src->offset} to
  352. * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
  353. * move and different for a BO to BO copy.
  354. *
  355. * @f: Returns the last fence if multiple jobs are submitted.
  356. */
  357. int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
  358. struct amdgpu_copy_mem *src,
  359. struct amdgpu_copy_mem *dst,
  360. uint64_t size,
  361. struct reservation_object *resv,
  362. struct dma_fence **f)
  363. {
  364. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  365. struct drm_mm_node *src_mm, *dst_mm;
  366. uint64_t src_node_start, dst_node_start, src_node_size,
  367. dst_node_size, src_page_offset, dst_page_offset;
  368. struct dma_fence *fence = NULL;
  369. int r = 0;
  370. const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
  371. AMDGPU_GPU_PAGE_SIZE);
  372. if (!adev->mman.buffer_funcs_enabled) {
  373. DRM_ERROR("Trying to move memory with ring turned off.\n");
  374. return -EINVAL;
  375. }
  376. src_mm = amdgpu_find_mm_node(src->mem, &src->offset);
  377. src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) +
  378. src->offset;
  379. src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset;
  380. src_page_offset = src_node_start & (PAGE_SIZE - 1);
  381. dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset);
  382. dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) +
  383. dst->offset;
  384. dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset;
  385. dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
  386. mutex_lock(&adev->mman.gtt_window_lock);
  387. while (size) {
  388. unsigned long cur_size;
  389. uint64_t from = src_node_start, to = dst_node_start;
  390. struct dma_fence *next;
  391. /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
  392. * begins at an offset, then adjust the size accordingly
  393. */
  394. cur_size = min3(min(src_node_size, dst_node_size), size,
  395. GTT_MAX_BYTES);
  396. if (cur_size + src_page_offset > GTT_MAX_BYTES ||
  397. cur_size + dst_page_offset > GTT_MAX_BYTES)
  398. cur_size -= max(src_page_offset, dst_page_offset);
  399. /* Map only what needs to be accessed. Map src to window 0 and
  400. * dst to window 1
  401. */
  402. if (src->mem->start == AMDGPU_BO_INVALID_OFFSET) {
  403. r = amdgpu_map_buffer(src->bo, src->mem,
  404. PFN_UP(cur_size + src_page_offset),
  405. src_node_start, 0, ring,
  406. &from);
  407. if (r)
  408. goto error;
  409. /* Adjust the offset because amdgpu_map_buffer returns
  410. * start of mapped page
  411. */
  412. from += src_page_offset;
  413. }
  414. if (dst->mem->start == AMDGPU_BO_INVALID_OFFSET) {
  415. r = amdgpu_map_buffer(dst->bo, dst->mem,
  416. PFN_UP(cur_size + dst_page_offset),
  417. dst_node_start, 1, ring,
  418. &to);
  419. if (r)
  420. goto error;
  421. to += dst_page_offset;
  422. }
  423. r = amdgpu_copy_buffer(ring, from, to, cur_size,
  424. resv, &next, false, true);
  425. if (r)
  426. goto error;
  427. dma_fence_put(fence);
  428. fence = next;
  429. size -= cur_size;
  430. if (!size)
  431. break;
  432. src_node_size -= cur_size;
  433. if (!src_node_size) {
  434. src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm,
  435. src->mem);
  436. src_node_size = (src_mm->size << PAGE_SHIFT);
  437. } else {
  438. src_node_start += cur_size;
  439. src_page_offset = src_node_start & (PAGE_SIZE - 1);
  440. }
  441. dst_node_size -= cur_size;
  442. if (!dst_node_size) {
  443. dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm,
  444. dst->mem);
  445. dst_node_size = (dst_mm->size << PAGE_SHIFT);
  446. } else {
  447. dst_node_start += cur_size;
  448. dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
  449. }
  450. }
  451. error:
  452. mutex_unlock(&adev->mman.gtt_window_lock);
  453. if (f)
  454. *f = dma_fence_get(fence);
  455. dma_fence_put(fence);
  456. return r;
  457. }
  458. /**
  459. * amdgpu_move_blit - Copy an entire buffer to another buffer
  460. *
  461. * This is a helper called by amdgpu_bo_move() and amdgpu_move_vram_ram() to
  462. * help move buffers to and from VRAM.
  463. */
  464. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  465. bool evict, bool no_wait_gpu,
  466. struct ttm_mem_reg *new_mem,
  467. struct ttm_mem_reg *old_mem)
  468. {
  469. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  470. struct amdgpu_copy_mem src, dst;
  471. struct dma_fence *fence = NULL;
  472. int r;
  473. src.bo = bo;
  474. dst.bo = bo;
  475. src.mem = old_mem;
  476. dst.mem = new_mem;
  477. src.offset = 0;
  478. dst.offset = 0;
  479. r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
  480. new_mem->num_pages << PAGE_SHIFT,
  481. bo->resv, &fence);
  482. if (r)
  483. goto error;
  484. /* Always block for VM page tables before committing the new location */
  485. if (bo->type == ttm_bo_type_kernel)
  486. r = ttm_bo_move_accel_cleanup(bo, fence, true, new_mem);
  487. else
  488. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  489. dma_fence_put(fence);
  490. return r;
  491. error:
  492. if (fence)
  493. dma_fence_wait(fence, false);
  494. dma_fence_put(fence);
  495. return r;
  496. }
  497. /**
  498. * amdgpu_move_vram_ram - Copy VRAM buffer to RAM buffer
  499. *
  500. * Called by amdgpu_bo_move().
  501. */
  502. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
  503. struct ttm_operation_ctx *ctx,
  504. struct ttm_mem_reg *new_mem)
  505. {
  506. struct amdgpu_device *adev;
  507. struct ttm_mem_reg *old_mem = &bo->mem;
  508. struct ttm_mem_reg tmp_mem;
  509. struct ttm_place placements;
  510. struct ttm_placement placement;
  511. int r;
  512. adev = amdgpu_ttm_adev(bo->bdev);
  513. /* create space/pages for new_mem in GTT space */
  514. tmp_mem = *new_mem;
  515. tmp_mem.mm_node = NULL;
  516. placement.num_placement = 1;
  517. placement.placement = &placements;
  518. placement.num_busy_placement = 1;
  519. placement.busy_placement = &placements;
  520. placements.fpfn = 0;
  521. placements.lpfn = 0;
  522. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  523. r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
  524. if (unlikely(r)) {
  525. return r;
  526. }
  527. /* set caching flags */
  528. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  529. if (unlikely(r)) {
  530. goto out_cleanup;
  531. }
  532. /* Bind the memory to the GTT space */
  533. r = ttm_tt_bind(bo->ttm, &tmp_mem, ctx);
  534. if (unlikely(r)) {
  535. goto out_cleanup;
  536. }
  537. /* blit VRAM to GTT */
  538. r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu, &tmp_mem, old_mem);
  539. if (unlikely(r)) {
  540. goto out_cleanup;
  541. }
  542. /* move BO (in tmp_mem) to new_mem */
  543. r = ttm_bo_move_ttm(bo, ctx, new_mem);
  544. out_cleanup:
  545. ttm_bo_mem_put(bo, &tmp_mem);
  546. return r;
  547. }
  548. /**
  549. * amdgpu_move_ram_vram - Copy buffer from RAM to VRAM
  550. *
  551. * Called by amdgpu_bo_move().
  552. */
  553. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
  554. struct ttm_operation_ctx *ctx,
  555. struct ttm_mem_reg *new_mem)
  556. {
  557. struct amdgpu_device *adev;
  558. struct ttm_mem_reg *old_mem = &bo->mem;
  559. struct ttm_mem_reg tmp_mem;
  560. struct ttm_placement placement;
  561. struct ttm_place placements;
  562. int r;
  563. adev = amdgpu_ttm_adev(bo->bdev);
  564. /* make space in GTT for old_mem buffer */
  565. tmp_mem = *new_mem;
  566. tmp_mem.mm_node = NULL;
  567. placement.num_placement = 1;
  568. placement.placement = &placements;
  569. placement.num_busy_placement = 1;
  570. placement.busy_placement = &placements;
  571. placements.fpfn = 0;
  572. placements.lpfn = 0;
  573. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  574. r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
  575. if (unlikely(r)) {
  576. return r;
  577. }
  578. /* move/bind old memory to GTT space */
  579. r = ttm_bo_move_ttm(bo, ctx, &tmp_mem);
  580. if (unlikely(r)) {
  581. goto out_cleanup;
  582. }
  583. /* copy to VRAM */
  584. r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu, new_mem, old_mem);
  585. if (unlikely(r)) {
  586. goto out_cleanup;
  587. }
  588. out_cleanup:
  589. ttm_bo_mem_put(bo, &tmp_mem);
  590. return r;
  591. }
  592. /**
  593. * amdgpu_bo_move - Move a buffer object to a new memory location
  594. *
  595. * Called by ttm_bo_handle_move_mem()
  596. */
  597. static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
  598. struct ttm_operation_ctx *ctx,
  599. struct ttm_mem_reg *new_mem)
  600. {
  601. struct amdgpu_device *adev;
  602. struct amdgpu_bo *abo;
  603. struct ttm_mem_reg *old_mem = &bo->mem;
  604. int r;
  605. /* Can't move a pinned BO */
  606. abo = ttm_to_amdgpu_bo(bo);
  607. if (WARN_ON_ONCE(abo->pin_count > 0))
  608. return -EINVAL;
  609. adev = amdgpu_ttm_adev(bo->bdev);
  610. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  611. amdgpu_move_null(bo, new_mem);
  612. return 0;
  613. }
  614. if ((old_mem->mem_type == TTM_PL_TT &&
  615. new_mem->mem_type == TTM_PL_SYSTEM) ||
  616. (old_mem->mem_type == TTM_PL_SYSTEM &&
  617. new_mem->mem_type == TTM_PL_TT)) {
  618. /* bind is enough */
  619. amdgpu_move_null(bo, new_mem);
  620. return 0;
  621. }
  622. if (old_mem->mem_type == AMDGPU_PL_GDS ||
  623. old_mem->mem_type == AMDGPU_PL_GWS ||
  624. old_mem->mem_type == AMDGPU_PL_OA ||
  625. new_mem->mem_type == AMDGPU_PL_GDS ||
  626. new_mem->mem_type == AMDGPU_PL_GWS ||
  627. new_mem->mem_type == AMDGPU_PL_OA) {
  628. /* Nothing to save here */
  629. amdgpu_move_null(bo, new_mem);
  630. return 0;
  631. }
  632. if (!adev->mman.buffer_funcs_enabled)
  633. goto memcpy;
  634. if (old_mem->mem_type == TTM_PL_VRAM &&
  635. new_mem->mem_type == TTM_PL_SYSTEM) {
  636. r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
  637. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  638. new_mem->mem_type == TTM_PL_VRAM) {
  639. r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
  640. } else {
  641. r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu,
  642. new_mem, old_mem);
  643. }
  644. if (r) {
  645. memcpy:
  646. r = ttm_bo_move_memcpy(bo, ctx, new_mem);
  647. if (r) {
  648. return r;
  649. }
  650. }
  651. if (bo->type == ttm_bo_type_device &&
  652. new_mem->mem_type == TTM_PL_VRAM &&
  653. old_mem->mem_type != TTM_PL_VRAM) {
  654. /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
  655. * accesses the BO after it's moved.
  656. */
  657. abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  658. }
  659. /* update statistics */
  660. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  661. return 0;
  662. }
  663. /**
  664. * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
  665. *
  666. * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
  667. */
  668. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  669. {
  670. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  671. struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
  672. struct drm_mm_node *mm_node = mem->mm_node;
  673. mem->bus.addr = NULL;
  674. mem->bus.offset = 0;
  675. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  676. mem->bus.base = 0;
  677. mem->bus.is_iomem = false;
  678. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  679. return -EINVAL;
  680. switch (mem->mem_type) {
  681. case TTM_PL_SYSTEM:
  682. /* system memory */
  683. return 0;
  684. case TTM_PL_TT:
  685. break;
  686. case TTM_PL_VRAM:
  687. mem->bus.offset = mem->start << PAGE_SHIFT;
  688. /* check if it's visible */
  689. if ((mem->bus.offset + mem->bus.size) > adev->gmc.visible_vram_size)
  690. return -EINVAL;
  691. /* Only physically contiguous buffers apply. In a contiguous
  692. * buffer, size of the first mm_node would match the number of
  693. * pages in ttm_mem_reg.
  694. */
  695. if (adev->mman.aper_base_kaddr &&
  696. (mm_node->size == mem->num_pages))
  697. mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
  698. mem->bus.offset;
  699. mem->bus.base = adev->gmc.aper_base;
  700. mem->bus.is_iomem = true;
  701. break;
  702. default:
  703. return -EINVAL;
  704. }
  705. return 0;
  706. }
  707. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  708. {
  709. }
  710. static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
  711. unsigned long page_offset)
  712. {
  713. struct drm_mm_node *mm;
  714. unsigned long offset = (page_offset << PAGE_SHIFT);
  715. mm = amdgpu_find_mm_node(&bo->mem, &offset);
  716. return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
  717. (offset >> PAGE_SHIFT);
  718. }
  719. /*
  720. * TTM backend functions.
  721. */
  722. struct amdgpu_ttm_gup_task_list {
  723. struct list_head list;
  724. struct task_struct *task;
  725. };
  726. struct amdgpu_ttm_tt {
  727. struct ttm_dma_tt ttm;
  728. u64 offset;
  729. uint64_t userptr;
  730. struct task_struct *usertask;
  731. uint32_t userflags;
  732. spinlock_t guptasklock;
  733. struct list_head guptasks;
  734. atomic_t mmu_invalidations;
  735. uint32_t last_set_pages;
  736. };
  737. /**
  738. * amdgpu_ttm_tt_get_user_pages - Pin pages of memory pointed to by a USERPTR
  739. * pointer to memory
  740. *
  741. * Called by amdgpu_gem_userptr_ioctl() and amdgpu_cs_parser_bos().
  742. * This provides a wrapper around the get_user_pages() call to provide
  743. * device accessible pages that back user memory.
  744. */
  745. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  746. {
  747. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  748. struct mm_struct *mm = gtt->usertask->mm;
  749. unsigned int flags = 0;
  750. unsigned pinned = 0;
  751. int r;
  752. if (!mm) /* Happens during process shutdown */
  753. return -ESRCH;
  754. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  755. flags |= FOLL_WRITE;
  756. down_read(&mm->mmap_sem);
  757. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  758. /*
  759. * check that we only use anonymous memory to prevent problems
  760. * with writeback
  761. */
  762. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  763. struct vm_area_struct *vma;
  764. vma = find_vma(mm, gtt->userptr);
  765. if (!vma || vma->vm_file || vma->vm_end < end) {
  766. up_read(&mm->mmap_sem);
  767. return -EPERM;
  768. }
  769. }
  770. /* loop enough times using contiguous pages of memory */
  771. do {
  772. unsigned num_pages = ttm->num_pages - pinned;
  773. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  774. struct page **p = pages + pinned;
  775. struct amdgpu_ttm_gup_task_list guptask;
  776. guptask.task = current;
  777. spin_lock(&gtt->guptasklock);
  778. list_add(&guptask.list, &gtt->guptasks);
  779. spin_unlock(&gtt->guptasklock);
  780. if (mm == current->mm)
  781. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  782. else
  783. r = get_user_pages_remote(gtt->usertask,
  784. mm, userptr, num_pages,
  785. flags, p, NULL, NULL);
  786. spin_lock(&gtt->guptasklock);
  787. list_del(&guptask.list);
  788. spin_unlock(&gtt->guptasklock);
  789. if (r < 0)
  790. goto release_pages;
  791. pinned += r;
  792. } while (pinned < ttm->num_pages);
  793. up_read(&mm->mmap_sem);
  794. return 0;
  795. release_pages:
  796. release_pages(pages, pinned);
  797. up_read(&mm->mmap_sem);
  798. return r;
  799. }
  800. /**
  801. * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages as necessary.
  802. *
  803. * Called by amdgpu_cs_list_validate(). This creates the page list
  804. * that backs user memory and will ultimately be mapped into the device
  805. * address space.
  806. */
  807. void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
  808. {
  809. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  810. unsigned i;
  811. gtt->last_set_pages = atomic_read(&gtt->mmu_invalidations);
  812. for (i = 0; i < ttm->num_pages; ++i) {
  813. if (ttm->pages[i])
  814. put_page(ttm->pages[i]);
  815. ttm->pages[i] = pages ? pages[i] : NULL;
  816. }
  817. }
  818. /**
  819. * amdgpu_ttm_tt_mark_user_page - Mark pages as dirty
  820. *
  821. * Called while unpinning userptr pages
  822. */
  823. void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm)
  824. {
  825. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  826. unsigned i;
  827. for (i = 0; i < ttm->num_pages; ++i) {
  828. struct page *page = ttm->pages[i];
  829. if (!page)
  830. continue;
  831. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  832. set_page_dirty(page);
  833. mark_page_accessed(page);
  834. }
  835. }
  836. /**
  837. * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the user pages
  838. *
  839. * Called by amdgpu_ttm_backend_bind()
  840. **/
  841. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  842. {
  843. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  844. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  845. unsigned nents;
  846. int r;
  847. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  848. enum dma_data_direction direction = write ?
  849. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  850. /* Allocate an SG array and squash pages into it */
  851. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  852. ttm->num_pages << PAGE_SHIFT,
  853. GFP_KERNEL);
  854. if (r)
  855. goto release_sg;
  856. /* Map SG to device */
  857. r = -ENOMEM;
  858. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  859. if (nents != ttm->sg->nents)
  860. goto release_sg;
  861. /* convert SG to linear array of pages and dma addresses */
  862. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  863. gtt->ttm.dma_address, ttm->num_pages);
  864. return 0;
  865. release_sg:
  866. kfree(ttm->sg);
  867. return r;
  868. }
  869. /**
  870. * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
  871. */
  872. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  873. {
  874. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  875. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  876. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  877. enum dma_data_direction direction = write ?
  878. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  879. /* double check that we don't free the table twice */
  880. if (!ttm->sg->sgl)
  881. return;
  882. /* unmap the pages mapped to the device */
  883. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  884. /* mark the pages as dirty */
  885. amdgpu_ttm_tt_mark_user_pages(ttm);
  886. sg_free_table(ttm->sg);
  887. }
  888. int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
  889. struct ttm_buffer_object *tbo,
  890. uint64_t flags)
  891. {
  892. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
  893. struct ttm_tt *ttm = tbo->ttm;
  894. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  895. int r;
  896. if (abo->flags & AMDGPU_GEM_CREATE_MQD_GFX9) {
  897. uint64_t page_idx = 1;
  898. r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
  899. ttm->pages, gtt->ttm.dma_address, flags);
  900. if (r)
  901. goto gart_bind_fail;
  902. /* Patch mtype of the second part BO */
  903. flags &= ~AMDGPU_PTE_MTYPE_MASK;
  904. flags |= AMDGPU_PTE_MTYPE(AMDGPU_MTYPE_NC);
  905. r = amdgpu_gart_bind(adev,
  906. gtt->offset + (page_idx << PAGE_SHIFT),
  907. ttm->num_pages - page_idx,
  908. &ttm->pages[page_idx],
  909. &(gtt->ttm.dma_address[page_idx]), flags);
  910. } else {
  911. r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
  912. ttm->pages, gtt->ttm.dma_address, flags);
  913. }
  914. gart_bind_fail:
  915. if (r)
  916. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  917. ttm->num_pages, gtt->offset);
  918. return r;
  919. }
  920. /**
  921. * amdgpu_ttm_backend_bind - Bind GTT memory
  922. *
  923. * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
  924. * This handles binding GTT memory to the device address space.
  925. */
  926. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  927. struct ttm_mem_reg *bo_mem)
  928. {
  929. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  930. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  931. uint64_t flags;
  932. int r = 0;
  933. if (gtt->userptr) {
  934. r = amdgpu_ttm_tt_pin_userptr(ttm);
  935. if (r) {
  936. DRM_ERROR("failed to pin userptr\n");
  937. return r;
  938. }
  939. }
  940. if (!ttm->num_pages) {
  941. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  942. ttm->num_pages, bo_mem, ttm);
  943. }
  944. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  945. bo_mem->mem_type == AMDGPU_PL_GWS ||
  946. bo_mem->mem_type == AMDGPU_PL_OA)
  947. return -EINVAL;
  948. if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
  949. gtt->offset = AMDGPU_BO_INVALID_OFFSET;
  950. return 0;
  951. }
  952. /* compute PTE flags relevant to this BO memory */
  953. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
  954. /* bind pages into GART page tables */
  955. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  956. r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
  957. ttm->pages, gtt->ttm.dma_address, flags);
  958. if (r)
  959. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  960. ttm->num_pages, gtt->offset);
  961. return r;
  962. }
  963. /**
  964. * amdgpu_ttm_alloc_gart - Allocate GART memory for buffer object
  965. */
  966. int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
  967. {
  968. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  969. struct ttm_operation_ctx ctx = { false, false };
  970. struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
  971. struct ttm_mem_reg tmp;
  972. struct ttm_placement placement;
  973. struct ttm_place placements;
  974. uint64_t addr, flags;
  975. int r;
  976. if (bo->mem.start != AMDGPU_BO_INVALID_OFFSET)
  977. return 0;
  978. addr = amdgpu_gmc_agp_addr(bo);
  979. if (addr != AMDGPU_BO_INVALID_OFFSET) {
  980. bo->mem.start = addr >> PAGE_SHIFT;
  981. } else {
  982. /* allocate GART space */
  983. tmp = bo->mem;
  984. tmp.mm_node = NULL;
  985. placement.num_placement = 1;
  986. placement.placement = &placements;
  987. placement.num_busy_placement = 1;
  988. placement.busy_placement = &placements;
  989. placements.fpfn = 0;
  990. placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
  991. placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
  992. TTM_PL_FLAG_TT;
  993. r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
  994. if (unlikely(r))
  995. return r;
  996. /* compute PTE flags for this buffer object */
  997. flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
  998. /* Bind pages */
  999. gtt->offset = (u64)tmp.start << PAGE_SHIFT;
  1000. r = amdgpu_ttm_gart_bind(adev, bo, flags);
  1001. if (unlikely(r)) {
  1002. ttm_bo_mem_put(bo, &tmp);
  1003. return r;
  1004. }
  1005. ttm_bo_mem_put(bo, &bo->mem);
  1006. bo->mem = tmp;
  1007. }
  1008. bo->offset = (bo->mem.start << PAGE_SHIFT) +
  1009. bo->bdev->man[bo->mem.mem_type].gpu_offset;
  1010. return 0;
  1011. }
  1012. /**
  1013. * amdgpu_ttm_recover_gart - Rebind GTT pages
  1014. *
  1015. * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
  1016. * rebind GTT pages during a GPU reset.
  1017. */
  1018. int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
  1019. {
  1020. struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
  1021. uint64_t flags;
  1022. int r;
  1023. if (!tbo->ttm)
  1024. return 0;
  1025. flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
  1026. r = amdgpu_ttm_gart_bind(adev, tbo, flags);
  1027. return r;
  1028. }
  1029. /**
  1030. * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
  1031. *
  1032. * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
  1033. * ttm_tt_destroy().
  1034. */
  1035. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  1036. {
  1037. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  1038. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1039. int r;
  1040. /* if the pages have userptr pinning then clear that first */
  1041. if (gtt->userptr)
  1042. amdgpu_ttm_tt_unpin_userptr(ttm);
  1043. if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
  1044. return 0;
  1045. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  1046. r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
  1047. if (r)
  1048. DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
  1049. gtt->ttm.ttm.num_pages, gtt->offset);
  1050. return r;
  1051. }
  1052. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  1053. {
  1054. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1055. if (gtt->usertask)
  1056. put_task_struct(gtt->usertask);
  1057. ttm_dma_tt_fini(&gtt->ttm);
  1058. kfree(gtt);
  1059. }
  1060. static struct ttm_backend_func amdgpu_backend_func = {
  1061. .bind = &amdgpu_ttm_backend_bind,
  1062. .unbind = &amdgpu_ttm_backend_unbind,
  1063. .destroy = &amdgpu_ttm_backend_destroy,
  1064. };
  1065. /**
  1066. * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
  1067. *
  1068. * @bo: The buffer object to create a GTT ttm_tt object around
  1069. *
  1070. * Called by ttm_tt_create().
  1071. */
  1072. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
  1073. uint32_t page_flags)
  1074. {
  1075. struct amdgpu_device *adev;
  1076. struct amdgpu_ttm_tt *gtt;
  1077. adev = amdgpu_ttm_adev(bo->bdev);
  1078. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  1079. if (gtt == NULL) {
  1080. return NULL;
  1081. }
  1082. gtt->ttm.ttm.func = &amdgpu_backend_func;
  1083. /* allocate space for the uninitialized page entries */
  1084. if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags)) {
  1085. kfree(gtt);
  1086. return NULL;
  1087. }
  1088. return &gtt->ttm.ttm;
  1089. }
  1090. /**
  1091. * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
  1092. *
  1093. * Map the pages of a ttm_tt object to an address space visible
  1094. * to the underlying device.
  1095. */
  1096. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm,
  1097. struct ttm_operation_ctx *ctx)
  1098. {
  1099. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  1100. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1101. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  1102. /* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
  1103. if (gtt && gtt->userptr) {
  1104. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  1105. if (!ttm->sg)
  1106. return -ENOMEM;
  1107. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  1108. ttm->state = tt_unbound;
  1109. return 0;
  1110. }
  1111. if (slave && ttm->sg) {
  1112. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  1113. gtt->ttm.dma_address,
  1114. ttm->num_pages);
  1115. ttm->state = tt_unbound;
  1116. return 0;
  1117. }
  1118. #ifdef CONFIG_SWIOTLB
  1119. if (adev->need_swiotlb && swiotlb_nr_tbl()) {
  1120. return ttm_dma_populate(&gtt->ttm, adev->dev, ctx);
  1121. }
  1122. #endif
  1123. /* fall back to generic helper to populate the page array
  1124. * and map them to the device */
  1125. return ttm_populate_and_map_pages(adev->dev, &gtt->ttm, ctx);
  1126. }
  1127. /**
  1128. * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
  1129. *
  1130. * Unmaps pages of a ttm_tt object from the device address space and
  1131. * unpopulates the page array backing it.
  1132. */
  1133. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  1134. {
  1135. struct amdgpu_device *adev;
  1136. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1137. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  1138. if (gtt && gtt->userptr) {
  1139. amdgpu_ttm_tt_set_user_pages(ttm, NULL);
  1140. kfree(ttm->sg);
  1141. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  1142. return;
  1143. }
  1144. if (slave)
  1145. return;
  1146. adev = amdgpu_ttm_adev(ttm->bdev);
  1147. #ifdef CONFIG_SWIOTLB
  1148. if (adev->need_swiotlb && swiotlb_nr_tbl()) {
  1149. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  1150. return;
  1151. }
  1152. #endif
  1153. /* fall back to generic helper to unmap and unpopulate array */
  1154. ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
  1155. }
  1156. /**
  1157. * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt for the current
  1158. * task
  1159. *
  1160. * @ttm: The ttm_tt object to bind this userptr object to
  1161. * @addr: The address in the current tasks VM space to use
  1162. * @flags: Requirements of userptr object.
  1163. *
  1164. * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
  1165. * to current task
  1166. */
  1167. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1168. uint32_t flags)
  1169. {
  1170. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1171. if (gtt == NULL)
  1172. return -EINVAL;
  1173. gtt->userptr = addr;
  1174. gtt->userflags = flags;
  1175. if (gtt->usertask)
  1176. put_task_struct(gtt->usertask);
  1177. gtt->usertask = current->group_leader;
  1178. get_task_struct(gtt->usertask);
  1179. spin_lock_init(&gtt->guptasklock);
  1180. INIT_LIST_HEAD(&gtt->guptasks);
  1181. atomic_set(&gtt->mmu_invalidations, 0);
  1182. gtt->last_set_pages = 0;
  1183. return 0;
  1184. }
  1185. /**
  1186. * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
  1187. */
  1188. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  1189. {
  1190. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1191. if (gtt == NULL)
  1192. return NULL;
  1193. if (gtt->usertask == NULL)
  1194. return NULL;
  1195. return gtt->usertask->mm;
  1196. }
  1197. /**
  1198. * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays inside an
  1199. * address range for the current task.
  1200. *
  1201. */
  1202. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  1203. unsigned long end)
  1204. {
  1205. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1206. struct amdgpu_ttm_gup_task_list *entry;
  1207. unsigned long size;
  1208. if (gtt == NULL || !gtt->userptr)
  1209. return false;
  1210. /* Return false if no part of the ttm_tt object lies within
  1211. * the range
  1212. */
  1213. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  1214. if (gtt->userptr > end || gtt->userptr + size <= start)
  1215. return false;
  1216. /* Search the lists of tasks that hold this mapping and see
  1217. * if current is one of them. If it is return false.
  1218. */
  1219. spin_lock(&gtt->guptasklock);
  1220. list_for_each_entry(entry, &gtt->guptasks, list) {
  1221. if (entry->task == current) {
  1222. spin_unlock(&gtt->guptasklock);
  1223. return false;
  1224. }
  1225. }
  1226. spin_unlock(&gtt->guptasklock);
  1227. atomic_inc(&gtt->mmu_invalidations);
  1228. return true;
  1229. }
  1230. /**
  1231. * amdgpu_ttm_tt_userptr_invalidated - Has the ttm_tt object been invalidated?
  1232. */
  1233. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  1234. int *last_invalidated)
  1235. {
  1236. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1237. int prev_invalidated = *last_invalidated;
  1238. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  1239. return prev_invalidated != *last_invalidated;
  1240. }
  1241. /**
  1242. * amdgpu_ttm_tt_userptr_needs_pages - Have the pages backing this ttm_tt object
  1243. * been invalidated since the last time they've been set?
  1244. */
  1245. bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm)
  1246. {
  1247. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1248. if (gtt == NULL || !gtt->userptr)
  1249. return false;
  1250. return atomic_read(&gtt->mmu_invalidations) != gtt->last_set_pages;
  1251. }
  1252. /**
  1253. * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
  1254. */
  1255. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  1256. {
  1257. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1258. if (gtt == NULL)
  1259. return false;
  1260. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  1261. }
  1262. /**
  1263. * amdgpu_ttm_tt_pde_flags - Compute PDE flags for ttm_tt object
  1264. *
  1265. * @ttm: The ttm_tt object to compute the flags for
  1266. * @mem: The memory registry backing this ttm_tt object
  1267. *
  1268. * Figure out the flags to use for a VM PDE (Page Directory Entry).
  1269. */
  1270. uint64_t amdgpu_ttm_tt_pde_flags(struct ttm_tt *ttm, struct ttm_mem_reg *mem)
  1271. {
  1272. uint64_t flags = 0;
  1273. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  1274. flags |= AMDGPU_PTE_VALID;
  1275. if (mem && mem->mem_type == TTM_PL_TT) {
  1276. flags |= AMDGPU_PTE_SYSTEM;
  1277. if (ttm->caching_state == tt_cached)
  1278. flags |= AMDGPU_PTE_SNOOPED;
  1279. }
  1280. return flags;
  1281. }
  1282. /**
  1283. * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
  1284. *
  1285. * @ttm: The ttm_tt object to compute the flags for
  1286. * @mem: The memory registry backing this ttm_tt object
  1287. * Figure out the flags to use for a VM PTE (Page Table Entry).
  1288. */
  1289. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1290. struct ttm_mem_reg *mem)
  1291. {
  1292. uint64_t flags = amdgpu_ttm_tt_pde_flags(ttm, mem);
  1293. flags |= adev->gart.gart_pte_flags;
  1294. flags |= AMDGPU_PTE_READABLE;
  1295. if (!amdgpu_ttm_tt_is_readonly(ttm))
  1296. flags |= AMDGPU_PTE_WRITEABLE;
  1297. return flags;
  1298. }
  1299. /**
  1300. * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict a buffer
  1301. * object.
  1302. *
  1303. * Return true if eviction is sensible. Called by ttm_mem_evict_first() on
  1304. * behalf of ttm_bo_mem_force_space() which tries to evict buffer objects until
  1305. * it can find space for a new object and by ttm_bo_force_list_clean() which is
  1306. * used to clean out a memory space.
  1307. */
  1308. static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
  1309. const struct ttm_place *place)
  1310. {
  1311. unsigned long num_pages = bo->mem.num_pages;
  1312. struct drm_mm_node *node = bo->mem.mm_node;
  1313. struct reservation_object_list *flist;
  1314. struct dma_fence *f;
  1315. int i;
  1316. /* If bo is a KFD BO, check if the bo belongs to the current process.
  1317. * If true, then return false as any KFD process needs all its BOs to
  1318. * be resident to run successfully
  1319. */
  1320. flist = reservation_object_get_list(bo->resv);
  1321. if (flist) {
  1322. for (i = 0; i < flist->shared_count; ++i) {
  1323. f = rcu_dereference_protected(flist->shared[i],
  1324. reservation_object_held(bo->resv));
  1325. if (amdkfd_fence_check_mm(f, current->mm))
  1326. return false;
  1327. }
  1328. }
  1329. switch (bo->mem.mem_type) {
  1330. case TTM_PL_TT:
  1331. return true;
  1332. case TTM_PL_VRAM:
  1333. /* Check each drm MM node individually */
  1334. while (num_pages) {
  1335. if (place->fpfn < (node->start + node->size) &&
  1336. !(place->lpfn && place->lpfn <= node->start))
  1337. return true;
  1338. num_pages -= node->size;
  1339. ++node;
  1340. }
  1341. return false;
  1342. default:
  1343. break;
  1344. }
  1345. return ttm_bo_eviction_valuable(bo, place);
  1346. }
  1347. /**
  1348. * amdgpu_ttm_access_memory - Read or Write memory that backs a buffer object.
  1349. *
  1350. * @bo: The buffer object to read/write
  1351. * @offset: Offset into buffer object
  1352. * @buf: Secondary buffer to write/read from
  1353. * @len: Length in bytes of access
  1354. * @write: true if writing
  1355. *
  1356. * This is used to access VRAM that backs a buffer object via MMIO
  1357. * access for debugging purposes.
  1358. */
  1359. static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
  1360. unsigned long offset,
  1361. void *buf, int len, int write)
  1362. {
  1363. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  1364. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  1365. struct drm_mm_node *nodes;
  1366. uint32_t value = 0;
  1367. int ret = 0;
  1368. uint64_t pos;
  1369. unsigned long flags;
  1370. if (bo->mem.mem_type != TTM_PL_VRAM)
  1371. return -EIO;
  1372. nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset);
  1373. pos = (nodes->start << PAGE_SHIFT) + offset;
  1374. while (len && pos < adev->gmc.mc_vram_size) {
  1375. uint64_t aligned_pos = pos & ~(uint64_t)3;
  1376. uint32_t bytes = 4 - (pos & 3);
  1377. uint32_t shift = (pos & 3) * 8;
  1378. uint32_t mask = 0xffffffff << shift;
  1379. if (len < bytes) {
  1380. mask &= 0xffffffff >> (bytes - len) * 8;
  1381. bytes = len;
  1382. }
  1383. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1384. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
  1385. WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
  1386. if (!write || mask != 0xffffffff)
  1387. value = RREG32_NO_KIQ(mmMM_DATA);
  1388. if (write) {
  1389. value &= ~mask;
  1390. value |= (*(uint32_t *)buf << shift) & mask;
  1391. WREG32_NO_KIQ(mmMM_DATA, value);
  1392. }
  1393. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1394. if (!write) {
  1395. value = (value & mask) >> shift;
  1396. memcpy(buf, &value, bytes);
  1397. }
  1398. ret += bytes;
  1399. buf = (uint8_t *)buf + bytes;
  1400. pos += bytes;
  1401. len -= bytes;
  1402. if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
  1403. ++nodes;
  1404. pos = (nodes->start << PAGE_SHIFT);
  1405. }
  1406. }
  1407. return ret;
  1408. }
  1409. static struct ttm_bo_driver amdgpu_bo_driver = {
  1410. .ttm_tt_create = &amdgpu_ttm_tt_create,
  1411. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  1412. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  1413. .invalidate_caches = &amdgpu_invalidate_caches,
  1414. .init_mem_type = &amdgpu_init_mem_type,
  1415. .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
  1416. .evict_flags = &amdgpu_evict_flags,
  1417. .move = &amdgpu_bo_move,
  1418. .verify_access = &amdgpu_verify_access,
  1419. .move_notify = &amdgpu_bo_move_notify,
  1420. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  1421. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  1422. .io_mem_free = &amdgpu_ttm_io_mem_free,
  1423. .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
  1424. .access_memory = &amdgpu_ttm_access_memory
  1425. };
  1426. /*
  1427. * Firmware Reservation functions
  1428. */
  1429. /**
  1430. * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
  1431. *
  1432. * @adev: amdgpu_device pointer
  1433. *
  1434. * free fw reserved vram if it has been reserved.
  1435. */
  1436. static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
  1437. {
  1438. amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
  1439. NULL, &adev->fw_vram_usage.va);
  1440. }
  1441. /**
  1442. * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
  1443. *
  1444. * @adev: amdgpu_device pointer
  1445. *
  1446. * create bo vram reservation from fw.
  1447. */
  1448. static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
  1449. {
  1450. struct ttm_operation_ctx ctx = { false, false };
  1451. struct amdgpu_bo_param bp;
  1452. int r = 0;
  1453. int i;
  1454. u64 vram_size = adev->gmc.visible_vram_size;
  1455. u64 offset = adev->fw_vram_usage.start_offset;
  1456. u64 size = adev->fw_vram_usage.size;
  1457. struct amdgpu_bo *bo;
  1458. memset(&bp, 0, sizeof(bp));
  1459. bp.size = adev->fw_vram_usage.size;
  1460. bp.byte_align = PAGE_SIZE;
  1461. bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
  1462. bp.flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1463. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  1464. bp.type = ttm_bo_type_kernel;
  1465. bp.resv = NULL;
  1466. adev->fw_vram_usage.va = NULL;
  1467. adev->fw_vram_usage.reserved_bo = NULL;
  1468. if (adev->fw_vram_usage.size > 0 &&
  1469. adev->fw_vram_usage.size <= vram_size) {
  1470. r = amdgpu_bo_create(adev, &bp,
  1471. &adev->fw_vram_usage.reserved_bo);
  1472. if (r)
  1473. goto error_create;
  1474. r = amdgpu_bo_reserve(adev->fw_vram_usage.reserved_bo, false);
  1475. if (r)
  1476. goto error_reserve;
  1477. /* remove the original mem node and create a new one at the
  1478. * request position
  1479. */
  1480. bo = adev->fw_vram_usage.reserved_bo;
  1481. offset = ALIGN(offset, PAGE_SIZE);
  1482. for (i = 0; i < bo->placement.num_placement; ++i) {
  1483. bo->placements[i].fpfn = offset >> PAGE_SHIFT;
  1484. bo->placements[i].lpfn = (offset + size) >> PAGE_SHIFT;
  1485. }
  1486. ttm_bo_mem_put(&bo->tbo, &bo->tbo.mem);
  1487. r = ttm_bo_mem_space(&bo->tbo, &bo->placement,
  1488. &bo->tbo.mem, &ctx);
  1489. if (r)
  1490. goto error_pin;
  1491. r = amdgpu_bo_pin_restricted(adev->fw_vram_usage.reserved_bo,
  1492. AMDGPU_GEM_DOMAIN_VRAM,
  1493. adev->fw_vram_usage.start_offset,
  1494. (adev->fw_vram_usage.start_offset +
  1495. adev->fw_vram_usage.size));
  1496. if (r)
  1497. goto error_pin;
  1498. r = amdgpu_bo_kmap(adev->fw_vram_usage.reserved_bo,
  1499. &adev->fw_vram_usage.va);
  1500. if (r)
  1501. goto error_kmap;
  1502. amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
  1503. }
  1504. return r;
  1505. error_kmap:
  1506. amdgpu_bo_unpin(adev->fw_vram_usage.reserved_bo);
  1507. error_pin:
  1508. amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
  1509. error_reserve:
  1510. amdgpu_bo_unref(&adev->fw_vram_usage.reserved_bo);
  1511. error_create:
  1512. adev->fw_vram_usage.va = NULL;
  1513. adev->fw_vram_usage.reserved_bo = NULL;
  1514. return r;
  1515. }
  1516. /**
  1517. * amdgpu_ttm_init - Init the memory management (ttm) as well as various
  1518. * gtt/vram related fields.
  1519. *
  1520. * This initializes all of the memory space pools that the TTM layer
  1521. * will need such as the GTT space (system memory mapped to the device),
  1522. * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
  1523. * can be mapped per VMID.
  1524. */
  1525. int amdgpu_ttm_init(struct amdgpu_device *adev)
  1526. {
  1527. uint64_t gtt_size;
  1528. int r;
  1529. u64 vis_vram_limit;
  1530. /* initialize global references for vram/gtt */
  1531. r = amdgpu_ttm_global_init(adev);
  1532. if (r) {
  1533. return r;
  1534. }
  1535. /* No others user of address space so set it to 0 */
  1536. r = ttm_bo_device_init(&adev->mman.bdev,
  1537. adev->mman.bo_global_ref.ref.object,
  1538. &amdgpu_bo_driver,
  1539. adev->ddev->anon_inode->i_mapping,
  1540. DRM_FILE_PAGE_OFFSET,
  1541. adev->need_dma32);
  1542. if (r) {
  1543. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  1544. return r;
  1545. }
  1546. adev->mman.initialized = true;
  1547. /* We opt to avoid OOM on system pages allocations */
  1548. adev->mman.bdev.no_retry = true;
  1549. /* Initialize VRAM pool with all of VRAM divided into pages */
  1550. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  1551. adev->gmc.real_vram_size >> PAGE_SHIFT);
  1552. if (r) {
  1553. DRM_ERROR("Failed initializing VRAM heap.\n");
  1554. return r;
  1555. }
  1556. /* Reduce size of CPU-visible VRAM if requested */
  1557. vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
  1558. if (amdgpu_vis_vram_limit > 0 &&
  1559. vis_vram_limit <= adev->gmc.visible_vram_size)
  1560. adev->gmc.visible_vram_size = vis_vram_limit;
  1561. /* Change the size here instead of the init above so only lpfn is affected */
  1562. amdgpu_ttm_set_buffer_funcs_status(adev, false);
  1563. #ifdef CONFIG_64BIT
  1564. adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
  1565. adev->gmc.visible_vram_size);
  1566. #endif
  1567. /*
  1568. *The reserved vram for firmware must be pinned to the specified
  1569. *place on the VRAM, so reserve it early.
  1570. */
  1571. r = amdgpu_ttm_fw_reserve_vram_init(adev);
  1572. if (r) {
  1573. return r;
  1574. }
  1575. /* allocate memory as required for VGA
  1576. * This is used for VGA emulation and pre-OS scanout buffers to
  1577. * avoid display artifacts while transitioning between pre-OS
  1578. * and driver. */
  1579. r = amdgpu_bo_create_kernel(adev, adev->gmc.stolen_size, PAGE_SIZE,
  1580. AMDGPU_GEM_DOMAIN_VRAM,
  1581. &adev->stolen_vga_memory,
  1582. NULL, NULL);
  1583. if (r)
  1584. return r;
  1585. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  1586. (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
  1587. /* Compute GTT size, either bsaed on 3/4th the size of RAM size
  1588. * or whatever the user passed on module init */
  1589. if (amdgpu_gtt_size == -1) {
  1590. struct sysinfo si;
  1591. si_meminfo(&si);
  1592. gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  1593. adev->gmc.mc_vram_size),
  1594. ((uint64_t)si.totalram * si.mem_unit * 3/4));
  1595. }
  1596. else
  1597. gtt_size = (uint64_t)amdgpu_gtt_size << 20;
  1598. /* Initialize GTT memory pool */
  1599. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
  1600. if (r) {
  1601. DRM_ERROR("Failed initializing GTT heap.\n");
  1602. return r;
  1603. }
  1604. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  1605. (unsigned)(gtt_size / (1024 * 1024)));
  1606. /* Initialize various on-chip memory pools */
  1607. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  1608. adev->gds.mem.total_size);
  1609. if (r) {
  1610. DRM_ERROR("Failed initializing GDS heap.\n");
  1611. return r;
  1612. }
  1613. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1614. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1615. &adev->gds.gds_gfx_bo, NULL, NULL);
  1616. if (r)
  1617. return r;
  1618. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  1619. adev->gds.gws.total_size);
  1620. if (r) {
  1621. DRM_ERROR("Failed initializing gws heap.\n");
  1622. return r;
  1623. }
  1624. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1625. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1626. &adev->gds.gws_gfx_bo, NULL, NULL);
  1627. if (r)
  1628. return r;
  1629. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1630. adev->gds.oa.total_size);
  1631. if (r) {
  1632. DRM_ERROR("Failed initializing oa heap.\n");
  1633. return r;
  1634. }
  1635. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1636. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1637. &adev->gds.oa_gfx_bo, NULL, NULL);
  1638. if (r)
  1639. return r;
  1640. /* Register debugfs entries for amdgpu_ttm */
  1641. r = amdgpu_ttm_debugfs_init(adev);
  1642. if (r) {
  1643. DRM_ERROR("Failed to init debugfs\n");
  1644. return r;
  1645. }
  1646. return 0;
  1647. }
  1648. /**
  1649. * amdgpu_ttm_late_init - Handle any late initialization for amdgpu_ttm
  1650. */
  1651. void amdgpu_ttm_late_init(struct amdgpu_device *adev)
  1652. {
  1653. /* return the VGA stolen memory (if any) back to VRAM */
  1654. amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, NULL);
  1655. }
  1656. /**
  1657. * amdgpu_ttm_fini - De-initialize the TTM memory pools
  1658. */
  1659. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1660. {
  1661. if (!adev->mman.initialized)
  1662. return;
  1663. amdgpu_ttm_debugfs_fini(adev);
  1664. amdgpu_ttm_fw_reserve_vram_fini(adev);
  1665. if (adev->mman.aper_base_kaddr)
  1666. iounmap(adev->mman.aper_base_kaddr);
  1667. adev->mman.aper_base_kaddr = NULL;
  1668. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1669. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1670. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1671. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1672. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1673. ttm_bo_device_release(&adev->mman.bdev);
  1674. amdgpu_ttm_global_fini(adev);
  1675. adev->mman.initialized = false;
  1676. DRM_INFO("amdgpu: ttm finalized\n");
  1677. }
  1678. /**
  1679. * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
  1680. *
  1681. * @adev: amdgpu_device pointer
  1682. * @enable: true when we can use buffer functions.
  1683. *
  1684. * Enable/disable use of buffer functions during suspend/resume. This should
  1685. * only be called at bootup or when userspace isn't running.
  1686. */
  1687. void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
  1688. {
  1689. struct ttm_mem_type_manager *man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1690. uint64_t size;
  1691. int r;
  1692. if (!adev->mman.initialized || adev->in_gpu_reset ||
  1693. adev->mman.buffer_funcs_enabled == enable)
  1694. return;
  1695. if (enable) {
  1696. struct amdgpu_ring *ring;
  1697. struct drm_sched_rq *rq;
  1698. ring = adev->mman.buffer_funcs_ring;
  1699. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
  1700. r = drm_sched_entity_init(&adev->mman.entity, &rq, 1, NULL);
  1701. if (r) {
  1702. DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
  1703. r);
  1704. return;
  1705. }
  1706. } else {
  1707. drm_sched_entity_destroy(&adev->mman.entity);
  1708. dma_fence_put(man->move);
  1709. man->move = NULL;
  1710. }
  1711. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1712. if (enable)
  1713. size = adev->gmc.real_vram_size;
  1714. else
  1715. size = adev->gmc.visible_vram_size;
  1716. man->size = size >> PAGE_SHIFT;
  1717. adev->mman.buffer_funcs_enabled = enable;
  1718. }
  1719. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1720. {
  1721. struct drm_file *file_priv;
  1722. struct amdgpu_device *adev;
  1723. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1724. return -EINVAL;
  1725. file_priv = filp->private_data;
  1726. adev = file_priv->minor->dev->dev_private;
  1727. if (adev == NULL)
  1728. return -EINVAL;
  1729. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1730. }
  1731. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  1732. struct ttm_mem_reg *mem, unsigned num_pages,
  1733. uint64_t offset, unsigned window,
  1734. struct amdgpu_ring *ring,
  1735. uint64_t *addr)
  1736. {
  1737. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  1738. struct amdgpu_device *adev = ring->adev;
  1739. struct ttm_tt *ttm = bo->ttm;
  1740. struct amdgpu_job *job;
  1741. unsigned num_dw, num_bytes;
  1742. dma_addr_t *dma_address;
  1743. struct dma_fence *fence;
  1744. uint64_t src_addr, dst_addr;
  1745. uint64_t flags;
  1746. int r;
  1747. BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
  1748. AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
  1749. *addr = adev->gmc.gart_start;
  1750. *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
  1751. AMDGPU_GPU_PAGE_SIZE;
  1752. num_dw = adev->mman.buffer_funcs->copy_num_dw;
  1753. while (num_dw & 0x7)
  1754. num_dw++;
  1755. num_bytes = num_pages * 8;
  1756. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
  1757. if (r)
  1758. return r;
  1759. src_addr = num_dw * 4;
  1760. src_addr += job->ibs[0].gpu_addr;
  1761. dst_addr = amdgpu_bo_gpu_offset(adev->gart.bo);
  1762. dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
  1763. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
  1764. dst_addr, num_bytes);
  1765. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1766. WARN_ON(job->ibs[0].length_dw > num_dw);
  1767. dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
  1768. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
  1769. r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
  1770. &job->ibs[0].ptr[num_dw]);
  1771. if (r)
  1772. goto error_free;
  1773. r = amdgpu_job_submit(job, &adev->mman.entity,
  1774. AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
  1775. if (r)
  1776. goto error_free;
  1777. dma_fence_put(fence);
  1778. return r;
  1779. error_free:
  1780. amdgpu_job_free(job);
  1781. return r;
  1782. }
  1783. int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
  1784. uint64_t dst_offset, uint32_t byte_count,
  1785. struct reservation_object *resv,
  1786. struct dma_fence **fence, bool direct_submit,
  1787. bool vm_needs_flush)
  1788. {
  1789. struct amdgpu_device *adev = ring->adev;
  1790. struct amdgpu_job *job;
  1791. uint32_t max_bytes;
  1792. unsigned num_loops, num_dw;
  1793. unsigned i;
  1794. int r;
  1795. if (direct_submit && !ring->ready) {
  1796. DRM_ERROR("Trying to move memory with ring turned off.\n");
  1797. return -EINVAL;
  1798. }
  1799. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1800. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1801. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1802. /* for IB padding */
  1803. while (num_dw & 0x7)
  1804. num_dw++;
  1805. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1806. if (r)
  1807. return r;
  1808. if (vm_needs_flush) {
  1809. job->vm_pd_addr = amdgpu_gmc_pd_addr(adev->gart.bo);
  1810. job->vm_needs_flush = true;
  1811. }
  1812. if (resv) {
  1813. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1814. AMDGPU_FENCE_OWNER_UNDEFINED,
  1815. false);
  1816. if (r) {
  1817. DRM_ERROR("sync failed (%d).\n", r);
  1818. goto error_free;
  1819. }
  1820. }
  1821. for (i = 0; i < num_loops; i++) {
  1822. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1823. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1824. dst_offset, cur_size_in_bytes);
  1825. src_offset += cur_size_in_bytes;
  1826. dst_offset += cur_size_in_bytes;
  1827. byte_count -= cur_size_in_bytes;
  1828. }
  1829. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1830. WARN_ON(job->ibs[0].length_dw > num_dw);
  1831. if (direct_submit)
  1832. r = amdgpu_job_submit_direct(job, ring, fence);
  1833. else
  1834. r = amdgpu_job_submit(job, &adev->mman.entity,
  1835. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1836. if (r)
  1837. goto error_free;
  1838. return r;
  1839. error_free:
  1840. amdgpu_job_free(job);
  1841. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1842. return r;
  1843. }
  1844. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1845. uint32_t src_data,
  1846. struct reservation_object *resv,
  1847. struct dma_fence **fence)
  1848. {
  1849. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  1850. uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1851. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1852. struct drm_mm_node *mm_node;
  1853. unsigned long num_pages;
  1854. unsigned int num_loops, num_dw;
  1855. struct amdgpu_job *job;
  1856. int r;
  1857. if (!adev->mman.buffer_funcs_enabled) {
  1858. DRM_ERROR("Trying to clear memory with ring turned off.\n");
  1859. return -EINVAL;
  1860. }
  1861. if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  1862. r = amdgpu_ttm_alloc_gart(&bo->tbo);
  1863. if (r)
  1864. return r;
  1865. }
  1866. num_pages = bo->tbo.num_pages;
  1867. mm_node = bo->tbo.mem.mm_node;
  1868. num_loops = 0;
  1869. while (num_pages) {
  1870. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1871. num_loops += DIV_ROUND_UP(byte_count, max_bytes);
  1872. num_pages -= mm_node->size;
  1873. ++mm_node;
  1874. }
  1875. num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
  1876. /* for IB padding */
  1877. num_dw += 64;
  1878. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1879. if (r)
  1880. return r;
  1881. if (resv) {
  1882. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1883. AMDGPU_FENCE_OWNER_UNDEFINED, false);
  1884. if (r) {
  1885. DRM_ERROR("sync failed (%d).\n", r);
  1886. goto error_free;
  1887. }
  1888. }
  1889. num_pages = bo->tbo.num_pages;
  1890. mm_node = bo->tbo.mem.mm_node;
  1891. while (num_pages) {
  1892. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1893. uint64_t dst_addr;
  1894. dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
  1895. while (byte_count) {
  1896. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1897. amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
  1898. dst_addr, cur_size_in_bytes);
  1899. dst_addr += cur_size_in_bytes;
  1900. byte_count -= cur_size_in_bytes;
  1901. }
  1902. num_pages -= mm_node->size;
  1903. ++mm_node;
  1904. }
  1905. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1906. WARN_ON(job->ibs[0].length_dw > num_dw);
  1907. r = amdgpu_job_submit(job, &adev->mman.entity,
  1908. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1909. if (r)
  1910. goto error_free;
  1911. return 0;
  1912. error_free:
  1913. amdgpu_job_free(job);
  1914. return r;
  1915. }
  1916. #if defined(CONFIG_DEBUG_FS)
  1917. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1918. {
  1919. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1920. unsigned ttm_pl = (uintptr_t)node->info_ent->data;
  1921. struct drm_device *dev = node->minor->dev;
  1922. struct amdgpu_device *adev = dev->dev_private;
  1923. struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
  1924. struct drm_printer p = drm_seq_file_printer(m);
  1925. man->func->debug(man, &p);
  1926. return 0;
  1927. }
  1928. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1929. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_VRAM},
  1930. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, (void *)TTM_PL_TT},
  1931. {"amdgpu_gds_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GDS},
  1932. {"amdgpu_gws_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_GWS},
  1933. {"amdgpu_oa_mm", amdgpu_mm_dump_table, 0, (void *)AMDGPU_PL_OA},
  1934. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1935. #ifdef CONFIG_SWIOTLB
  1936. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1937. #endif
  1938. };
  1939. /**
  1940. * amdgpu_ttm_vram_read - Linear read access to VRAM
  1941. *
  1942. * Accesses VRAM via MMIO for debugging purposes.
  1943. */
  1944. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1945. size_t size, loff_t *pos)
  1946. {
  1947. struct amdgpu_device *adev = file_inode(f)->i_private;
  1948. ssize_t result = 0;
  1949. int r;
  1950. if (size & 0x3 || *pos & 0x3)
  1951. return -EINVAL;
  1952. if (*pos >= adev->gmc.mc_vram_size)
  1953. return -ENXIO;
  1954. while (size) {
  1955. unsigned long flags;
  1956. uint32_t value;
  1957. if (*pos >= adev->gmc.mc_vram_size)
  1958. return result;
  1959. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1960. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1961. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1962. value = RREG32_NO_KIQ(mmMM_DATA);
  1963. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1964. r = put_user(value, (uint32_t *)buf);
  1965. if (r)
  1966. return r;
  1967. result += 4;
  1968. buf += 4;
  1969. *pos += 4;
  1970. size -= 4;
  1971. }
  1972. return result;
  1973. }
  1974. /**
  1975. * amdgpu_ttm_vram_write - Linear write access to VRAM
  1976. *
  1977. * Accesses VRAM via MMIO for debugging purposes.
  1978. */
  1979. static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
  1980. size_t size, loff_t *pos)
  1981. {
  1982. struct amdgpu_device *adev = file_inode(f)->i_private;
  1983. ssize_t result = 0;
  1984. int r;
  1985. if (size & 0x3 || *pos & 0x3)
  1986. return -EINVAL;
  1987. if (*pos >= adev->gmc.mc_vram_size)
  1988. return -ENXIO;
  1989. while (size) {
  1990. unsigned long flags;
  1991. uint32_t value;
  1992. if (*pos >= adev->gmc.mc_vram_size)
  1993. return result;
  1994. r = get_user(value, (uint32_t *)buf);
  1995. if (r)
  1996. return r;
  1997. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1998. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1999. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  2000. WREG32_NO_KIQ(mmMM_DATA, value);
  2001. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  2002. result += 4;
  2003. buf += 4;
  2004. *pos += 4;
  2005. size -= 4;
  2006. }
  2007. return result;
  2008. }
  2009. static const struct file_operations amdgpu_ttm_vram_fops = {
  2010. .owner = THIS_MODULE,
  2011. .read = amdgpu_ttm_vram_read,
  2012. .write = amdgpu_ttm_vram_write,
  2013. .llseek = default_llseek,
  2014. };
  2015. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  2016. /**
  2017. * amdgpu_ttm_gtt_read - Linear read access to GTT memory
  2018. */
  2019. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  2020. size_t size, loff_t *pos)
  2021. {
  2022. struct amdgpu_device *adev = file_inode(f)->i_private;
  2023. ssize_t result = 0;
  2024. int r;
  2025. while (size) {
  2026. loff_t p = *pos / PAGE_SIZE;
  2027. unsigned off = *pos & ~PAGE_MASK;
  2028. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  2029. struct page *page;
  2030. void *ptr;
  2031. if (p >= adev->gart.num_cpu_pages)
  2032. return result;
  2033. page = adev->gart.pages[p];
  2034. if (page) {
  2035. ptr = kmap(page);
  2036. ptr += off;
  2037. r = copy_to_user(buf, ptr, cur_size);
  2038. kunmap(adev->gart.pages[p]);
  2039. } else
  2040. r = clear_user(buf, cur_size);
  2041. if (r)
  2042. return -EFAULT;
  2043. result += cur_size;
  2044. buf += cur_size;
  2045. *pos += cur_size;
  2046. size -= cur_size;
  2047. }
  2048. return result;
  2049. }
  2050. static const struct file_operations amdgpu_ttm_gtt_fops = {
  2051. .owner = THIS_MODULE,
  2052. .read = amdgpu_ttm_gtt_read,
  2053. .llseek = default_llseek
  2054. };
  2055. #endif
  2056. /**
  2057. * amdgpu_iomem_read - Virtual read access to GPU mapped memory
  2058. *
  2059. * This function is used to read memory that has been mapped to the
  2060. * GPU and the known addresses are not physical addresses but instead
  2061. * bus addresses (e.g., what you'd put in an IB or ring buffer).
  2062. */
  2063. static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
  2064. size_t size, loff_t *pos)
  2065. {
  2066. struct amdgpu_device *adev = file_inode(f)->i_private;
  2067. struct iommu_domain *dom;
  2068. ssize_t result = 0;
  2069. int r;
  2070. /* retrieve the IOMMU domain if any for this device */
  2071. dom = iommu_get_domain_for_dev(adev->dev);
  2072. while (size) {
  2073. phys_addr_t addr = *pos & PAGE_MASK;
  2074. loff_t off = *pos & ~PAGE_MASK;
  2075. size_t bytes = PAGE_SIZE - off;
  2076. unsigned long pfn;
  2077. struct page *p;
  2078. void *ptr;
  2079. bytes = bytes < size ? bytes : size;
  2080. /* Translate the bus address to a physical address. If
  2081. * the domain is NULL it means there is no IOMMU active
  2082. * and the address translation is the identity
  2083. */
  2084. addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
  2085. pfn = addr >> PAGE_SHIFT;
  2086. if (!pfn_valid(pfn))
  2087. return -EPERM;
  2088. p = pfn_to_page(pfn);
  2089. if (p->mapping != adev->mman.bdev.dev_mapping)
  2090. return -EPERM;
  2091. ptr = kmap(p);
  2092. r = copy_to_user(buf, ptr + off, bytes);
  2093. kunmap(p);
  2094. if (r)
  2095. return -EFAULT;
  2096. size -= bytes;
  2097. *pos += bytes;
  2098. result += bytes;
  2099. }
  2100. return result;
  2101. }
  2102. /**
  2103. * amdgpu_iomem_write - Virtual write access to GPU mapped memory
  2104. *
  2105. * This function is used to write memory that has been mapped to the
  2106. * GPU and the known addresses are not physical addresses but instead
  2107. * bus addresses (e.g., what you'd put in an IB or ring buffer).
  2108. */
  2109. static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
  2110. size_t size, loff_t *pos)
  2111. {
  2112. struct amdgpu_device *adev = file_inode(f)->i_private;
  2113. struct iommu_domain *dom;
  2114. ssize_t result = 0;
  2115. int r;
  2116. dom = iommu_get_domain_for_dev(adev->dev);
  2117. while (size) {
  2118. phys_addr_t addr = *pos & PAGE_MASK;
  2119. loff_t off = *pos & ~PAGE_MASK;
  2120. size_t bytes = PAGE_SIZE - off;
  2121. unsigned long pfn;
  2122. struct page *p;
  2123. void *ptr;
  2124. bytes = bytes < size ? bytes : size;
  2125. addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
  2126. pfn = addr >> PAGE_SHIFT;
  2127. if (!pfn_valid(pfn))
  2128. return -EPERM;
  2129. p = pfn_to_page(pfn);
  2130. if (p->mapping != adev->mman.bdev.dev_mapping)
  2131. return -EPERM;
  2132. ptr = kmap(p);
  2133. r = copy_from_user(ptr + off, buf, bytes);
  2134. kunmap(p);
  2135. if (r)
  2136. return -EFAULT;
  2137. size -= bytes;
  2138. *pos += bytes;
  2139. result += bytes;
  2140. }
  2141. return result;
  2142. }
  2143. static const struct file_operations amdgpu_ttm_iomem_fops = {
  2144. .owner = THIS_MODULE,
  2145. .read = amdgpu_iomem_read,
  2146. .write = amdgpu_iomem_write,
  2147. .llseek = default_llseek
  2148. };
  2149. static const struct {
  2150. char *name;
  2151. const struct file_operations *fops;
  2152. int domain;
  2153. } ttm_debugfs_entries[] = {
  2154. { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
  2155. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  2156. { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
  2157. #endif
  2158. { "amdgpu_iomem", &amdgpu_ttm_iomem_fops, TTM_PL_SYSTEM },
  2159. };
  2160. #endif
  2161. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  2162. {
  2163. #if defined(CONFIG_DEBUG_FS)
  2164. unsigned count;
  2165. struct drm_minor *minor = adev->ddev->primary;
  2166. struct dentry *ent, *root = minor->debugfs_root;
  2167. for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
  2168. ent = debugfs_create_file(
  2169. ttm_debugfs_entries[count].name,
  2170. S_IFREG | S_IRUGO, root,
  2171. adev,
  2172. ttm_debugfs_entries[count].fops);
  2173. if (IS_ERR(ent))
  2174. return PTR_ERR(ent);
  2175. if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
  2176. i_size_write(ent->d_inode, adev->gmc.mc_vram_size);
  2177. else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
  2178. i_size_write(ent->d_inode, adev->gmc.gart_size);
  2179. adev->mman.debugfs_entries[count] = ent;
  2180. }
  2181. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  2182. #ifdef CONFIG_SWIOTLB
  2183. if (!(adev->need_swiotlb && swiotlb_nr_tbl()))
  2184. --count;
  2185. #endif
  2186. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  2187. #else
  2188. return 0;
  2189. #endif
  2190. }
  2191. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  2192. {
  2193. #if defined(CONFIG_DEBUG_FS)
  2194. unsigned i;
  2195. for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
  2196. debugfs_remove(adev->mman.debugfs_entries[i]);
  2197. #endif
  2198. }