amdgpu_pm.c 61 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100
  1. /*
  2. * Copyright 2017 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Rafał Miłecki <zajec5@gmail.com>
  23. * Alex Deucher <alexdeucher@gmail.com>
  24. */
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_drv.h"
  28. #include "amdgpu_pm.h"
  29. #include "amdgpu_dpm.h"
  30. #include "amdgpu_display.h"
  31. #include "atom.h"
  32. #include <linux/power_supply.h>
  33. #include <linux/hwmon.h>
  34. #include <linux/hwmon-sysfs.h>
  35. #include <linux/nospec.h>
  36. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
  37. static const struct cg_flag_name clocks[] = {
  38. {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
  39. {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
  40. {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
  41. {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
  42. {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
  43. {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
  44. {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
  45. {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
  46. {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"},
  47. {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"},
  48. {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
  49. {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
  50. {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
  51. {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
  52. {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"},
  53. {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
  54. {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
  55. {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
  56. {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
  57. {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
  58. {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"},
  59. {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"},
  60. {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
  61. {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"},
  62. {0, NULL},
  63. };
  64. void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
  65. {
  66. if (adev->pm.dpm_enabled) {
  67. mutex_lock(&adev->pm.mutex);
  68. if (power_supply_is_system_supplied() > 0)
  69. adev->pm.ac_power = true;
  70. else
  71. adev->pm.ac_power = false;
  72. if (adev->powerplay.pp_funcs->enable_bapm)
  73. amdgpu_dpm_enable_bapm(adev, adev->pm.ac_power);
  74. mutex_unlock(&adev->pm.mutex);
  75. }
  76. }
  77. /**
  78. * DOC: power_dpm_state
  79. *
  80. * The power_dpm_state file is a legacy interface and is only provided for
  81. * backwards compatibility. The amdgpu driver provides a sysfs API for adjusting
  82. * certain power related parameters. The file power_dpm_state is used for this.
  83. * It accepts the following arguments:
  84. *
  85. * - battery
  86. *
  87. * - balanced
  88. *
  89. * - performance
  90. *
  91. * battery
  92. *
  93. * On older GPUs, the vbios provided a special power state for battery
  94. * operation. Selecting battery switched to this state. This is no
  95. * longer provided on newer GPUs so the option does nothing in that case.
  96. *
  97. * balanced
  98. *
  99. * On older GPUs, the vbios provided a special power state for balanced
  100. * operation. Selecting balanced switched to this state. This is no
  101. * longer provided on newer GPUs so the option does nothing in that case.
  102. *
  103. * performance
  104. *
  105. * On older GPUs, the vbios provided a special power state for performance
  106. * operation. Selecting performance switched to this state. This is no
  107. * longer provided on newer GPUs so the option does nothing in that case.
  108. *
  109. */
  110. static ssize_t amdgpu_get_dpm_state(struct device *dev,
  111. struct device_attribute *attr,
  112. char *buf)
  113. {
  114. struct drm_device *ddev = dev_get_drvdata(dev);
  115. struct amdgpu_device *adev = ddev->dev_private;
  116. enum amd_pm_state_type pm;
  117. if (adev->powerplay.pp_funcs->get_current_power_state)
  118. pm = amdgpu_dpm_get_current_power_state(adev);
  119. else
  120. pm = adev->pm.dpm.user_state;
  121. return snprintf(buf, PAGE_SIZE, "%s\n",
  122. (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
  123. (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
  124. }
  125. static ssize_t amdgpu_set_dpm_state(struct device *dev,
  126. struct device_attribute *attr,
  127. const char *buf,
  128. size_t count)
  129. {
  130. struct drm_device *ddev = dev_get_drvdata(dev);
  131. struct amdgpu_device *adev = ddev->dev_private;
  132. enum amd_pm_state_type state;
  133. if (strncmp("battery", buf, strlen("battery")) == 0)
  134. state = POWER_STATE_TYPE_BATTERY;
  135. else if (strncmp("balanced", buf, strlen("balanced")) == 0)
  136. state = POWER_STATE_TYPE_BALANCED;
  137. else if (strncmp("performance", buf, strlen("performance")) == 0)
  138. state = POWER_STATE_TYPE_PERFORMANCE;
  139. else {
  140. count = -EINVAL;
  141. goto fail;
  142. }
  143. if (adev->powerplay.pp_funcs->dispatch_tasks) {
  144. amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_ENABLE_USER_STATE, &state);
  145. } else {
  146. mutex_lock(&adev->pm.mutex);
  147. adev->pm.dpm.user_state = state;
  148. mutex_unlock(&adev->pm.mutex);
  149. /* Can't set dpm state when the card is off */
  150. if (!(adev->flags & AMD_IS_PX) ||
  151. (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
  152. amdgpu_pm_compute_clocks(adev);
  153. }
  154. fail:
  155. return count;
  156. }
  157. /**
  158. * DOC: power_dpm_force_performance_level
  159. *
  160. * The amdgpu driver provides a sysfs API for adjusting certain power
  161. * related parameters. The file power_dpm_force_performance_level is
  162. * used for this. It accepts the following arguments:
  163. *
  164. * - auto
  165. *
  166. * - low
  167. *
  168. * - high
  169. *
  170. * - manual
  171. *
  172. * - profile_standard
  173. *
  174. * - profile_min_sclk
  175. *
  176. * - profile_min_mclk
  177. *
  178. * - profile_peak
  179. *
  180. * auto
  181. *
  182. * When auto is selected, the driver will attempt to dynamically select
  183. * the optimal power profile for current conditions in the driver.
  184. *
  185. * low
  186. *
  187. * When low is selected, the clocks are forced to the lowest power state.
  188. *
  189. * high
  190. *
  191. * When high is selected, the clocks are forced to the highest power state.
  192. *
  193. * manual
  194. *
  195. * When manual is selected, the user can manually adjust which power states
  196. * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk,
  197. * and pp_dpm_pcie files and adjust the power state transition heuristics
  198. * via the pp_power_profile_mode sysfs file.
  199. *
  200. * profile_standard
  201. * profile_min_sclk
  202. * profile_min_mclk
  203. * profile_peak
  204. *
  205. * When the profiling modes are selected, clock and power gating are
  206. * disabled and the clocks are set for different profiling cases. This
  207. * mode is recommended for profiling specific work loads where you do
  208. * not want clock or power gating for clock fluctuation to interfere
  209. * with your results. profile_standard sets the clocks to a fixed clock
  210. * level which varies from asic to asic. profile_min_sclk forces the sclk
  211. * to the lowest level. profile_min_mclk forces the mclk to the lowest level.
  212. * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels.
  213. *
  214. */
  215. static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
  216. struct device_attribute *attr,
  217. char *buf)
  218. {
  219. struct drm_device *ddev = dev_get_drvdata(dev);
  220. struct amdgpu_device *adev = ddev->dev_private;
  221. enum amd_dpm_forced_level level = 0xff;
  222. if ((adev->flags & AMD_IS_PX) &&
  223. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  224. return snprintf(buf, PAGE_SIZE, "off\n");
  225. if (adev->powerplay.pp_funcs->get_performance_level)
  226. level = amdgpu_dpm_get_performance_level(adev);
  227. else
  228. level = adev->pm.dpm.forced_level;
  229. return snprintf(buf, PAGE_SIZE, "%s\n",
  230. (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
  231. (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
  232. (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
  233. (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
  234. (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
  235. (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
  236. (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
  237. (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
  238. "unknown");
  239. }
  240. static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
  241. struct device_attribute *attr,
  242. const char *buf,
  243. size_t count)
  244. {
  245. struct drm_device *ddev = dev_get_drvdata(dev);
  246. struct amdgpu_device *adev = ddev->dev_private;
  247. enum amd_dpm_forced_level level;
  248. enum amd_dpm_forced_level current_level = 0xff;
  249. int ret = 0;
  250. /* Can't force performance level when the card is off */
  251. if ((adev->flags & AMD_IS_PX) &&
  252. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  253. return -EINVAL;
  254. if (adev->powerplay.pp_funcs->get_performance_level)
  255. current_level = amdgpu_dpm_get_performance_level(adev);
  256. if (strncmp("low", buf, strlen("low")) == 0) {
  257. level = AMD_DPM_FORCED_LEVEL_LOW;
  258. } else if (strncmp("high", buf, strlen("high")) == 0) {
  259. level = AMD_DPM_FORCED_LEVEL_HIGH;
  260. } else if (strncmp("auto", buf, strlen("auto")) == 0) {
  261. level = AMD_DPM_FORCED_LEVEL_AUTO;
  262. } else if (strncmp("manual", buf, strlen("manual")) == 0) {
  263. level = AMD_DPM_FORCED_LEVEL_MANUAL;
  264. } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
  265. level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
  266. } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
  267. level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
  268. } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
  269. level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
  270. } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
  271. level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
  272. } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
  273. level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
  274. } else {
  275. count = -EINVAL;
  276. goto fail;
  277. }
  278. if (current_level == level)
  279. return count;
  280. if (adev->powerplay.pp_funcs->force_performance_level) {
  281. mutex_lock(&adev->pm.mutex);
  282. if (adev->pm.dpm.thermal_active) {
  283. count = -EINVAL;
  284. mutex_unlock(&adev->pm.mutex);
  285. goto fail;
  286. }
  287. ret = amdgpu_dpm_force_performance_level(adev, level);
  288. if (ret)
  289. count = -EINVAL;
  290. else
  291. adev->pm.dpm.forced_level = level;
  292. mutex_unlock(&adev->pm.mutex);
  293. }
  294. fail:
  295. return count;
  296. }
  297. static ssize_t amdgpu_get_pp_num_states(struct device *dev,
  298. struct device_attribute *attr,
  299. char *buf)
  300. {
  301. struct drm_device *ddev = dev_get_drvdata(dev);
  302. struct amdgpu_device *adev = ddev->dev_private;
  303. struct pp_states_info data;
  304. int i, buf_len;
  305. if (adev->powerplay.pp_funcs->get_pp_num_states)
  306. amdgpu_dpm_get_pp_num_states(adev, &data);
  307. buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
  308. for (i = 0; i < data.nums; i++)
  309. buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
  310. (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
  311. (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
  312. (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
  313. (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
  314. return buf_len;
  315. }
  316. static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
  317. struct device_attribute *attr,
  318. char *buf)
  319. {
  320. struct drm_device *ddev = dev_get_drvdata(dev);
  321. struct amdgpu_device *adev = ddev->dev_private;
  322. struct pp_states_info data;
  323. enum amd_pm_state_type pm = 0;
  324. int i = 0;
  325. if (adev->powerplay.pp_funcs->get_current_power_state
  326. && adev->powerplay.pp_funcs->get_pp_num_states) {
  327. pm = amdgpu_dpm_get_current_power_state(adev);
  328. amdgpu_dpm_get_pp_num_states(adev, &data);
  329. for (i = 0; i < data.nums; i++) {
  330. if (pm == data.states[i])
  331. break;
  332. }
  333. if (i == data.nums)
  334. i = -EINVAL;
  335. }
  336. return snprintf(buf, PAGE_SIZE, "%d\n", i);
  337. }
  338. static ssize_t amdgpu_get_pp_force_state(struct device *dev,
  339. struct device_attribute *attr,
  340. char *buf)
  341. {
  342. struct drm_device *ddev = dev_get_drvdata(dev);
  343. struct amdgpu_device *adev = ddev->dev_private;
  344. if (adev->pp_force_state_enabled)
  345. return amdgpu_get_pp_cur_state(dev, attr, buf);
  346. else
  347. return snprintf(buf, PAGE_SIZE, "\n");
  348. }
  349. static ssize_t amdgpu_set_pp_force_state(struct device *dev,
  350. struct device_attribute *attr,
  351. const char *buf,
  352. size_t count)
  353. {
  354. struct drm_device *ddev = dev_get_drvdata(dev);
  355. struct amdgpu_device *adev = ddev->dev_private;
  356. enum amd_pm_state_type state = 0;
  357. unsigned long idx;
  358. int ret;
  359. if (strlen(buf) == 1)
  360. adev->pp_force_state_enabled = false;
  361. else if (adev->powerplay.pp_funcs->dispatch_tasks &&
  362. adev->powerplay.pp_funcs->get_pp_num_states) {
  363. struct pp_states_info data;
  364. ret = kstrtoul(buf, 0, &idx);
  365. if (ret || idx >= ARRAY_SIZE(data.states)) {
  366. count = -EINVAL;
  367. goto fail;
  368. }
  369. idx = array_index_nospec(idx, ARRAY_SIZE(data.states));
  370. amdgpu_dpm_get_pp_num_states(adev, &data);
  371. state = data.states[idx];
  372. /* only set user selected power states */
  373. if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
  374. state != POWER_STATE_TYPE_DEFAULT) {
  375. amdgpu_dpm_dispatch_task(adev,
  376. AMD_PP_TASK_ENABLE_USER_STATE, &state);
  377. adev->pp_force_state_enabled = true;
  378. }
  379. }
  380. fail:
  381. return count;
  382. }
  383. /**
  384. * DOC: pp_table
  385. *
  386. * The amdgpu driver provides a sysfs API for uploading new powerplay
  387. * tables. The file pp_table is used for this. Reading the file
  388. * will dump the current power play table. Writing to the file
  389. * will attempt to upload a new powerplay table and re-initialize
  390. * powerplay using that new table.
  391. *
  392. */
  393. static ssize_t amdgpu_get_pp_table(struct device *dev,
  394. struct device_attribute *attr,
  395. char *buf)
  396. {
  397. struct drm_device *ddev = dev_get_drvdata(dev);
  398. struct amdgpu_device *adev = ddev->dev_private;
  399. char *table = NULL;
  400. int size;
  401. if (adev->powerplay.pp_funcs->get_pp_table)
  402. size = amdgpu_dpm_get_pp_table(adev, &table);
  403. else
  404. return 0;
  405. if (size >= PAGE_SIZE)
  406. size = PAGE_SIZE - 1;
  407. memcpy(buf, table, size);
  408. return size;
  409. }
  410. static ssize_t amdgpu_set_pp_table(struct device *dev,
  411. struct device_attribute *attr,
  412. const char *buf,
  413. size_t count)
  414. {
  415. struct drm_device *ddev = dev_get_drvdata(dev);
  416. struct amdgpu_device *adev = ddev->dev_private;
  417. if (adev->powerplay.pp_funcs->set_pp_table)
  418. amdgpu_dpm_set_pp_table(adev, buf, count);
  419. return count;
  420. }
  421. /**
  422. * DOC: pp_od_clk_voltage
  423. *
  424. * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages
  425. * in each power level within a power state. The pp_od_clk_voltage is used for
  426. * this.
  427. *
  428. * < For Vega10 and previous ASICs >
  429. *
  430. * Reading the file will display:
  431. *
  432. * - a list of engine clock levels and voltages labeled OD_SCLK
  433. *
  434. * - a list of memory clock levels and voltages labeled OD_MCLK
  435. *
  436. * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE
  437. *
  438. * To manually adjust these settings, first select manual using
  439. * power_dpm_force_performance_level. Enter a new value for each
  440. * level by writing a string that contains "s/m level clock voltage" to
  441. * the file. E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz
  442. * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at
  443. * 810 mV. When you have edited all of the states as needed, write
  444. * "c" (commit) to the file to commit your changes. If you want to reset to the
  445. * default power levels, write "r" (reset) to the file to reset them.
  446. *
  447. *
  448. * < For Vega20 >
  449. *
  450. * Reading the file will display:
  451. *
  452. * - minimum and maximum engine clock labeled OD_SCLK
  453. *
  454. * - maximum memory clock labeled OD_MCLK
  455. *
  456. * - three <frequency, voltage> points labeled OD_VDDC_CURVE.
  457. * They can be used to calibrate the sclk voltage curve.
  458. *
  459. * - a list of valid ranges for sclk, mclk, and voltage curve points
  460. * labeled OD_RANGE
  461. *
  462. * To manually adjust these settings:
  463. *
  464. * - First select manual using power_dpm_force_performance_level
  465. *
  466. * - For clock frequency setting, enter a new value by writing a
  467. * string that contains "s/m index clock" to the file. The index
  468. * should be 0 if to set minimum clock. And 1 if to set maximum
  469. * clock. E.g., "s 0 500" will update minimum sclk to be 500 MHz.
  470. * "m 1 800" will update maximum mclk to be 800Mhz.
  471. *
  472. * For sclk voltage curve, enter the new values by writing a
  473. * string that contains "vc point clock voltage" to the file. The
  474. * points are indexed by 0, 1 and 2. E.g., "vc 0 300 600" will
  475. * update point1 with clock set as 300Mhz and voltage as
  476. * 600mV. "vc 2 1000 1000" will update point3 with clock set
  477. * as 1000Mhz and voltage 1000mV.
  478. *
  479. * - When you have edited all of the states as needed, write "c" (commit)
  480. * to the file to commit your changes
  481. *
  482. * - If you want to reset to the default power levels, write "r" (reset)
  483. * to the file to reset them
  484. *
  485. */
  486. static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev,
  487. struct device_attribute *attr,
  488. const char *buf,
  489. size_t count)
  490. {
  491. struct drm_device *ddev = dev_get_drvdata(dev);
  492. struct amdgpu_device *adev = ddev->dev_private;
  493. int ret;
  494. uint32_t parameter_size = 0;
  495. long parameter[64];
  496. char buf_cpy[128];
  497. char *tmp_str;
  498. char *sub_str;
  499. const char delimiter[3] = {' ', '\n', '\0'};
  500. uint32_t type;
  501. if (count > 127)
  502. return -EINVAL;
  503. if (*buf == 's')
  504. type = PP_OD_EDIT_SCLK_VDDC_TABLE;
  505. else if (*buf == 'm')
  506. type = PP_OD_EDIT_MCLK_VDDC_TABLE;
  507. else if(*buf == 'r')
  508. type = PP_OD_RESTORE_DEFAULT_TABLE;
  509. else if (*buf == 'c')
  510. type = PP_OD_COMMIT_DPM_TABLE;
  511. else if (!strncmp(buf, "vc", 2))
  512. type = PP_OD_EDIT_VDDC_CURVE;
  513. else
  514. return -EINVAL;
  515. memcpy(buf_cpy, buf, count+1);
  516. tmp_str = buf_cpy;
  517. if (type == PP_OD_EDIT_VDDC_CURVE)
  518. tmp_str++;
  519. while (isspace(*++tmp_str));
  520. while (tmp_str[0]) {
  521. sub_str = strsep(&tmp_str, delimiter);
  522. ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
  523. if (ret)
  524. return -EINVAL;
  525. parameter_size++;
  526. while (isspace(*tmp_str))
  527. tmp_str++;
  528. }
  529. if (adev->powerplay.pp_funcs->odn_edit_dpm_table)
  530. ret = amdgpu_dpm_odn_edit_dpm_table(adev, type,
  531. parameter, parameter_size);
  532. if (ret)
  533. return -EINVAL;
  534. if (type == PP_OD_COMMIT_DPM_TABLE) {
  535. if (adev->powerplay.pp_funcs->dispatch_tasks) {
  536. amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
  537. return count;
  538. } else {
  539. return -EINVAL;
  540. }
  541. }
  542. return count;
  543. }
  544. static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev,
  545. struct device_attribute *attr,
  546. char *buf)
  547. {
  548. struct drm_device *ddev = dev_get_drvdata(dev);
  549. struct amdgpu_device *adev = ddev->dev_private;
  550. uint32_t size = 0;
  551. if (adev->powerplay.pp_funcs->print_clock_levels) {
  552. size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf);
  553. size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf+size);
  554. size += amdgpu_dpm_print_clock_levels(adev, OD_VDDC_CURVE, buf+size);
  555. size += amdgpu_dpm_print_clock_levels(adev, OD_RANGE, buf+size);
  556. return size;
  557. } else {
  558. return snprintf(buf, PAGE_SIZE, "\n");
  559. }
  560. }
  561. /**
  562. * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_pcie
  563. *
  564. * The amdgpu driver provides a sysfs API for adjusting what power levels
  565. * are enabled for a given power state. The files pp_dpm_sclk, pp_dpm_mclk,
  566. * and pp_dpm_pcie are used for this.
  567. *
  568. * Reading back the files will show you the available power levels within
  569. * the power state and the clock information for those levels.
  570. *
  571. * To manually adjust these states, first select manual using
  572. * power_dpm_force_performance_level.
  573. * Secondly,Enter a new value for each level by inputing a string that
  574. * contains " echo xx xx xx > pp_dpm_sclk/mclk/pcie"
  575. * E.g., echo 4 5 6 to > pp_dpm_sclk will enable sclk levels 4, 5, and 6.
  576. */
  577. static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
  578. struct device_attribute *attr,
  579. char *buf)
  580. {
  581. struct drm_device *ddev = dev_get_drvdata(dev);
  582. struct amdgpu_device *adev = ddev->dev_private;
  583. if (adev->powerplay.pp_funcs->print_clock_levels)
  584. return amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
  585. else
  586. return snprintf(buf, PAGE_SIZE, "\n");
  587. }
  588. /*
  589. * Worst case: 32 bits individually specified, in octal at 12 characters
  590. * per line (+1 for \n).
  591. */
  592. #define AMDGPU_MASK_BUF_MAX (32 * 13)
  593. static ssize_t amdgpu_read_mask(const char *buf, size_t count, uint32_t *mask)
  594. {
  595. int ret;
  596. long level;
  597. char *sub_str = NULL;
  598. char *tmp;
  599. char buf_cpy[AMDGPU_MASK_BUF_MAX + 1];
  600. const char delimiter[3] = {' ', '\n', '\0'};
  601. size_t bytes;
  602. *mask = 0;
  603. bytes = min(count, sizeof(buf_cpy) - 1);
  604. memcpy(buf_cpy, buf, bytes);
  605. buf_cpy[bytes] = '\0';
  606. tmp = buf_cpy;
  607. while (tmp[0]) {
  608. sub_str = strsep(&tmp, delimiter);
  609. if (strlen(sub_str)) {
  610. ret = kstrtol(sub_str, 0, &level);
  611. if (ret)
  612. return -EINVAL;
  613. *mask |= 1 << level;
  614. } else
  615. break;
  616. }
  617. return 0;
  618. }
  619. static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
  620. struct device_attribute *attr,
  621. const char *buf,
  622. size_t count)
  623. {
  624. struct drm_device *ddev = dev_get_drvdata(dev);
  625. struct amdgpu_device *adev = ddev->dev_private;
  626. int ret;
  627. uint32_t mask = 0;
  628. ret = amdgpu_read_mask(buf, count, &mask);
  629. if (ret)
  630. return ret;
  631. if (adev->powerplay.pp_funcs->force_clock_level)
  632. amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
  633. return count;
  634. }
  635. static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
  636. struct device_attribute *attr,
  637. char *buf)
  638. {
  639. struct drm_device *ddev = dev_get_drvdata(dev);
  640. struct amdgpu_device *adev = ddev->dev_private;
  641. if (adev->powerplay.pp_funcs->print_clock_levels)
  642. return amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
  643. else
  644. return snprintf(buf, PAGE_SIZE, "\n");
  645. }
  646. static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
  647. struct device_attribute *attr,
  648. const char *buf,
  649. size_t count)
  650. {
  651. struct drm_device *ddev = dev_get_drvdata(dev);
  652. struct amdgpu_device *adev = ddev->dev_private;
  653. int ret;
  654. uint32_t mask = 0;
  655. ret = amdgpu_read_mask(buf, count, &mask);
  656. if (ret)
  657. return ret;
  658. if (adev->powerplay.pp_funcs->force_clock_level)
  659. amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
  660. return count;
  661. }
  662. static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
  663. struct device_attribute *attr,
  664. char *buf)
  665. {
  666. struct drm_device *ddev = dev_get_drvdata(dev);
  667. struct amdgpu_device *adev = ddev->dev_private;
  668. if (adev->powerplay.pp_funcs->print_clock_levels)
  669. return amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
  670. else
  671. return snprintf(buf, PAGE_SIZE, "\n");
  672. }
  673. static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
  674. struct device_attribute *attr,
  675. const char *buf,
  676. size_t count)
  677. {
  678. struct drm_device *ddev = dev_get_drvdata(dev);
  679. struct amdgpu_device *adev = ddev->dev_private;
  680. int ret;
  681. uint32_t mask = 0;
  682. ret = amdgpu_read_mask(buf, count, &mask);
  683. if (ret)
  684. return ret;
  685. if (adev->powerplay.pp_funcs->force_clock_level)
  686. amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
  687. return count;
  688. }
  689. static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
  690. struct device_attribute *attr,
  691. char *buf)
  692. {
  693. struct drm_device *ddev = dev_get_drvdata(dev);
  694. struct amdgpu_device *adev = ddev->dev_private;
  695. uint32_t value = 0;
  696. if (adev->powerplay.pp_funcs->get_sclk_od)
  697. value = amdgpu_dpm_get_sclk_od(adev);
  698. return snprintf(buf, PAGE_SIZE, "%d\n", value);
  699. }
  700. static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
  701. struct device_attribute *attr,
  702. const char *buf,
  703. size_t count)
  704. {
  705. struct drm_device *ddev = dev_get_drvdata(dev);
  706. struct amdgpu_device *adev = ddev->dev_private;
  707. int ret;
  708. long int value;
  709. ret = kstrtol(buf, 0, &value);
  710. if (ret) {
  711. count = -EINVAL;
  712. goto fail;
  713. }
  714. if (adev->powerplay.pp_funcs->set_sclk_od)
  715. amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
  716. if (adev->powerplay.pp_funcs->dispatch_tasks) {
  717. amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
  718. } else {
  719. adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
  720. amdgpu_pm_compute_clocks(adev);
  721. }
  722. fail:
  723. return count;
  724. }
  725. static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
  726. struct device_attribute *attr,
  727. char *buf)
  728. {
  729. struct drm_device *ddev = dev_get_drvdata(dev);
  730. struct amdgpu_device *adev = ddev->dev_private;
  731. uint32_t value = 0;
  732. if (adev->powerplay.pp_funcs->get_mclk_od)
  733. value = amdgpu_dpm_get_mclk_od(adev);
  734. return snprintf(buf, PAGE_SIZE, "%d\n", value);
  735. }
  736. static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
  737. struct device_attribute *attr,
  738. const char *buf,
  739. size_t count)
  740. {
  741. struct drm_device *ddev = dev_get_drvdata(dev);
  742. struct amdgpu_device *adev = ddev->dev_private;
  743. int ret;
  744. long int value;
  745. ret = kstrtol(buf, 0, &value);
  746. if (ret) {
  747. count = -EINVAL;
  748. goto fail;
  749. }
  750. if (adev->powerplay.pp_funcs->set_mclk_od)
  751. amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
  752. if (adev->powerplay.pp_funcs->dispatch_tasks) {
  753. amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
  754. } else {
  755. adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
  756. amdgpu_pm_compute_clocks(adev);
  757. }
  758. fail:
  759. return count;
  760. }
  761. /**
  762. * DOC: pp_power_profile_mode
  763. *
  764. * The amdgpu driver provides a sysfs API for adjusting the heuristics
  765. * related to switching between power levels in a power state. The file
  766. * pp_power_profile_mode is used for this.
  767. *
  768. * Reading this file outputs a list of all of the predefined power profiles
  769. * and the relevant heuristics settings for that profile.
  770. *
  771. * To select a profile or create a custom profile, first select manual using
  772. * power_dpm_force_performance_level. Writing the number of a predefined
  773. * profile to pp_power_profile_mode will enable those heuristics. To
  774. * create a custom set of heuristics, write a string of numbers to the file
  775. * starting with the number of the custom profile along with a setting
  776. * for each heuristic parameter. Due to differences across asic families
  777. * the heuristic parameters vary from family to family.
  778. *
  779. */
  780. static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev,
  781. struct device_attribute *attr,
  782. char *buf)
  783. {
  784. struct drm_device *ddev = dev_get_drvdata(dev);
  785. struct amdgpu_device *adev = ddev->dev_private;
  786. if (adev->powerplay.pp_funcs->get_power_profile_mode)
  787. return amdgpu_dpm_get_power_profile_mode(adev, buf);
  788. return snprintf(buf, PAGE_SIZE, "\n");
  789. }
  790. static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev,
  791. struct device_attribute *attr,
  792. const char *buf,
  793. size_t count)
  794. {
  795. int ret = 0xff;
  796. struct drm_device *ddev = dev_get_drvdata(dev);
  797. struct amdgpu_device *adev = ddev->dev_private;
  798. uint32_t parameter_size = 0;
  799. long parameter[64];
  800. char *sub_str, buf_cpy[128];
  801. char *tmp_str;
  802. uint32_t i = 0;
  803. char tmp[2];
  804. long int profile_mode = 0;
  805. const char delimiter[3] = {' ', '\n', '\0'};
  806. tmp[0] = *(buf);
  807. tmp[1] = '\0';
  808. ret = kstrtol(tmp, 0, &profile_mode);
  809. if (ret)
  810. goto fail;
  811. if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) {
  812. if (count < 2 || count > 127)
  813. return -EINVAL;
  814. while (isspace(*++buf))
  815. i++;
  816. memcpy(buf_cpy, buf, count-i);
  817. tmp_str = buf_cpy;
  818. while (tmp_str[0]) {
  819. sub_str = strsep(&tmp_str, delimiter);
  820. ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
  821. if (ret) {
  822. count = -EINVAL;
  823. goto fail;
  824. }
  825. parameter_size++;
  826. while (isspace(*tmp_str))
  827. tmp_str++;
  828. }
  829. }
  830. parameter[parameter_size] = profile_mode;
  831. if (adev->powerplay.pp_funcs->set_power_profile_mode)
  832. ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size);
  833. if (!ret)
  834. return count;
  835. fail:
  836. return -EINVAL;
  837. }
  838. /**
  839. * DOC: busy_percent
  840. *
  841. * The amdgpu driver provides a sysfs API for reading how busy the GPU
  842. * is as a percentage. The file gpu_busy_percent is used for this.
  843. * The SMU firmware computes a percentage of load based on the
  844. * aggregate activity level in the IP cores.
  845. */
  846. static ssize_t amdgpu_get_busy_percent(struct device *dev,
  847. struct device_attribute *attr,
  848. char *buf)
  849. {
  850. struct drm_device *ddev = dev_get_drvdata(dev);
  851. struct amdgpu_device *adev = ddev->dev_private;
  852. int r, value, size = sizeof(value);
  853. /* sanity check PP is enabled */
  854. if (!(adev->powerplay.pp_funcs &&
  855. adev->powerplay.pp_funcs->read_sensor))
  856. return -EINVAL;
  857. /* read the IP busy sensor */
  858. r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD,
  859. (void *)&value, &size);
  860. if (r)
  861. return r;
  862. return snprintf(buf, PAGE_SIZE, "%d\n", value);
  863. }
  864. static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
  865. static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
  866. amdgpu_get_dpm_forced_performance_level,
  867. amdgpu_set_dpm_forced_performance_level);
  868. static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
  869. static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
  870. static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
  871. amdgpu_get_pp_force_state,
  872. amdgpu_set_pp_force_state);
  873. static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
  874. amdgpu_get_pp_table,
  875. amdgpu_set_pp_table);
  876. static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
  877. amdgpu_get_pp_dpm_sclk,
  878. amdgpu_set_pp_dpm_sclk);
  879. static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
  880. amdgpu_get_pp_dpm_mclk,
  881. amdgpu_set_pp_dpm_mclk);
  882. static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
  883. amdgpu_get_pp_dpm_pcie,
  884. amdgpu_set_pp_dpm_pcie);
  885. static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
  886. amdgpu_get_pp_sclk_od,
  887. amdgpu_set_pp_sclk_od);
  888. static DEVICE_ATTR(pp_mclk_od, S_IRUGO | S_IWUSR,
  889. amdgpu_get_pp_mclk_od,
  890. amdgpu_set_pp_mclk_od);
  891. static DEVICE_ATTR(pp_power_profile_mode, S_IRUGO | S_IWUSR,
  892. amdgpu_get_pp_power_profile_mode,
  893. amdgpu_set_pp_power_profile_mode);
  894. static DEVICE_ATTR(pp_od_clk_voltage, S_IRUGO | S_IWUSR,
  895. amdgpu_get_pp_od_clk_voltage,
  896. amdgpu_set_pp_od_clk_voltage);
  897. static DEVICE_ATTR(gpu_busy_percent, S_IRUGO,
  898. amdgpu_get_busy_percent, NULL);
  899. static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
  900. struct device_attribute *attr,
  901. char *buf)
  902. {
  903. struct amdgpu_device *adev = dev_get_drvdata(dev);
  904. struct drm_device *ddev = adev->ddev;
  905. int r, temp, size = sizeof(temp);
  906. /* Can't get temperature when the card is off */
  907. if ((adev->flags & AMD_IS_PX) &&
  908. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  909. return -EINVAL;
  910. /* sanity check PP is enabled */
  911. if (!(adev->powerplay.pp_funcs &&
  912. adev->powerplay.pp_funcs->read_sensor))
  913. return -EINVAL;
  914. /* get the temperature */
  915. r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP,
  916. (void *)&temp, &size);
  917. if (r)
  918. return r;
  919. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  920. }
  921. static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
  922. struct device_attribute *attr,
  923. char *buf)
  924. {
  925. struct amdgpu_device *adev = dev_get_drvdata(dev);
  926. int hyst = to_sensor_dev_attr(attr)->index;
  927. int temp;
  928. if (hyst)
  929. temp = adev->pm.dpm.thermal.min_temp;
  930. else
  931. temp = adev->pm.dpm.thermal.max_temp;
  932. return snprintf(buf, PAGE_SIZE, "%d\n", temp);
  933. }
  934. static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
  935. struct device_attribute *attr,
  936. char *buf)
  937. {
  938. struct amdgpu_device *adev = dev_get_drvdata(dev);
  939. u32 pwm_mode = 0;
  940. if (!adev->powerplay.pp_funcs->get_fan_control_mode)
  941. return -EINVAL;
  942. pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
  943. return sprintf(buf, "%i\n", pwm_mode);
  944. }
  945. static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
  946. struct device_attribute *attr,
  947. const char *buf,
  948. size_t count)
  949. {
  950. struct amdgpu_device *adev = dev_get_drvdata(dev);
  951. int err;
  952. int value;
  953. /* Can't adjust fan when the card is off */
  954. if ((adev->flags & AMD_IS_PX) &&
  955. (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  956. return -EINVAL;
  957. if (!adev->powerplay.pp_funcs->set_fan_control_mode)
  958. return -EINVAL;
  959. err = kstrtoint(buf, 10, &value);
  960. if (err)
  961. return err;
  962. amdgpu_dpm_set_fan_control_mode(adev, value);
  963. return count;
  964. }
  965. static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
  966. struct device_attribute *attr,
  967. char *buf)
  968. {
  969. return sprintf(buf, "%i\n", 0);
  970. }
  971. static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
  972. struct device_attribute *attr,
  973. char *buf)
  974. {
  975. return sprintf(buf, "%i\n", 255);
  976. }
  977. static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
  978. struct device_attribute *attr,
  979. const char *buf, size_t count)
  980. {
  981. struct amdgpu_device *adev = dev_get_drvdata(dev);
  982. int err;
  983. u32 value;
  984. /* Can't adjust fan when the card is off */
  985. if ((adev->flags & AMD_IS_PX) &&
  986. (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  987. return -EINVAL;
  988. err = kstrtou32(buf, 10, &value);
  989. if (err)
  990. return err;
  991. value = (value * 100) / 255;
  992. if (adev->powerplay.pp_funcs->set_fan_speed_percent) {
  993. err = amdgpu_dpm_set_fan_speed_percent(adev, value);
  994. if (err)
  995. return err;
  996. }
  997. return count;
  998. }
  999. static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
  1000. struct device_attribute *attr,
  1001. char *buf)
  1002. {
  1003. struct amdgpu_device *adev = dev_get_drvdata(dev);
  1004. int err;
  1005. u32 speed = 0;
  1006. /* Can't adjust fan when the card is off */
  1007. if ((adev->flags & AMD_IS_PX) &&
  1008. (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  1009. return -EINVAL;
  1010. if (adev->powerplay.pp_funcs->get_fan_speed_percent) {
  1011. err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
  1012. if (err)
  1013. return err;
  1014. }
  1015. speed = (speed * 255) / 100;
  1016. return sprintf(buf, "%i\n", speed);
  1017. }
  1018. static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
  1019. struct device_attribute *attr,
  1020. char *buf)
  1021. {
  1022. struct amdgpu_device *adev = dev_get_drvdata(dev);
  1023. int err;
  1024. u32 speed = 0;
  1025. /* Can't adjust fan when the card is off */
  1026. if ((adev->flags & AMD_IS_PX) &&
  1027. (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  1028. return -EINVAL;
  1029. if (adev->powerplay.pp_funcs->get_fan_speed_rpm) {
  1030. err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
  1031. if (err)
  1032. return err;
  1033. }
  1034. return sprintf(buf, "%i\n", speed);
  1035. }
  1036. static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev,
  1037. struct device_attribute *attr,
  1038. char *buf)
  1039. {
  1040. struct amdgpu_device *adev = dev_get_drvdata(dev);
  1041. struct drm_device *ddev = adev->ddev;
  1042. u32 vddgfx;
  1043. int r, size = sizeof(vddgfx);
  1044. /* Can't get voltage when the card is off */
  1045. if ((adev->flags & AMD_IS_PX) &&
  1046. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  1047. return -EINVAL;
  1048. /* sanity check PP is enabled */
  1049. if (!(adev->powerplay.pp_funcs &&
  1050. adev->powerplay.pp_funcs->read_sensor))
  1051. return -EINVAL;
  1052. /* get the voltage */
  1053. r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX,
  1054. (void *)&vddgfx, &size);
  1055. if (r)
  1056. return r;
  1057. return snprintf(buf, PAGE_SIZE, "%d\n", vddgfx);
  1058. }
  1059. static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev,
  1060. struct device_attribute *attr,
  1061. char *buf)
  1062. {
  1063. return snprintf(buf, PAGE_SIZE, "vddgfx\n");
  1064. }
  1065. static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev,
  1066. struct device_attribute *attr,
  1067. char *buf)
  1068. {
  1069. struct amdgpu_device *adev = dev_get_drvdata(dev);
  1070. struct drm_device *ddev = adev->ddev;
  1071. u32 vddnb;
  1072. int r, size = sizeof(vddnb);
  1073. /* only APUs have vddnb */
  1074. if (!(adev->flags & AMD_IS_APU))
  1075. return -EINVAL;
  1076. /* Can't get voltage when the card is off */
  1077. if ((adev->flags & AMD_IS_PX) &&
  1078. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  1079. return -EINVAL;
  1080. /* sanity check PP is enabled */
  1081. if (!(adev->powerplay.pp_funcs &&
  1082. adev->powerplay.pp_funcs->read_sensor))
  1083. return -EINVAL;
  1084. /* get the voltage */
  1085. r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB,
  1086. (void *)&vddnb, &size);
  1087. if (r)
  1088. return r;
  1089. return snprintf(buf, PAGE_SIZE, "%d\n", vddnb);
  1090. }
  1091. static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev,
  1092. struct device_attribute *attr,
  1093. char *buf)
  1094. {
  1095. return snprintf(buf, PAGE_SIZE, "vddnb\n");
  1096. }
  1097. static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev,
  1098. struct device_attribute *attr,
  1099. char *buf)
  1100. {
  1101. struct amdgpu_device *adev = dev_get_drvdata(dev);
  1102. struct drm_device *ddev = adev->ddev;
  1103. u32 query = 0;
  1104. int r, size = sizeof(u32);
  1105. unsigned uw;
  1106. /* Can't get power when the card is off */
  1107. if ((adev->flags & AMD_IS_PX) &&
  1108. (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
  1109. return -EINVAL;
  1110. /* sanity check PP is enabled */
  1111. if (!(adev->powerplay.pp_funcs &&
  1112. adev->powerplay.pp_funcs->read_sensor))
  1113. return -EINVAL;
  1114. /* get the voltage */
  1115. r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER,
  1116. (void *)&query, &size);
  1117. if (r)
  1118. return r;
  1119. /* convert to microwatts */
  1120. uw = (query >> 8) * 1000000 + (query & 0xff) * 1000;
  1121. return snprintf(buf, PAGE_SIZE, "%u\n", uw);
  1122. }
  1123. static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev,
  1124. struct device_attribute *attr,
  1125. char *buf)
  1126. {
  1127. return sprintf(buf, "%i\n", 0);
  1128. }
  1129. static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev,
  1130. struct device_attribute *attr,
  1131. char *buf)
  1132. {
  1133. struct amdgpu_device *adev = dev_get_drvdata(dev);
  1134. uint32_t limit = 0;
  1135. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_power_limit) {
  1136. adev->powerplay.pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, true);
  1137. return snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
  1138. } else {
  1139. return snprintf(buf, PAGE_SIZE, "\n");
  1140. }
  1141. }
  1142. static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev,
  1143. struct device_attribute *attr,
  1144. char *buf)
  1145. {
  1146. struct amdgpu_device *adev = dev_get_drvdata(dev);
  1147. uint32_t limit = 0;
  1148. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_power_limit) {
  1149. adev->powerplay.pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, false);
  1150. return snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
  1151. } else {
  1152. return snprintf(buf, PAGE_SIZE, "\n");
  1153. }
  1154. }
  1155. static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev,
  1156. struct device_attribute *attr,
  1157. const char *buf,
  1158. size_t count)
  1159. {
  1160. struct amdgpu_device *adev = dev_get_drvdata(dev);
  1161. int err;
  1162. u32 value;
  1163. err = kstrtou32(buf, 10, &value);
  1164. if (err)
  1165. return err;
  1166. value = value / 1000000; /* convert to Watt */
  1167. if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->set_power_limit) {
  1168. err = adev->powerplay.pp_funcs->set_power_limit(adev->powerplay.pp_handle, value);
  1169. if (err)
  1170. return err;
  1171. } else {
  1172. return -EINVAL;
  1173. }
  1174. return count;
  1175. }
  1176. /**
  1177. * DOC: hwmon
  1178. *
  1179. * The amdgpu driver exposes the following sensor interfaces:
  1180. *
  1181. * - GPU temperature (via the on-die sensor)
  1182. *
  1183. * - GPU voltage
  1184. *
  1185. * - Northbridge voltage (APUs only)
  1186. *
  1187. * - GPU power
  1188. *
  1189. * - GPU fan
  1190. *
  1191. * hwmon interfaces for GPU temperature:
  1192. *
  1193. * - temp1_input: the on die GPU temperature in millidegrees Celsius
  1194. *
  1195. * - temp1_crit: temperature critical max value in millidegrees Celsius
  1196. *
  1197. * - temp1_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius
  1198. *
  1199. * hwmon interfaces for GPU voltage:
  1200. *
  1201. * - in0_input: the voltage on the GPU in millivolts
  1202. *
  1203. * - in1_input: the voltage on the Northbridge in millivolts
  1204. *
  1205. * hwmon interfaces for GPU power:
  1206. *
  1207. * - power1_average: average power used by the GPU in microWatts
  1208. *
  1209. * - power1_cap_min: minimum cap supported in microWatts
  1210. *
  1211. * - power1_cap_max: maximum cap supported in microWatts
  1212. *
  1213. * - power1_cap: selected power cap in microWatts
  1214. *
  1215. * hwmon interfaces for GPU fan:
  1216. *
  1217. * - pwm1: pulse width modulation fan level (0-255)
  1218. *
  1219. * - pwm1_enable: pulse width modulation fan control method (0: no fan speed control, 1: manual fan speed control using pwm interface, 2: automatic fan speed control)
  1220. *
  1221. * - pwm1_min: pulse width modulation fan control minimum level (0)
  1222. *
  1223. * - pwm1_max: pulse width modulation fan control maximum level (255)
  1224. *
  1225. * - fan1_input: fan speed in RPM
  1226. *
  1227. * You can use hwmon tools like sensors to view this information on your system.
  1228. *
  1229. */
  1230. static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
  1231. static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
  1232. static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
  1233. static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
  1234. static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
  1235. static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
  1236. static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
  1237. static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
  1238. static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0);
  1239. static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0);
  1240. static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0);
  1241. static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0);
  1242. static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0);
  1243. static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0);
  1244. static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0);
  1245. static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0);
  1246. static struct attribute *hwmon_attributes[] = {
  1247. &sensor_dev_attr_temp1_input.dev_attr.attr,
  1248. &sensor_dev_attr_temp1_crit.dev_attr.attr,
  1249. &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
  1250. &sensor_dev_attr_pwm1.dev_attr.attr,
  1251. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  1252. &sensor_dev_attr_pwm1_min.dev_attr.attr,
  1253. &sensor_dev_attr_pwm1_max.dev_attr.attr,
  1254. &sensor_dev_attr_fan1_input.dev_attr.attr,
  1255. &sensor_dev_attr_in0_input.dev_attr.attr,
  1256. &sensor_dev_attr_in0_label.dev_attr.attr,
  1257. &sensor_dev_attr_in1_input.dev_attr.attr,
  1258. &sensor_dev_attr_in1_label.dev_attr.attr,
  1259. &sensor_dev_attr_power1_average.dev_attr.attr,
  1260. &sensor_dev_attr_power1_cap_max.dev_attr.attr,
  1261. &sensor_dev_attr_power1_cap_min.dev_attr.attr,
  1262. &sensor_dev_attr_power1_cap.dev_attr.attr,
  1263. NULL
  1264. };
  1265. static umode_t hwmon_attributes_visible(struct kobject *kobj,
  1266. struct attribute *attr, int index)
  1267. {
  1268. struct device *dev = kobj_to_dev(kobj);
  1269. struct amdgpu_device *adev = dev_get_drvdata(dev);
  1270. umode_t effective_mode = attr->mode;
  1271. /* Skip fan attributes if fan is not present */
  1272. if (adev->pm.no_fan && (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  1273. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  1274. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  1275. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
  1276. attr == &sensor_dev_attr_fan1_input.dev_attr.attr))
  1277. return 0;
  1278. /* Skip limit attributes if DPM is not enabled */
  1279. if (!adev->pm.dpm_enabled &&
  1280. (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
  1281. attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
  1282. attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
  1283. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
  1284. attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  1285. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  1286. return 0;
  1287. /* mask fan attributes if we have no bindings for this asic to expose */
  1288. if ((!adev->powerplay.pp_funcs->get_fan_speed_percent &&
  1289. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
  1290. (!adev->powerplay.pp_funcs->get_fan_control_mode &&
  1291. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
  1292. effective_mode &= ~S_IRUGO;
  1293. if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
  1294. attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
  1295. (!adev->powerplay.pp_funcs->set_fan_control_mode &&
  1296. attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
  1297. effective_mode &= ~S_IWUSR;
  1298. if ((adev->flags & AMD_IS_APU) &&
  1299. (attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr ||
  1300. attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr||
  1301. attr == &sensor_dev_attr_power1_cap.dev_attr.attr))
  1302. return 0;
  1303. /* hide max/min values if we can't both query and manage the fan */
  1304. if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
  1305. !adev->powerplay.pp_funcs->get_fan_speed_percent) &&
  1306. (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
  1307. attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
  1308. return 0;
  1309. /* only APUs have vddnb */
  1310. if (!(adev->flags & AMD_IS_APU) &&
  1311. (attr == &sensor_dev_attr_in1_input.dev_attr.attr ||
  1312. attr == &sensor_dev_attr_in1_label.dev_attr.attr))
  1313. return 0;
  1314. return effective_mode;
  1315. }
  1316. static const struct attribute_group hwmon_attrgroup = {
  1317. .attrs = hwmon_attributes,
  1318. .is_visible = hwmon_attributes_visible,
  1319. };
  1320. static const struct attribute_group *hwmon_groups[] = {
  1321. &hwmon_attrgroup,
  1322. NULL
  1323. };
  1324. void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
  1325. {
  1326. struct amdgpu_device *adev =
  1327. container_of(work, struct amdgpu_device,
  1328. pm.dpm.thermal.work);
  1329. /* switch to the thermal state */
  1330. enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
  1331. int temp, size = sizeof(temp);
  1332. if (!adev->pm.dpm_enabled)
  1333. return;
  1334. if (adev->powerplay.pp_funcs &&
  1335. adev->powerplay.pp_funcs->read_sensor &&
  1336. !amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP,
  1337. (void *)&temp, &size)) {
  1338. if (temp < adev->pm.dpm.thermal.min_temp)
  1339. /* switch back the user state */
  1340. dpm_state = adev->pm.dpm.user_state;
  1341. } else {
  1342. if (adev->pm.dpm.thermal.high_to_low)
  1343. /* switch back the user state */
  1344. dpm_state = adev->pm.dpm.user_state;
  1345. }
  1346. mutex_lock(&adev->pm.mutex);
  1347. if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
  1348. adev->pm.dpm.thermal_active = true;
  1349. else
  1350. adev->pm.dpm.thermal_active = false;
  1351. adev->pm.dpm.state = dpm_state;
  1352. mutex_unlock(&adev->pm.mutex);
  1353. amdgpu_pm_compute_clocks(adev);
  1354. }
  1355. static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
  1356. enum amd_pm_state_type dpm_state)
  1357. {
  1358. int i;
  1359. struct amdgpu_ps *ps;
  1360. u32 ui_class;
  1361. bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
  1362. true : false;
  1363. /* check if the vblank period is too short to adjust the mclk */
  1364. if (single_display && adev->powerplay.pp_funcs->vblank_too_short) {
  1365. if (amdgpu_dpm_vblank_too_short(adev))
  1366. single_display = false;
  1367. }
  1368. /* certain older asics have a separare 3D performance state,
  1369. * so try that first if the user selected performance
  1370. */
  1371. if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
  1372. dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
  1373. /* balanced states don't exist at the moment */
  1374. if (dpm_state == POWER_STATE_TYPE_BALANCED)
  1375. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  1376. restart_search:
  1377. /* Pick the best power state based on current conditions */
  1378. for (i = 0; i < adev->pm.dpm.num_ps; i++) {
  1379. ps = &adev->pm.dpm.ps[i];
  1380. ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
  1381. switch (dpm_state) {
  1382. /* user states */
  1383. case POWER_STATE_TYPE_BATTERY:
  1384. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
  1385. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  1386. if (single_display)
  1387. return ps;
  1388. } else
  1389. return ps;
  1390. }
  1391. break;
  1392. case POWER_STATE_TYPE_BALANCED:
  1393. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
  1394. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  1395. if (single_display)
  1396. return ps;
  1397. } else
  1398. return ps;
  1399. }
  1400. break;
  1401. case POWER_STATE_TYPE_PERFORMANCE:
  1402. if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  1403. if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
  1404. if (single_display)
  1405. return ps;
  1406. } else
  1407. return ps;
  1408. }
  1409. break;
  1410. /* internal states */
  1411. case POWER_STATE_TYPE_INTERNAL_UVD:
  1412. if (adev->pm.dpm.uvd_ps)
  1413. return adev->pm.dpm.uvd_ps;
  1414. else
  1415. break;
  1416. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  1417. if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  1418. return ps;
  1419. break;
  1420. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  1421. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  1422. return ps;
  1423. break;
  1424. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  1425. if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  1426. return ps;
  1427. break;
  1428. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  1429. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  1430. return ps;
  1431. break;
  1432. case POWER_STATE_TYPE_INTERNAL_BOOT:
  1433. return adev->pm.dpm.boot_ps;
  1434. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  1435. if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
  1436. return ps;
  1437. break;
  1438. case POWER_STATE_TYPE_INTERNAL_ACPI:
  1439. if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
  1440. return ps;
  1441. break;
  1442. case POWER_STATE_TYPE_INTERNAL_ULV:
  1443. if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
  1444. return ps;
  1445. break;
  1446. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  1447. if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
  1448. return ps;
  1449. break;
  1450. default:
  1451. break;
  1452. }
  1453. }
  1454. /* use a fallback state if we didn't match */
  1455. switch (dpm_state) {
  1456. case POWER_STATE_TYPE_INTERNAL_UVD_SD:
  1457. dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
  1458. goto restart_search;
  1459. case POWER_STATE_TYPE_INTERNAL_UVD_HD:
  1460. case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
  1461. case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
  1462. if (adev->pm.dpm.uvd_ps) {
  1463. return adev->pm.dpm.uvd_ps;
  1464. } else {
  1465. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  1466. goto restart_search;
  1467. }
  1468. case POWER_STATE_TYPE_INTERNAL_THERMAL:
  1469. dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
  1470. goto restart_search;
  1471. case POWER_STATE_TYPE_INTERNAL_ACPI:
  1472. dpm_state = POWER_STATE_TYPE_BATTERY;
  1473. goto restart_search;
  1474. case POWER_STATE_TYPE_BATTERY:
  1475. case POWER_STATE_TYPE_BALANCED:
  1476. case POWER_STATE_TYPE_INTERNAL_3DPERF:
  1477. dpm_state = POWER_STATE_TYPE_PERFORMANCE;
  1478. goto restart_search;
  1479. default:
  1480. break;
  1481. }
  1482. return NULL;
  1483. }
  1484. static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
  1485. {
  1486. struct amdgpu_ps *ps;
  1487. enum amd_pm_state_type dpm_state;
  1488. int ret;
  1489. bool equal = false;
  1490. /* if dpm init failed */
  1491. if (!adev->pm.dpm_enabled)
  1492. return;
  1493. if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
  1494. /* add other state override checks here */
  1495. if ((!adev->pm.dpm.thermal_active) &&
  1496. (!adev->pm.dpm.uvd_active))
  1497. adev->pm.dpm.state = adev->pm.dpm.user_state;
  1498. }
  1499. dpm_state = adev->pm.dpm.state;
  1500. ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
  1501. if (ps)
  1502. adev->pm.dpm.requested_ps = ps;
  1503. else
  1504. return;
  1505. if (amdgpu_dpm == 1 && adev->powerplay.pp_funcs->print_power_state) {
  1506. printk("switching from power state:\n");
  1507. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
  1508. printk("switching to power state:\n");
  1509. amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
  1510. }
  1511. /* update whether vce is active */
  1512. ps->vce_active = adev->pm.dpm.vce_active;
  1513. if (adev->powerplay.pp_funcs->display_configuration_changed)
  1514. amdgpu_dpm_display_configuration_changed(adev);
  1515. ret = amdgpu_dpm_pre_set_power_state(adev);
  1516. if (ret)
  1517. return;
  1518. if (adev->powerplay.pp_funcs->check_state_equal) {
  1519. if (0 != amdgpu_dpm_check_state_equal(adev, adev->pm.dpm.current_ps, adev->pm.dpm.requested_ps, &equal))
  1520. equal = false;
  1521. }
  1522. if (equal)
  1523. return;
  1524. amdgpu_dpm_set_power_state(adev);
  1525. amdgpu_dpm_post_set_power_state(adev);
  1526. adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
  1527. adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
  1528. if (adev->powerplay.pp_funcs->force_performance_level) {
  1529. if (adev->pm.dpm.thermal_active) {
  1530. enum amd_dpm_forced_level level = adev->pm.dpm.forced_level;
  1531. /* force low perf level for thermal */
  1532. amdgpu_dpm_force_performance_level(adev, AMD_DPM_FORCED_LEVEL_LOW);
  1533. /* save the user's level */
  1534. adev->pm.dpm.forced_level = level;
  1535. } else {
  1536. /* otherwise, user selected level */
  1537. amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
  1538. }
  1539. }
  1540. }
  1541. void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
  1542. {
  1543. if (adev->powerplay.pp_funcs->set_powergating_by_smu) {
  1544. /* enable/disable UVD */
  1545. mutex_lock(&adev->pm.mutex);
  1546. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_UVD, !enable);
  1547. mutex_unlock(&adev->pm.mutex);
  1548. }
  1549. }
  1550. void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
  1551. {
  1552. if (adev->powerplay.pp_funcs->set_powergating_by_smu) {
  1553. /* enable/disable VCE */
  1554. mutex_lock(&adev->pm.mutex);
  1555. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_VCE, !enable);
  1556. mutex_unlock(&adev->pm.mutex);
  1557. }
  1558. }
  1559. void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
  1560. {
  1561. int i;
  1562. if (adev->powerplay.pp_funcs->print_power_state == NULL)
  1563. return;
  1564. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  1565. amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
  1566. }
  1567. int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
  1568. {
  1569. int ret;
  1570. if (adev->pm.sysfs_initialized)
  1571. return 0;
  1572. if (adev->pm.dpm_enabled == 0)
  1573. return 0;
  1574. adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
  1575. DRIVER_NAME, adev,
  1576. hwmon_groups);
  1577. if (IS_ERR(adev->pm.int_hwmon_dev)) {
  1578. ret = PTR_ERR(adev->pm.int_hwmon_dev);
  1579. dev_err(adev->dev,
  1580. "Unable to register hwmon device: %d\n", ret);
  1581. return ret;
  1582. }
  1583. ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
  1584. if (ret) {
  1585. DRM_ERROR("failed to create device file for dpm state\n");
  1586. return ret;
  1587. }
  1588. ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  1589. if (ret) {
  1590. DRM_ERROR("failed to create device file for dpm state\n");
  1591. return ret;
  1592. }
  1593. ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
  1594. if (ret) {
  1595. DRM_ERROR("failed to create device file pp_num_states\n");
  1596. return ret;
  1597. }
  1598. ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
  1599. if (ret) {
  1600. DRM_ERROR("failed to create device file pp_cur_state\n");
  1601. return ret;
  1602. }
  1603. ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
  1604. if (ret) {
  1605. DRM_ERROR("failed to create device file pp_force_state\n");
  1606. return ret;
  1607. }
  1608. ret = device_create_file(adev->dev, &dev_attr_pp_table);
  1609. if (ret) {
  1610. DRM_ERROR("failed to create device file pp_table\n");
  1611. return ret;
  1612. }
  1613. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
  1614. if (ret) {
  1615. DRM_ERROR("failed to create device file pp_dpm_sclk\n");
  1616. return ret;
  1617. }
  1618. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
  1619. if (ret) {
  1620. DRM_ERROR("failed to create device file pp_dpm_mclk\n");
  1621. return ret;
  1622. }
  1623. ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
  1624. if (ret) {
  1625. DRM_ERROR("failed to create device file pp_dpm_pcie\n");
  1626. return ret;
  1627. }
  1628. ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
  1629. if (ret) {
  1630. DRM_ERROR("failed to create device file pp_sclk_od\n");
  1631. return ret;
  1632. }
  1633. ret = device_create_file(adev->dev, &dev_attr_pp_mclk_od);
  1634. if (ret) {
  1635. DRM_ERROR("failed to create device file pp_mclk_od\n");
  1636. return ret;
  1637. }
  1638. ret = device_create_file(adev->dev,
  1639. &dev_attr_pp_power_profile_mode);
  1640. if (ret) {
  1641. DRM_ERROR("failed to create device file "
  1642. "pp_power_profile_mode\n");
  1643. return ret;
  1644. }
  1645. ret = device_create_file(adev->dev,
  1646. &dev_attr_pp_od_clk_voltage);
  1647. if (ret) {
  1648. DRM_ERROR("failed to create device file "
  1649. "pp_od_clk_voltage\n");
  1650. return ret;
  1651. }
  1652. ret = device_create_file(adev->dev,
  1653. &dev_attr_gpu_busy_percent);
  1654. if (ret) {
  1655. DRM_ERROR("failed to create device file "
  1656. "gpu_busy_level\n");
  1657. return ret;
  1658. }
  1659. ret = amdgpu_debugfs_pm_init(adev);
  1660. if (ret) {
  1661. DRM_ERROR("Failed to register debugfs file for dpm!\n");
  1662. return ret;
  1663. }
  1664. adev->pm.sysfs_initialized = true;
  1665. return 0;
  1666. }
  1667. void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
  1668. {
  1669. if (adev->pm.dpm_enabled == 0)
  1670. return;
  1671. if (adev->pm.int_hwmon_dev)
  1672. hwmon_device_unregister(adev->pm.int_hwmon_dev);
  1673. device_remove_file(adev->dev, &dev_attr_power_dpm_state);
  1674. device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
  1675. device_remove_file(adev->dev, &dev_attr_pp_num_states);
  1676. device_remove_file(adev->dev, &dev_attr_pp_cur_state);
  1677. device_remove_file(adev->dev, &dev_attr_pp_force_state);
  1678. device_remove_file(adev->dev, &dev_attr_pp_table);
  1679. device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
  1680. device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
  1681. device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
  1682. device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
  1683. device_remove_file(adev->dev, &dev_attr_pp_mclk_od);
  1684. device_remove_file(adev->dev,
  1685. &dev_attr_pp_power_profile_mode);
  1686. device_remove_file(adev->dev,
  1687. &dev_attr_pp_od_clk_voltage);
  1688. device_remove_file(adev->dev, &dev_attr_gpu_busy_percent);
  1689. }
  1690. void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
  1691. {
  1692. int i = 0;
  1693. if (!adev->pm.dpm_enabled)
  1694. return;
  1695. if (adev->mode_info.num_crtc)
  1696. amdgpu_display_bandwidth_update(adev);
  1697. for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
  1698. struct amdgpu_ring *ring = adev->rings[i];
  1699. if (ring && ring->ready)
  1700. amdgpu_fence_wait_empty(ring);
  1701. }
  1702. if (adev->powerplay.pp_funcs->dispatch_tasks) {
  1703. if (!amdgpu_device_has_dc_support(adev)) {
  1704. mutex_lock(&adev->pm.mutex);
  1705. amdgpu_dpm_get_active_displays(adev);
  1706. adev->pm.pm_display_cfg.num_display = adev->pm.dpm.new_active_crtc_count;
  1707. adev->pm.pm_display_cfg.vrefresh = amdgpu_dpm_get_vrefresh(adev);
  1708. adev->pm.pm_display_cfg.min_vblank_time = amdgpu_dpm_get_vblank_time(adev);
  1709. /* we have issues with mclk switching with refresh rates over 120 hz on the non-DC code. */
  1710. if (adev->pm.pm_display_cfg.vrefresh > 120)
  1711. adev->pm.pm_display_cfg.min_vblank_time = 0;
  1712. if (adev->powerplay.pp_funcs->display_configuration_change)
  1713. adev->powerplay.pp_funcs->display_configuration_change(
  1714. adev->powerplay.pp_handle,
  1715. &adev->pm.pm_display_cfg);
  1716. mutex_unlock(&adev->pm.mutex);
  1717. }
  1718. amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_DISPLAY_CONFIG_CHANGE, NULL);
  1719. } else {
  1720. mutex_lock(&adev->pm.mutex);
  1721. amdgpu_dpm_get_active_displays(adev);
  1722. amdgpu_dpm_change_power_state_locked(adev);
  1723. mutex_unlock(&adev->pm.mutex);
  1724. }
  1725. }
  1726. /*
  1727. * Debugfs info
  1728. */
  1729. #if defined(CONFIG_DEBUG_FS)
  1730. static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
  1731. {
  1732. uint32_t value;
  1733. uint32_t query = 0;
  1734. int size;
  1735. /* sanity check PP is enabled */
  1736. if (!(adev->powerplay.pp_funcs &&
  1737. adev->powerplay.pp_funcs->read_sensor))
  1738. return -EINVAL;
  1739. /* GPU Clocks */
  1740. size = sizeof(value);
  1741. seq_printf(m, "GFX Clocks and Power:\n");
  1742. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size))
  1743. seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
  1744. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size))
  1745. seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
  1746. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size))
  1747. seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100);
  1748. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size))
  1749. seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100);
  1750. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size))
  1751. seq_printf(m, "\t%u mV (VDDGFX)\n", value);
  1752. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
  1753. seq_printf(m, "\t%u mV (VDDNB)\n", value);
  1754. size = sizeof(uint32_t);
  1755. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size))
  1756. seq_printf(m, "\t%u.%u W (average GPU)\n", query >> 8, query & 0xff);
  1757. size = sizeof(value);
  1758. seq_printf(m, "\n");
  1759. /* GPU Temp */
  1760. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size))
  1761. seq_printf(m, "GPU Temperature: %u C\n", value/1000);
  1762. /* GPU Load */
  1763. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size))
  1764. seq_printf(m, "GPU Load: %u %%\n", value);
  1765. seq_printf(m, "\n");
  1766. /* UVD clocks */
  1767. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) {
  1768. if (!value) {
  1769. seq_printf(m, "UVD: Disabled\n");
  1770. } else {
  1771. seq_printf(m, "UVD: Enabled\n");
  1772. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
  1773. seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
  1774. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
  1775. seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
  1776. }
  1777. }
  1778. seq_printf(m, "\n");
  1779. /* VCE clocks */
  1780. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) {
  1781. if (!value) {
  1782. seq_printf(m, "VCE: Disabled\n");
  1783. } else {
  1784. seq_printf(m, "VCE: Enabled\n");
  1785. if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size))
  1786. seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
  1787. }
  1788. }
  1789. return 0;
  1790. }
  1791. static void amdgpu_parse_cg_state(struct seq_file *m, u32 flags)
  1792. {
  1793. int i;
  1794. for (i = 0; clocks[i].flag; i++)
  1795. seq_printf(m, "\t%s: %s\n", clocks[i].name,
  1796. (flags & clocks[i].flag) ? "On" : "Off");
  1797. }
  1798. static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
  1799. {
  1800. struct drm_info_node *node = (struct drm_info_node *) m->private;
  1801. struct drm_device *dev = node->minor->dev;
  1802. struct amdgpu_device *adev = dev->dev_private;
  1803. struct drm_device *ddev = adev->ddev;
  1804. u32 flags = 0;
  1805. amdgpu_device_ip_get_clockgating_state(adev, &flags);
  1806. seq_printf(m, "Clock Gating Flags Mask: 0x%x\n", flags);
  1807. amdgpu_parse_cg_state(m, flags);
  1808. seq_printf(m, "\n");
  1809. if (!adev->pm.dpm_enabled) {
  1810. seq_printf(m, "dpm not enabled\n");
  1811. return 0;
  1812. }
  1813. if ((adev->flags & AMD_IS_PX) &&
  1814. (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
  1815. seq_printf(m, "PX asic powered off\n");
  1816. } else if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level) {
  1817. mutex_lock(&adev->pm.mutex);
  1818. if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level)
  1819. adev->powerplay.pp_funcs->debugfs_print_current_performance_level(adev, m);
  1820. else
  1821. seq_printf(m, "Debugfs support not implemented for this asic\n");
  1822. mutex_unlock(&adev->pm.mutex);
  1823. } else {
  1824. return amdgpu_debugfs_pm_info_pp(m, adev);
  1825. }
  1826. return 0;
  1827. }
  1828. static const struct drm_info_list amdgpu_pm_info_list[] = {
  1829. {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
  1830. };
  1831. #endif
  1832. static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
  1833. {
  1834. #if defined(CONFIG_DEBUG_FS)
  1835. return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
  1836. #else
  1837. return 0;
  1838. #endif
  1839. }