amdgpu_gfx.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. */
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. /* delay 0.1 second to enable gfx off feature */
  29. #define GFX_OFF_DELAY_ENABLE msecs_to_jiffies(100)
  30. /*
  31. * GPU GFX IP block helpers function.
  32. */
  33. int amdgpu_gfx_queue_to_bit(struct amdgpu_device *adev, int mec,
  34. int pipe, int queue)
  35. {
  36. int bit = 0;
  37. bit += mec * adev->gfx.mec.num_pipe_per_mec
  38. * adev->gfx.mec.num_queue_per_pipe;
  39. bit += pipe * adev->gfx.mec.num_queue_per_pipe;
  40. bit += queue;
  41. return bit;
  42. }
  43. void amdgpu_gfx_bit_to_queue(struct amdgpu_device *adev, int bit,
  44. int *mec, int *pipe, int *queue)
  45. {
  46. *queue = bit % adev->gfx.mec.num_queue_per_pipe;
  47. *pipe = (bit / adev->gfx.mec.num_queue_per_pipe)
  48. % adev->gfx.mec.num_pipe_per_mec;
  49. *mec = (bit / adev->gfx.mec.num_queue_per_pipe)
  50. / adev->gfx.mec.num_pipe_per_mec;
  51. }
  52. bool amdgpu_gfx_is_mec_queue_enabled(struct amdgpu_device *adev,
  53. int mec, int pipe, int queue)
  54. {
  55. return test_bit(amdgpu_gfx_queue_to_bit(adev, mec, pipe, queue),
  56. adev->gfx.mec.queue_bitmap);
  57. }
  58. /**
  59. * amdgpu_gfx_scratch_get - Allocate a scratch register
  60. *
  61. * @adev: amdgpu_device pointer
  62. * @reg: scratch register mmio offset
  63. *
  64. * Allocate a CP scratch register for use by the driver (all asics).
  65. * Returns 0 on success or -EINVAL on failure.
  66. */
  67. int amdgpu_gfx_scratch_get(struct amdgpu_device *adev, uint32_t *reg)
  68. {
  69. int i;
  70. i = ffs(adev->gfx.scratch.free_mask);
  71. if (i != 0 && i <= adev->gfx.scratch.num_reg) {
  72. i--;
  73. adev->gfx.scratch.free_mask &= ~(1u << i);
  74. *reg = adev->gfx.scratch.reg_base + i;
  75. return 0;
  76. }
  77. return -EINVAL;
  78. }
  79. /**
  80. * amdgpu_gfx_scratch_free - Free a scratch register
  81. *
  82. * @adev: amdgpu_device pointer
  83. * @reg: scratch register mmio offset
  84. *
  85. * Free a CP scratch register allocated for use by the driver (all asics)
  86. */
  87. void amdgpu_gfx_scratch_free(struct amdgpu_device *adev, uint32_t reg)
  88. {
  89. adev->gfx.scratch.free_mask |= 1u << (reg - adev->gfx.scratch.reg_base);
  90. }
  91. /**
  92. * amdgpu_gfx_parse_disable_cu - Parse the disable_cu module parameter
  93. *
  94. * @mask: array in which the per-shader array disable masks will be stored
  95. * @max_se: number of SEs
  96. * @max_sh: number of SHs
  97. *
  98. * The bitmask of CUs to be disabled in the shader array determined by se and
  99. * sh is stored in mask[se * max_sh + sh].
  100. */
  101. void amdgpu_gfx_parse_disable_cu(unsigned *mask, unsigned max_se, unsigned max_sh)
  102. {
  103. unsigned se, sh, cu;
  104. const char *p;
  105. memset(mask, 0, sizeof(*mask) * max_se * max_sh);
  106. if (!amdgpu_disable_cu || !*amdgpu_disable_cu)
  107. return;
  108. p = amdgpu_disable_cu;
  109. for (;;) {
  110. char *next;
  111. int ret = sscanf(p, "%u.%u.%u", &se, &sh, &cu);
  112. if (ret < 3) {
  113. DRM_ERROR("amdgpu: could not parse disable_cu\n");
  114. return;
  115. }
  116. if (se < max_se && sh < max_sh && cu < 16) {
  117. DRM_INFO("amdgpu: disabling CU %u.%u.%u\n", se, sh, cu);
  118. mask[se * max_sh + sh] |= 1u << cu;
  119. } else {
  120. DRM_ERROR("amdgpu: disable_cu %u.%u.%u is out of range\n",
  121. se, sh, cu);
  122. }
  123. next = strchr(p, ',');
  124. if (!next)
  125. break;
  126. p = next + 1;
  127. }
  128. }
  129. static bool amdgpu_gfx_is_multipipe_capable(struct amdgpu_device *adev)
  130. {
  131. if (amdgpu_compute_multipipe != -1) {
  132. DRM_INFO("amdgpu: forcing compute pipe policy %d\n",
  133. amdgpu_compute_multipipe);
  134. return amdgpu_compute_multipipe == 1;
  135. }
  136. /* FIXME: spreading the queues across pipes causes perf regressions
  137. * on POLARIS11 compute workloads */
  138. if (adev->asic_type == CHIP_POLARIS11)
  139. return false;
  140. return adev->gfx.mec.num_mec > 1;
  141. }
  142. void amdgpu_gfx_compute_queue_acquire(struct amdgpu_device *adev)
  143. {
  144. int i, queue, pipe, mec;
  145. bool multipipe_policy = amdgpu_gfx_is_multipipe_capable(adev);
  146. /* policy for amdgpu compute queue ownership */
  147. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  148. queue = i % adev->gfx.mec.num_queue_per_pipe;
  149. pipe = (i / adev->gfx.mec.num_queue_per_pipe)
  150. % adev->gfx.mec.num_pipe_per_mec;
  151. mec = (i / adev->gfx.mec.num_queue_per_pipe)
  152. / adev->gfx.mec.num_pipe_per_mec;
  153. /* we've run out of HW */
  154. if (mec >= adev->gfx.mec.num_mec)
  155. break;
  156. if (multipipe_policy) {
  157. /* policy: amdgpu owns the first two queues of the first MEC */
  158. if (mec == 0 && queue < 2)
  159. set_bit(i, adev->gfx.mec.queue_bitmap);
  160. } else {
  161. /* policy: amdgpu owns all queues in the first pipe */
  162. if (mec == 0 && pipe == 0)
  163. set_bit(i, adev->gfx.mec.queue_bitmap);
  164. }
  165. }
  166. /* update the number of active compute rings */
  167. adev->gfx.num_compute_rings =
  168. bitmap_weight(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  169. /* If you hit this case and edited the policy, you probably just
  170. * need to increase AMDGPU_MAX_COMPUTE_RINGS */
  171. if (WARN_ON(adev->gfx.num_compute_rings > AMDGPU_MAX_COMPUTE_RINGS))
  172. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  173. }
  174. static int amdgpu_gfx_kiq_acquire(struct amdgpu_device *adev,
  175. struct amdgpu_ring *ring)
  176. {
  177. int queue_bit;
  178. int mec, pipe, queue;
  179. queue_bit = adev->gfx.mec.num_mec
  180. * adev->gfx.mec.num_pipe_per_mec
  181. * adev->gfx.mec.num_queue_per_pipe;
  182. while (queue_bit-- >= 0) {
  183. if (test_bit(queue_bit, adev->gfx.mec.queue_bitmap))
  184. continue;
  185. amdgpu_gfx_bit_to_queue(adev, queue_bit, &mec, &pipe, &queue);
  186. /*
  187. * 1. Using pipes 2/3 from MEC 2 seems cause problems.
  188. * 2. It must use queue id 0, because CGPG_IDLE/SAVE/LOAD/RUN
  189. * only can be issued on queue 0.
  190. */
  191. if ((mec == 1 && pipe > 1) || queue != 0)
  192. continue;
  193. ring->me = mec + 1;
  194. ring->pipe = pipe;
  195. ring->queue = queue;
  196. return 0;
  197. }
  198. dev_err(adev->dev, "Failed to find a queue for KIQ\n");
  199. return -EINVAL;
  200. }
  201. int amdgpu_gfx_kiq_init_ring(struct amdgpu_device *adev,
  202. struct amdgpu_ring *ring,
  203. struct amdgpu_irq_src *irq)
  204. {
  205. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  206. int r = 0;
  207. spin_lock_init(&kiq->ring_lock);
  208. r = amdgpu_device_wb_get(adev, &adev->virt.reg_val_offs);
  209. if (r)
  210. return r;
  211. ring->adev = NULL;
  212. ring->ring_obj = NULL;
  213. ring->use_doorbell = true;
  214. ring->doorbell_index = AMDGPU_DOORBELL_KIQ;
  215. r = amdgpu_gfx_kiq_acquire(adev, ring);
  216. if (r)
  217. return r;
  218. ring->eop_gpu_addr = kiq->eop_gpu_addr;
  219. sprintf(ring->name, "kiq_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  220. r = amdgpu_ring_init(adev, ring, 1024,
  221. irq, AMDGPU_CP_KIQ_IRQ_DRIVER0);
  222. if (r)
  223. dev_warn(adev->dev, "(%d) failed to init kiq ring\n", r);
  224. return r;
  225. }
  226. void amdgpu_gfx_kiq_free_ring(struct amdgpu_ring *ring,
  227. struct amdgpu_irq_src *irq)
  228. {
  229. amdgpu_device_wb_free(ring->adev, ring->adev->virt.reg_val_offs);
  230. amdgpu_ring_fini(ring);
  231. }
  232. void amdgpu_gfx_kiq_fini(struct amdgpu_device *adev)
  233. {
  234. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  235. amdgpu_bo_free_kernel(&kiq->eop_obj, &kiq->eop_gpu_addr, NULL);
  236. }
  237. int amdgpu_gfx_kiq_init(struct amdgpu_device *adev,
  238. unsigned hpd_size)
  239. {
  240. int r;
  241. u32 *hpd;
  242. struct amdgpu_kiq *kiq = &adev->gfx.kiq;
  243. r = amdgpu_bo_create_kernel(adev, hpd_size, PAGE_SIZE,
  244. AMDGPU_GEM_DOMAIN_GTT, &kiq->eop_obj,
  245. &kiq->eop_gpu_addr, (void **)&hpd);
  246. if (r) {
  247. dev_warn(adev->dev, "failed to create KIQ bo (%d).\n", r);
  248. return r;
  249. }
  250. memset(hpd, 0, hpd_size);
  251. r = amdgpu_bo_reserve(kiq->eop_obj, true);
  252. if (unlikely(r != 0))
  253. dev_warn(adev->dev, "(%d) reserve kiq eop bo failed\n", r);
  254. amdgpu_bo_kunmap(kiq->eop_obj);
  255. amdgpu_bo_unreserve(kiq->eop_obj);
  256. return 0;
  257. }
  258. /* create MQD for each compute queue */
  259. int amdgpu_gfx_compute_mqd_sw_init(struct amdgpu_device *adev,
  260. unsigned mqd_size)
  261. {
  262. struct amdgpu_ring *ring = NULL;
  263. int r, i;
  264. /* create MQD for KIQ */
  265. ring = &adev->gfx.kiq.ring;
  266. if (!ring->mqd_obj) {
  267. /* originaly the KIQ MQD is put in GTT domain, but for SRIOV VRAM domain is a must
  268. * otherwise hypervisor trigger SAVE_VF fail after driver unloaded which mean MQD
  269. * deallocated and gart_unbind, to strict diverage we decide to use VRAM domain for
  270. * KIQ MQD no matter SRIOV or Bare-metal
  271. */
  272. r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE,
  273. AMDGPU_GEM_DOMAIN_VRAM, &ring->mqd_obj,
  274. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  275. if (r) {
  276. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  277. return r;
  278. }
  279. /* prepare MQD backup */
  280. adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS] = kmalloc(mqd_size, GFP_KERNEL);
  281. if (!adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS])
  282. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  283. }
  284. /* create MQD for each KCQ */
  285. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  286. ring = &adev->gfx.compute_ring[i];
  287. if (!ring->mqd_obj) {
  288. r = amdgpu_bo_create_kernel(adev, mqd_size, PAGE_SIZE,
  289. AMDGPU_GEM_DOMAIN_GTT, &ring->mqd_obj,
  290. &ring->mqd_gpu_addr, &ring->mqd_ptr);
  291. if (r) {
  292. dev_warn(adev->dev, "failed to create ring mqd ob (%d)", r);
  293. return r;
  294. }
  295. /* prepare MQD backup */
  296. adev->gfx.mec.mqd_backup[i] = kmalloc(mqd_size, GFP_KERNEL);
  297. if (!adev->gfx.mec.mqd_backup[i])
  298. dev_warn(adev->dev, "no memory to create MQD backup for ring %s\n", ring->name);
  299. }
  300. }
  301. return 0;
  302. }
  303. void amdgpu_gfx_compute_mqd_sw_fini(struct amdgpu_device *adev)
  304. {
  305. struct amdgpu_ring *ring = NULL;
  306. int i;
  307. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  308. ring = &adev->gfx.compute_ring[i];
  309. kfree(adev->gfx.mec.mqd_backup[i]);
  310. amdgpu_bo_free_kernel(&ring->mqd_obj,
  311. &ring->mqd_gpu_addr,
  312. &ring->mqd_ptr);
  313. }
  314. ring = &adev->gfx.kiq.ring;
  315. kfree(adev->gfx.mec.mqd_backup[AMDGPU_MAX_COMPUTE_RINGS]);
  316. amdgpu_bo_free_kernel(&ring->mqd_obj,
  317. &ring->mqd_gpu_addr,
  318. &ring->mqd_ptr);
  319. }
  320. /* amdgpu_gfx_off_ctrl - Handle gfx off feature enable/disable
  321. *
  322. * @adev: amdgpu_device pointer
  323. * @bool enable true: enable gfx off feature, false: disable gfx off feature
  324. *
  325. * 1. gfx off feature will be enabled by gfx ip after gfx cg gp enabled.
  326. * 2. other client can send request to disable gfx off feature, the request should be honored.
  327. * 3. other client can cancel their request of disable gfx off feature
  328. * 4. other client should not send request to enable gfx off feature before disable gfx off feature.
  329. */
  330. void amdgpu_gfx_off_ctrl(struct amdgpu_device *adev, bool enable)
  331. {
  332. if (!(adev->powerplay.pp_feature & PP_GFXOFF_MASK))
  333. return;
  334. if (!adev->powerplay.pp_funcs->set_powergating_by_smu)
  335. return;
  336. mutex_lock(&adev->gfx.gfx_off_mutex);
  337. if (!enable)
  338. adev->gfx.gfx_off_req_count++;
  339. else if (adev->gfx.gfx_off_req_count > 0)
  340. adev->gfx.gfx_off_req_count--;
  341. if (enable && !adev->gfx.gfx_off_state && !adev->gfx.gfx_off_req_count) {
  342. schedule_delayed_work(&adev->gfx.gfx_off_delay_work, GFX_OFF_DELAY_ENABLE);
  343. } else if (!enable && adev->gfx.gfx_off_state) {
  344. if (!amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, false))
  345. adev->gfx.gfx_off_state = false;
  346. }
  347. mutex_unlock(&adev->gfx.gfx_off_mutex);
  348. }