amdgpu_connectors.c 62 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include <drm/drmP.h>
  27. #include <drm/drm_edid.h>
  28. #include <drm/drm_crtc_helper.h>
  29. #include <drm/drm_fb_helper.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. #include "atom.h"
  33. #include "atombios_encoders.h"
  34. #include "atombios_dp.h"
  35. #include "amdgpu_connectors.h"
  36. #include "amdgpu_i2c.h"
  37. #include "amdgpu_display.h"
  38. #include <linux/pm_runtime.h>
  39. void amdgpu_connector_hotplug(struct drm_connector *connector)
  40. {
  41. struct drm_device *dev = connector->dev;
  42. struct amdgpu_device *adev = dev->dev_private;
  43. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  44. /* bail if the connector does not have hpd pin, e.g.,
  45. * VGA, TV, etc.
  46. */
  47. if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE)
  48. return;
  49. amdgpu_display_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  50. /* if the connector is already off, don't turn it back on */
  51. if (connector->dpms != DRM_MODE_DPMS_ON)
  52. return;
  53. /* just deal with DP (not eDP) here. */
  54. if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) {
  55. struct amdgpu_connector_atom_dig *dig_connector =
  56. amdgpu_connector->con_priv;
  57. /* if existing sink type was not DP no need to retrain */
  58. if (dig_connector->dp_sink_type != CONNECTOR_OBJECT_ID_DISPLAYPORT)
  59. return;
  60. /* first get sink type as it may be reset after (un)plug */
  61. dig_connector->dp_sink_type = amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
  62. /* don't do anything if sink is not display port, i.e.,
  63. * passive dp->(dvi|hdmi) adaptor
  64. */
  65. if (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT &&
  66. amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd) &&
  67. amdgpu_atombios_dp_needs_link_train(amdgpu_connector)) {
  68. /* Don't start link training before we have the DPCD */
  69. if (amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  70. return;
  71. /* Turn the connector off and back on immediately, which
  72. * will trigger link training
  73. */
  74. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_OFF);
  75. drm_helper_connector_dpms(connector, DRM_MODE_DPMS_ON);
  76. }
  77. }
  78. }
  79. static void amdgpu_connector_property_change_mode(struct drm_encoder *encoder)
  80. {
  81. struct drm_crtc *crtc = encoder->crtc;
  82. if (crtc && crtc->enabled) {
  83. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  84. crtc->x, crtc->y, crtc->primary->fb);
  85. }
  86. }
  87. int amdgpu_connector_get_monitor_bpc(struct drm_connector *connector)
  88. {
  89. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  90. struct amdgpu_connector_atom_dig *dig_connector;
  91. int bpc = 8;
  92. unsigned mode_clock, max_tmds_clock;
  93. switch (connector->connector_type) {
  94. case DRM_MODE_CONNECTOR_DVII:
  95. case DRM_MODE_CONNECTOR_HDMIB:
  96. if (amdgpu_connector->use_digital) {
  97. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  98. if (connector->display_info.bpc)
  99. bpc = connector->display_info.bpc;
  100. }
  101. }
  102. break;
  103. case DRM_MODE_CONNECTOR_DVID:
  104. case DRM_MODE_CONNECTOR_HDMIA:
  105. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  106. if (connector->display_info.bpc)
  107. bpc = connector->display_info.bpc;
  108. }
  109. break;
  110. case DRM_MODE_CONNECTOR_DisplayPort:
  111. dig_connector = amdgpu_connector->con_priv;
  112. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  113. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) ||
  114. drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  115. if (connector->display_info.bpc)
  116. bpc = connector->display_info.bpc;
  117. }
  118. break;
  119. case DRM_MODE_CONNECTOR_eDP:
  120. case DRM_MODE_CONNECTOR_LVDS:
  121. if (connector->display_info.bpc)
  122. bpc = connector->display_info.bpc;
  123. else {
  124. const struct drm_connector_helper_funcs *connector_funcs =
  125. connector->helper_private;
  126. struct drm_encoder *encoder = connector_funcs->best_encoder(connector);
  127. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  128. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  129. if (dig->lcd_misc & ATOM_PANEL_MISC_V13_6BIT_PER_COLOR)
  130. bpc = 6;
  131. else if (dig->lcd_misc & ATOM_PANEL_MISC_V13_8BIT_PER_COLOR)
  132. bpc = 8;
  133. }
  134. break;
  135. }
  136. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  137. /*
  138. * Pre DCE-8 hw can't handle > 12 bpc, and more than 12 bpc doesn't make
  139. * much sense without support for > 12 bpc framebuffers. RGB 4:4:4 at
  140. * 12 bpc is always supported on hdmi deep color sinks, as this is
  141. * required by the HDMI-1.3 spec. Clamp to a safe 12 bpc maximum.
  142. */
  143. if (bpc > 12) {
  144. DRM_DEBUG("%s: HDMI deep color %d bpc unsupported. Using 12 bpc.\n",
  145. connector->name, bpc);
  146. bpc = 12;
  147. }
  148. /* Any defined maximum tmds clock limit we must not exceed? */
  149. if (connector->display_info.max_tmds_clock > 0) {
  150. /* mode_clock is clock in kHz for mode to be modeset on this connector */
  151. mode_clock = amdgpu_connector->pixelclock_for_modeset;
  152. /* Maximum allowable input clock in kHz */
  153. max_tmds_clock = connector->display_info.max_tmds_clock;
  154. DRM_DEBUG("%s: hdmi mode dotclock %d kHz, max tmds input clock %d kHz.\n",
  155. connector->name, mode_clock, max_tmds_clock);
  156. /* Check if bpc is within clock limit. Try to degrade gracefully otherwise */
  157. if ((bpc == 12) && (mode_clock * 3/2 > max_tmds_clock)) {
  158. if ((connector->display_info.edid_hdmi_dc_modes & DRM_EDID_HDMI_DC_30) &&
  159. (mode_clock * 5/4 <= max_tmds_clock))
  160. bpc = 10;
  161. else
  162. bpc = 8;
  163. DRM_DEBUG("%s: HDMI deep color 12 bpc exceeds max tmds clock. Using %d bpc.\n",
  164. connector->name, bpc);
  165. }
  166. if ((bpc == 10) && (mode_clock * 5/4 > max_tmds_clock)) {
  167. bpc = 8;
  168. DRM_DEBUG("%s: HDMI deep color 10 bpc exceeds max tmds clock. Using %d bpc.\n",
  169. connector->name, bpc);
  170. }
  171. } else if (bpc > 8) {
  172. /* max_tmds_clock missing, but hdmi spec mandates it for deep color. */
  173. DRM_DEBUG("%s: Required max tmds clock for HDMI deep color missing. Using 8 bpc.\n",
  174. connector->name);
  175. bpc = 8;
  176. }
  177. }
  178. if ((amdgpu_deep_color == 0) && (bpc > 8)) {
  179. DRM_DEBUG("%s: Deep color disabled. Set amdgpu module param deep_color=1 to enable.\n",
  180. connector->name);
  181. bpc = 8;
  182. }
  183. DRM_DEBUG("%s: Display bpc=%d, returned bpc=%d\n",
  184. connector->name, connector->display_info.bpc, bpc);
  185. return bpc;
  186. }
  187. static void
  188. amdgpu_connector_update_scratch_regs(struct drm_connector *connector,
  189. enum drm_connector_status status)
  190. {
  191. struct drm_encoder *best_encoder;
  192. struct drm_encoder *encoder;
  193. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  194. bool connected;
  195. int i;
  196. best_encoder = connector_funcs->best_encoder(connector);
  197. drm_connector_for_each_possible_encoder(connector, encoder, i) {
  198. if ((encoder == best_encoder) && (status == connector_status_connected))
  199. connected = true;
  200. else
  201. connected = false;
  202. amdgpu_atombios_encoder_set_bios_scratch_regs(connector, encoder, connected);
  203. }
  204. }
  205. static struct drm_encoder *
  206. amdgpu_connector_find_encoder(struct drm_connector *connector,
  207. int encoder_type)
  208. {
  209. struct drm_encoder *encoder;
  210. int i;
  211. drm_connector_for_each_possible_encoder(connector, encoder, i) {
  212. if (encoder->encoder_type == encoder_type)
  213. return encoder;
  214. }
  215. return NULL;
  216. }
  217. struct edid *amdgpu_connector_edid(struct drm_connector *connector)
  218. {
  219. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  220. struct drm_property_blob *edid_blob = connector->edid_blob_ptr;
  221. if (amdgpu_connector->edid) {
  222. return amdgpu_connector->edid;
  223. } else if (edid_blob) {
  224. struct edid *edid = kmemdup(edid_blob->data, edid_blob->length, GFP_KERNEL);
  225. if (edid)
  226. amdgpu_connector->edid = edid;
  227. }
  228. return amdgpu_connector->edid;
  229. }
  230. static struct edid *
  231. amdgpu_connector_get_hardcoded_edid(struct amdgpu_device *adev)
  232. {
  233. struct edid *edid;
  234. if (adev->mode_info.bios_hardcoded_edid) {
  235. edid = kmalloc(adev->mode_info.bios_hardcoded_edid_size, GFP_KERNEL);
  236. if (edid) {
  237. memcpy((unsigned char *)edid,
  238. (unsigned char *)adev->mode_info.bios_hardcoded_edid,
  239. adev->mode_info.bios_hardcoded_edid_size);
  240. return edid;
  241. }
  242. }
  243. return NULL;
  244. }
  245. static void amdgpu_connector_get_edid(struct drm_connector *connector)
  246. {
  247. struct drm_device *dev = connector->dev;
  248. struct amdgpu_device *adev = dev->dev_private;
  249. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  250. if (amdgpu_connector->edid)
  251. return;
  252. /* on hw with routers, select right port */
  253. if (amdgpu_connector->router.ddc_valid)
  254. amdgpu_i2c_router_select_ddc_port(amdgpu_connector);
  255. if ((amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  256. ENCODER_OBJECT_ID_NONE) &&
  257. amdgpu_connector->ddc_bus->has_aux) {
  258. amdgpu_connector->edid = drm_get_edid(connector,
  259. &amdgpu_connector->ddc_bus->aux.ddc);
  260. } else if ((connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort) ||
  261. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  262. struct amdgpu_connector_atom_dig *dig = amdgpu_connector->con_priv;
  263. if ((dig->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT ||
  264. dig->dp_sink_type == CONNECTOR_OBJECT_ID_eDP) &&
  265. amdgpu_connector->ddc_bus->has_aux)
  266. amdgpu_connector->edid = drm_get_edid(connector,
  267. &amdgpu_connector->ddc_bus->aux.ddc);
  268. else if (amdgpu_connector->ddc_bus)
  269. amdgpu_connector->edid = drm_get_edid(connector,
  270. &amdgpu_connector->ddc_bus->adapter);
  271. } else if (amdgpu_connector->ddc_bus) {
  272. amdgpu_connector->edid = drm_get_edid(connector,
  273. &amdgpu_connector->ddc_bus->adapter);
  274. }
  275. if (!amdgpu_connector->edid) {
  276. /* some laptops provide a hardcoded edid in rom for LCDs */
  277. if (((connector->connector_type == DRM_MODE_CONNECTOR_LVDS) ||
  278. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)))
  279. amdgpu_connector->edid = amdgpu_connector_get_hardcoded_edid(adev);
  280. }
  281. }
  282. static void amdgpu_connector_free_edid(struct drm_connector *connector)
  283. {
  284. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  285. kfree(amdgpu_connector->edid);
  286. amdgpu_connector->edid = NULL;
  287. }
  288. static int amdgpu_connector_ddc_get_modes(struct drm_connector *connector)
  289. {
  290. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  291. int ret;
  292. if (amdgpu_connector->edid) {
  293. drm_connector_update_edid_property(connector, amdgpu_connector->edid);
  294. ret = drm_add_edid_modes(connector, amdgpu_connector->edid);
  295. return ret;
  296. }
  297. drm_connector_update_edid_property(connector, NULL);
  298. return 0;
  299. }
  300. static struct drm_encoder *
  301. amdgpu_connector_best_single_encoder(struct drm_connector *connector)
  302. {
  303. struct drm_encoder *encoder;
  304. int i;
  305. /* pick the first one */
  306. drm_connector_for_each_possible_encoder(connector, encoder, i)
  307. return encoder;
  308. return NULL;
  309. }
  310. static void amdgpu_get_native_mode(struct drm_connector *connector)
  311. {
  312. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  313. struct amdgpu_encoder *amdgpu_encoder;
  314. if (encoder == NULL)
  315. return;
  316. amdgpu_encoder = to_amdgpu_encoder(encoder);
  317. if (!list_empty(&connector->probed_modes)) {
  318. struct drm_display_mode *preferred_mode =
  319. list_first_entry(&connector->probed_modes,
  320. struct drm_display_mode, head);
  321. amdgpu_encoder->native_mode = *preferred_mode;
  322. } else {
  323. amdgpu_encoder->native_mode.clock = 0;
  324. }
  325. }
  326. static struct drm_display_mode *
  327. amdgpu_connector_lcd_native_mode(struct drm_encoder *encoder)
  328. {
  329. struct drm_device *dev = encoder->dev;
  330. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  331. struct drm_display_mode *mode = NULL;
  332. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  333. if (native_mode->hdisplay != 0 &&
  334. native_mode->vdisplay != 0 &&
  335. native_mode->clock != 0) {
  336. mode = drm_mode_duplicate(dev, native_mode);
  337. mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
  338. drm_mode_set_name(mode);
  339. DRM_DEBUG_KMS("Adding native panel mode %s\n", mode->name);
  340. } else if (native_mode->hdisplay != 0 &&
  341. native_mode->vdisplay != 0) {
  342. /* mac laptops without an edid */
  343. /* Note that this is not necessarily the exact panel mode,
  344. * but an approximation based on the cvt formula. For these
  345. * systems we should ideally read the mode info out of the
  346. * registers or add a mode table, but this works and is much
  347. * simpler.
  348. */
  349. mode = drm_cvt_mode(dev, native_mode->hdisplay, native_mode->vdisplay, 60, true, false, false);
  350. mode->type = DRM_MODE_TYPE_PREFERRED | DRM_MODE_TYPE_DRIVER;
  351. DRM_DEBUG_KMS("Adding cvt approximation of native panel mode %s\n", mode->name);
  352. }
  353. return mode;
  354. }
  355. static void amdgpu_connector_add_common_modes(struct drm_encoder *encoder,
  356. struct drm_connector *connector)
  357. {
  358. struct drm_device *dev = encoder->dev;
  359. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  360. struct drm_display_mode *mode = NULL;
  361. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  362. int i;
  363. static const struct mode_size {
  364. int w;
  365. int h;
  366. } common_modes[17] = {
  367. { 640, 480},
  368. { 720, 480},
  369. { 800, 600},
  370. { 848, 480},
  371. {1024, 768},
  372. {1152, 768},
  373. {1280, 720},
  374. {1280, 800},
  375. {1280, 854},
  376. {1280, 960},
  377. {1280, 1024},
  378. {1440, 900},
  379. {1400, 1050},
  380. {1680, 1050},
  381. {1600, 1200},
  382. {1920, 1080},
  383. {1920, 1200}
  384. };
  385. for (i = 0; i < 17; i++) {
  386. if (amdgpu_encoder->devices & (ATOM_DEVICE_TV_SUPPORT)) {
  387. if (common_modes[i].w > 1024 ||
  388. common_modes[i].h > 768)
  389. continue;
  390. }
  391. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  392. if (common_modes[i].w > native_mode->hdisplay ||
  393. common_modes[i].h > native_mode->vdisplay ||
  394. (common_modes[i].w == native_mode->hdisplay &&
  395. common_modes[i].h == native_mode->vdisplay))
  396. continue;
  397. }
  398. if (common_modes[i].w < 320 || common_modes[i].h < 200)
  399. continue;
  400. mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
  401. drm_mode_probed_add(connector, mode);
  402. }
  403. }
  404. static int amdgpu_connector_set_property(struct drm_connector *connector,
  405. struct drm_property *property,
  406. uint64_t val)
  407. {
  408. struct drm_device *dev = connector->dev;
  409. struct amdgpu_device *adev = dev->dev_private;
  410. struct drm_encoder *encoder;
  411. struct amdgpu_encoder *amdgpu_encoder;
  412. if (property == adev->mode_info.coherent_mode_property) {
  413. struct amdgpu_encoder_atom_dig *dig;
  414. bool new_coherent_mode;
  415. /* need to find digital encoder on connector */
  416. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  417. if (!encoder)
  418. return 0;
  419. amdgpu_encoder = to_amdgpu_encoder(encoder);
  420. if (!amdgpu_encoder->enc_priv)
  421. return 0;
  422. dig = amdgpu_encoder->enc_priv;
  423. new_coherent_mode = val ? true : false;
  424. if (dig->coherent_mode != new_coherent_mode) {
  425. dig->coherent_mode = new_coherent_mode;
  426. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  427. }
  428. }
  429. if (property == adev->mode_info.audio_property) {
  430. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  431. /* need to find digital encoder on connector */
  432. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  433. if (!encoder)
  434. return 0;
  435. amdgpu_encoder = to_amdgpu_encoder(encoder);
  436. if (amdgpu_connector->audio != val) {
  437. amdgpu_connector->audio = val;
  438. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  439. }
  440. }
  441. if (property == adev->mode_info.dither_property) {
  442. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  443. /* need to find digital encoder on connector */
  444. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  445. if (!encoder)
  446. return 0;
  447. amdgpu_encoder = to_amdgpu_encoder(encoder);
  448. if (amdgpu_connector->dither != val) {
  449. amdgpu_connector->dither = val;
  450. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  451. }
  452. }
  453. if (property == adev->mode_info.underscan_property) {
  454. /* need to find digital encoder on connector */
  455. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  456. if (!encoder)
  457. return 0;
  458. amdgpu_encoder = to_amdgpu_encoder(encoder);
  459. if (amdgpu_encoder->underscan_type != val) {
  460. amdgpu_encoder->underscan_type = val;
  461. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  462. }
  463. }
  464. if (property == adev->mode_info.underscan_hborder_property) {
  465. /* need to find digital encoder on connector */
  466. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  467. if (!encoder)
  468. return 0;
  469. amdgpu_encoder = to_amdgpu_encoder(encoder);
  470. if (amdgpu_encoder->underscan_hborder != val) {
  471. amdgpu_encoder->underscan_hborder = val;
  472. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  473. }
  474. }
  475. if (property == adev->mode_info.underscan_vborder_property) {
  476. /* need to find digital encoder on connector */
  477. encoder = amdgpu_connector_find_encoder(connector, DRM_MODE_ENCODER_TMDS);
  478. if (!encoder)
  479. return 0;
  480. amdgpu_encoder = to_amdgpu_encoder(encoder);
  481. if (amdgpu_encoder->underscan_vborder != val) {
  482. amdgpu_encoder->underscan_vborder = val;
  483. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  484. }
  485. }
  486. if (property == adev->mode_info.load_detect_property) {
  487. struct amdgpu_connector *amdgpu_connector =
  488. to_amdgpu_connector(connector);
  489. if (val == 0)
  490. amdgpu_connector->dac_load_detect = false;
  491. else
  492. amdgpu_connector->dac_load_detect = true;
  493. }
  494. if (property == dev->mode_config.scaling_mode_property) {
  495. enum amdgpu_rmx_type rmx_type;
  496. if (connector->encoder) {
  497. amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
  498. } else {
  499. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  500. amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
  501. }
  502. switch (val) {
  503. default:
  504. case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
  505. case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
  506. case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
  507. case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
  508. }
  509. if (amdgpu_encoder->rmx_type == rmx_type)
  510. return 0;
  511. if ((rmx_type != DRM_MODE_SCALE_NONE) &&
  512. (amdgpu_encoder->native_mode.clock == 0))
  513. return 0;
  514. amdgpu_encoder->rmx_type = rmx_type;
  515. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  516. }
  517. return 0;
  518. }
  519. static void
  520. amdgpu_connector_fixup_lcd_native_mode(struct drm_encoder *encoder,
  521. struct drm_connector *connector)
  522. {
  523. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  524. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  525. struct drm_display_mode *t, *mode;
  526. /* If the EDID preferred mode doesn't match the native mode, use it */
  527. list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
  528. if (mode->type & DRM_MODE_TYPE_PREFERRED) {
  529. if (mode->hdisplay != native_mode->hdisplay ||
  530. mode->vdisplay != native_mode->vdisplay)
  531. memcpy(native_mode, mode, sizeof(*mode));
  532. }
  533. }
  534. /* Try to get native mode details from EDID if necessary */
  535. if (!native_mode->clock) {
  536. list_for_each_entry_safe(mode, t, &connector->probed_modes, head) {
  537. if (mode->hdisplay == native_mode->hdisplay &&
  538. mode->vdisplay == native_mode->vdisplay) {
  539. *native_mode = *mode;
  540. drm_mode_set_crtcinfo(native_mode, CRTC_INTERLACE_HALVE_V);
  541. DRM_DEBUG_KMS("Determined LVDS native mode details from EDID\n");
  542. break;
  543. }
  544. }
  545. }
  546. if (!native_mode->clock) {
  547. DRM_DEBUG_KMS("No LVDS native mode details, disabling RMX\n");
  548. amdgpu_encoder->rmx_type = RMX_OFF;
  549. }
  550. }
  551. static int amdgpu_connector_lvds_get_modes(struct drm_connector *connector)
  552. {
  553. struct drm_encoder *encoder;
  554. int ret = 0;
  555. struct drm_display_mode *mode;
  556. amdgpu_connector_get_edid(connector);
  557. ret = amdgpu_connector_ddc_get_modes(connector);
  558. if (ret > 0) {
  559. encoder = amdgpu_connector_best_single_encoder(connector);
  560. if (encoder) {
  561. amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
  562. /* add scaled modes */
  563. amdgpu_connector_add_common_modes(encoder, connector);
  564. }
  565. return ret;
  566. }
  567. encoder = amdgpu_connector_best_single_encoder(connector);
  568. if (!encoder)
  569. return 0;
  570. /* we have no EDID modes */
  571. mode = amdgpu_connector_lcd_native_mode(encoder);
  572. if (mode) {
  573. ret = 1;
  574. drm_mode_probed_add(connector, mode);
  575. /* add the width/height from vbios tables if available */
  576. connector->display_info.width_mm = mode->width_mm;
  577. connector->display_info.height_mm = mode->height_mm;
  578. /* add scaled modes */
  579. amdgpu_connector_add_common_modes(encoder, connector);
  580. }
  581. return ret;
  582. }
  583. static enum drm_mode_status amdgpu_connector_lvds_mode_valid(struct drm_connector *connector,
  584. struct drm_display_mode *mode)
  585. {
  586. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  587. if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
  588. return MODE_PANEL;
  589. if (encoder) {
  590. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  591. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  592. /* AVIVO hardware supports downscaling modes larger than the panel
  593. * to the panel size, but I'm not sure this is desirable.
  594. */
  595. if ((mode->hdisplay > native_mode->hdisplay) ||
  596. (mode->vdisplay > native_mode->vdisplay))
  597. return MODE_PANEL;
  598. /* if scaling is disabled, block non-native modes */
  599. if (amdgpu_encoder->rmx_type == RMX_OFF) {
  600. if ((mode->hdisplay != native_mode->hdisplay) ||
  601. (mode->vdisplay != native_mode->vdisplay))
  602. return MODE_PANEL;
  603. }
  604. }
  605. return MODE_OK;
  606. }
  607. static enum drm_connector_status
  608. amdgpu_connector_lvds_detect(struct drm_connector *connector, bool force)
  609. {
  610. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  611. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  612. enum drm_connector_status ret = connector_status_disconnected;
  613. int r;
  614. if (!drm_kms_helper_is_poll_worker()) {
  615. r = pm_runtime_get_sync(connector->dev->dev);
  616. if (r < 0)
  617. return connector_status_disconnected;
  618. }
  619. if (encoder) {
  620. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  621. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  622. /* check if panel is valid */
  623. if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
  624. ret = connector_status_connected;
  625. }
  626. /* check for edid as well */
  627. amdgpu_connector_get_edid(connector);
  628. if (amdgpu_connector->edid)
  629. ret = connector_status_connected;
  630. /* check acpi lid status ??? */
  631. amdgpu_connector_update_scratch_regs(connector, ret);
  632. if (!drm_kms_helper_is_poll_worker()) {
  633. pm_runtime_mark_last_busy(connector->dev->dev);
  634. pm_runtime_put_autosuspend(connector->dev->dev);
  635. }
  636. return ret;
  637. }
  638. static void amdgpu_connector_unregister(struct drm_connector *connector)
  639. {
  640. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  641. if (amdgpu_connector->ddc_bus && amdgpu_connector->ddc_bus->has_aux) {
  642. drm_dp_aux_unregister(&amdgpu_connector->ddc_bus->aux);
  643. amdgpu_connector->ddc_bus->has_aux = false;
  644. }
  645. }
  646. static void amdgpu_connector_destroy(struct drm_connector *connector)
  647. {
  648. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  649. amdgpu_connector_free_edid(connector);
  650. kfree(amdgpu_connector->con_priv);
  651. drm_connector_unregister(connector);
  652. drm_connector_cleanup(connector);
  653. kfree(connector);
  654. }
  655. static int amdgpu_connector_set_lcd_property(struct drm_connector *connector,
  656. struct drm_property *property,
  657. uint64_t value)
  658. {
  659. struct drm_device *dev = connector->dev;
  660. struct amdgpu_encoder *amdgpu_encoder;
  661. enum amdgpu_rmx_type rmx_type;
  662. DRM_DEBUG_KMS("\n");
  663. if (property != dev->mode_config.scaling_mode_property)
  664. return 0;
  665. if (connector->encoder)
  666. amdgpu_encoder = to_amdgpu_encoder(connector->encoder);
  667. else {
  668. const struct drm_connector_helper_funcs *connector_funcs = connector->helper_private;
  669. amdgpu_encoder = to_amdgpu_encoder(connector_funcs->best_encoder(connector));
  670. }
  671. switch (value) {
  672. case DRM_MODE_SCALE_NONE: rmx_type = RMX_OFF; break;
  673. case DRM_MODE_SCALE_CENTER: rmx_type = RMX_CENTER; break;
  674. case DRM_MODE_SCALE_ASPECT: rmx_type = RMX_ASPECT; break;
  675. default:
  676. case DRM_MODE_SCALE_FULLSCREEN: rmx_type = RMX_FULL; break;
  677. }
  678. if (amdgpu_encoder->rmx_type == rmx_type)
  679. return 0;
  680. amdgpu_encoder->rmx_type = rmx_type;
  681. amdgpu_connector_property_change_mode(&amdgpu_encoder->base);
  682. return 0;
  683. }
  684. static const struct drm_connector_helper_funcs amdgpu_connector_lvds_helper_funcs = {
  685. .get_modes = amdgpu_connector_lvds_get_modes,
  686. .mode_valid = amdgpu_connector_lvds_mode_valid,
  687. .best_encoder = amdgpu_connector_best_single_encoder,
  688. };
  689. static const struct drm_connector_funcs amdgpu_connector_lvds_funcs = {
  690. .dpms = drm_helper_connector_dpms,
  691. .detect = amdgpu_connector_lvds_detect,
  692. .fill_modes = drm_helper_probe_single_connector_modes,
  693. .early_unregister = amdgpu_connector_unregister,
  694. .destroy = amdgpu_connector_destroy,
  695. .set_property = amdgpu_connector_set_lcd_property,
  696. };
  697. static int amdgpu_connector_vga_get_modes(struct drm_connector *connector)
  698. {
  699. int ret;
  700. amdgpu_connector_get_edid(connector);
  701. ret = amdgpu_connector_ddc_get_modes(connector);
  702. return ret;
  703. }
  704. static enum drm_mode_status amdgpu_connector_vga_mode_valid(struct drm_connector *connector,
  705. struct drm_display_mode *mode)
  706. {
  707. struct drm_device *dev = connector->dev;
  708. struct amdgpu_device *adev = dev->dev_private;
  709. /* XXX check mode bandwidth */
  710. if ((mode->clock / 10) > adev->clock.max_pixel_clock)
  711. return MODE_CLOCK_HIGH;
  712. return MODE_OK;
  713. }
  714. static enum drm_connector_status
  715. amdgpu_connector_vga_detect(struct drm_connector *connector, bool force)
  716. {
  717. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  718. struct drm_encoder *encoder;
  719. const struct drm_encoder_helper_funcs *encoder_funcs;
  720. bool dret = false;
  721. enum drm_connector_status ret = connector_status_disconnected;
  722. int r;
  723. if (!drm_kms_helper_is_poll_worker()) {
  724. r = pm_runtime_get_sync(connector->dev->dev);
  725. if (r < 0)
  726. return connector_status_disconnected;
  727. }
  728. encoder = amdgpu_connector_best_single_encoder(connector);
  729. if (!encoder)
  730. ret = connector_status_disconnected;
  731. if (amdgpu_connector->ddc_bus)
  732. dret = amdgpu_display_ddc_probe(amdgpu_connector, false);
  733. if (dret) {
  734. amdgpu_connector->detected_by_load = false;
  735. amdgpu_connector_free_edid(connector);
  736. amdgpu_connector_get_edid(connector);
  737. if (!amdgpu_connector->edid) {
  738. DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
  739. connector->name);
  740. ret = connector_status_connected;
  741. } else {
  742. amdgpu_connector->use_digital =
  743. !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
  744. /* some oems have boards with separate digital and analog connectors
  745. * with a shared ddc line (often vga + hdmi)
  746. */
  747. if (amdgpu_connector->use_digital && amdgpu_connector->shared_ddc) {
  748. amdgpu_connector_free_edid(connector);
  749. ret = connector_status_disconnected;
  750. } else {
  751. ret = connector_status_connected;
  752. }
  753. }
  754. } else {
  755. /* if we aren't forcing don't do destructive polling */
  756. if (!force) {
  757. /* only return the previous status if we last
  758. * detected a monitor via load.
  759. */
  760. if (amdgpu_connector->detected_by_load)
  761. ret = connector->status;
  762. goto out;
  763. }
  764. if (amdgpu_connector->dac_load_detect && encoder) {
  765. encoder_funcs = encoder->helper_private;
  766. ret = encoder_funcs->detect(encoder, connector);
  767. if (ret != connector_status_disconnected)
  768. amdgpu_connector->detected_by_load = true;
  769. }
  770. }
  771. amdgpu_connector_update_scratch_regs(connector, ret);
  772. out:
  773. if (!drm_kms_helper_is_poll_worker()) {
  774. pm_runtime_mark_last_busy(connector->dev->dev);
  775. pm_runtime_put_autosuspend(connector->dev->dev);
  776. }
  777. return ret;
  778. }
  779. static const struct drm_connector_helper_funcs amdgpu_connector_vga_helper_funcs = {
  780. .get_modes = amdgpu_connector_vga_get_modes,
  781. .mode_valid = amdgpu_connector_vga_mode_valid,
  782. .best_encoder = amdgpu_connector_best_single_encoder,
  783. };
  784. static const struct drm_connector_funcs amdgpu_connector_vga_funcs = {
  785. .dpms = drm_helper_connector_dpms,
  786. .detect = amdgpu_connector_vga_detect,
  787. .fill_modes = drm_helper_probe_single_connector_modes,
  788. .early_unregister = amdgpu_connector_unregister,
  789. .destroy = amdgpu_connector_destroy,
  790. .set_property = amdgpu_connector_set_property,
  791. };
  792. static bool
  793. amdgpu_connector_check_hpd_status_unchanged(struct drm_connector *connector)
  794. {
  795. struct drm_device *dev = connector->dev;
  796. struct amdgpu_device *adev = dev->dev_private;
  797. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  798. enum drm_connector_status status;
  799. if (amdgpu_connector->hpd.hpd != AMDGPU_HPD_NONE) {
  800. if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd))
  801. status = connector_status_connected;
  802. else
  803. status = connector_status_disconnected;
  804. if (connector->status == status)
  805. return true;
  806. }
  807. return false;
  808. }
  809. /*
  810. * DVI is complicated
  811. * Do a DDC probe, if DDC probe passes, get the full EDID so
  812. * we can do analog/digital monitor detection at this point.
  813. * If the monitor is an analog monitor or we got no DDC,
  814. * we need to find the DAC encoder object for this connector.
  815. * If we got no DDC, we do load detection on the DAC encoder object.
  816. * If we got analog DDC or load detection passes on the DAC encoder
  817. * we have to check if this analog encoder is shared with anyone else (TV)
  818. * if its shared we have to set the other connector to disconnected.
  819. */
  820. static enum drm_connector_status
  821. amdgpu_connector_dvi_detect(struct drm_connector *connector, bool force)
  822. {
  823. struct drm_device *dev = connector->dev;
  824. struct amdgpu_device *adev = dev->dev_private;
  825. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  826. const struct drm_encoder_helper_funcs *encoder_funcs;
  827. int r;
  828. enum drm_connector_status ret = connector_status_disconnected;
  829. bool dret = false, broken_edid = false;
  830. if (!drm_kms_helper_is_poll_worker()) {
  831. r = pm_runtime_get_sync(connector->dev->dev);
  832. if (r < 0)
  833. return connector_status_disconnected;
  834. }
  835. if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
  836. ret = connector->status;
  837. goto exit;
  838. }
  839. if (amdgpu_connector->ddc_bus)
  840. dret = amdgpu_display_ddc_probe(amdgpu_connector, false);
  841. if (dret) {
  842. amdgpu_connector->detected_by_load = false;
  843. amdgpu_connector_free_edid(connector);
  844. amdgpu_connector_get_edid(connector);
  845. if (!amdgpu_connector->edid) {
  846. DRM_ERROR("%s: probed a monitor but no|invalid EDID\n",
  847. connector->name);
  848. ret = connector_status_connected;
  849. broken_edid = true; /* defer use_digital to later */
  850. } else {
  851. amdgpu_connector->use_digital =
  852. !!(amdgpu_connector->edid->input & DRM_EDID_INPUT_DIGITAL);
  853. /* some oems have boards with separate digital and analog connectors
  854. * with a shared ddc line (often vga + hdmi)
  855. */
  856. if ((!amdgpu_connector->use_digital) && amdgpu_connector->shared_ddc) {
  857. amdgpu_connector_free_edid(connector);
  858. ret = connector_status_disconnected;
  859. } else {
  860. ret = connector_status_connected;
  861. }
  862. /* This gets complicated. We have boards with VGA + HDMI with a
  863. * shared DDC line and we have boards with DVI-D + HDMI with a shared
  864. * DDC line. The latter is more complex because with DVI<->HDMI adapters
  865. * you don't really know what's connected to which port as both are digital.
  866. */
  867. if (amdgpu_connector->shared_ddc && (ret == connector_status_connected)) {
  868. struct drm_connector *list_connector;
  869. struct amdgpu_connector *list_amdgpu_connector;
  870. list_for_each_entry(list_connector, &dev->mode_config.connector_list, head) {
  871. if (connector == list_connector)
  872. continue;
  873. list_amdgpu_connector = to_amdgpu_connector(list_connector);
  874. if (list_amdgpu_connector->shared_ddc &&
  875. (list_amdgpu_connector->ddc_bus->rec.i2c_id ==
  876. amdgpu_connector->ddc_bus->rec.i2c_id)) {
  877. /* cases where both connectors are digital */
  878. if (list_connector->connector_type != DRM_MODE_CONNECTOR_VGA) {
  879. /* hpd is our only option in this case */
  880. if (!amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  881. amdgpu_connector_free_edid(connector);
  882. ret = connector_status_disconnected;
  883. }
  884. }
  885. }
  886. }
  887. }
  888. }
  889. }
  890. if ((ret == connector_status_connected) && (amdgpu_connector->use_digital == true))
  891. goto out;
  892. /* DVI-D and HDMI-A are digital only */
  893. if ((connector->connector_type == DRM_MODE_CONNECTOR_DVID) ||
  894. (connector->connector_type == DRM_MODE_CONNECTOR_HDMIA))
  895. goto out;
  896. /* if we aren't forcing don't do destructive polling */
  897. if (!force) {
  898. /* only return the previous status if we last
  899. * detected a monitor via load.
  900. */
  901. if (amdgpu_connector->detected_by_load)
  902. ret = connector->status;
  903. goto out;
  904. }
  905. /* find analog encoder */
  906. if (amdgpu_connector->dac_load_detect) {
  907. struct drm_encoder *encoder;
  908. int i;
  909. drm_connector_for_each_possible_encoder(connector, encoder, i) {
  910. if (encoder->encoder_type != DRM_MODE_ENCODER_DAC &&
  911. encoder->encoder_type != DRM_MODE_ENCODER_TVDAC)
  912. continue;
  913. encoder_funcs = encoder->helper_private;
  914. if (encoder_funcs->detect) {
  915. if (!broken_edid) {
  916. if (ret != connector_status_connected) {
  917. /* deal with analog monitors without DDC */
  918. ret = encoder_funcs->detect(encoder, connector);
  919. if (ret == connector_status_connected) {
  920. amdgpu_connector->use_digital = false;
  921. }
  922. if (ret != connector_status_disconnected)
  923. amdgpu_connector->detected_by_load = true;
  924. }
  925. } else {
  926. enum drm_connector_status lret;
  927. /* assume digital unless load detected otherwise */
  928. amdgpu_connector->use_digital = true;
  929. lret = encoder_funcs->detect(encoder, connector);
  930. DRM_DEBUG_KMS("load_detect %x returned: %x\n",encoder->encoder_type,lret);
  931. if (lret == connector_status_connected)
  932. amdgpu_connector->use_digital = false;
  933. }
  934. break;
  935. }
  936. }
  937. }
  938. out:
  939. /* updated in get modes as well since we need to know if it's analog or digital */
  940. amdgpu_connector_update_scratch_regs(connector, ret);
  941. exit:
  942. if (!drm_kms_helper_is_poll_worker()) {
  943. pm_runtime_mark_last_busy(connector->dev->dev);
  944. pm_runtime_put_autosuspend(connector->dev->dev);
  945. }
  946. return ret;
  947. }
  948. /* okay need to be smart in here about which encoder to pick */
  949. static struct drm_encoder *
  950. amdgpu_connector_dvi_encoder(struct drm_connector *connector)
  951. {
  952. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  953. struct drm_encoder *encoder;
  954. int i;
  955. drm_connector_for_each_possible_encoder(connector, encoder, i) {
  956. if (amdgpu_connector->use_digital == true) {
  957. if (encoder->encoder_type == DRM_MODE_ENCODER_TMDS)
  958. return encoder;
  959. } else {
  960. if (encoder->encoder_type == DRM_MODE_ENCODER_DAC ||
  961. encoder->encoder_type == DRM_MODE_ENCODER_TVDAC)
  962. return encoder;
  963. }
  964. }
  965. /* see if we have a default encoder TODO */
  966. /* then check use digitial */
  967. /* pick the first one */
  968. drm_connector_for_each_possible_encoder(connector, encoder, i)
  969. return encoder;
  970. return NULL;
  971. }
  972. static void amdgpu_connector_dvi_force(struct drm_connector *connector)
  973. {
  974. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  975. if (connector->force == DRM_FORCE_ON)
  976. amdgpu_connector->use_digital = false;
  977. if (connector->force == DRM_FORCE_ON_DIGITAL)
  978. amdgpu_connector->use_digital = true;
  979. }
  980. static enum drm_mode_status amdgpu_connector_dvi_mode_valid(struct drm_connector *connector,
  981. struct drm_display_mode *mode)
  982. {
  983. struct drm_device *dev = connector->dev;
  984. struct amdgpu_device *adev = dev->dev_private;
  985. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  986. /* XXX check mode bandwidth */
  987. if (amdgpu_connector->use_digital && (mode->clock > 165000)) {
  988. if ((amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_I) ||
  989. (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_DUAL_LINK_DVI_D) ||
  990. (amdgpu_connector->connector_object_id == CONNECTOR_OBJECT_ID_HDMI_TYPE_B)) {
  991. return MODE_OK;
  992. } else if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  993. /* HDMI 1.3+ supports max clock of 340 Mhz */
  994. if (mode->clock > 340000)
  995. return MODE_CLOCK_HIGH;
  996. else
  997. return MODE_OK;
  998. } else {
  999. return MODE_CLOCK_HIGH;
  1000. }
  1001. }
  1002. /* check against the max pixel clock */
  1003. if ((mode->clock / 10) > adev->clock.max_pixel_clock)
  1004. return MODE_CLOCK_HIGH;
  1005. return MODE_OK;
  1006. }
  1007. static const struct drm_connector_helper_funcs amdgpu_connector_dvi_helper_funcs = {
  1008. .get_modes = amdgpu_connector_vga_get_modes,
  1009. .mode_valid = amdgpu_connector_dvi_mode_valid,
  1010. .best_encoder = amdgpu_connector_dvi_encoder,
  1011. };
  1012. static const struct drm_connector_funcs amdgpu_connector_dvi_funcs = {
  1013. .dpms = drm_helper_connector_dpms,
  1014. .detect = amdgpu_connector_dvi_detect,
  1015. .fill_modes = drm_helper_probe_single_connector_modes,
  1016. .set_property = amdgpu_connector_set_property,
  1017. .early_unregister = amdgpu_connector_unregister,
  1018. .destroy = amdgpu_connector_destroy,
  1019. .force = amdgpu_connector_dvi_force,
  1020. };
  1021. static int amdgpu_connector_dp_get_modes(struct drm_connector *connector)
  1022. {
  1023. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1024. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1025. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1026. int ret;
  1027. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1028. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1029. struct drm_display_mode *mode;
  1030. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP) {
  1031. if (!amdgpu_dig_connector->edp_on)
  1032. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1033. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1034. amdgpu_connector_get_edid(connector);
  1035. ret = amdgpu_connector_ddc_get_modes(connector);
  1036. if (!amdgpu_dig_connector->edp_on)
  1037. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1038. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1039. } else {
  1040. /* need to setup ddc on the bridge */
  1041. if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1042. ENCODER_OBJECT_ID_NONE) {
  1043. if (encoder)
  1044. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1045. }
  1046. amdgpu_connector_get_edid(connector);
  1047. ret = amdgpu_connector_ddc_get_modes(connector);
  1048. }
  1049. if (ret > 0) {
  1050. if (encoder) {
  1051. amdgpu_connector_fixup_lcd_native_mode(encoder, connector);
  1052. /* add scaled modes */
  1053. amdgpu_connector_add_common_modes(encoder, connector);
  1054. }
  1055. return ret;
  1056. }
  1057. if (!encoder)
  1058. return 0;
  1059. /* we have no EDID modes */
  1060. mode = amdgpu_connector_lcd_native_mode(encoder);
  1061. if (mode) {
  1062. ret = 1;
  1063. drm_mode_probed_add(connector, mode);
  1064. /* add the width/height from vbios tables if available */
  1065. connector->display_info.width_mm = mode->width_mm;
  1066. connector->display_info.height_mm = mode->height_mm;
  1067. /* add scaled modes */
  1068. amdgpu_connector_add_common_modes(encoder, connector);
  1069. }
  1070. } else {
  1071. /* need to setup ddc on the bridge */
  1072. if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1073. ENCODER_OBJECT_ID_NONE) {
  1074. if (encoder)
  1075. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1076. }
  1077. amdgpu_connector_get_edid(connector);
  1078. ret = amdgpu_connector_ddc_get_modes(connector);
  1079. amdgpu_get_native_mode(connector);
  1080. }
  1081. return ret;
  1082. }
  1083. u16 amdgpu_connector_encoder_get_dp_bridge_encoder_id(struct drm_connector *connector)
  1084. {
  1085. struct drm_encoder *encoder;
  1086. struct amdgpu_encoder *amdgpu_encoder;
  1087. int i;
  1088. drm_connector_for_each_possible_encoder(connector, encoder, i) {
  1089. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1090. switch (amdgpu_encoder->encoder_id) {
  1091. case ENCODER_OBJECT_ID_TRAVIS:
  1092. case ENCODER_OBJECT_ID_NUTMEG:
  1093. return amdgpu_encoder->encoder_id;
  1094. default:
  1095. break;
  1096. }
  1097. }
  1098. return ENCODER_OBJECT_ID_NONE;
  1099. }
  1100. static bool amdgpu_connector_encoder_is_hbr2(struct drm_connector *connector)
  1101. {
  1102. struct drm_encoder *encoder;
  1103. struct amdgpu_encoder *amdgpu_encoder;
  1104. int i;
  1105. bool found = false;
  1106. drm_connector_for_each_possible_encoder(connector, encoder, i) {
  1107. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1108. if (amdgpu_encoder->caps & ATOM_ENCODER_CAP_RECORD_HBR2)
  1109. found = true;
  1110. }
  1111. return found;
  1112. }
  1113. bool amdgpu_connector_is_dp12_capable(struct drm_connector *connector)
  1114. {
  1115. struct drm_device *dev = connector->dev;
  1116. struct amdgpu_device *adev = dev->dev_private;
  1117. if ((adev->clock.default_dispclk >= 53900) &&
  1118. amdgpu_connector_encoder_is_hbr2(connector)) {
  1119. return true;
  1120. }
  1121. return false;
  1122. }
  1123. static enum drm_connector_status
  1124. amdgpu_connector_dp_detect(struct drm_connector *connector, bool force)
  1125. {
  1126. struct drm_device *dev = connector->dev;
  1127. struct amdgpu_device *adev = dev->dev_private;
  1128. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1129. enum drm_connector_status ret = connector_status_disconnected;
  1130. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1131. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1132. int r;
  1133. if (!drm_kms_helper_is_poll_worker()) {
  1134. r = pm_runtime_get_sync(connector->dev->dev);
  1135. if (r < 0)
  1136. return connector_status_disconnected;
  1137. }
  1138. if (!force && amdgpu_connector_check_hpd_status_unchanged(connector)) {
  1139. ret = connector->status;
  1140. goto out;
  1141. }
  1142. amdgpu_connector_free_edid(connector);
  1143. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1144. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1145. if (encoder) {
  1146. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1147. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  1148. /* check if panel is valid */
  1149. if (native_mode->hdisplay >= 320 && native_mode->vdisplay >= 240)
  1150. ret = connector_status_connected;
  1151. }
  1152. /* eDP is always DP */
  1153. amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
  1154. if (!amdgpu_dig_connector->edp_on)
  1155. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1156. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1157. if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  1158. ret = connector_status_connected;
  1159. if (!amdgpu_dig_connector->edp_on)
  1160. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  1161. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1162. } else if (amdgpu_connector_encoder_get_dp_bridge_encoder_id(connector) !=
  1163. ENCODER_OBJECT_ID_NONE) {
  1164. /* DP bridges are always DP */
  1165. amdgpu_dig_connector->dp_sink_type = CONNECTOR_OBJECT_ID_DISPLAYPORT;
  1166. /* get the DPCD from the bridge */
  1167. amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
  1168. if (encoder) {
  1169. /* setup ddc on the bridge */
  1170. amdgpu_atombios_encoder_setup_ext_encoder_ddc(encoder);
  1171. /* bridge chips are always aux */
  1172. /* try DDC */
  1173. if (amdgpu_display_ddc_probe(amdgpu_connector, true))
  1174. ret = connector_status_connected;
  1175. else if (amdgpu_connector->dac_load_detect) { /* try load detection */
  1176. const struct drm_encoder_helper_funcs *encoder_funcs = encoder->helper_private;
  1177. ret = encoder_funcs->detect(encoder, connector);
  1178. }
  1179. }
  1180. } else {
  1181. amdgpu_dig_connector->dp_sink_type =
  1182. amdgpu_atombios_dp_get_sinktype(amdgpu_connector);
  1183. if (amdgpu_display_hpd_sense(adev, amdgpu_connector->hpd.hpd)) {
  1184. ret = connector_status_connected;
  1185. if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT)
  1186. amdgpu_atombios_dp_get_dpcd(amdgpu_connector);
  1187. } else {
  1188. if (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) {
  1189. if (!amdgpu_atombios_dp_get_dpcd(amdgpu_connector))
  1190. ret = connector_status_connected;
  1191. } else {
  1192. /* try non-aux ddc (DP to DVI/HDMI/etc. adapter) */
  1193. if (amdgpu_display_ddc_probe(amdgpu_connector,
  1194. false))
  1195. ret = connector_status_connected;
  1196. }
  1197. }
  1198. }
  1199. amdgpu_connector_update_scratch_regs(connector, ret);
  1200. out:
  1201. if (!drm_kms_helper_is_poll_worker()) {
  1202. pm_runtime_mark_last_busy(connector->dev->dev);
  1203. pm_runtime_put_autosuspend(connector->dev->dev);
  1204. }
  1205. return ret;
  1206. }
  1207. static enum drm_mode_status amdgpu_connector_dp_mode_valid(struct drm_connector *connector,
  1208. struct drm_display_mode *mode)
  1209. {
  1210. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  1211. struct amdgpu_connector_atom_dig *amdgpu_dig_connector = amdgpu_connector->con_priv;
  1212. /* XXX check mode bandwidth */
  1213. if ((connector->connector_type == DRM_MODE_CONNECTOR_eDP) ||
  1214. (connector->connector_type == DRM_MODE_CONNECTOR_LVDS)) {
  1215. struct drm_encoder *encoder = amdgpu_connector_best_single_encoder(connector);
  1216. if ((mode->hdisplay < 320) || (mode->vdisplay < 240))
  1217. return MODE_PANEL;
  1218. if (encoder) {
  1219. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1220. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  1221. /* AVIVO hardware supports downscaling modes larger than the panel
  1222. * to the panel size, but I'm not sure this is desirable.
  1223. */
  1224. if ((mode->hdisplay > native_mode->hdisplay) ||
  1225. (mode->vdisplay > native_mode->vdisplay))
  1226. return MODE_PANEL;
  1227. /* if scaling is disabled, block non-native modes */
  1228. if (amdgpu_encoder->rmx_type == RMX_OFF) {
  1229. if ((mode->hdisplay != native_mode->hdisplay) ||
  1230. (mode->vdisplay != native_mode->vdisplay))
  1231. return MODE_PANEL;
  1232. }
  1233. }
  1234. return MODE_OK;
  1235. } else {
  1236. if ((amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  1237. (amdgpu_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP)) {
  1238. return amdgpu_atombios_dp_mode_valid_helper(connector, mode);
  1239. } else {
  1240. if (drm_detect_hdmi_monitor(amdgpu_connector_edid(connector))) {
  1241. /* HDMI 1.3+ supports max clock of 340 Mhz */
  1242. if (mode->clock > 340000)
  1243. return MODE_CLOCK_HIGH;
  1244. } else {
  1245. if (mode->clock > 165000)
  1246. return MODE_CLOCK_HIGH;
  1247. }
  1248. }
  1249. }
  1250. return MODE_OK;
  1251. }
  1252. static const struct drm_connector_helper_funcs amdgpu_connector_dp_helper_funcs = {
  1253. .get_modes = amdgpu_connector_dp_get_modes,
  1254. .mode_valid = amdgpu_connector_dp_mode_valid,
  1255. .best_encoder = amdgpu_connector_dvi_encoder,
  1256. };
  1257. static const struct drm_connector_funcs amdgpu_connector_dp_funcs = {
  1258. .dpms = drm_helper_connector_dpms,
  1259. .detect = amdgpu_connector_dp_detect,
  1260. .fill_modes = drm_helper_probe_single_connector_modes,
  1261. .set_property = amdgpu_connector_set_property,
  1262. .early_unregister = amdgpu_connector_unregister,
  1263. .destroy = amdgpu_connector_destroy,
  1264. .force = amdgpu_connector_dvi_force,
  1265. };
  1266. static const struct drm_connector_funcs amdgpu_connector_edp_funcs = {
  1267. .dpms = drm_helper_connector_dpms,
  1268. .detect = amdgpu_connector_dp_detect,
  1269. .fill_modes = drm_helper_probe_single_connector_modes,
  1270. .set_property = amdgpu_connector_set_lcd_property,
  1271. .early_unregister = amdgpu_connector_unregister,
  1272. .destroy = amdgpu_connector_destroy,
  1273. .force = amdgpu_connector_dvi_force,
  1274. };
  1275. void
  1276. amdgpu_connector_add(struct amdgpu_device *adev,
  1277. uint32_t connector_id,
  1278. uint32_t supported_device,
  1279. int connector_type,
  1280. struct amdgpu_i2c_bus_rec *i2c_bus,
  1281. uint16_t connector_object_id,
  1282. struct amdgpu_hpd *hpd,
  1283. struct amdgpu_router *router)
  1284. {
  1285. struct drm_device *dev = adev->ddev;
  1286. struct drm_connector *connector;
  1287. struct amdgpu_connector *amdgpu_connector;
  1288. struct amdgpu_connector_atom_dig *amdgpu_dig_connector;
  1289. struct drm_encoder *encoder;
  1290. struct amdgpu_encoder *amdgpu_encoder;
  1291. uint32_t subpixel_order = SubPixelNone;
  1292. bool shared_ddc = false;
  1293. bool is_dp_bridge = false;
  1294. bool has_aux = false;
  1295. if (connector_type == DRM_MODE_CONNECTOR_Unknown)
  1296. return;
  1297. /* see if we already added it */
  1298. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  1299. amdgpu_connector = to_amdgpu_connector(connector);
  1300. if (amdgpu_connector->connector_id == connector_id) {
  1301. amdgpu_connector->devices |= supported_device;
  1302. return;
  1303. }
  1304. if (amdgpu_connector->ddc_bus && i2c_bus->valid) {
  1305. if (amdgpu_connector->ddc_bus->rec.i2c_id == i2c_bus->i2c_id) {
  1306. amdgpu_connector->shared_ddc = true;
  1307. shared_ddc = true;
  1308. }
  1309. if (amdgpu_connector->router_bus && router->ddc_valid &&
  1310. (amdgpu_connector->router.router_id == router->router_id)) {
  1311. amdgpu_connector->shared_ddc = false;
  1312. shared_ddc = false;
  1313. }
  1314. }
  1315. }
  1316. /* check if it's a dp bridge */
  1317. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1318. amdgpu_encoder = to_amdgpu_encoder(encoder);
  1319. if (amdgpu_encoder->devices & supported_device) {
  1320. switch (amdgpu_encoder->encoder_id) {
  1321. case ENCODER_OBJECT_ID_TRAVIS:
  1322. case ENCODER_OBJECT_ID_NUTMEG:
  1323. is_dp_bridge = true;
  1324. break;
  1325. default:
  1326. break;
  1327. }
  1328. }
  1329. }
  1330. amdgpu_connector = kzalloc(sizeof(struct amdgpu_connector), GFP_KERNEL);
  1331. if (!amdgpu_connector)
  1332. return;
  1333. connector = &amdgpu_connector->base;
  1334. amdgpu_connector->connector_id = connector_id;
  1335. amdgpu_connector->devices = supported_device;
  1336. amdgpu_connector->shared_ddc = shared_ddc;
  1337. amdgpu_connector->connector_object_id = connector_object_id;
  1338. amdgpu_connector->hpd = *hpd;
  1339. amdgpu_connector->router = *router;
  1340. if (router->ddc_valid || router->cd_valid) {
  1341. amdgpu_connector->router_bus = amdgpu_i2c_lookup(adev, &router->i2c_info);
  1342. if (!amdgpu_connector->router_bus)
  1343. DRM_ERROR("Failed to assign router i2c bus! Check dmesg for i2c errors.\n");
  1344. }
  1345. if (is_dp_bridge) {
  1346. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1347. if (!amdgpu_dig_connector)
  1348. goto failed;
  1349. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1350. if (i2c_bus->valid) {
  1351. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1352. if (amdgpu_connector->ddc_bus)
  1353. has_aux = true;
  1354. else
  1355. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1356. }
  1357. switch (connector_type) {
  1358. case DRM_MODE_CONNECTOR_VGA:
  1359. case DRM_MODE_CONNECTOR_DVIA:
  1360. default:
  1361. drm_connector_init(dev, &amdgpu_connector->base,
  1362. &amdgpu_connector_dp_funcs, connector_type);
  1363. drm_connector_helper_add(&amdgpu_connector->base,
  1364. &amdgpu_connector_dp_helper_funcs);
  1365. connector->interlace_allowed = true;
  1366. connector->doublescan_allowed = true;
  1367. amdgpu_connector->dac_load_detect = true;
  1368. drm_object_attach_property(&amdgpu_connector->base.base,
  1369. adev->mode_info.load_detect_property,
  1370. 1);
  1371. drm_object_attach_property(&amdgpu_connector->base.base,
  1372. dev->mode_config.scaling_mode_property,
  1373. DRM_MODE_SCALE_NONE);
  1374. break;
  1375. case DRM_MODE_CONNECTOR_DVII:
  1376. case DRM_MODE_CONNECTOR_DVID:
  1377. case DRM_MODE_CONNECTOR_HDMIA:
  1378. case DRM_MODE_CONNECTOR_HDMIB:
  1379. case DRM_MODE_CONNECTOR_DisplayPort:
  1380. drm_connector_init(dev, &amdgpu_connector->base,
  1381. &amdgpu_connector_dp_funcs, connector_type);
  1382. drm_connector_helper_add(&amdgpu_connector->base,
  1383. &amdgpu_connector_dp_helper_funcs);
  1384. drm_object_attach_property(&amdgpu_connector->base.base,
  1385. adev->mode_info.underscan_property,
  1386. UNDERSCAN_OFF);
  1387. drm_object_attach_property(&amdgpu_connector->base.base,
  1388. adev->mode_info.underscan_hborder_property,
  1389. 0);
  1390. drm_object_attach_property(&amdgpu_connector->base.base,
  1391. adev->mode_info.underscan_vborder_property,
  1392. 0);
  1393. drm_object_attach_property(&amdgpu_connector->base.base,
  1394. dev->mode_config.scaling_mode_property,
  1395. DRM_MODE_SCALE_NONE);
  1396. drm_object_attach_property(&amdgpu_connector->base.base,
  1397. adev->mode_info.dither_property,
  1398. AMDGPU_FMT_DITHER_DISABLE);
  1399. if (amdgpu_audio != 0)
  1400. drm_object_attach_property(&amdgpu_connector->base.base,
  1401. adev->mode_info.audio_property,
  1402. AMDGPU_AUDIO_AUTO);
  1403. subpixel_order = SubPixelHorizontalRGB;
  1404. connector->interlace_allowed = true;
  1405. if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
  1406. connector->doublescan_allowed = true;
  1407. else
  1408. connector->doublescan_allowed = false;
  1409. if (connector_type == DRM_MODE_CONNECTOR_DVII) {
  1410. amdgpu_connector->dac_load_detect = true;
  1411. drm_object_attach_property(&amdgpu_connector->base.base,
  1412. adev->mode_info.load_detect_property,
  1413. 1);
  1414. }
  1415. break;
  1416. case DRM_MODE_CONNECTOR_LVDS:
  1417. case DRM_MODE_CONNECTOR_eDP:
  1418. drm_connector_init(dev, &amdgpu_connector->base,
  1419. &amdgpu_connector_edp_funcs, connector_type);
  1420. drm_connector_helper_add(&amdgpu_connector->base,
  1421. &amdgpu_connector_dp_helper_funcs);
  1422. drm_object_attach_property(&amdgpu_connector->base.base,
  1423. dev->mode_config.scaling_mode_property,
  1424. DRM_MODE_SCALE_FULLSCREEN);
  1425. subpixel_order = SubPixelHorizontalRGB;
  1426. connector->interlace_allowed = false;
  1427. connector->doublescan_allowed = false;
  1428. break;
  1429. }
  1430. } else {
  1431. switch (connector_type) {
  1432. case DRM_MODE_CONNECTOR_VGA:
  1433. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_vga_funcs, connector_type);
  1434. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
  1435. if (i2c_bus->valid) {
  1436. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1437. if (!amdgpu_connector->ddc_bus)
  1438. DRM_ERROR("VGA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1439. }
  1440. amdgpu_connector->dac_load_detect = true;
  1441. drm_object_attach_property(&amdgpu_connector->base.base,
  1442. adev->mode_info.load_detect_property,
  1443. 1);
  1444. drm_object_attach_property(&amdgpu_connector->base.base,
  1445. dev->mode_config.scaling_mode_property,
  1446. DRM_MODE_SCALE_NONE);
  1447. /* no HPD on analog connectors */
  1448. amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
  1449. connector->interlace_allowed = true;
  1450. connector->doublescan_allowed = true;
  1451. break;
  1452. case DRM_MODE_CONNECTOR_DVIA:
  1453. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_vga_funcs, connector_type);
  1454. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_vga_helper_funcs);
  1455. if (i2c_bus->valid) {
  1456. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1457. if (!amdgpu_connector->ddc_bus)
  1458. DRM_ERROR("DVIA: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1459. }
  1460. amdgpu_connector->dac_load_detect = true;
  1461. drm_object_attach_property(&amdgpu_connector->base.base,
  1462. adev->mode_info.load_detect_property,
  1463. 1);
  1464. drm_object_attach_property(&amdgpu_connector->base.base,
  1465. dev->mode_config.scaling_mode_property,
  1466. DRM_MODE_SCALE_NONE);
  1467. /* no HPD on analog connectors */
  1468. amdgpu_connector->hpd.hpd = AMDGPU_HPD_NONE;
  1469. connector->interlace_allowed = true;
  1470. connector->doublescan_allowed = true;
  1471. break;
  1472. case DRM_MODE_CONNECTOR_DVII:
  1473. case DRM_MODE_CONNECTOR_DVID:
  1474. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1475. if (!amdgpu_dig_connector)
  1476. goto failed;
  1477. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1478. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dvi_funcs, connector_type);
  1479. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
  1480. if (i2c_bus->valid) {
  1481. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1482. if (!amdgpu_connector->ddc_bus)
  1483. DRM_ERROR("DVI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1484. }
  1485. subpixel_order = SubPixelHorizontalRGB;
  1486. drm_object_attach_property(&amdgpu_connector->base.base,
  1487. adev->mode_info.coherent_mode_property,
  1488. 1);
  1489. drm_object_attach_property(&amdgpu_connector->base.base,
  1490. adev->mode_info.underscan_property,
  1491. UNDERSCAN_OFF);
  1492. drm_object_attach_property(&amdgpu_connector->base.base,
  1493. adev->mode_info.underscan_hborder_property,
  1494. 0);
  1495. drm_object_attach_property(&amdgpu_connector->base.base,
  1496. adev->mode_info.underscan_vborder_property,
  1497. 0);
  1498. drm_object_attach_property(&amdgpu_connector->base.base,
  1499. dev->mode_config.scaling_mode_property,
  1500. DRM_MODE_SCALE_NONE);
  1501. if (amdgpu_audio != 0) {
  1502. drm_object_attach_property(&amdgpu_connector->base.base,
  1503. adev->mode_info.audio_property,
  1504. AMDGPU_AUDIO_AUTO);
  1505. }
  1506. drm_object_attach_property(&amdgpu_connector->base.base,
  1507. adev->mode_info.dither_property,
  1508. AMDGPU_FMT_DITHER_DISABLE);
  1509. if (connector_type == DRM_MODE_CONNECTOR_DVII) {
  1510. amdgpu_connector->dac_load_detect = true;
  1511. drm_object_attach_property(&amdgpu_connector->base.base,
  1512. adev->mode_info.load_detect_property,
  1513. 1);
  1514. }
  1515. connector->interlace_allowed = true;
  1516. if (connector_type == DRM_MODE_CONNECTOR_DVII)
  1517. connector->doublescan_allowed = true;
  1518. else
  1519. connector->doublescan_allowed = false;
  1520. break;
  1521. case DRM_MODE_CONNECTOR_HDMIA:
  1522. case DRM_MODE_CONNECTOR_HDMIB:
  1523. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1524. if (!amdgpu_dig_connector)
  1525. goto failed;
  1526. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1527. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dvi_funcs, connector_type);
  1528. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dvi_helper_funcs);
  1529. if (i2c_bus->valid) {
  1530. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1531. if (!amdgpu_connector->ddc_bus)
  1532. DRM_ERROR("HDMI: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1533. }
  1534. drm_object_attach_property(&amdgpu_connector->base.base,
  1535. adev->mode_info.coherent_mode_property,
  1536. 1);
  1537. drm_object_attach_property(&amdgpu_connector->base.base,
  1538. adev->mode_info.underscan_property,
  1539. UNDERSCAN_OFF);
  1540. drm_object_attach_property(&amdgpu_connector->base.base,
  1541. adev->mode_info.underscan_hborder_property,
  1542. 0);
  1543. drm_object_attach_property(&amdgpu_connector->base.base,
  1544. adev->mode_info.underscan_vborder_property,
  1545. 0);
  1546. drm_object_attach_property(&amdgpu_connector->base.base,
  1547. dev->mode_config.scaling_mode_property,
  1548. DRM_MODE_SCALE_NONE);
  1549. if (amdgpu_audio != 0) {
  1550. drm_object_attach_property(&amdgpu_connector->base.base,
  1551. adev->mode_info.audio_property,
  1552. AMDGPU_AUDIO_AUTO);
  1553. }
  1554. drm_object_attach_property(&amdgpu_connector->base.base,
  1555. adev->mode_info.dither_property,
  1556. AMDGPU_FMT_DITHER_DISABLE);
  1557. subpixel_order = SubPixelHorizontalRGB;
  1558. connector->interlace_allowed = true;
  1559. if (connector_type == DRM_MODE_CONNECTOR_HDMIB)
  1560. connector->doublescan_allowed = true;
  1561. else
  1562. connector->doublescan_allowed = false;
  1563. break;
  1564. case DRM_MODE_CONNECTOR_DisplayPort:
  1565. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1566. if (!amdgpu_dig_connector)
  1567. goto failed;
  1568. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1569. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_dp_funcs, connector_type);
  1570. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
  1571. if (i2c_bus->valid) {
  1572. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1573. if (amdgpu_connector->ddc_bus)
  1574. has_aux = true;
  1575. else
  1576. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1577. }
  1578. subpixel_order = SubPixelHorizontalRGB;
  1579. drm_object_attach_property(&amdgpu_connector->base.base,
  1580. adev->mode_info.coherent_mode_property,
  1581. 1);
  1582. drm_object_attach_property(&amdgpu_connector->base.base,
  1583. adev->mode_info.underscan_property,
  1584. UNDERSCAN_OFF);
  1585. drm_object_attach_property(&amdgpu_connector->base.base,
  1586. adev->mode_info.underscan_hborder_property,
  1587. 0);
  1588. drm_object_attach_property(&amdgpu_connector->base.base,
  1589. adev->mode_info.underscan_vborder_property,
  1590. 0);
  1591. drm_object_attach_property(&amdgpu_connector->base.base,
  1592. dev->mode_config.scaling_mode_property,
  1593. DRM_MODE_SCALE_NONE);
  1594. if (amdgpu_audio != 0) {
  1595. drm_object_attach_property(&amdgpu_connector->base.base,
  1596. adev->mode_info.audio_property,
  1597. AMDGPU_AUDIO_AUTO);
  1598. }
  1599. drm_object_attach_property(&amdgpu_connector->base.base,
  1600. adev->mode_info.dither_property,
  1601. AMDGPU_FMT_DITHER_DISABLE);
  1602. connector->interlace_allowed = true;
  1603. /* in theory with a DP to VGA converter... */
  1604. connector->doublescan_allowed = false;
  1605. break;
  1606. case DRM_MODE_CONNECTOR_eDP:
  1607. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1608. if (!amdgpu_dig_connector)
  1609. goto failed;
  1610. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1611. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_edp_funcs, connector_type);
  1612. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_dp_helper_funcs);
  1613. if (i2c_bus->valid) {
  1614. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1615. if (amdgpu_connector->ddc_bus)
  1616. has_aux = true;
  1617. else
  1618. DRM_ERROR("DP: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1619. }
  1620. drm_object_attach_property(&amdgpu_connector->base.base,
  1621. dev->mode_config.scaling_mode_property,
  1622. DRM_MODE_SCALE_FULLSCREEN);
  1623. subpixel_order = SubPixelHorizontalRGB;
  1624. connector->interlace_allowed = false;
  1625. connector->doublescan_allowed = false;
  1626. break;
  1627. case DRM_MODE_CONNECTOR_LVDS:
  1628. amdgpu_dig_connector = kzalloc(sizeof(struct amdgpu_connector_atom_dig), GFP_KERNEL);
  1629. if (!amdgpu_dig_connector)
  1630. goto failed;
  1631. amdgpu_connector->con_priv = amdgpu_dig_connector;
  1632. drm_connector_init(dev, &amdgpu_connector->base, &amdgpu_connector_lvds_funcs, connector_type);
  1633. drm_connector_helper_add(&amdgpu_connector->base, &amdgpu_connector_lvds_helper_funcs);
  1634. if (i2c_bus->valid) {
  1635. amdgpu_connector->ddc_bus = amdgpu_i2c_lookup(adev, i2c_bus);
  1636. if (!amdgpu_connector->ddc_bus)
  1637. DRM_ERROR("LVDS: Failed to assign ddc bus! Check dmesg for i2c errors.\n");
  1638. }
  1639. drm_object_attach_property(&amdgpu_connector->base.base,
  1640. dev->mode_config.scaling_mode_property,
  1641. DRM_MODE_SCALE_FULLSCREEN);
  1642. subpixel_order = SubPixelHorizontalRGB;
  1643. connector->interlace_allowed = false;
  1644. connector->doublescan_allowed = false;
  1645. break;
  1646. }
  1647. }
  1648. if (amdgpu_connector->hpd.hpd == AMDGPU_HPD_NONE) {
  1649. if (i2c_bus->valid) {
  1650. connector->polled = DRM_CONNECTOR_POLL_CONNECT |
  1651. DRM_CONNECTOR_POLL_DISCONNECT;
  1652. }
  1653. } else
  1654. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1655. connector->display_info.subpixel_order = subpixel_order;
  1656. drm_connector_register(connector);
  1657. if (has_aux)
  1658. amdgpu_atombios_dp_aux_init(amdgpu_connector);
  1659. return;
  1660. failed:
  1661. drm_connector_cleanup(connector);
  1662. kfree(connector);
  1663. }