amdgpu_atomfirmware.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <drm/drmP.h>
  24. #include <drm/amdgpu_drm.h>
  25. #include "amdgpu.h"
  26. #include "atomfirmware.h"
  27. #include "amdgpu_atomfirmware.h"
  28. #include "atom.h"
  29. #include "atombios.h"
  30. #define get_index_into_master_table(master_table, table_name) (offsetof(struct master_table, table_name) / sizeof(uint16_t))
  31. bool amdgpu_atomfirmware_gpu_supports_virtualization(struct amdgpu_device *adev)
  32. {
  33. int index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  34. firmwareinfo);
  35. uint16_t data_offset;
  36. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, NULL,
  37. NULL, NULL, &data_offset)) {
  38. struct atom_firmware_info_v3_1 *firmware_info =
  39. (struct atom_firmware_info_v3_1 *)(adev->mode_info.atom_context->bios +
  40. data_offset);
  41. if (le32_to_cpu(firmware_info->firmware_capability) &
  42. ATOM_FIRMWARE_CAP_GPU_VIRTUALIZATION)
  43. return true;
  44. }
  45. return false;
  46. }
  47. void amdgpu_atomfirmware_scratch_regs_init(struct amdgpu_device *adev)
  48. {
  49. int index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  50. firmwareinfo);
  51. uint16_t data_offset;
  52. if (amdgpu_atom_parse_data_header(adev->mode_info.atom_context, index, NULL,
  53. NULL, NULL, &data_offset)) {
  54. struct atom_firmware_info_v3_1 *firmware_info =
  55. (struct atom_firmware_info_v3_1 *)(adev->mode_info.atom_context->bios +
  56. data_offset);
  57. adev->bios_scratch_reg_offset =
  58. le32_to_cpu(firmware_info->bios_scratch_reg_startaddr);
  59. }
  60. }
  61. int amdgpu_atomfirmware_allocate_fb_scratch(struct amdgpu_device *adev)
  62. {
  63. struct atom_context *ctx = adev->mode_info.atom_context;
  64. int index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  65. vram_usagebyfirmware);
  66. struct vram_usagebyfirmware_v2_1 * firmware_usage;
  67. uint32_t start_addr, size;
  68. uint16_t data_offset;
  69. int usage_bytes = 0;
  70. if (amdgpu_atom_parse_data_header(ctx, index, NULL, NULL, NULL, &data_offset)) {
  71. firmware_usage = (struct vram_usagebyfirmware_v2_1 *)(ctx->bios + data_offset);
  72. DRM_DEBUG("atom firmware requested %08x %dkb fw %dkb drv\n",
  73. le32_to_cpu(firmware_usage->start_address_in_kb),
  74. le16_to_cpu(firmware_usage->used_by_firmware_in_kb),
  75. le16_to_cpu(firmware_usage->used_by_driver_in_kb));
  76. start_addr = le32_to_cpu(firmware_usage->start_address_in_kb);
  77. size = le16_to_cpu(firmware_usage->used_by_firmware_in_kb);
  78. if ((uint32_t)(start_addr & ATOM_VRAM_OPERATION_FLAGS_MASK) ==
  79. (uint32_t)(ATOM_VRAM_BLOCK_SRIOV_MSG_SHARE_RESERVATION <<
  80. ATOM_VRAM_OPERATION_FLAGS_SHIFT)) {
  81. /* Firmware request VRAM reservation for SR-IOV */
  82. adev->fw_vram_usage.start_offset = (start_addr &
  83. (~ATOM_VRAM_OPERATION_FLAGS_MASK)) << 10;
  84. adev->fw_vram_usage.size = size << 10;
  85. /* Use the default scratch size */
  86. usage_bytes = 0;
  87. } else {
  88. usage_bytes = le16_to_cpu(firmware_usage->used_by_driver_in_kb) << 10;
  89. }
  90. }
  91. ctx->scratch_size_bytes = 0;
  92. if (usage_bytes == 0)
  93. usage_bytes = 20 * 1024;
  94. /* allocate some scratch memory */
  95. ctx->scratch = kzalloc(usage_bytes, GFP_KERNEL);
  96. if (!ctx->scratch)
  97. return -ENOMEM;
  98. ctx->scratch_size_bytes = usage_bytes;
  99. return 0;
  100. }
  101. union igp_info {
  102. struct atom_integrated_system_info_v1_11 v11;
  103. };
  104. union umc_info {
  105. struct atom_umc_info_v3_1 v31;
  106. };
  107. union vram_info {
  108. struct atom_vram_info_header_v2_3 v23;
  109. };
  110. /*
  111. * Return vram width from integrated system info table, if available,
  112. * or 0 if not.
  113. */
  114. int amdgpu_atomfirmware_get_vram_width(struct amdgpu_device *adev)
  115. {
  116. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  117. int index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  118. integratedsysteminfo);
  119. u16 data_offset, size;
  120. union igp_info *igp_info;
  121. u8 frev, crev;
  122. /* get any igp specific overrides */
  123. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, &size,
  124. &frev, &crev, &data_offset)) {
  125. igp_info = (union igp_info *)
  126. (mode_info->atom_context->bios + data_offset);
  127. switch (crev) {
  128. case 11:
  129. return igp_info->v11.umachannelnumber * 64;
  130. default:
  131. return 0;
  132. }
  133. }
  134. return 0;
  135. }
  136. static int convert_atom_mem_type_to_vram_type (struct amdgpu_device *adev,
  137. int atom_mem_type)
  138. {
  139. int vram_type;
  140. if (adev->flags & AMD_IS_APU) {
  141. switch (atom_mem_type) {
  142. case Ddr2MemType:
  143. case LpDdr2MemType:
  144. vram_type = AMDGPU_VRAM_TYPE_DDR2;
  145. break;
  146. case Ddr3MemType:
  147. case LpDdr3MemType:
  148. vram_type = AMDGPU_VRAM_TYPE_DDR3;
  149. break;
  150. case Ddr4MemType:
  151. case LpDdr4MemType:
  152. vram_type = AMDGPU_VRAM_TYPE_DDR4;
  153. break;
  154. default:
  155. vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  156. break;
  157. }
  158. } else {
  159. switch (atom_mem_type) {
  160. case ATOM_DGPU_VRAM_TYPE_GDDR5:
  161. vram_type = AMDGPU_VRAM_TYPE_GDDR5;
  162. break;
  163. case ATOM_DGPU_VRAM_TYPE_HBM2:
  164. vram_type = AMDGPU_VRAM_TYPE_HBM;
  165. break;
  166. default:
  167. vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  168. break;
  169. }
  170. }
  171. return vram_type;
  172. }
  173. /*
  174. * Return vram type from either integrated system info table
  175. * or umc info table, if available, or 0 (TYPE_UNKNOWN) if not
  176. */
  177. int amdgpu_atomfirmware_get_vram_type(struct amdgpu_device *adev)
  178. {
  179. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  180. int index;
  181. u16 data_offset, size;
  182. union igp_info *igp_info;
  183. union vram_info *vram_info;
  184. u8 frev, crev;
  185. u8 mem_type;
  186. if (adev->flags & AMD_IS_APU)
  187. index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  188. integratedsysteminfo);
  189. else
  190. index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  191. vram_info);
  192. if (amdgpu_atom_parse_data_header(mode_info->atom_context,
  193. index, &size,
  194. &frev, &crev, &data_offset)) {
  195. if (adev->flags & AMD_IS_APU) {
  196. igp_info = (union igp_info *)
  197. (mode_info->atom_context->bios + data_offset);
  198. switch (crev) {
  199. case 11:
  200. mem_type = igp_info->v11.memorytype;
  201. return convert_atom_mem_type_to_vram_type(adev, mem_type);
  202. default:
  203. return 0;
  204. }
  205. } else {
  206. vram_info = (union vram_info *)
  207. (mode_info->atom_context->bios + data_offset);
  208. switch (crev) {
  209. case 3:
  210. mem_type = vram_info->v23.vram_module[0].memory_type;
  211. return convert_atom_mem_type_to_vram_type(adev, mem_type);
  212. default:
  213. return 0;
  214. }
  215. }
  216. }
  217. return 0;
  218. }
  219. union firmware_info {
  220. struct atom_firmware_info_v3_1 v31;
  221. };
  222. union smu_info {
  223. struct atom_smu_info_v3_1 v31;
  224. };
  225. int amdgpu_atomfirmware_get_clock_info(struct amdgpu_device *adev)
  226. {
  227. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  228. struct amdgpu_pll *spll = &adev->clock.spll;
  229. struct amdgpu_pll *mpll = &adev->clock.mpll;
  230. uint8_t frev, crev;
  231. uint16_t data_offset;
  232. int ret = -EINVAL, index;
  233. index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  234. firmwareinfo);
  235. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  236. &frev, &crev, &data_offset)) {
  237. union firmware_info *firmware_info =
  238. (union firmware_info *)(mode_info->atom_context->bios +
  239. data_offset);
  240. adev->clock.default_sclk =
  241. le32_to_cpu(firmware_info->v31.bootup_sclk_in10khz);
  242. adev->clock.default_mclk =
  243. le32_to_cpu(firmware_info->v31.bootup_mclk_in10khz);
  244. adev->pm.current_sclk = adev->clock.default_sclk;
  245. adev->pm.current_mclk = adev->clock.default_mclk;
  246. /* not technically a clock, but... */
  247. adev->mode_info.firmware_flags =
  248. le32_to_cpu(firmware_info->v31.firmware_capability);
  249. ret = 0;
  250. }
  251. index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  252. smu_info);
  253. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  254. &frev, &crev, &data_offset)) {
  255. union smu_info *smu_info =
  256. (union smu_info *)(mode_info->atom_context->bios +
  257. data_offset);
  258. /* system clock */
  259. spll->reference_freq = le32_to_cpu(smu_info->v31.core_refclk_10khz);
  260. spll->reference_div = 0;
  261. spll->min_post_div = 1;
  262. spll->max_post_div = 1;
  263. spll->min_ref_div = 2;
  264. spll->max_ref_div = 0xff;
  265. spll->min_feedback_div = 4;
  266. spll->max_feedback_div = 0xff;
  267. spll->best_vco = 0;
  268. ret = 0;
  269. }
  270. index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  271. umc_info);
  272. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  273. &frev, &crev, &data_offset)) {
  274. union umc_info *umc_info =
  275. (union umc_info *)(mode_info->atom_context->bios +
  276. data_offset);
  277. /* memory clock */
  278. mpll->reference_freq = le32_to_cpu(umc_info->v31.mem_refclk_10khz);
  279. mpll->reference_div = 0;
  280. mpll->min_post_div = 1;
  281. mpll->max_post_div = 1;
  282. mpll->min_ref_div = 2;
  283. mpll->max_ref_div = 0xff;
  284. mpll->min_feedback_div = 4;
  285. mpll->max_feedback_div = 0xff;
  286. mpll->best_vco = 0;
  287. ret = 0;
  288. }
  289. return ret;
  290. }
  291. union gfx_info {
  292. struct atom_gfx_info_v2_4 v24;
  293. };
  294. int amdgpu_atomfirmware_get_gfx_info(struct amdgpu_device *adev)
  295. {
  296. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  297. int index;
  298. uint8_t frev, crev;
  299. uint16_t data_offset;
  300. index = get_index_into_master_table(atom_master_list_of_data_tables_v2_1,
  301. gfx_info);
  302. if (amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  303. &frev, &crev, &data_offset)) {
  304. union gfx_info *gfx_info = (union gfx_info *)
  305. (mode_info->atom_context->bios + data_offset);
  306. switch (crev) {
  307. case 4:
  308. adev->gfx.config.max_shader_engines = gfx_info->v24.gc_num_se;
  309. adev->gfx.config.max_cu_per_sh = gfx_info->v24.gc_num_cu_per_sh;
  310. adev->gfx.config.max_sh_per_se = gfx_info->v24.gc_num_sh_per_se;
  311. adev->gfx.config.max_backends_per_se = gfx_info->v24.gc_num_rb_per_se;
  312. adev->gfx.config.max_texture_channel_caches = gfx_info->v24.gc_num_tccs;
  313. adev->gfx.config.max_gprs = le16_to_cpu(gfx_info->v24.gc_num_gprs);
  314. adev->gfx.config.max_gs_threads = gfx_info->v24.gc_num_max_gs_thds;
  315. adev->gfx.config.gs_vgt_table_depth = gfx_info->v24.gc_gs_table_depth;
  316. adev->gfx.config.gs_prim_buffer_depth =
  317. le16_to_cpu(gfx_info->v24.gc_gsprim_buff_depth);
  318. adev->gfx.config.double_offchip_lds_buf =
  319. gfx_info->v24.gc_double_offchip_lds_buffer;
  320. adev->gfx.cu_info.wave_front_size = le16_to_cpu(gfx_info->v24.gc_wave_size);
  321. adev->gfx.cu_info.max_waves_per_simd = le16_to_cpu(gfx_info->v24.gc_max_waves_per_simd);
  322. adev->gfx.cu_info.max_scratch_slots_per_cu = gfx_info->v24.gc_max_scratch_slots_per_cu;
  323. adev->gfx.cu_info.lds_size = le16_to_cpu(gfx_info->v24.gc_lds_size);
  324. return 0;
  325. default:
  326. return -EINVAL;
  327. }
  328. }
  329. return -EINVAL;
  330. }