amdgpu_acp.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include <linux/irqdomain.h>
  26. #include <linux/pm_domain.h>
  27. #include <linux/platform_device.h>
  28. #include <sound/designware_i2s.h>
  29. #include <sound/pcm.h>
  30. #include "amdgpu.h"
  31. #include "atom.h"
  32. #include "amdgpu_acp.h"
  33. #include "acp_gfx_if.h"
  34. #define ACP_TILE_ON_MASK 0x03
  35. #define ACP_TILE_OFF_MASK 0x02
  36. #define ACP_TILE_ON_RETAIN_REG_MASK 0x1f
  37. #define ACP_TILE_OFF_RETAIN_REG_MASK 0x20
  38. #define ACP_TILE_P1_MASK 0x3e
  39. #define ACP_TILE_P2_MASK 0x3d
  40. #define ACP_TILE_DSP0_MASK 0x3b
  41. #define ACP_TILE_DSP1_MASK 0x37
  42. #define ACP_TILE_DSP2_MASK 0x2f
  43. #define ACP_DMA_REGS_END 0x146c0
  44. #define ACP_I2S_PLAY_REGS_START 0x14840
  45. #define ACP_I2S_PLAY_REGS_END 0x148b4
  46. #define ACP_I2S_CAP_REGS_START 0x148b8
  47. #define ACP_I2S_CAP_REGS_END 0x1496c
  48. #define ACP_I2S_COMP1_CAP_REG_OFFSET 0xac
  49. #define ACP_I2S_COMP2_CAP_REG_OFFSET 0xa8
  50. #define ACP_I2S_COMP1_PLAY_REG_OFFSET 0x6c
  51. #define ACP_I2S_COMP2_PLAY_REG_OFFSET 0x68
  52. #define ACP_BT_PLAY_REGS_START 0x14970
  53. #define ACP_BT_PLAY_REGS_END 0x14a24
  54. #define ACP_BT_COMP1_REG_OFFSET 0xac
  55. #define ACP_BT_COMP2_REG_OFFSET 0xa8
  56. #define mmACP_PGFSM_RETAIN_REG 0x51c9
  57. #define mmACP_PGFSM_CONFIG_REG 0x51ca
  58. #define mmACP_PGFSM_READ_REG_0 0x51cc
  59. #define mmACP_MEM_SHUT_DOWN_REQ_LO 0x51f8
  60. #define mmACP_MEM_SHUT_DOWN_REQ_HI 0x51f9
  61. #define mmACP_MEM_SHUT_DOWN_STS_LO 0x51fa
  62. #define mmACP_MEM_SHUT_DOWN_STS_HI 0x51fb
  63. #define mmACP_CONTROL 0x5131
  64. #define mmACP_STATUS 0x5133
  65. #define mmACP_SOFT_RESET 0x5134
  66. #define ACP_CONTROL__ClkEn_MASK 0x1
  67. #define ACP_SOFT_RESET__SoftResetAud_MASK 0x100
  68. #define ACP_SOFT_RESET__SoftResetAudDone_MASK 0x1000000
  69. #define ACP_CLOCK_EN_TIME_OUT_VALUE 0x000000FF
  70. #define ACP_SOFT_RESET_DONE_TIME_OUT_VALUE 0x000000FF
  71. #define ACP_TIMEOUT_LOOP 0x000000FF
  72. #define ACP_DEVS 4
  73. #define ACP_SRC_ID 162
  74. enum {
  75. ACP_TILE_P1 = 0,
  76. ACP_TILE_P2,
  77. ACP_TILE_DSP0,
  78. ACP_TILE_DSP1,
  79. ACP_TILE_DSP2,
  80. };
  81. static int acp_sw_init(void *handle)
  82. {
  83. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  84. adev->acp.parent = adev->dev;
  85. adev->acp.cgs_device =
  86. amdgpu_cgs_create_device(adev);
  87. if (!adev->acp.cgs_device)
  88. return -EINVAL;
  89. return 0;
  90. }
  91. static int acp_sw_fini(void *handle)
  92. {
  93. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  94. if (adev->acp.cgs_device)
  95. amdgpu_cgs_destroy_device(adev->acp.cgs_device);
  96. return 0;
  97. }
  98. struct acp_pm_domain {
  99. void *adev;
  100. struct generic_pm_domain gpd;
  101. };
  102. static int acp_poweroff(struct generic_pm_domain *genpd)
  103. {
  104. struct acp_pm_domain *apd;
  105. struct amdgpu_device *adev;
  106. apd = container_of(genpd, struct acp_pm_domain, gpd);
  107. if (apd != NULL) {
  108. adev = apd->adev;
  109. /* call smu to POWER GATE ACP block
  110. * smu will
  111. * 1. turn off the acp clock
  112. * 2. power off the acp tiles
  113. * 3. check and enter ulv state
  114. */
  115. if (adev->powerplay.pp_funcs->set_powergating_by_smu)
  116. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, true);
  117. }
  118. return 0;
  119. }
  120. static int acp_poweron(struct generic_pm_domain *genpd)
  121. {
  122. struct acp_pm_domain *apd;
  123. struct amdgpu_device *adev;
  124. apd = container_of(genpd, struct acp_pm_domain, gpd);
  125. if (apd != NULL) {
  126. adev = apd->adev;
  127. /* call smu to UNGATE ACP block
  128. * smu will
  129. * 1. exit ulv
  130. * 2. turn on acp clock
  131. * 3. power on acp tiles
  132. */
  133. if (adev->powerplay.pp_funcs->set_powergating_by_smu)
  134. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, false);
  135. }
  136. return 0;
  137. }
  138. static struct device *get_mfd_cell_dev(const char *device_name, int r)
  139. {
  140. char auto_dev_name[25];
  141. struct device *dev;
  142. snprintf(auto_dev_name, sizeof(auto_dev_name),
  143. "%s.%d.auto", device_name, r);
  144. dev = bus_find_device_by_name(&platform_bus_type, NULL, auto_dev_name);
  145. dev_info(dev, "device %s added to pm domain\n", auto_dev_name);
  146. return dev;
  147. }
  148. /**
  149. * acp_hw_init - start and test ACP block
  150. *
  151. * @adev: amdgpu_device pointer
  152. *
  153. */
  154. static int acp_hw_init(void *handle)
  155. {
  156. int r, i;
  157. uint64_t acp_base;
  158. u32 val = 0;
  159. u32 count = 0;
  160. struct device *dev;
  161. struct i2s_platform_data *i2s_pdata;
  162. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  163. const struct amdgpu_ip_block *ip_block =
  164. amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_ACP);
  165. if (!ip_block)
  166. return -EINVAL;
  167. r = amd_acp_hw_init(adev->acp.cgs_device,
  168. ip_block->version->major, ip_block->version->minor);
  169. /* -ENODEV means board uses AZ rather than ACP */
  170. if (r == -ENODEV) {
  171. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, true);
  172. return 0;
  173. } else if (r) {
  174. return r;
  175. }
  176. if (adev->rmmio_size == 0 || adev->rmmio_size < 0x5289)
  177. return -EINVAL;
  178. acp_base = adev->rmmio_base;
  179. adev->acp.acp_genpd = kzalloc(sizeof(struct acp_pm_domain), GFP_KERNEL);
  180. if (adev->acp.acp_genpd == NULL)
  181. return -ENOMEM;
  182. adev->acp.acp_genpd->gpd.name = "ACP_AUDIO";
  183. adev->acp.acp_genpd->gpd.power_off = acp_poweroff;
  184. adev->acp.acp_genpd->gpd.power_on = acp_poweron;
  185. adev->acp.acp_genpd->adev = adev;
  186. pm_genpd_init(&adev->acp.acp_genpd->gpd, NULL, false);
  187. adev->acp.acp_cell = kcalloc(ACP_DEVS, sizeof(struct mfd_cell),
  188. GFP_KERNEL);
  189. if (adev->acp.acp_cell == NULL)
  190. return -ENOMEM;
  191. adev->acp.acp_res = kcalloc(5, sizeof(struct resource), GFP_KERNEL);
  192. if (adev->acp.acp_res == NULL) {
  193. kfree(adev->acp.acp_cell);
  194. return -ENOMEM;
  195. }
  196. i2s_pdata = kcalloc(3, sizeof(struct i2s_platform_data), GFP_KERNEL);
  197. if (i2s_pdata == NULL) {
  198. kfree(adev->acp.acp_res);
  199. kfree(adev->acp.acp_cell);
  200. return -ENOMEM;
  201. }
  202. switch (adev->asic_type) {
  203. case CHIP_STONEY:
  204. i2s_pdata[0].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET |
  205. DW_I2S_QUIRK_16BIT_IDX_OVERRIDE;
  206. break;
  207. default:
  208. i2s_pdata[0].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET;
  209. }
  210. i2s_pdata[0].cap = DWC_I2S_PLAY;
  211. i2s_pdata[0].snd_rates = SNDRV_PCM_RATE_8000_96000;
  212. i2s_pdata[0].i2s_reg_comp1 = ACP_I2S_COMP1_PLAY_REG_OFFSET;
  213. i2s_pdata[0].i2s_reg_comp2 = ACP_I2S_COMP2_PLAY_REG_OFFSET;
  214. switch (adev->asic_type) {
  215. case CHIP_STONEY:
  216. i2s_pdata[1].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET |
  217. DW_I2S_QUIRK_COMP_PARAM1 |
  218. DW_I2S_QUIRK_16BIT_IDX_OVERRIDE;
  219. break;
  220. default:
  221. i2s_pdata[1].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET |
  222. DW_I2S_QUIRK_COMP_PARAM1;
  223. }
  224. i2s_pdata[1].cap = DWC_I2S_RECORD;
  225. i2s_pdata[1].snd_rates = SNDRV_PCM_RATE_8000_96000;
  226. i2s_pdata[1].i2s_reg_comp1 = ACP_I2S_COMP1_CAP_REG_OFFSET;
  227. i2s_pdata[1].i2s_reg_comp2 = ACP_I2S_COMP2_CAP_REG_OFFSET;
  228. i2s_pdata[2].quirks = DW_I2S_QUIRK_COMP_REG_OFFSET;
  229. switch (adev->asic_type) {
  230. case CHIP_STONEY:
  231. i2s_pdata[2].quirks |= DW_I2S_QUIRK_16BIT_IDX_OVERRIDE;
  232. break;
  233. default:
  234. break;
  235. }
  236. i2s_pdata[2].cap = DWC_I2S_PLAY | DWC_I2S_RECORD;
  237. i2s_pdata[2].snd_rates = SNDRV_PCM_RATE_8000_96000;
  238. i2s_pdata[2].i2s_reg_comp1 = ACP_BT_COMP1_REG_OFFSET;
  239. i2s_pdata[2].i2s_reg_comp2 = ACP_BT_COMP2_REG_OFFSET;
  240. adev->acp.acp_res[0].name = "acp2x_dma";
  241. adev->acp.acp_res[0].flags = IORESOURCE_MEM;
  242. adev->acp.acp_res[0].start = acp_base;
  243. adev->acp.acp_res[0].end = acp_base + ACP_DMA_REGS_END;
  244. adev->acp.acp_res[1].name = "acp2x_dw_i2s_play";
  245. adev->acp.acp_res[1].flags = IORESOURCE_MEM;
  246. adev->acp.acp_res[1].start = acp_base + ACP_I2S_PLAY_REGS_START;
  247. adev->acp.acp_res[1].end = acp_base + ACP_I2S_PLAY_REGS_END;
  248. adev->acp.acp_res[2].name = "acp2x_dw_i2s_cap";
  249. adev->acp.acp_res[2].flags = IORESOURCE_MEM;
  250. adev->acp.acp_res[2].start = acp_base + ACP_I2S_CAP_REGS_START;
  251. adev->acp.acp_res[2].end = acp_base + ACP_I2S_CAP_REGS_END;
  252. adev->acp.acp_res[3].name = "acp2x_dw_bt_i2s_play_cap";
  253. adev->acp.acp_res[3].flags = IORESOURCE_MEM;
  254. adev->acp.acp_res[3].start = acp_base + ACP_BT_PLAY_REGS_START;
  255. adev->acp.acp_res[3].end = acp_base + ACP_BT_PLAY_REGS_END;
  256. adev->acp.acp_res[4].name = "acp2x_dma_irq";
  257. adev->acp.acp_res[4].flags = IORESOURCE_IRQ;
  258. adev->acp.acp_res[4].start = amdgpu_irq_create_mapping(adev, 162);
  259. adev->acp.acp_res[4].end = adev->acp.acp_res[4].start;
  260. adev->acp.acp_cell[0].name = "acp_audio_dma";
  261. adev->acp.acp_cell[0].num_resources = 5;
  262. adev->acp.acp_cell[0].resources = &adev->acp.acp_res[0];
  263. adev->acp.acp_cell[0].platform_data = &adev->asic_type;
  264. adev->acp.acp_cell[0].pdata_size = sizeof(adev->asic_type);
  265. adev->acp.acp_cell[1].name = "designware-i2s";
  266. adev->acp.acp_cell[1].num_resources = 1;
  267. adev->acp.acp_cell[1].resources = &adev->acp.acp_res[1];
  268. adev->acp.acp_cell[1].platform_data = &i2s_pdata[0];
  269. adev->acp.acp_cell[1].pdata_size = sizeof(struct i2s_platform_data);
  270. adev->acp.acp_cell[2].name = "designware-i2s";
  271. adev->acp.acp_cell[2].num_resources = 1;
  272. adev->acp.acp_cell[2].resources = &adev->acp.acp_res[2];
  273. adev->acp.acp_cell[2].platform_data = &i2s_pdata[1];
  274. adev->acp.acp_cell[2].pdata_size = sizeof(struct i2s_platform_data);
  275. adev->acp.acp_cell[3].name = "designware-i2s";
  276. adev->acp.acp_cell[3].num_resources = 1;
  277. adev->acp.acp_cell[3].resources = &adev->acp.acp_res[3];
  278. adev->acp.acp_cell[3].platform_data = &i2s_pdata[2];
  279. adev->acp.acp_cell[3].pdata_size = sizeof(struct i2s_platform_data);
  280. r = mfd_add_hotplug_devices(adev->acp.parent, adev->acp.acp_cell,
  281. ACP_DEVS);
  282. if (r)
  283. return r;
  284. for (i = 0; i < ACP_DEVS ; i++) {
  285. dev = get_mfd_cell_dev(adev->acp.acp_cell[i].name, i);
  286. r = pm_genpd_add_device(&adev->acp.acp_genpd->gpd, dev);
  287. if (r) {
  288. dev_err(dev, "Failed to add dev to genpd\n");
  289. return r;
  290. }
  291. }
  292. /* Assert Soft reset of ACP */
  293. val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
  294. val |= ACP_SOFT_RESET__SoftResetAud_MASK;
  295. cgs_write_register(adev->acp.cgs_device, mmACP_SOFT_RESET, val);
  296. count = ACP_SOFT_RESET_DONE_TIME_OUT_VALUE;
  297. while (true) {
  298. val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
  299. if (ACP_SOFT_RESET__SoftResetAudDone_MASK ==
  300. (val & ACP_SOFT_RESET__SoftResetAudDone_MASK))
  301. break;
  302. if (--count == 0) {
  303. dev_err(&adev->pdev->dev, "Failed to reset ACP\n");
  304. return -ETIMEDOUT;
  305. }
  306. udelay(100);
  307. }
  308. /* Enable clock to ACP and wait until the clock is enabled */
  309. val = cgs_read_register(adev->acp.cgs_device, mmACP_CONTROL);
  310. val = val | ACP_CONTROL__ClkEn_MASK;
  311. cgs_write_register(adev->acp.cgs_device, mmACP_CONTROL, val);
  312. count = ACP_CLOCK_EN_TIME_OUT_VALUE;
  313. while (true) {
  314. val = cgs_read_register(adev->acp.cgs_device, mmACP_STATUS);
  315. if (val & (u32) 0x1)
  316. break;
  317. if (--count == 0) {
  318. dev_err(&adev->pdev->dev, "Failed to reset ACP\n");
  319. return -ETIMEDOUT;
  320. }
  321. udelay(100);
  322. }
  323. /* Deassert the SOFT RESET flags */
  324. val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
  325. val &= ~ACP_SOFT_RESET__SoftResetAud_MASK;
  326. cgs_write_register(adev->acp.cgs_device, mmACP_SOFT_RESET, val);
  327. return 0;
  328. }
  329. /**
  330. * acp_hw_fini - stop the hardware block
  331. *
  332. * @adev: amdgpu_device pointer
  333. *
  334. */
  335. static int acp_hw_fini(void *handle)
  336. {
  337. int i, ret;
  338. u32 val = 0;
  339. u32 count = 0;
  340. struct device *dev;
  341. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  342. /* return early if no ACP */
  343. if (!adev->acp.acp_genpd) {
  344. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, false);
  345. return 0;
  346. }
  347. /* Assert Soft reset of ACP */
  348. val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
  349. val |= ACP_SOFT_RESET__SoftResetAud_MASK;
  350. cgs_write_register(adev->acp.cgs_device, mmACP_SOFT_RESET, val);
  351. count = ACP_SOFT_RESET_DONE_TIME_OUT_VALUE;
  352. while (true) {
  353. val = cgs_read_register(adev->acp.cgs_device, mmACP_SOFT_RESET);
  354. if (ACP_SOFT_RESET__SoftResetAudDone_MASK ==
  355. (val & ACP_SOFT_RESET__SoftResetAudDone_MASK))
  356. break;
  357. if (--count == 0) {
  358. dev_err(&adev->pdev->dev, "Failed to reset ACP\n");
  359. return -ETIMEDOUT;
  360. }
  361. udelay(100);
  362. }
  363. /* Disable ACP clock */
  364. val = cgs_read_register(adev->acp.cgs_device, mmACP_CONTROL);
  365. val &= ~ACP_CONTROL__ClkEn_MASK;
  366. cgs_write_register(adev->acp.cgs_device, mmACP_CONTROL, val);
  367. count = ACP_CLOCK_EN_TIME_OUT_VALUE;
  368. while (true) {
  369. val = cgs_read_register(adev->acp.cgs_device, mmACP_STATUS);
  370. if (val & (u32) 0x1)
  371. break;
  372. if (--count == 0) {
  373. dev_err(&adev->pdev->dev, "Failed to reset ACP\n");
  374. return -ETIMEDOUT;
  375. }
  376. udelay(100);
  377. }
  378. for (i = 0; i < ACP_DEVS ; i++) {
  379. dev = get_mfd_cell_dev(adev->acp.acp_cell[i].name, i);
  380. ret = pm_genpd_remove_device(dev);
  381. /* If removal fails, dont giveup and try rest */
  382. if (ret)
  383. dev_err(dev, "remove dev from genpd failed\n");
  384. }
  385. mfd_remove_devices(adev->acp.parent);
  386. kfree(adev->acp.acp_res);
  387. kfree(adev->acp.acp_genpd);
  388. kfree(adev->acp.acp_cell);
  389. return 0;
  390. }
  391. static int acp_suspend(void *handle)
  392. {
  393. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  394. /* power up on suspend */
  395. if (!adev->acp.acp_cell)
  396. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, false);
  397. return 0;
  398. }
  399. static int acp_resume(void *handle)
  400. {
  401. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  402. /* power down again on resume */
  403. if (!adev->acp.acp_cell)
  404. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, true);
  405. return 0;
  406. }
  407. static int acp_early_init(void *handle)
  408. {
  409. return 0;
  410. }
  411. static bool acp_is_idle(void *handle)
  412. {
  413. return true;
  414. }
  415. static int acp_wait_for_idle(void *handle)
  416. {
  417. return 0;
  418. }
  419. static int acp_soft_reset(void *handle)
  420. {
  421. return 0;
  422. }
  423. static int acp_set_clockgating_state(void *handle,
  424. enum amd_clockgating_state state)
  425. {
  426. return 0;
  427. }
  428. static int acp_set_powergating_state(void *handle,
  429. enum amd_powergating_state state)
  430. {
  431. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  432. bool enable = state == AMD_PG_STATE_GATE ? true : false;
  433. if (adev->powerplay.pp_funcs->set_powergating_by_smu)
  434. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_ACP, enable);
  435. return 0;
  436. }
  437. static const struct amd_ip_funcs acp_ip_funcs = {
  438. .name = "acp_ip",
  439. .early_init = acp_early_init,
  440. .late_init = NULL,
  441. .sw_init = acp_sw_init,
  442. .sw_fini = acp_sw_fini,
  443. .hw_init = acp_hw_init,
  444. .hw_fini = acp_hw_fini,
  445. .suspend = acp_suspend,
  446. .resume = acp_resume,
  447. .is_idle = acp_is_idle,
  448. .wait_for_idle = acp_wait_for_idle,
  449. .soft_reset = acp_soft_reset,
  450. .set_clockgating_state = acp_set_clockgating_state,
  451. .set_powergating_state = acp_set_powergating_state,
  452. };
  453. const struct amdgpu_ip_block_version acp_ip_block =
  454. {
  455. .type = AMD_IP_BLOCK_TYPE_ACP,
  456. .major = 2,
  457. .minor = 2,
  458. .rev = 0,
  459. .funcs = &acp_ip_funcs,
  460. };