exynos5433_drm_decon.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853
  1. /* drivers/gpu/drm/exynos5433_drm_decon.c
  2. *
  3. * Copyright (C) 2015 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Hyungwon Hwang <human.hwang@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundationr
  11. */
  12. #include <linux/platform_device.h>
  13. #include <linux/clk.h>
  14. #include <linux/component.h>
  15. #include <linux/mfd/syscon.h>
  16. #include <linux/of_device.h>
  17. #include <linux/of_gpio.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/regmap.h>
  20. #include <video/exynos5433_decon.h>
  21. #include "exynos_drm_drv.h"
  22. #include "exynos_drm_crtc.h"
  23. #include "exynos_drm_fb.h"
  24. #include "exynos_drm_plane.h"
  25. #include "exynos_drm_iommu.h"
  26. #define DSD_CFG_MUX 0x1004
  27. #define DSD_CFG_MUX_TE_UNMASK_GLOBAL BIT(13)
  28. #define WINDOWS_NR 3
  29. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  30. #define IFTYPE_I80 (1 << 0)
  31. #define I80_HW_TRG (1 << 1)
  32. #define IFTYPE_HDMI (1 << 2)
  33. static const char * const decon_clks_name[] = {
  34. "pclk",
  35. "aclk_decon",
  36. "aclk_smmu_decon0x",
  37. "aclk_xiu_decon0x",
  38. "pclk_smmu_decon0x",
  39. "sclk_decon_vclk",
  40. "sclk_decon_eclk",
  41. };
  42. enum decon_flag_bits {
  43. BIT_WIN_UPDATED,
  44. BIT_SUSPENDED
  45. };
  46. struct decon_context {
  47. struct device *dev;
  48. struct drm_device *drm_dev;
  49. struct exynos_drm_crtc *crtc;
  50. struct exynos_drm_plane planes[WINDOWS_NR];
  51. struct exynos_drm_plane_config configs[WINDOWS_NR];
  52. void __iomem *addr;
  53. struct regmap *sysreg;
  54. struct clk *clks[ARRAY_SIZE(decon_clks_name)];
  55. unsigned int irq;
  56. unsigned int te_irq;
  57. unsigned long flags;
  58. unsigned long out_type;
  59. int first_win;
  60. spinlock_t vblank_lock;
  61. u32 frame_id;
  62. };
  63. static const uint32_t decon_formats[] = {
  64. DRM_FORMAT_XRGB1555,
  65. DRM_FORMAT_RGB565,
  66. DRM_FORMAT_XRGB8888,
  67. DRM_FORMAT_ARGB8888,
  68. };
  69. static const enum drm_plane_type decon_win_types[WINDOWS_NR] = {
  70. DRM_PLANE_TYPE_PRIMARY,
  71. DRM_PLANE_TYPE_OVERLAY,
  72. DRM_PLANE_TYPE_CURSOR,
  73. };
  74. static inline void decon_set_bits(struct decon_context *ctx, u32 reg, u32 mask,
  75. u32 val)
  76. {
  77. val = (val & mask) | (readl(ctx->addr + reg) & ~mask);
  78. writel(val, ctx->addr + reg);
  79. }
  80. static int decon_enable_vblank(struct exynos_drm_crtc *crtc)
  81. {
  82. struct decon_context *ctx = crtc->ctx;
  83. u32 val;
  84. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  85. return -EPERM;
  86. val = VIDINTCON0_INTEN;
  87. if (ctx->out_type & IFTYPE_I80)
  88. val |= VIDINTCON0_FRAMEDONE;
  89. else
  90. val |= VIDINTCON0_INTFRMEN | VIDINTCON0_FRAMESEL_FP;
  91. writel(val, ctx->addr + DECON_VIDINTCON0);
  92. enable_irq(ctx->irq);
  93. if (!(ctx->out_type & I80_HW_TRG))
  94. enable_irq(ctx->te_irq);
  95. return 0;
  96. }
  97. static void decon_disable_vblank(struct exynos_drm_crtc *crtc)
  98. {
  99. struct decon_context *ctx = crtc->ctx;
  100. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  101. return;
  102. if (!(ctx->out_type & I80_HW_TRG))
  103. disable_irq_nosync(ctx->te_irq);
  104. disable_irq_nosync(ctx->irq);
  105. writel(0, ctx->addr + DECON_VIDINTCON0);
  106. }
  107. /* return number of starts/ends of frame transmissions since reset */
  108. static u32 decon_get_frame_count(struct decon_context *ctx, bool end)
  109. {
  110. u32 frm, pfrm, status, cnt = 2;
  111. /* To get consistent result repeat read until frame id is stable.
  112. * Usually the loop will be executed once, in rare cases when the loop
  113. * is executed at frame change time 2nd pass will be needed.
  114. */
  115. frm = readl(ctx->addr + DECON_CRFMID);
  116. do {
  117. status = readl(ctx->addr + DECON_VIDCON1);
  118. pfrm = frm;
  119. frm = readl(ctx->addr + DECON_CRFMID);
  120. } while (frm != pfrm && --cnt);
  121. /* CRFMID is incremented on BPORCH in case of I80 and on VSYNC in case
  122. * of RGB, it should be taken into account.
  123. */
  124. if (!frm)
  125. return 0;
  126. switch (status & (VIDCON1_VSTATUS_MASK | VIDCON1_I80_ACTIVE)) {
  127. case VIDCON1_VSTATUS_VS:
  128. if (!(ctx->out_type & IFTYPE_I80))
  129. --frm;
  130. break;
  131. case VIDCON1_VSTATUS_BP:
  132. --frm;
  133. break;
  134. case VIDCON1_I80_ACTIVE:
  135. case VIDCON1_VSTATUS_AC:
  136. if (end)
  137. --frm;
  138. break;
  139. default:
  140. break;
  141. }
  142. return frm;
  143. }
  144. static u32 decon_get_vblank_counter(struct exynos_drm_crtc *crtc)
  145. {
  146. struct decon_context *ctx = crtc->ctx;
  147. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  148. return 0;
  149. return decon_get_frame_count(ctx, false);
  150. }
  151. static void decon_setup_trigger(struct decon_context *ctx)
  152. {
  153. if (!(ctx->out_type & (IFTYPE_I80 | I80_HW_TRG)))
  154. return;
  155. if (!(ctx->out_type & I80_HW_TRG)) {
  156. writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F |
  157. TRIGCON_TE_AUTO_MASK | TRIGCON_SWTRIGEN,
  158. ctx->addr + DECON_TRIGCON);
  159. return;
  160. }
  161. writel(TRIGCON_TRIGEN_PER_F | TRIGCON_TRIGEN_F | TRIGCON_HWTRIGMASK
  162. | TRIGCON_HWTRIGEN, ctx->addr + DECON_TRIGCON);
  163. if (regmap_update_bits(ctx->sysreg, DSD_CFG_MUX,
  164. DSD_CFG_MUX_TE_UNMASK_GLOBAL, ~0))
  165. DRM_ERROR("Cannot update sysreg.\n");
  166. }
  167. static void decon_commit(struct exynos_drm_crtc *crtc)
  168. {
  169. struct decon_context *ctx = crtc->ctx;
  170. struct drm_display_mode *m = &crtc->base.mode;
  171. bool interlaced = false;
  172. u32 val;
  173. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  174. return;
  175. if (ctx->out_type & IFTYPE_HDMI) {
  176. m->crtc_hsync_start = m->crtc_hdisplay + 10;
  177. m->crtc_hsync_end = m->crtc_htotal - 92;
  178. m->crtc_vsync_start = m->crtc_vdisplay + 1;
  179. m->crtc_vsync_end = m->crtc_vsync_start + 1;
  180. if (m->flags & DRM_MODE_FLAG_INTERLACE)
  181. interlaced = true;
  182. }
  183. decon_setup_trigger(ctx);
  184. /* lcd on and use command if */
  185. val = VIDOUT_LCD_ON;
  186. if (interlaced)
  187. val |= VIDOUT_INTERLACE_EN_F;
  188. if (ctx->out_type & IFTYPE_I80) {
  189. val |= VIDOUT_COMMAND_IF;
  190. } else {
  191. val |= VIDOUT_RGB_IF;
  192. }
  193. writel(val, ctx->addr + DECON_VIDOUTCON0);
  194. if (interlaced)
  195. val = VIDTCON2_LINEVAL(m->vdisplay / 2 - 1) |
  196. VIDTCON2_HOZVAL(m->hdisplay - 1);
  197. else
  198. val = VIDTCON2_LINEVAL(m->vdisplay - 1) |
  199. VIDTCON2_HOZVAL(m->hdisplay - 1);
  200. writel(val, ctx->addr + DECON_VIDTCON2);
  201. if (!(ctx->out_type & IFTYPE_I80)) {
  202. int vbp = m->crtc_vtotal - m->crtc_vsync_end;
  203. int vfp = m->crtc_vsync_start - m->crtc_vdisplay;
  204. if (interlaced)
  205. vbp = vbp / 2 - 1;
  206. val = VIDTCON00_VBPD_F(vbp - 1) | VIDTCON00_VFPD_F(vfp - 1);
  207. writel(val, ctx->addr + DECON_VIDTCON00);
  208. val = VIDTCON01_VSPW_F(
  209. m->crtc_vsync_end - m->crtc_vsync_start - 1);
  210. writel(val, ctx->addr + DECON_VIDTCON01);
  211. val = VIDTCON10_HBPD_F(
  212. m->crtc_htotal - m->crtc_hsync_end - 1) |
  213. VIDTCON10_HFPD_F(
  214. m->crtc_hsync_start - m->crtc_hdisplay - 1);
  215. writel(val, ctx->addr + DECON_VIDTCON10);
  216. val = VIDTCON11_HSPW_F(
  217. m->crtc_hsync_end - m->crtc_hsync_start - 1);
  218. writel(val, ctx->addr + DECON_VIDTCON11);
  219. }
  220. /* enable output and display signal */
  221. decon_set_bits(ctx, DECON_VIDCON0, VIDCON0_ENVID | VIDCON0_ENVID_F, ~0);
  222. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  223. }
  224. static void decon_win_set_pixfmt(struct decon_context *ctx, unsigned int win,
  225. struct drm_framebuffer *fb)
  226. {
  227. unsigned long val;
  228. val = readl(ctx->addr + DECON_WINCONx(win));
  229. val &= ~WINCONx_BPPMODE_MASK;
  230. switch (fb->format->format) {
  231. case DRM_FORMAT_XRGB1555:
  232. val |= WINCONx_BPPMODE_16BPP_I1555;
  233. val |= WINCONx_HAWSWP_F;
  234. val |= WINCONx_BURSTLEN_16WORD;
  235. break;
  236. case DRM_FORMAT_RGB565:
  237. val |= WINCONx_BPPMODE_16BPP_565;
  238. val |= WINCONx_HAWSWP_F;
  239. val |= WINCONx_BURSTLEN_16WORD;
  240. break;
  241. case DRM_FORMAT_XRGB8888:
  242. val |= WINCONx_BPPMODE_24BPP_888;
  243. val |= WINCONx_WSWP_F;
  244. val |= WINCONx_BURSTLEN_16WORD;
  245. break;
  246. case DRM_FORMAT_ARGB8888:
  247. val |= WINCONx_BPPMODE_32BPP_A8888;
  248. val |= WINCONx_WSWP_F | WINCONx_BLD_PIX_F | WINCONx_ALPHA_SEL_F;
  249. val |= WINCONx_BURSTLEN_16WORD;
  250. break;
  251. default:
  252. DRM_ERROR("Proper pixel format is not set\n");
  253. return;
  254. }
  255. DRM_DEBUG_KMS("bpp = %u\n", fb->format->cpp[0] * 8);
  256. /*
  257. * In case of exynos, setting dma-burst to 16Word causes permanent
  258. * tearing for very small buffers, e.g. cursor buffer. Burst Mode
  259. * switching which is based on plane size is not recommended as
  260. * plane size varies a lot towards the end of the screen and rapid
  261. * movement causes unstable DMA which results into iommu crash/tear.
  262. */
  263. if (fb->width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  264. val &= ~WINCONx_BURSTLEN_MASK;
  265. val |= WINCONx_BURSTLEN_8WORD;
  266. }
  267. writel(val, ctx->addr + DECON_WINCONx(win));
  268. }
  269. static void decon_shadow_protect(struct decon_context *ctx, bool protect)
  270. {
  271. decon_set_bits(ctx, DECON_SHADOWCON, SHADOWCON_PROTECT_MASK,
  272. protect ? ~0 : 0);
  273. }
  274. static void decon_atomic_begin(struct exynos_drm_crtc *crtc)
  275. {
  276. struct decon_context *ctx = crtc->ctx;
  277. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  278. return;
  279. decon_shadow_protect(ctx, true);
  280. }
  281. #define BIT_VAL(x, e, s) (((x) & ((1 << ((e) - (s) + 1)) - 1)) << (s))
  282. #define COORDINATE_X(x) BIT_VAL((x), 23, 12)
  283. #define COORDINATE_Y(x) BIT_VAL((x), 11, 0)
  284. static void decon_update_plane(struct exynos_drm_crtc *crtc,
  285. struct exynos_drm_plane *plane)
  286. {
  287. struct exynos_drm_plane_state *state =
  288. to_exynos_plane_state(plane->base.state);
  289. struct decon_context *ctx = crtc->ctx;
  290. struct drm_framebuffer *fb = state->base.fb;
  291. unsigned int win = plane->index;
  292. unsigned int bpp = fb->format->cpp[0];
  293. unsigned int pitch = fb->pitches[0];
  294. dma_addr_t dma_addr = exynos_drm_fb_dma_addr(fb, 0);
  295. u32 val;
  296. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  297. return;
  298. if (crtc->base.mode.flags & DRM_MODE_FLAG_INTERLACE) {
  299. val = COORDINATE_X(state->crtc.x) |
  300. COORDINATE_Y(state->crtc.y / 2);
  301. writel(val, ctx->addr + DECON_VIDOSDxA(win));
  302. val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
  303. COORDINATE_Y((state->crtc.y + state->crtc.h) / 2 - 1);
  304. writel(val, ctx->addr + DECON_VIDOSDxB(win));
  305. } else {
  306. val = COORDINATE_X(state->crtc.x) | COORDINATE_Y(state->crtc.y);
  307. writel(val, ctx->addr + DECON_VIDOSDxA(win));
  308. val = COORDINATE_X(state->crtc.x + state->crtc.w - 1) |
  309. COORDINATE_Y(state->crtc.y + state->crtc.h - 1);
  310. writel(val, ctx->addr + DECON_VIDOSDxB(win));
  311. }
  312. val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
  313. VIDOSD_Wx_ALPHA_B_F(0x0);
  314. writel(val, ctx->addr + DECON_VIDOSDxC(win));
  315. val = VIDOSD_Wx_ALPHA_R_F(0x0) | VIDOSD_Wx_ALPHA_G_F(0x0) |
  316. VIDOSD_Wx_ALPHA_B_F(0x0);
  317. writel(val, ctx->addr + DECON_VIDOSDxD(win));
  318. writel(dma_addr, ctx->addr + DECON_VIDW0xADD0B0(win));
  319. val = dma_addr + pitch * state->src.h;
  320. writel(val, ctx->addr + DECON_VIDW0xADD1B0(win));
  321. if (!(ctx->out_type & IFTYPE_HDMI))
  322. val = BIT_VAL(pitch - state->crtc.w * bpp, 27, 14)
  323. | BIT_VAL(state->crtc.w * bpp, 13, 0);
  324. else
  325. val = BIT_VAL(pitch - state->crtc.w * bpp, 29, 15)
  326. | BIT_VAL(state->crtc.w * bpp, 14, 0);
  327. writel(val, ctx->addr + DECON_VIDW0xADD2(win));
  328. decon_win_set_pixfmt(ctx, win, fb);
  329. /* window enable */
  330. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, ~0);
  331. }
  332. static void decon_disable_plane(struct exynos_drm_crtc *crtc,
  333. struct exynos_drm_plane *plane)
  334. {
  335. struct decon_context *ctx = crtc->ctx;
  336. unsigned int win = plane->index;
  337. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  338. return;
  339. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
  340. }
  341. static void decon_atomic_flush(struct exynos_drm_crtc *crtc)
  342. {
  343. struct decon_context *ctx = crtc->ctx;
  344. unsigned long flags;
  345. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  346. return;
  347. spin_lock_irqsave(&ctx->vblank_lock, flags);
  348. decon_shadow_protect(ctx, false);
  349. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  350. if (ctx->out_type & IFTYPE_I80)
  351. set_bit(BIT_WIN_UPDATED, &ctx->flags);
  352. ctx->frame_id = decon_get_frame_count(ctx, true);
  353. exynos_crtc_handle_event(crtc);
  354. spin_unlock_irqrestore(&ctx->vblank_lock, flags);
  355. }
  356. static void decon_swreset(struct decon_context *ctx)
  357. {
  358. unsigned int tries;
  359. unsigned long flags;
  360. writel(0, ctx->addr + DECON_VIDCON0);
  361. for (tries = 2000; tries; --tries) {
  362. if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_STOP_STATUS)
  363. break;
  364. udelay(10);
  365. }
  366. writel(VIDCON0_SWRESET, ctx->addr + DECON_VIDCON0);
  367. for (tries = 2000; tries; --tries) {
  368. if (~readl(ctx->addr + DECON_VIDCON0) & VIDCON0_SWRESET)
  369. break;
  370. udelay(10);
  371. }
  372. WARN(tries == 0, "failed to software reset DECON\n");
  373. spin_lock_irqsave(&ctx->vblank_lock, flags);
  374. ctx->frame_id = 0;
  375. spin_unlock_irqrestore(&ctx->vblank_lock, flags);
  376. if (!(ctx->out_type & IFTYPE_HDMI))
  377. return;
  378. writel(VIDCON0_CLKVALUP | VIDCON0_VLCKFREE, ctx->addr + DECON_VIDCON0);
  379. decon_set_bits(ctx, DECON_CMU,
  380. CMU_CLKGAGE_MODE_SFR_F | CMU_CLKGAGE_MODE_MEM_F, ~0);
  381. writel(VIDCON1_VCLK_RUN_VDEN_DISABLE, ctx->addr + DECON_VIDCON1);
  382. writel(CRCCTRL_CRCEN | CRCCTRL_CRCSTART_F | CRCCTRL_CRCCLKEN,
  383. ctx->addr + DECON_CRCCTRL);
  384. }
  385. static void decon_enable(struct exynos_drm_crtc *crtc)
  386. {
  387. struct decon_context *ctx = crtc->ctx;
  388. if (!test_and_clear_bit(BIT_SUSPENDED, &ctx->flags))
  389. return;
  390. pm_runtime_get_sync(ctx->dev);
  391. exynos_drm_pipe_clk_enable(crtc, true);
  392. decon_swreset(ctx);
  393. decon_commit(ctx->crtc);
  394. }
  395. static void decon_disable(struct exynos_drm_crtc *crtc)
  396. {
  397. struct decon_context *ctx = crtc->ctx;
  398. int i;
  399. if (!(ctx->out_type & I80_HW_TRG))
  400. synchronize_irq(ctx->te_irq);
  401. synchronize_irq(ctx->irq);
  402. if (test_bit(BIT_SUSPENDED, &ctx->flags))
  403. return;
  404. /*
  405. * We need to make sure that all windows are disabled before we
  406. * suspend that connector. Otherwise we might try to scan from
  407. * a destroyed buffer later.
  408. */
  409. for (i = ctx->first_win; i < WINDOWS_NR; i++)
  410. decon_disable_plane(crtc, &ctx->planes[i]);
  411. decon_swreset(ctx);
  412. exynos_drm_pipe_clk_enable(crtc, false);
  413. pm_runtime_put_sync(ctx->dev);
  414. set_bit(BIT_SUSPENDED, &ctx->flags);
  415. }
  416. static irqreturn_t decon_te_irq_handler(int irq, void *dev_id)
  417. {
  418. struct decon_context *ctx = dev_id;
  419. if (ctx->out_type & I80_HW_TRG)
  420. return IRQ_HANDLED;
  421. decon_set_bits(ctx, DECON_TRIGCON, TRIGCON_SWTRIGCMD, ~0);
  422. return IRQ_HANDLED;
  423. }
  424. static void decon_clear_channels(struct exynos_drm_crtc *crtc)
  425. {
  426. struct decon_context *ctx = crtc->ctx;
  427. int win, i, ret;
  428. DRM_DEBUG_KMS("%s\n", __FILE__);
  429. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  430. ret = clk_prepare_enable(ctx->clks[i]);
  431. if (ret < 0)
  432. goto err;
  433. }
  434. decon_shadow_protect(ctx, true);
  435. for (win = 0; win < WINDOWS_NR; win++)
  436. decon_set_bits(ctx, DECON_WINCONx(win), WINCONx_ENWIN_F, 0);
  437. decon_shadow_protect(ctx, false);
  438. decon_set_bits(ctx, DECON_UPDATE, STANDALONE_UPDATE_F, ~0);
  439. /* TODO: wait for possible vsync */
  440. msleep(50);
  441. err:
  442. while (--i >= 0)
  443. clk_disable_unprepare(ctx->clks[i]);
  444. }
  445. static const struct exynos_drm_crtc_ops decon_crtc_ops = {
  446. .enable = decon_enable,
  447. .disable = decon_disable,
  448. .enable_vblank = decon_enable_vblank,
  449. .disable_vblank = decon_disable_vblank,
  450. .get_vblank_counter = decon_get_vblank_counter,
  451. .atomic_begin = decon_atomic_begin,
  452. .update_plane = decon_update_plane,
  453. .disable_plane = decon_disable_plane,
  454. .atomic_flush = decon_atomic_flush,
  455. };
  456. static int decon_bind(struct device *dev, struct device *master, void *data)
  457. {
  458. struct decon_context *ctx = dev_get_drvdata(dev);
  459. struct drm_device *drm_dev = data;
  460. struct exynos_drm_plane *exynos_plane;
  461. enum exynos_drm_output_type out_type;
  462. unsigned int win;
  463. int ret;
  464. ctx->drm_dev = drm_dev;
  465. drm_dev->max_vblank_count = 0xffffffff;
  466. for (win = ctx->first_win; win < WINDOWS_NR; win++) {
  467. int tmp = (win == ctx->first_win) ? 0 : win;
  468. ctx->configs[win].pixel_formats = decon_formats;
  469. ctx->configs[win].num_pixel_formats = ARRAY_SIZE(decon_formats);
  470. ctx->configs[win].zpos = win;
  471. ctx->configs[win].type = decon_win_types[tmp];
  472. ret = exynos_plane_init(drm_dev, &ctx->planes[win], win,
  473. &ctx->configs[win]);
  474. if (ret)
  475. return ret;
  476. }
  477. exynos_plane = &ctx->planes[ctx->first_win];
  478. out_type = (ctx->out_type & IFTYPE_HDMI) ? EXYNOS_DISPLAY_TYPE_HDMI
  479. : EXYNOS_DISPLAY_TYPE_LCD;
  480. ctx->crtc = exynos_drm_crtc_create(drm_dev, &exynos_plane->base,
  481. out_type, &decon_crtc_ops, ctx);
  482. if (IS_ERR(ctx->crtc))
  483. return PTR_ERR(ctx->crtc);
  484. decon_clear_channels(ctx->crtc);
  485. return drm_iommu_attach_device(drm_dev, dev);
  486. }
  487. static void decon_unbind(struct device *dev, struct device *master, void *data)
  488. {
  489. struct decon_context *ctx = dev_get_drvdata(dev);
  490. decon_disable(ctx->crtc);
  491. /* detach this sub driver from iommu mapping if supported. */
  492. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  493. }
  494. static const struct component_ops decon_component_ops = {
  495. .bind = decon_bind,
  496. .unbind = decon_unbind,
  497. };
  498. static void decon_handle_vblank(struct decon_context *ctx)
  499. {
  500. u32 frm;
  501. spin_lock(&ctx->vblank_lock);
  502. frm = decon_get_frame_count(ctx, true);
  503. if (frm != ctx->frame_id) {
  504. /* handle only if incremented, take care of wrap-around */
  505. if ((s32)(frm - ctx->frame_id) > 0)
  506. drm_crtc_handle_vblank(&ctx->crtc->base);
  507. ctx->frame_id = frm;
  508. }
  509. spin_unlock(&ctx->vblank_lock);
  510. }
  511. static irqreturn_t decon_irq_handler(int irq, void *dev_id)
  512. {
  513. struct decon_context *ctx = dev_id;
  514. u32 val;
  515. val = readl(ctx->addr + DECON_VIDINTCON1);
  516. val &= VIDINTCON1_INTFRMDONEPEND | VIDINTCON1_INTFRMPEND;
  517. if (val) {
  518. writel(val, ctx->addr + DECON_VIDINTCON1);
  519. if (ctx->out_type & IFTYPE_HDMI) {
  520. val = readl(ctx->addr + DECON_VIDOUTCON0);
  521. val &= VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F;
  522. if (val ==
  523. (VIDOUT_INTERLACE_EN_F | VIDOUT_INTERLACE_FIELD_F))
  524. return IRQ_HANDLED;
  525. }
  526. decon_handle_vblank(ctx);
  527. }
  528. return IRQ_HANDLED;
  529. }
  530. #ifdef CONFIG_PM
  531. static int exynos5433_decon_suspend(struct device *dev)
  532. {
  533. struct decon_context *ctx = dev_get_drvdata(dev);
  534. int i = ARRAY_SIZE(decon_clks_name);
  535. while (--i >= 0)
  536. clk_disable_unprepare(ctx->clks[i]);
  537. return 0;
  538. }
  539. static int exynos5433_decon_resume(struct device *dev)
  540. {
  541. struct decon_context *ctx = dev_get_drvdata(dev);
  542. int i, ret;
  543. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  544. ret = clk_prepare_enable(ctx->clks[i]);
  545. if (ret < 0)
  546. goto err;
  547. }
  548. return 0;
  549. err:
  550. while (--i >= 0)
  551. clk_disable_unprepare(ctx->clks[i]);
  552. return ret;
  553. }
  554. #endif
  555. static const struct dev_pm_ops exynos5433_decon_pm_ops = {
  556. SET_RUNTIME_PM_OPS(exynos5433_decon_suspend, exynos5433_decon_resume,
  557. NULL)
  558. };
  559. static const struct of_device_id exynos5433_decon_driver_dt_match[] = {
  560. {
  561. .compatible = "samsung,exynos5433-decon",
  562. .data = (void *)I80_HW_TRG
  563. },
  564. {
  565. .compatible = "samsung,exynos5433-decon-tv",
  566. .data = (void *)(I80_HW_TRG | IFTYPE_HDMI)
  567. },
  568. {},
  569. };
  570. MODULE_DEVICE_TABLE(of, exynos5433_decon_driver_dt_match);
  571. static int decon_conf_irq(struct decon_context *ctx, const char *name,
  572. irq_handler_t handler, unsigned long int flags, bool required)
  573. {
  574. struct platform_device *pdev = to_platform_device(ctx->dev);
  575. int ret, irq = platform_get_irq_byname(pdev, name);
  576. if (irq < 0) {
  577. if (irq == -EPROBE_DEFER)
  578. return irq;
  579. if (required)
  580. dev_err(ctx->dev, "cannot get %s IRQ\n", name);
  581. else
  582. irq = 0;
  583. return irq;
  584. }
  585. irq_set_status_flags(irq, IRQ_NOAUTOEN);
  586. ret = devm_request_irq(ctx->dev, irq, handler, flags, "drm_decon", ctx);
  587. if (ret < 0) {
  588. dev_err(ctx->dev, "IRQ %s request failed\n", name);
  589. return ret;
  590. }
  591. return irq;
  592. }
  593. static int exynos5433_decon_probe(struct platform_device *pdev)
  594. {
  595. struct device *dev = &pdev->dev;
  596. struct decon_context *ctx;
  597. struct resource *res;
  598. int ret;
  599. int i;
  600. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  601. if (!ctx)
  602. return -ENOMEM;
  603. __set_bit(BIT_SUSPENDED, &ctx->flags);
  604. ctx->dev = dev;
  605. ctx->out_type = (unsigned long)of_device_get_match_data(dev);
  606. spin_lock_init(&ctx->vblank_lock);
  607. if (ctx->out_type & IFTYPE_HDMI) {
  608. ctx->first_win = 1;
  609. } else if (of_get_child_by_name(dev->of_node, "i80-if-timings")) {
  610. ctx->out_type |= IFTYPE_I80;
  611. }
  612. for (i = 0; i < ARRAY_SIZE(decon_clks_name); i++) {
  613. struct clk *clk;
  614. clk = devm_clk_get(ctx->dev, decon_clks_name[i]);
  615. if (IS_ERR(clk))
  616. return PTR_ERR(clk);
  617. ctx->clks[i] = clk;
  618. }
  619. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  620. if (!res) {
  621. dev_err(dev, "cannot find IO resource\n");
  622. return -ENXIO;
  623. }
  624. ctx->addr = devm_ioremap_resource(dev, res);
  625. if (IS_ERR(ctx->addr)) {
  626. dev_err(dev, "ioremap failed\n");
  627. return PTR_ERR(ctx->addr);
  628. }
  629. if (ctx->out_type & IFTYPE_I80) {
  630. ret = decon_conf_irq(ctx, "lcd_sys", decon_irq_handler, 0, true);
  631. if (ret < 0)
  632. return ret;
  633. ctx->irq = ret;
  634. ret = decon_conf_irq(ctx, "te", decon_te_irq_handler,
  635. IRQF_TRIGGER_RISING, false);
  636. if (ret < 0)
  637. return ret;
  638. if (ret) {
  639. ctx->te_irq = ret;
  640. ctx->out_type &= ~I80_HW_TRG;
  641. }
  642. } else {
  643. ret = decon_conf_irq(ctx, "vsync", decon_irq_handler, 0, true);
  644. if (ret < 0)
  645. return ret;
  646. ctx->irq = ret;
  647. }
  648. if (ctx->out_type & I80_HW_TRG) {
  649. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  650. "samsung,disp-sysreg");
  651. if (IS_ERR(ctx->sysreg)) {
  652. dev_err(dev, "failed to get system register\n");
  653. return PTR_ERR(ctx->sysreg);
  654. }
  655. }
  656. platform_set_drvdata(pdev, ctx);
  657. pm_runtime_enable(dev);
  658. ret = component_add(dev, &decon_component_ops);
  659. if (ret)
  660. goto err_disable_pm_runtime;
  661. return 0;
  662. err_disable_pm_runtime:
  663. pm_runtime_disable(dev);
  664. return ret;
  665. }
  666. static int exynos5433_decon_remove(struct platform_device *pdev)
  667. {
  668. pm_runtime_disable(&pdev->dev);
  669. component_del(&pdev->dev, &decon_component_ops);
  670. return 0;
  671. }
  672. struct platform_driver exynos5433_decon_driver = {
  673. .probe = exynos5433_decon_probe,
  674. .remove = exynos5433_decon_remove,
  675. .driver = {
  676. .name = "exynos5433-decon",
  677. .pm = &exynos5433_decon_pm_ops,
  678. .of_match_table = exynos5433_decon_driver_dt_match,
  679. },
  680. };