amdgpu_gem.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <drm/drmP.h>
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu.h"
  32. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  33. {
  34. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  35. if (robj) {
  36. if (robj->gem_base.import_attach)
  37. drm_prime_gem_destroy(&robj->gem_base, robj->tbo.sg);
  38. amdgpu_mn_unregister(robj);
  39. amdgpu_bo_unref(&robj);
  40. }
  41. }
  42. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  43. int alignment, u32 initial_domain,
  44. u64 flags, bool kernel,
  45. struct drm_gem_object **obj)
  46. {
  47. struct amdgpu_bo *robj;
  48. unsigned long max_size;
  49. int r;
  50. *obj = NULL;
  51. /* At least align on page size */
  52. if (alignment < PAGE_SIZE) {
  53. alignment = PAGE_SIZE;
  54. }
  55. if (!(initial_domain & (AMDGPU_GEM_DOMAIN_GDS | AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA))) {
  56. /* Maximum bo size is the unpinned gtt size since we use the gtt to
  57. * handle vram to system pool migrations.
  58. */
  59. max_size = adev->mc.gtt_size - adev->gart_pin_size;
  60. if (size > max_size) {
  61. DRM_DEBUG("Allocation size %ldMb bigger than %ldMb limit\n",
  62. size >> 20, max_size >> 20);
  63. return -ENOMEM;
  64. }
  65. }
  66. retry:
  67. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  68. flags, NULL, NULL, &robj);
  69. if (r) {
  70. if (r != -ERESTARTSYS) {
  71. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  72. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  73. goto retry;
  74. }
  75. DRM_ERROR("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  76. size, initial_domain, alignment, r);
  77. }
  78. return r;
  79. }
  80. *obj = &robj->gem_base;
  81. return 0;
  82. }
  83. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  84. {
  85. struct drm_device *ddev = adev->ddev;
  86. struct drm_file *file;
  87. mutex_lock(&ddev->struct_mutex);
  88. list_for_each_entry(file, &ddev->filelist, lhead) {
  89. struct drm_gem_object *gobj;
  90. int handle;
  91. WARN_ONCE(1, "Still active user space clients!\n");
  92. spin_lock(&file->table_lock);
  93. idr_for_each_entry(&file->object_idr, gobj, handle) {
  94. WARN_ONCE(1, "And also active allocations!\n");
  95. drm_gem_object_unreference(gobj);
  96. }
  97. idr_destroy(&file->object_idr);
  98. spin_unlock(&file->table_lock);
  99. }
  100. mutex_unlock(&ddev->struct_mutex);
  101. }
  102. /*
  103. * Call from drm_gem_handle_create which appear in both new and open ioctl
  104. * case.
  105. */
  106. int amdgpu_gem_object_open(struct drm_gem_object *obj, struct drm_file *file_priv)
  107. {
  108. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(obj);
  109. struct amdgpu_device *adev = rbo->adev;
  110. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  111. struct amdgpu_vm *vm = &fpriv->vm;
  112. struct amdgpu_bo_va *bo_va;
  113. int r;
  114. r = amdgpu_bo_reserve(rbo, false);
  115. if (r)
  116. return r;
  117. bo_va = amdgpu_vm_bo_find(vm, rbo);
  118. if (!bo_va) {
  119. bo_va = amdgpu_vm_bo_add(adev, vm, rbo);
  120. } else {
  121. ++bo_va->ref_count;
  122. }
  123. amdgpu_bo_unreserve(rbo);
  124. return 0;
  125. }
  126. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  127. struct drm_file *file_priv)
  128. {
  129. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  130. struct amdgpu_device *adev = bo->adev;
  131. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  132. struct amdgpu_vm *vm = &fpriv->vm;
  133. struct amdgpu_bo_list_entry vm_pd;
  134. struct list_head list, duplicates;
  135. struct ttm_validate_buffer tv;
  136. struct ww_acquire_ctx ticket;
  137. struct amdgpu_bo_va *bo_va;
  138. int r;
  139. INIT_LIST_HEAD(&list);
  140. INIT_LIST_HEAD(&duplicates);
  141. tv.bo = &bo->tbo;
  142. tv.shared = true;
  143. list_add(&tv.head, &list);
  144. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  145. r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
  146. if (r) {
  147. dev_err(adev->dev, "leaking bo va because "
  148. "we fail to reserve bo (%d)\n", r);
  149. return;
  150. }
  151. bo_va = amdgpu_vm_bo_find(vm, bo);
  152. if (bo_va) {
  153. if (--bo_va->ref_count == 0) {
  154. amdgpu_vm_bo_rmv(adev, bo_va);
  155. }
  156. }
  157. ttm_eu_backoff_reservation(&ticket, &list);
  158. }
  159. static int amdgpu_gem_handle_lockup(struct amdgpu_device *adev, int r)
  160. {
  161. if (r == -EDEADLK) {
  162. r = amdgpu_gpu_reset(adev);
  163. if (!r)
  164. r = -EAGAIN;
  165. }
  166. return r;
  167. }
  168. /*
  169. * GEM ioctls.
  170. */
  171. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  172. struct drm_file *filp)
  173. {
  174. struct amdgpu_device *adev = dev->dev_private;
  175. union drm_amdgpu_gem_create *args = data;
  176. uint64_t size = args->in.bo_size;
  177. struct drm_gem_object *gobj;
  178. uint32_t handle;
  179. bool kernel = false;
  180. int r;
  181. /* create a gem object to contain this object in */
  182. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  183. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  184. kernel = true;
  185. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  186. size = size << AMDGPU_GDS_SHIFT;
  187. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  188. size = size << AMDGPU_GWS_SHIFT;
  189. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  190. size = size << AMDGPU_OA_SHIFT;
  191. else {
  192. r = -EINVAL;
  193. goto error_unlock;
  194. }
  195. }
  196. size = roundup(size, PAGE_SIZE);
  197. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  198. (u32)(0xffffffff & args->in.domains),
  199. args->in.domain_flags,
  200. kernel, &gobj);
  201. if (r)
  202. goto error_unlock;
  203. r = drm_gem_handle_create(filp, gobj, &handle);
  204. /* drop reference from allocate - handle holds it now */
  205. drm_gem_object_unreference_unlocked(gobj);
  206. if (r)
  207. goto error_unlock;
  208. memset(args, 0, sizeof(*args));
  209. args->out.handle = handle;
  210. return 0;
  211. error_unlock:
  212. r = amdgpu_gem_handle_lockup(adev, r);
  213. return r;
  214. }
  215. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  216. struct drm_file *filp)
  217. {
  218. struct amdgpu_device *adev = dev->dev_private;
  219. struct drm_amdgpu_gem_userptr *args = data;
  220. struct drm_gem_object *gobj;
  221. struct amdgpu_bo *bo;
  222. uint32_t handle;
  223. int r;
  224. if (offset_in_page(args->addr | args->size))
  225. return -EINVAL;
  226. /* reject unknown flag values */
  227. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  228. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  229. AMDGPU_GEM_USERPTR_REGISTER))
  230. return -EINVAL;
  231. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
  232. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  233. /* if we want to write to it we must install a MMU notifier */
  234. return -EACCES;
  235. }
  236. /* create a gem object to contain this object in */
  237. r = amdgpu_gem_object_create(adev, args->size, 0,
  238. AMDGPU_GEM_DOMAIN_CPU, 0,
  239. 0, &gobj);
  240. if (r)
  241. goto handle_lockup;
  242. bo = gem_to_amdgpu_bo(gobj);
  243. bo->prefered_domains = AMDGPU_GEM_DOMAIN_GTT;
  244. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  245. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  246. if (r)
  247. goto release_object;
  248. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  249. r = amdgpu_mn_register(bo, args->addr);
  250. if (r)
  251. goto release_object;
  252. }
  253. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  254. down_read(&current->mm->mmap_sem);
  255. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  256. bo->tbo.ttm->pages);
  257. if (r)
  258. goto unlock_mmap_sem;
  259. r = amdgpu_bo_reserve(bo, true);
  260. if (r)
  261. goto free_pages;
  262. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  263. r = ttm_bo_validate(&bo->tbo, &bo->placement, true, false);
  264. amdgpu_bo_unreserve(bo);
  265. if (r)
  266. goto free_pages;
  267. up_read(&current->mm->mmap_sem);
  268. }
  269. r = drm_gem_handle_create(filp, gobj, &handle);
  270. /* drop reference from allocate - handle holds it now */
  271. drm_gem_object_unreference_unlocked(gobj);
  272. if (r)
  273. goto handle_lockup;
  274. args->handle = handle;
  275. return 0;
  276. free_pages:
  277. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages, false);
  278. unlock_mmap_sem:
  279. up_read(&current->mm->mmap_sem);
  280. release_object:
  281. drm_gem_object_unreference_unlocked(gobj);
  282. handle_lockup:
  283. r = amdgpu_gem_handle_lockup(adev, r);
  284. return r;
  285. }
  286. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  287. struct drm_device *dev,
  288. uint32_t handle, uint64_t *offset_p)
  289. {
  290. struct drm_gem_object *gobj;
  291. struct amdgpu_bo *robj;
  292. gobj = drm_gem_object_lookup(dev, filp, handle);
  293. if (gobj == NULL) {
  294. return -ENOENT;
  295. }
  296. robj = gem_to_amdgpu_bo(gobj);
  297. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  298. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  299. drm_gem_object_unreference_unlocked(gobj);
  300. return -EPERM;
  301. }
  302. *offset_p = amdgpu_bo_mmap_offset(robj);
  303. drm_gem_object_unreference_unlocked(gobj);
  304. return 0;
  305. }
  306. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  307. struct drm_file *filp)
  308. {
  309. union drm_amdgpu_gem_mmap *args = data;
  310. uint32_t handle = args->in.handle;
  311. memset(args, 0, sizeof(*args));
  312. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  313. }
  314. /**
  315. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  316. *
  317. * @timeout_ns: timeout in ns
  318. *
  319. * Calculate the timeout in jiffies from an absolute timeout in ns.
  320. */
  321. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  322. {
  323. unsigned long timeout_jiffies;
  324. ktime_t timeout;
  325. /* clamp timeout if it's to large */
  326. if (((int64_t)timeout_ns) < 0)
  327. return MAX_SCHEDULE_TIMEOUT;
  328. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  329. if (ktime_to_ns(timeout) < 0)
  330. return 0;
  331. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  332. /* clamp timeout to avoid unsigned-> signed overflow */
  333. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  334. return MAX_SCHEDULE_TIMEOUT - 1;
  335. return timeout_jiffies;
  336. }
  337. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  338. struct drm_file *filp)
  339. {
  340. struct amdgpu_device *adev = dev->dev_private;
  341. union drm_amdgpu_gem_wait_idle *args = data;
  342. struct drm_gem_object *gobj;
  343. struct amdgpu_bo *robj;
  344. uint32_t handle = args->in.handle;
  345. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  346. int r = 0;
  347. long ret;
  348. gobj = drm_gem_object_lookup(dev, filp, handle);
  349. if (gobj == NULL) {
  350. return -ENOENT;
  351. }
  352. robj = gem_to_amdgpu_bo(gobj);
  353. if (timeout == 0)
  354. ret = reservation_object_test_signaled_rcu(robj->tbo.resv, true);
  355. else
  356. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true, timeout);
  357. /* ret == 0 means not signaled,
  358. * ret > 0 means signaled
  359. * ret < 0 means interrupted before timeout
  360. */
  361. if (ret >= 0) {
  362. memset(args, 0, sizeof(*args));
  363. args->out.status = (ret == 0);
  364. } else
  365. r = ret;
  366. drm_gem_object_unreference_unlocked(gobj);
  367. r = amdgpu_gem_handle_lockup(adev, r);
  368. return r;
  369. }
  370. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  371. struct drm_file *filp)
  372. {
  373. struct drm_amdgpu_gem_metadata *args = data;
  374. struct drm_gem_object *gobj;
  375. struct amdgpu_bo *robj;
  376. int r = -1;
  377. DRM_DEBUG("%d \n", args->handle);
  378. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  379. if (gobj == NULL)
  380. return -ENOENT;
  381. robj = gem_to_amdgpu_bo(gobj);
  382. r = amdgpu_bo_reserve(robj, false);
  383. if (unlikely(r != 0))
  384. goto out;
  385. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  386. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  387. r = amdgpu_bo_get_metadata(robj, args->data.data,
  388. sizeof(args->data.data),
  389. &args->data.data_size_bytes,
  390. &args->data.flags);
  391. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  392. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  393. r = -EINVAL;
  394. goto unreserve;
  395. }
  396. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  397. if (!r)
  398. r = amdgpu_bo_set_metadata(robj, args->data.data,
  399. args->data.data_size_bytes,
  400. args->data.flags);
  401. }
  402. unreserve:
  403. amdgpu_bo_unreserve(robj);
  404. out:
  405. drm_gem_object_unreference_unlocked(gobj);
  406. return r;
  407. }
  408. /**
  409. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  410. *
  411. * @adev: amdgpu_device pointer
  412. * @bo_va: bo_va to update
  413. *
  414. * Update the bo_va directly after setting it's address. Errors are not
  415. * vital here, so they are not reported back to userspace.
  416. */
  417. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  418. struct amdgpu_bo_va *bo_va, uint32_t operation)
  419. {
  420. struct ttm_validate_buffer tv, *entry;
  421. struct amdgpu_bo_list_entry vm_pd;
  422. struct ww_acquire_ctx ticket;
  423. struct list_head list, duplicates;
  424. unsigned domain;
  425. int r;
  426. INIT_LIST_HEAD(&list);
  427. INIT_LIST_HEAD(&duplicates);
  428. tv.bo = &bo_va->bo->tbo;
  429. tv.shared = true;
  430. list_add(&tv.head, &list);
  431. amdgpu_vm_get_pd_bo(bo_va->vm, &list, &vm_pd);
  432. /* Provide duplicates to avoid -EALREADY */
  433. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  434. if (r)
  435. goto error_print;
  436. amdgpu_vm_get_pt_bos(bo_va->vm, &duplicates);
  437. list_for_each_entry(entry, &list, head) {
  438. domain = amdgpu_mem_type_to_domain(entry->bo->mem.mem_type);
  439. /* if anything is swapped out don't swap it in here,
  440. just abort and wait for the next CS */
  441. if (domain == AMDGPU_GEM_DOMAIN_CPU)
  442. goto error_unreserve;
  443. }
  444. list_for_each_entry(entry, &duplicates, head) {
  445. domain = amdgpu_mem_type_to_domain(entry->bo->mem.mem_type);
  446. /* if anything is swapped out don't swap it in here,
  447. just abort and wait for the next CS */
  448. if (domain == AMDGPU_GEM_DOMAIN_CPU)
  449. goto error_unreserve;
  450. }
  451. r = amdgpu_vm_update_page_directory(adev, bo_va->vm);
  452. if (r)
  453. goto error_unreserve;
  454. r = amdgpu_vm_clear_freed(adev, bo_va->vm);
  455. if (r)
  456. goto error_unreserve;
  457. if (operation == AMDGPU_VA_OP_MAP)
  458. r = amdgpu_vm_bo_update(adev, bo_va, &bo_va->bo->tbo.mem);
  459. error_unreserve:
  460. ttm_eu_backoff_reservation(&ticket, &list);
  461. error_print:
  462. if (r && r != -ERESTARTSYS)
  463. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  464. }
  465. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  466. struct drm_file *filp)
  467. {
  468. struct drm_amdgpu_gem_va *args = data;
  469. struct drm_gem_object *gobj;
  470. struct amdgpu_device *adev = dev->dev_private;
  471. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  472. struct amdgpu_bo *rbo;
  473. struct amdgpu_bo_va *bo_va;
  474. struct ttm_validate_buffer tv, tv_pd;
  475. struct ww_acquire_ctx ticket;
  476. struct list_head list, duplicates;
  477. uint32_t invalid_flags, va_flags = 0;
  478. int r = 0;
  479. if (!adev->vm_manager.enabled)
  480. return -ENOTTY;
  481. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  482. dev_err(&dev->pdev->dev,
  483. "va_address 0x%lX is in reserved area 0x%X\n",
  484. (unsigned long)args->va_address,
  485. AMDGPU_VA_RESERVED_SIZE);
  486. return -EINVAL;
  487. }
  488. invalid_flags = ~(AMDGPU_VM_DELAY_UPDATE | AMDGPU_VM_PAGE_READABLE |
  489. AMDGPU_VM_PAGE_WRITEABLE | AMDGPU_VM_PAGE_EXECUTABLE);
  490. if ((args->flags & invalid_flags)) {
  491. dev_err(&dev->pdev->dev, "invalid flags 0x%08X vs 0x%08X\n",
  492. args->flags, invalid_flags);
  493. return -EINVAL;
  494. }
  495. switch (args->operation) {
  496. case AMDGPU_VA_OP_MAP:
  497. case AMDGPU_VA_OP_UNMAP:
  498. break;
  499. default:
  500. dev_err(&dev->pdev->dev, "unsupported operation %d\n",
  501. args->operation);
  502. return -EINVAL;
  503. }
  504. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  505. if (gobj == NULL)
  506. return -ENOENT;
  507. rbo = gem_to_amdgpu_bo(gobj);
  508. INIT_LIST_HEAD(&list);
  509. INIT_LIST_HEAD(&duplicates);
  510. tv.bo = &rbo->tbo;
  511. tv.shared = true;
  512. list_add(&tv.head, &list);
  513. tv_pd.bo = &fpriv->vm.page_directory->tbo;
  514. tv_pd.shared = true;
  515. list_add(&tv_pd.head, &list);
  516. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  517. if (r) {
  518. drm_gem_object_unreference_unlocked(gobj);
  519. return r;
  520. }
  521. bo_va = amdgpu_vm_bo_find(&fpriv->vm, rbo);
  522. if (!bo_va) {
  523. ttm_eu_backoff_reservation(&ticket, &list);
  524. drm_gem_object_unreference_unlocked(gobj);
  525. return -ENOENT;
  526. }
  527. switch (args->operation) {
  528. case AMDGPU_VA_OP_MAP:
  529. if (args->flags & AMDGPU_VM_PAGE_READABLE)
  530. va_flags |= AMDGPU_PTE_READABLE;
  531. if (args->flags & AMDGPU_VM_PAGE_WRITEABLE)
  532. va_flags |= AMDGPU_PTE_WRITEABLE;
  533. if (args->flags & AMDGPU_VM_PAGE_EXECUTABLE)
  534. va_flags |= AMDGPU_PTE_EXECUTABLE;
  535. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  536. args->offset_in_bo, args->map_size,
  537. va_flags);
  538. break;
  539. case AMDGPU_VA_OP_UNMAP:
  540. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  541. break;
  542. default:
  543. break;
  544. }
  545. ttm_eu_backoff_reservation(&ticket, &list);
  546. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE))
  547. amdgpu_gem_va_update_vm(adev, bo_va, args->operation);
  548. drm_gem_object_unreference_unlocked(gobj);
  549. return r;
  550. }
  551. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  552. struct drm_file *filp)
  553. {
  554. struct drm_amdgpu_gem_op *args = data;
  555. struct drm_gem_object *gobj;
  556. struct amdgpu_bo *robj;
  557. int r;
  558. gobj = drm_gem_object_lookup(dev, filp, args->handle);
  559. if (gobj == NULL) {
  560. return -ENOENT;
  561. }
  562. robj = gem_to_amdgpu_bo(gobj);
  563. r = amdgpu_bo_reserve(robj, false);
  564. if (unlikely(r))
  565. goto out;
  566. switch (args->op) {
  567. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  568. struct drm_amdgpu_gem_create_in info;
  569. void __user *out = (void __user *)(long)args->value;
  570. info.bo_size = robj->gem_base.size;
  571. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  572. info.domains = robj->prefered_domains;
  573. info.domain_flags = robj->flags;
  574. amdgpu_bo_unreserve(robj);
  575. if (copy_to_user(out, &info, sizeof(info)))
  576. r = -EFAULT;
  577. break;
  578. }
  579. case AMDGPU_GEM_OP_SET_PLACEMENT:
  580. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  581. r = -EPERM;
  582. amdgpu_bo_unreserve(robj);
  583. break;
  584. }
  585. robj->prefered_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  586. AMDGPU_GEM_DOMAIN_GTT |
  587. AMDGPU_GEM_DOMAIN_CPU);
  588. robj->allowed_domains = robj->prefered_domains;
  589. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  590. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  591. amdgpu_bo_unreserve(robj);
  592. break;
  593. default:
  594. amdgpu_bo_unreserve(robj);
  595. r = -EINVAL;
  596. }
  597. out:
  598. drm_gem_object_unreference_unlocked(gobj);
  599. return r;
  600. }
  601. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  602. struct drm_device *dev,
  603. struct drm_mode_create_dumb *args)
  604. {
  605. struct amdgpu_device *adev = dev->dev_private;
  606. struct drm_gem_object *gobj;
  607. uint32_t handle;
  608. int r;
  609. args->pitch = amdgpu_align_pitch(adev, args->width, args->bpp, 0) * ((args->bpp + 1) / 8);
  610. args->size = (u64)args->pitch * args->height;
  611. args->size = ALIGN(args->size, PAGE_SIZE);
  612. r = amdgpu_gem_object_create(adev, args->size, 0,
  613. AMDGPU_GEM_DOMAIN_VRAM,
  614. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  615. ttm_bo_type_device,
  616. &gobj);
  617. if (r)
  618. return -ENOMEM;
  619. r = drm_gem_handle_create(file_priv, gobj, &handle);
  620. /* drop reference from allocate - handle holds it now */
  621. drm_gem_object_unreference_unlocked(gobj);
  622. if (r) {
  623. return r;
  624. }
  625. args->handle = handle;
  626. return 0;
  627. }
  628. #if defined(CONFIG_DEBUG_FS)
  629. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  630. {
  631. struct drm_gem_object *gobj = ptr;
  632. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  633. struct seq_file *m = data;
  634. unsigned domain;
  635. const char *placement;
  636. unsigned pin_count;
  637. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  638. switch (domain) {
  639. case AMDGPU_GEM_DOMAIN_VRAM:
  640. placement = "VRAM";
  641. break;
  642. case AMDGPU_GEM_DOMAIN_GTT:
  643. placement = " GTT";
  644. break;
  645. case AMDGPU_GEM_DOMAIN_CPU:
  646. default:
  647. placement = " CPU";
  648. break;
  649. }
  650. seq_printf(m, "\t0x%08x: %12ld byte %s @ 0x%010Lx",
  651. id, amdgpu_bo_size(bo), placement,
  652. amdgpu_bo_gpu_offset(bo));
  653. pin_count = ACCESS_ONCE(bo->pin_count);
  654. if (pin_count)
  655. seq_printf(m, " pin count %d", pin_count);
  656. seq_printf(m, "\n");
  657. return 0;
  658. }
  659. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  660. {
  661. struct drm_info_node *node = (struct drm_info_node *)m->private;
  662. struct drm_device *dev = node->minor->dev;
  663. struct drm_file *file;
  664. int r;
  665. r = mutex_lock_interruptible(&dev->struct_mutex);
  666. if (r)
  667. return r;
  668. list_for_each_entry(file, &dev->filelist, lhead) {
  669. struct task_struct *task;
  670. /*
  671. * Although we have a valid reference on file->pid, that does
  672. * not guarantee that the task_struct who called get_pid() is
  673. * still alive (e.g. get_pid(current) => fork() => exit()).
  674. * Therefore, we need to protect this ->comm access using RCU.
  675. */
  676. rcu_read_lock();
  677. task = pid_task(file->pid, PIDTYPE_PID);
  678. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  679. task ? task->comm : "<unknown>");
  680. rcu_read_unlock();
  681. spin_lock(&file->table_lock);
  682. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  683. spin_unlock(&file->table_lock);
  684. }
  685. mutex_unlock(&dev->struct_mutex);
  686. return 0;
  687. }
  688. static struct drm_info_list amdgpu_debugfs_gem_list[] = {
  689. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  690. };
  691. #endif
  692. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev)
  693. {
  694. #if defined(CONFIG_DEBUG_FS)
  695. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  696. #endif
  697. return 0;
  698. }