xmit.c 73 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/dma-mapping.h>
  17. #include "ath9k.h"
  18. #include "ar9003_mac.h"
  19. #define BITS_PER_BYTE 8
  20. #define OFDM_PLCP_BITS 22
  21. #define HT_RC_2_STREAMS(_rc) ((((_rc) & 0x78) >> 3) + 1)
  22. #define L_STF 8
  23. #define L_LTF 8
  24. #define L_SIG 4
  25. #define HT_SIG 8
  26. #define HT_STF 4
  27. #define HT_LTF(_ns) (4 * (_ns))
  28. #define SYMBOL_TIME(_ns) ((_ns) << 2) /* ns * 4 us */
  29. #define SYMBOL_TIME_HALFGI(_ns) (((_ns) * 18 + 4) / 5) /* ns * 3.6 us */
  30. #define TIME_SYMBOLS(t) ((t) >> 2)
  31. #define TIME_SYMBOLS_HALFGI(t) (((t) * 5 - 4) / 18)
  32. #define NUM_SYMBOLS_PER_USEC(_usec) (_usec >> 2)
  33. #define NUM_SYMBOLS_PER_USEC_HALFGI(_usec) (((_usec*5)-4)/18)
  34. static u16 bits_per_symbol[][2] = {
  35. /* 20MHz 40MHz */
  36. { 26, 54 }, /* 0: BPSK */
  37. { 52, 108 }, /* 1: QPSK 1/2 */
  38. { 78, 162 }, /* 2: QPSK 3/4 */
  39. { 104, 216 }, /* 3: 16-QAM 1/2 */
  40. { 156, 324 }, /* 4: 16-QAM 3/4 */
  41. { 208, 432 }, /* 5: 64-QAM 2/3 */
  42. { 234, 486 }, /* 6: 64-QAM 3/4 */
  43. { 260, 540 }, /* 7: 64-QAM 5/6 */
  44. };
  45. static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
  46. struct ath_atx_tid *tid, struct sk_buff *skb);
  47. static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
  48. int tx_flags, struct ath_txq *txq);
  49. static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
  50. struct ath_txq *txq, struct list_head *bf_q,
  51. struct ath_tx_status *ts, int txok);
  52. static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
  53. struct list_head *head, bool internal);
  54. static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
  55. struct ath_tx_status *ts, int nframes, int nbad,
  56. int txok);
  57. static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  58. int seqno);
  59. static struct ath_buf *ath_tx_setup_buffer(struct ath_softc *sc,
  60. struct ath_txq *txq,
  61. struct ath_atx_tid *tid,
  62. struct sk_buff *skb);
  63. enum {
  64. MCS_HT20,
  65. MCS_HT20_SGI,
  66. MCS_HT40,
  67. MCS_HT40_SGI,
  68. };
  69. /*********************/
  70. /* Aggregation logic */
  71. /*********************/
  72. void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq)
  73. __acquires(&txq->axq_lock)
  74. {
  75. spin_lock_bh(&txq->axq_lock);
  76. }
  77. void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq)
  78. __releases(&txq->axq_lock)
  79. {
  80. spin_unlock_bh(&txq->axq_lock);
  81. }
  82. void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq)
  83. __releases(&txq->axq_lock)
  84. {
  85. struct sk_buff_head q;
  86. struct sk_buff *skb;
  87. __skb_queue_head_init(&q);
  88. skb_queue_splice_init(&txq->complete_q, &q);
  89. spin_unlock_bh(&txq->axq_lock);
  90. while ((skb = __skb_dequeue(&q)))
  91. ieee80211_tx_status(sc->hw, skb);
  92. }
  93. static void ath_tx_queue_tid(struct ath_softc *sc, struct ath_txq *txq,
  94. struct ath_atx_tid *tid)
  95. {
  96. struct ath_atx_ac *ac = tid->ac;
  97. struct list_head *list;
  98. struct ath_vif *avp = (struct ath_vif *) tid->an->vif->drv_priv;
  99. struct ath_chanctx *ctx = avp->chanctx;
  100. if (!ctx)
  101. return;
  102. if (tid->sched)
  103. return;
  104. tid->sched = true;
  105. list_add_tail(&tid->list, &ac->tid_q);
  106. if (ac->sched)
  107. return;
  108. ac->sched = true;
  109. list = &ctx->acq[TID_TO_WME_AC(tid->tidno)];
  110. list_add_tail(&ac->list, list);
  111. }
  112. static struct ath_frame_info *get_frame_info(struct sk_buff *skb)
  113. {
  114. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  115. BUILD_BUG_ON(sizeof(struct ath_frame_info) >
  116. sizeof(tx_info->rate_driver_data));
  117. return (struct ath_frame_info *) &tx_info->rate_driver_data[0];
  118. }
  119. static void ath_send_bar(struct ath_atx_tid *tid, u16 seqno)
  120. {
  121. if (!tid->an->sta)
  122. return;
  123. ieee80211_send_bar(tid->an->vif, tid->an->sta->addr, tid->tidno,
  124. seqno << IEEE80211_SEQ_SEQ_SHIFT);
  125. }
  126. static void ath_set_rates(struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  127. struct ath_buf *bf)
  128. {
  129. ieee80211_get_tx_rates(vif, sta, bf->bf_mpdu, bf->rates,
  130. ARRAY_SIZE(bf->rates));
  131. }
  132. static void ath_txq_skb_done(struct ath_softc *sc, struct ath_txq *txq,
  133. struct sk_buff *skb)
  134. {
  135. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  136. struct ath_frame_info *fi = get_frame_info(skb);
  137. int q = fi->txq;
  138. if (q < 0)
  139. return;
  140. txq = sc->tx.txq_map[q];
  141. if (WARN_ON(--txq->pending_frames < 0))
  142. txq->pending_frames = 0;
  143. if (txq->stopped &&
  144. txq->pending_frames < sc->tx.txq_max_pending[q]) {
  145. if (ath9k_is_chanctx_enabled())
  146. ieee80211_wake_queue(sc->hw, info->hw_queue);
  147. else
  148. ieee80211_wake_queue(sc->hw, q);
  149. txq->stopped = false;
  150. }
  151. }
  152. static struct ath_atx_tid *
  153. ath_get_skb_tid(struct ath_softc *sc, struct ath_node *an, struct sk_buff *skb)
  154. {
  155. u8 tidno = skb->priority & IEEE80211_QOS_CTL_TID_MASK;
  156. return ATH_AN_2_TID(an, tidno);
  157. }
  158. static bool ath_tid_has_buffered(struct ath_atx_tid *tid)
  159. {
  160. return !skb_queue_empty(&tid->buf_q) || !skb_queue_empty(&tid->retry_q);
  161. }
  162. static struct sk_buff *ath_tid_dequeue(struct ath_atx_tid *tid)
  163. {
  164. struct sk_buff *skb;
  165. skb = __skb_dequeue(&tid->retry_q);
  166. if (!skb)
  167. skb = __skb_dequeue(&tid->buf_q);
  168. return skb;
  169. }
  170. /*
  171. * ath_tx_tid_change_state:
  172. * - clears a-mpdu flag of previous session
  173. * - force sequence number allocation to fix next BlockAck Window
  174. */
  175. static void
  176. ath_tx_tid_change_state(struct ath_softc *sc, struct ath_atx_tid *tid)
  177. {
  178. struct ath_txq *txq = tid->ac->txq;
  179. struct ieee80211_tx_info *tx_info;
  180. struct sk_buff *skb, *tskb;
  181. struct ath_buf *bf;
  182. struct ath_frame_info *fi;
  183. skb_queue_walk_safe(&tid->buf_q, skb, tskb) {
  184. fi = get_frame_info(skb);
  185. bf = fi->bf;
  186. tx_info = IEEE80211_SKB_CB(skb);
  187. tx_info->flags &= ~IEEE80211_TX_CTL_AMPDU;
  188. if (bf)
  189. continue;
  190. bf = ath_tx_setup_buffer(sc, txq, tid, skb);
  191. if (!bf) {
  192. __skb_unlink(skb, &tid->buf_q);
  193. ath_txq_skb_done(sc, txq, skb);
  194. ieee80211_free_txskb(sc->hw, skb);
  195. continue;
  196. }
  197. }
  198. }
  199. static void ath_tx_flush_tid(struct ath_softc *sc, struct ath_atx_tid *tid)
  200. {
  201. struct ath_txq *txq = tid->ac->txq;
  202. struct sk_buff *skb;
  203. struct ath_buf *bf;
  204. struct list_head bf_head;
  205. struct ath_tx_status ts;
  206. struct ath_frame_info *fi;
  207. bool sendbar = false;
  208. INIT_LIST_HEAD(&bf_head);
  209. memset(&ts, 0, sizeof(ts));
  210. while ((skb = __skb_dequeue(&tid->retry_q))) {
  211. fi = get_frame_info(skb);
  212. bf = fi->bf;
  213. if (!bf) {
  214. ath_txq_skb_done(sc, txq, skb);
  215. ieee80211_free_txskb(sc->hw, skb);
  216. continue;
  217. }
  218. if (fi->baw_tracked) {
  219. ath_tx_update_baw(sc, tid, bf->bf_state.seqno);
  220. sendbar = true;
  221. }
  222. list_add_tail(&bf->list, &bf_head);
  223. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0);
  224. }
  225. if (sendbar) {
  226. ath_txq_unlock(sc, txq);
  227. ath_send_bar(tid, tid->seq_start);
  228. ath_txq_lock(sc, txq);
  229. }
  230. }
  231. static void ath_tx_update_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  232. int seqno)
  233. {
  234. int index, cindex;
  235. index = ATH_BA_INDEX(tid->seq_start, seqno);
  236. cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
  237. __clear_bit(cindex, tid->tx_buf);
  238. while (tid->baw_head != tid->baw_tail && !test_bit(tid->baw_head, tid->tx_buf)) {
  239. INCR(tid->seq_start, IEEE80211_SEQ_MAX);
  240. INCR(tid->baw_head, ATH_TID_MAX_BUFS);
  241. if (tid->bar_index >= 0)
  242. tid->bar_index--;
  243. }
  244. }
  245. static void ath_tx_addto_baw(struct ath_softc *sc, struct ath_atx_tid *tid,
  246. struct ath_buf *bf)
  247. {
  248. struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
  249. u16 seqno = bf->bf_state.seqno;
  250. int index, cindex;
  251. index = ATH_BA_INDEX(tid->seq_start, seqno);
  252. cindex = (tid->baw_head + index) & (ATH_TID_MAX_BUFS - 1);
  253. __set_bit(cindex, tid->tx_buf);
  254. fi->baw_tracked = 1;
  255. if (index >= ((tid->baw_tail - tid->baw_head) &
  256. (ATH_TID_MAX_BUFS - 1))) {
  257. tid->baw_tail = cindex;
  258. INCR(tid->baw_tail, ATH_TID_MAX_BUFS);
  259. }
  260. }
  261. static void ath_tid_drain(struct ath_softc *sc, struct ath_txq *txq,
  262. struct ath_atx_tid *tid)
  263. {
  264. struct sk_buff *skb;
  265. struct ath_buf *bf;
  266. struct list_head bf_head;
  267. struct ath_tx_status ts;
  268. struct ath_frame_info *fi;
  269. memset(&ts, 0, sizeof(ts));
  270. INIT_LIST_HEAD(&bf_head);
  271. while ((skb = ath_tid_dequeue(tid))) {
  272. fi = get_frame_info(skb);
  273. bf = fi->bf;
  274. if (!bf) {
  275. ath_tx_complete(sc, skb, ATH_TX_ERROR, txq);
  276. continue;
  277. }
  278. list_add_tail(&bf->list, &bf_head);
  279. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0);
  280. }
  281. }
  282. static void ath_tx_set_retry(struct ath_softc *sc, struct ath_txq *txq,
  283. struct sk_buff *skb, int count)
  284. {
  285. struct ath_frame_info *fi = get_frame_info(skb);
  286. struct ath_buf *bf = fi->bf;
  287. struct ieee80211_hdr *hdr;
  288. int prev = fi->retries;
  289. TX_STAT_INC(txq->axq_qnum, a_retries);
  290. fi->retries += count;
  291. if (prev > 0)
  292. return;
  293. hdr = (struct ieee80211_hdr *)skb->data;
  294. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_RETRY);
  295. dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
  296. sizeof(*hdr), DMA_TO_DEVICE);
  297. }
  298. static struct ath_buf *ath_tx_get_buffer(struct ath_softc *sc)
  299. {
  300. struct ath_buf *bf = NULL;
  301. spin_lock_bh(&sc->tx.txbuflock);
  302. if (unlikely(list_empty(&sc->tx.txbuf))) {
  303. spin_unlock_bh(&sc->tx.txbuflock);
  304. return NULL;
  305. }
  306. bf = list_first_entry(&sc->tx.txbuf, struct ath_buf, list);
  307. list_del(&bf->list);
  308. spin_unlock_bh(&sc->tx.txbuflock);
  309. return bf;
  310. }
  311. static void ath_tx_return_buffer(struct ath_softc *sc, struct ath_buf *bf)
  312. {
  313. spin_lock_bh(&sc->tx.txbuflock);
  314. list_add_tail(&bf->list, &sc->tx.txbuf);
  315. spin_unlock_bh(&sc->tx.txbuflock);
  316. }
  317. static struct ath_buf* ath_clone_txbuf(struct ath_softc *sc, struct ath_buf *bf)
  318. {
  319. struct ath_buf *tbf;
  320. tbf = ath_tx_get_buffer(sc);
  321. if (WARN_ON(!tbf))
  322. return NULL;
  323. ATH_TXBUF_RESET(tbf);
  324. tbf->bf_mpdu = bf->bf_mpdu;
  325. tbf->bf_buf_addr = bf->bf_buf_addr;
  326. memcpy(tbf->bf_desc, bf->bf_desc, sc->sc_ah->caps.tx_desc_len);
  327. tbf->bf_state = bf->bf_state;
  328. tbf->bf_state.stale = false;
  329. return tbf;
  330. }
  331. static void ath_tx_count_frames(struct ath_softc *sc, struct ath_buf *bf,
  332. struct ath_tx_status *ts, int txok,
  333. int *nframes, int *nbad)
  334. {
  335. struct ath_frame_info *fi;
  336. u16 seq_st = 0;
  337. u32 ba[WME_BA_BMP_SIZE >> 5];
  338. int ba_index;
  339. int isaggr = 0;
  340. *nbad = 0;
  341. *nframes = 0;
  342. isaggr = bf_isaggr(bf);
  343. if (isaggr) {
  344. seq_st = ts->ts_seqnum;
  345. memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
  346. }
  347. while (bf) {
  348. fi = get_frame_info(bf->bf_mpdu);
  349. ba_index = ATH_BA_INDEX(seq_st, bf->bf_state.seqno);
  350. (*nframes)++;
  351. if (!txok || (isaggr && !ATH_BA_ISSET(ba, ba_index)))
  352. (*nbad)++;
  353. bf = bf->bf_next;
  354. }
  355. }
  356. static void ath_tx_complete_aggr(struct ath_softc *sc, struct ath_txq *txq,
  357. struct ath_buf *bf, struct list_head *bf_q,
  358. struct ath_tx_status *ts, int txok)
  359. {
  360. struct ath_node *an = NULL;
  361. struct sk_buff *skb;
  362. struct ieee80211_sta *sta;
  363. struct ieee80211_hw *hw = sc->hw;
  364. struct ieee80211_hdr *hdr;
  365. struct ieee80211_tx_info *tx_info;
  366. struct ath_atx_tid *tid = NULL;
  367. struct ath_buf *bf_next, *bf_last = bf->bf_lastbf;
  368. struct list_head bf_head;
  369. struct sk_buff_head bf_pending;
  370. u16 seq_st = 0, acked_cnt = 0, txfail_cnt = 0, seq_first;
  371. u32 ba[WME_BA_BMP_SIZE >> 5];
  372. int isaggr, txfail, txpending, sendbar = 0, needreset = 0, nbad = 0;
  373. bool rc_update = true, isba;
  374. struct ieee80211_tx_rate rates[4];
  375. struct ath_frame_info *fi;
  376. int nframes;
  377. bool flush = !!(ts->ts_status & ATH9K_TX_FLUSH);
  378. int i, retries;
  379. int bar_index = -1;
  380. skb = bf->bf_mpdu;
  381. hdr = (struct ieee80211_hdr *)skb->data;
  382. tx_info = IEEE80211_SKB_CB(skb);
  383. memcpy(rates, bf->rates, sizeof(rates));
  384. retries = ts->ts_longretry + 1;
  385. for (i = 0; i < ts->ts_rateindex; i++)
  386. retries += rates[i].count;
  387. rcu_read_lock();
  388. sta = ieee80211_find_sta_by_ifaddr(hw, hdr->addr1, hdr->addr2);
  389. if (!sta) {
  390. rcu_read_unlock();
  391. INIT_LIST_HEAD(&bf_head);
  392. while (bf) {
  393. bf_next = bf->bf_next;
  394. if (!bf->bf_state.stale || bf_next != NULL)
  395. list_move_tail(&bf->list, &bf_head);
  396. ath_tx_complete_buf(sc, bf, txq, &bf_head, ts, 0);
  397. bf = bf_next;
  398. }
  399. return;
  400. }
  401. an = (struct ath_node *)sta->drv_priv;
  402. tid = ath_get_skb_tid(sc, an, skb);
  403. seq_first = tid->seq_start;
  404. isba = ts->ts_flags & ATH9K_TX_BA;
  405. /*
  406. * The hardware occasionally sends a tx status for the wrong TID.
  407. * In this case, the BA status cannot be considered valid and all
  408. * subframes need to be retransmitted
  409. *
  410. * Only BlockAcks have a TID and therefore normal Acks cannot be
  411. * checked
  412. */
  413. if (isba && tid->tidno != ts->tid)
  414. txok = false;
  415. isaggr = bf_isaggr(bf);
  416. memset(ba, 0, WME_BA_BMP_SIZE >> 3);
  417. if (isaggr && txok) {
  418. if (ts->ts_flags & ATH9K_TX_BA) {
  419. seq_st = ts->ts_seqnum;
  420. memcpy(ba, &ts->ba_low, WME_BA_BMP_SIZE >> 3);
  421. } else {
  422. /*
  423. * AR5416 can become deaf/mute when BA
  424. * issue happens. Chip needs to be reset.
  425. * But AP code may have sychronization issues
  426. * when perform internal reset in this routine.
  427. * Only enable reset in STA mode for now.
  428. */
  429. if (sc->sc_ah->opmode == NL80211_IFTYPE_STATION)
  430. needreset = 1;
  431. }
  432. }
  433. __skb_queue_head_init(&bf_pending);
  434. ath_tx_count_frames(sc, bf, ts, txok, &nframes, &nbad);
  435. while (bf) {
  436. u16 seqno = bf->bf_state.seqno;
  437. txfail = txpending = sendbar = 0;
  438. bf_next = bf->bf_next;
  439. skb = bf->bf_mpdu;
  440. tx_info = IEEE80211_SKB_CB(skb);
  441. fi = get_frame_info(skb);
  442. if (!BAW_WITHIN(tid->seq_start, tid->baw_size, seqno) ||
  443. !tid->active) {
  444. /*
  445. * Outside of the current BlockAck window,
  446. * maybe part of a previous session
  447. */
  448. txfail = 1;
  449. } else if (ATH_BA_ISSET(ba, ATH_BA_INDEX(seq_st, seqno))) {
  450. /* transmit completion, subframe is
  451. * acked by block ack */
  452. acked_cnt++;
  453. } else if (!isaggr && txok) {
  454. /* transmit completion */
  455. acked_cnt++;
  456. } else if (flush) {
  457. txpending = 1;
  458. } else if (fi->retries < ATH_MAX_SW_RETRIES) {
  459. if (txok || !an->sleeping)
  460. ath_tx_set_retry(sc, txq, bf->bf_mpdu,
  461. retries);
  462. txpending = 1;
  463. } else {
  464. txfail = 1;
  465. txfail_cnt++;
  466. bar_index = max_t(int, bar_index,
  467. ATH_BA_INDEX(seq_first, seqno));
  468. }
  469. /*
  470. * Make sure the last desc is reclaimed if it
  471. * not a holding desc.
  472. */
  473. INIT_LIST_HEAD(&bf_head);
  474. if (bf_next != NULL || !bf_last->bf_state.stale)
  475. list_move_tail(&bf->list, &bf_head);
  476. if (!txpending) {
  477. /*
  478. * complete the acked-ones/xretried ones; update
  479. * block-ack window
  480. */
  481. ath_tx_update_baw(sc, tid, seqno);
  482. if (rc_update && (acked_cnt == 1 || txfail_cnt == 1)) {
  483. memcpy(tx_info->control.rates, rates, sizeof(rates));
  484. ath_tx_rc_status(sc, bf, ts, nframes, nbad, txok);
  485. rc_update = false;
  486. if (bf == bf->bf_lastbf)
  487. ath_dynack_sample_tx_ts(sc->sc_ah,
  488. bf->bf_mpdu,
  489. ts);
  490. }
  491. ath_tx_complete_buf(sc, bf, txq, &bf_head, ts,
  492. !txfail);
  493. } else {
  494. if (tx_info->flags & IEEE80211_TX_STATUS_EOSP) {
  495. tx_info->flags &= ~IEEE80211_TX_STATUS_EOSP;
  496. ieee80211_sta_eosp(sta);
  497. }
  498. /* retry the un-acked ones */
  499. if (bf->bf_next == NULL && bf_last->bf_state.stale) {
  500. struct ath_buf *tbf;
  501. tbf = ath_clone_txbuf(sc, bf_last);
  502. /*
  503. * Update tx baw and complete the
  504. * frame with failed status if we
  505. * run out of tx buf.
  506. */
  507. if (!tbf) {
  508. ath_tx_update_baw(sc, tid, seqno);
  509. ath_tx_complete_buf(sc, bf, txq,
  510. &bf_head, ts, 0);
  511. bar_index = max_t(int, bar_index,
  512. ATH_BA_INDEX(seq_first, seqno));
  513. break;
  514. }
  515. fi->bf = tbf;
  516. }
  517. /*
  518. * Put this buffer to the temporary pending
  519. * queue to retain ordering
  520. */
  521. __skb_queue_tail(&bf_pending, skb);
  522. }
  523. bf = bf_next;
  524. }
  525. /* prepend un-acked frames to the beginning of the pending frame queue */
  526. if (!skb_queue_empty(&bf_pending)) {
  527. if (an->sleeping)
  528. ieee80211_sta_set_buffered(sta, tid->tidno, true);
  529. skb_queue_splice_tail(&bf_pending, &tid->retry_q);
  530. if (!an->sleeping) {
  531. ath_tx_queue_tid(sc, txq, tid);
  532. if (ts->ts_status & (ATH9K_TXERR_FILT | ATH9K_TXERR_XRETRY))
  533. tid->ac->clear_ps_filter = true;
  534. }
  535. }
  536. if (bar_index >= 0) {
  537. u16 bar_seq = ATH_BA_INDEX2SEQ(seq_first, bar_index);
  538. if (BAW_WITHIN(tid->seq_start, tid->baw_size, bar_seq))
  539. tid->bar_index = ATH_BA_INDEX(tid->seq_start, bar_seq);
  540. ath_txq_unlock(sc, txq);
  541. ath_send_bar(tid, ATH_BA_INDEX2SEQ(seq_first, bar_index + 1));
  542. ath_txq_lock(sc, txq);
  543. }
  544. rcu_read_unlock();
  545. if (needreset)
  546. ath9k_queue_reset(sc, RESET_TYPE_TX_ERROR);
  547. }
  548. static bool bf_is_ampdu_not_probing(struct ath_buf *bf)
  549. {
  550. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(bf->bf_mpdu);
  551. return bf_isampdu(bf) && !(info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE);
  552. }
  553. static void ath_tx_process_buffer(struct ath_softc *sc, struct ath_txq *txq,
  554. struct ath_tx_status *ts, struct ath_buf *bf,
  555. struct list_head *bf_head)
  556. {
  557. struct ieee80211_tx_info *info;
  558. bool txok, flush;
  559. txok = !(ts->ts_status & ATH9K_TXERR_MASK);
  560. flush = !!(ts->ts_status & ATH9K_TX_FLUSH);
  561. txq->axq_tx_inprogress = false;
  562. txq->axq_depth--;
  563. if (bf_is_ampdu_not_probing(bf))
  564. txq->axq_ampdu_depth--;
  565. ts->duration = ath9k_hw_get_duration(sc->sc_ah, bf->bf_desc,
  566. ts->ts_rateindex);
  567. if (!bf_isampdu(bf)) {
  568. if (!flush) {
  569. info = IEEE80211_SKB_CB(bf->bf_mpdu);
  570. memcpy(info->control.rates, bf->rates,
  571. sizeof(info->control.rates));
  572. ath_tx_rc_status(sc, bf, ts, 1, txok ? 0 : 1, txok);
  573. ath_dynack_sample_tx_ts(sc->sc_ah, bf->bf_mpdu, ts);
  574. }
  575. ath_tx_complete_buf(sc, bf, txq, bf_head, ts, txok);
  576. } else
  577. ath_tx_complete_aggr(sc, txq, bf, bf_head, ts, txok);
  578. if (!flush)
  579. ath_txq_schedule(sc, txq);
  580. }
  581. static bool ath_lookup_legacy(struct ath_buf *bf)
  582. {
  583. struct sk_buff *skb;
  584. struct ieee80211_tx_info *tx_info;
  585. struct ieee80211_tx_rate *rates;
  586. int i;
  587. skb = bf->bf_mpdu;
  588. tx_info = IEEE80211_SKB_CB(skb);
  589. rates = tx_info->control.rates;
  590. for (i = 0; i < 4; i++) {
  591. if (!rates[i].count || rates[i].idx < 0)
  592. break;
  593. if (!(rates[i].flags & IEEE80211_TX_RC_MCS))
  594. return true;
  595. }
  596. return false;
  597. }
  598. static u32 ath_lookup_rate(struct ath_softc *sc, struct ath_buf *bf,
  599. struct ath_atx_tid *tid)
  600. {
  601. struct sk_buff *skb;
  602. struct ieee80211_tx_info *tx_info;
  603. struct ieee80211_tx_rate *rates;
  604. u32 max_4ms_framelen, frmlen;
  605. u16 aggr_limit, bt_aggr_limit, legacy = 0;
  606. int q = tid->ac->txq->mac80211_qnum;
  607. int i;
  608. skb = bf->bf_mpdu;
  609. tx_info = IEEE80211_SKB_CB(skb);
  610. rates = bf->rates;
  611. /*
  612. * Find the lowest frame length among the rate series that will have a
  613. * 4ms (or TXOP limited) transmit duration.
  614. */
  615. max_4ms_framelen = ATH_AMPDU_LIMIT_MAX;
  616. for (i = 0; i < 4; i++) {
  617. int modeidx;
  618. if (!rates[i].count)
  619. continue;
  620. if (!(rates[i].flags & IEEE80211_TX_RC_MCS)) {
  621. legacy = 1;
  622. break;
  623. }
  624. if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  625. modeidx = MCS_HT40;
  626. else
  627. modeidx = MCS_HT20;
  628. if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
  629. modeidx++;
  630. frmlen = sc->tx.max_aggr_framelen[q][modeidx][rates[i].idx];
  631. max_4ms_framelen = min(max_4ms_framelen, frmlen);
  632. }
  633. /*
  634. * limit aggregate size by the minimum rate if rate selected is
  635. * not a probe rate, if rate selected is a probe rate then
  636. * avoid aggregation of this packet.
  637. */
  638. if (tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE || legacy)
  639. return 0;
  640. aggr_limit = min(max_4ms_framelen, (u32)ATH_AMPDU_LIMIT_MAX);
  641. /*
  642. * Override the default aggregation limit for BTCOEX.
  643. */
  644. bt_aggr_limit = ath9k_btcoex_aggr_limit(sc, max_4ms_framelen);
  645. if (bt_aggr_limit)
  646. aggr_limit = bt_aggr_limit;
  647. if (tid->an->maxampdu)
  648. aggr_limit = min(aggr_limit, tid->an->maxampdu);
  649. return aggr_limit;
  650. }
  651. /*
  652. * Returns the number of delimiters to be added to
  653. * meet the minimum required mpdudensity.
  654. */
  655. static int ath_compute_num_delims(struct ath_softc *sc, struct ath_atx_tid *tid,
  656. struct ath_buf *bf, u16 frmlen,
  657. bool first_subfrm)
  658. {
  659. #define FIRST_DESC_NDELIMS 60
  660. u32 nsymbits, nsymbols;
  661. u16 minlen;
  662. u8 flags, rix;
  663. int width, streams, half_gi, ndelim, mindelim;
  664. struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
  665. /* Select standard number of delimiters based on frame length alone */
  666. ndelim = ATH_AGGR_GET_NDELIM(frmlen);
  667. /*
  668. * If encryption enabled, hardware requires some more padding between
  669. * subframes.
  670. * TODO - this could be improved to be dependent on the rate.
  671. * The hardware can keep up at lower rates, but not higher rates
  672. */
  673. if ((fi->keyix != ATH9K_TXKEYIX_INVALID) &&
  674. !(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA))
  675. ndelim += ATH_AGGR_ENCRYPTDELIM;
  676. /*
  677. * Add delimiter when using RTS/CTS with aggregation
  678. * and non enterprise AR9003 card
  679. */
  680. if (first_subfrm && !AR_SREV_9580_10_OR_LATER(sc->sc_ah) &&
  681. (sc->sc_ah->ent_mode & AR_ENT_OTP_MIN_PKT_SIZE_DISABLE))
  682. ndelim = max(ndelim, FIRST_DESC_NDELIMS);
  683. /*
  684. * Convert desired mpdu density from microeconds to bytes based
  685. * on highest rate in rate series (i.e. first rate) to determine
  686. * required minimum length for subframe. Take into account
  687. * whether high rate is 20 or 40Mhz and half or full GI.
  688. *
  689. * If there is no mpdu density restriction, no further calculation
  690. * is needed.
  691. */
  692. if (tid->an->mpdudensity == 0)
  693. return ndelim;
  694. rix = bf->rates[0].idx;
  695. flags = bf->rates[0].flags;
  696. width = (flags & IEEE80211_TX_RC_40_MHZ_WIDTH) ? 1 : 0;
  697. half_gi = (flags & IEEE80211_TX_RC_SHORT_GI) ? 1 : 0;
  698. if (half_gi)
  699. nsymbols = NUM_SYMBOLS_PER_USEC_HALFGI(tid->an->mpdudensity);
  700. else
  701. nsymbols = NUM_SYMBOLS_PER_USEC(tid->an->mpdudensity);
  702. if (nsymbols == 0)
  703. nsymbols = 1;
  704. streams = HT_RC_2_STREAMS(rix);
  705. nsymbits = bits_per_symbol[rix % 8][width] * streams;
  706. minlen = (nsymbols * nsymbits) / BITS_PER_BYTE;
  707. if (frmlen < minlen) {
  708. mindelim = (minlen - frmlen) / ATH_AGGR_DELIM_SZ;
  709. ndelim = max(mindelim, ndelim);
  710. }
  711. return ndelim;
  712. }
  713. static struct ath_buf *
  714. ath_tx_get_tid_subframe(struct ath_softc *sc, struct ath_txq *txq,
  715. struct ath_atx_tid *tid, struct sk_buff_head **q)
  716. {
  717. struct ieee80211_tx_info *tx_info;
  718. struct ath_frame_info *fi;
  719. struct sk_buff *skb;
  720. struct ath_buf *bf;
  721. u16 seqno;
  722. while (1) {
  723. *q = &tid->retry_q;
  724. if (skb_queue_empty(*q))
  725. *q = &tid->buf_q;
  726. skb = skb_peek(*q);
  727. if (!skb)
  728. break;
  729. fi = get_frame_info(skb);
  730. bf = fi->bf;
  731. if (!fi->bf)
  732. bf = ath_tx_setup_buffer(sc, txq, tid, skb);
  733. else
  734. bf->bf_state.stale = false;
  735. if (!bf) {
  736. __skb_unlink(skb, *q);
  737. ath_txq_skb_done(sc, txq, skb);
  738. ieee80211_free_txskb(sc->hw, skb);
  739. continue;
  740. }
  741. bf->bf_next = NULL;
  742. bf->bf_lastbf = bf;
  743. tx_info = IEEE80211_SKB_CB(skb);
  744. tx_info->flags &= ~IEEE80211_TX_CTL_CLEAR_PS_FILT;
  745. /*
  746. * No aggregation session is running, but there may be frames
  747. * from a previous session or a failed attempt in the queue.
  748. * Send them out as normal data frames
  749. */
  750. if (!tid->active)
  751. tx_info->flags &= ~IEEE80211_TX_CTL_AMPDU;
  752. if (!(tx_info->flags & IEEE80211_TX_CTL_AMPDU)) {
  753. bf->bf_state.bf_type = 0;
  754. return bf;
  755. }
  756. bf->bf_state.bf_type = BUF_AMPDU | BUF_AGGR;
  757. seqno = bf->bf_state.seqno;
  758. /* do not step over block-ack window */
  759. if (!BAW_WITHIN(tid->seq_start, tid->baw_size, seqno))
  760. break;
  761. if (tid->bar_index > ATH_BA_INDEX(tid->seq_start, seqno)) {
  762. struct ath_tx_status ts = {};
  763. struct list_head bf_head;
  764. INIT_LIST_HEAD(&bf_head);
  765. list_add(&bf->list, &bf_head);
  766. __skb_unlink(skb, *q);
  767. ath_tx_update_baw(sc, tid, seqno);
  768. ath_tx_complete_buf(sc, bf, txq, &bf_head, &ts, 0);
  769. continue;
  770. }
  771. return bf;
  772. }
  773. return NULL;
  774. }
  775. static bool
  776. ath_tx_form_aggr(struct ath_softc *sc, struct ath_txq *txq,
  777. struct ath_atx_tid *tid, struct list_head *bf_q,
  778. struct ath_buf *bf_first, struct sk_buff_head *tid_q,
  779. int *aggr_len)
  780. {
  781. #define PADBYTES(_len) ((4 - ((_len) % 4)) % 4)
  782. struct ath_buf *bf = bf_first, *bf_prev = NULL;
  783. int nframes = 0, ndelim;
  784. u16 aggr_limit = 0, al = 0, bpad = 0,
  785. al_delta, h_baw = tid->baw_size / 2;
  786. struct ieee80211_tx_info *tx_info;
  787. struct ath_frame_info *fi;
  788. struct sk_buff *skb;
  789. bool closed = false;
  790. bf = bf_first;
  791. aggr_limit = ath_lookup_rate(sc, bf, tid);
  792. do {
  793. skb = bf->bf_mpdu;
  794. fi = get_frame_info(skb);
  795. /* do not exceed aggregation limit */
  796. al_delta = ATH_AGGR_DELIM_SZ + fi->framelen;
  797. if (nframes) {
  798. if (aggr_limit < al + bpad + al_delta ||
  799. ath_lookup_legacy(bf) || nframes >= h_baw)
  800. break;
  801. tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
  802. if ((tx_info->flags & IEEE80211_TX_CTL_RATE_CTRL_PROBE) ||
  803. !(tx_info->flags & IEEE80211_TX_CTL_AMPDU))
  804. break;
  805. }
  806. /* add padding for previous frame to aggregation length */
  807. al += bpad + al_delta;
  808. /*
  809. * Get the delimiters needed to meet the MPDU
  810. * density for this node.
  811. */
  812. ndelim = ath_compute_num_delims(sc, tid, bf_first, fi->framelen,
  813. !nframes);
  814. bpad = PADBYTES(al_delta) + (ndelim << 2);
  815. nframes++;
  816. bf->bf_next = NULL;
  817. /* link buffers of this frame to the aggregate */
  818. if (!fi->baw_tracked)
  819. ath_tx_addto_baw(sc, tid, bf);
  820. bf->bf_state.ndelim = ndelim;
  821. __skb_unlink(skb, tid_q);
  822. list_add_tail(&bf->list, bf_q);
  823. if (bf_prev)
  824. bf_prev->bf_next = bf;
  825. bf_prev = bf;
  826. bf = ath_tx_get_tid_subframe(sc, txq, tid, &tid_q);
  827. if (!bf) {
  828. closed = true;
  829. break;
  830. }
  831. } while (ath_tid_has_buffered(tid));
  832. bf = bf_first;
  833. bf->bf_lastbf = bf_prev;
  834. if (bf == bf_prev) {
  835. al = get_frame_info(bf->bf_mpdu)->framelen;
  836. bf->bf_state.bf_type = BUF_AMPDU;
  837. } else {
  838. TX_STAT_INC(txq->axq_qnum, a_aggr);
  839. }
  840. *aggr_len = al;
  841. return closed;
  842. #undef PADBYTES
  843. }
  844. /*
  845. * rix - rate index
  846. * pktlen - total bytes (delims + data + fcs + pads + pad delims)
  847. * width - 0 for 20 MHz, 1 for 40 MHz
  848. * half_gi - to use 4us v/s 3.6 us for symbol time
  849. */
  850. static u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, int pktlen,
  851. int width, int half_gi, bool shortPreamble)
  852. {
  853. u32 nbits, nsymbits, duration, nsymbols;
  854. int streams;
  855. /* find number of symbols: PLCP + data */
  856. streams = HT_RC_2_STREAMS(rix);
  857. nbits = (pktlen << 3) + OFDM_PLCP_BITS;
  858. nsymbits = bits_per_symbol[rix % 8][width] * streams;
  859. nsymbols = (nbits + nsymbits - 1) / nsymbits;
  860. if (!half_gi)
  861. duration = SYMBOL_TIME(nsymbols);
  862. else
  863. duration = SYMBOL_TIME_HALFGI(nsymbols);
  864. /* addup duration for legacy/ht training and signal fields */
  865. duration += L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
  866. return duration;
  867. }
  868. static int ath_max_framelen(int usec, int mcs, bool ht40, bool sgi)
  869. {
  870. int streams = HT_RC_2_STREAMS(mcs);
  871. int symbols, bits;
  872. int bytes = 0;
  873. usec -= L_STF + L_LTF + L_SIG + HT_SIG + HT_STF + HT_LTF(streams);
  874. symbols = sgi ? TIME_SYMBOLS_HALFGI(usec) : TIME_SYMBOLS(usec);
  875. bits = symbols * bits_per_symbol[mcs % 8][ht40] * streams;
  876. bits -= OFDM_PLCP_BITS;
  877. bytes = bits / 8;
  878. if (bytes > 65532)
  879. bytes = 65532;
  880. return bytes;
  881. }
  882. void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop)
  883. {
  884. u16 *cur_ht20, *cur_ht20_sgi, *cur_ht40, *cur_ht40_sgi;
  885. int mcs;
  886. /* 4ms is the default (and maximum) duration */
  887. if (!txop || txop > 4096)
  888. txop = 4096;
  889. cur_ht20 = sc->tx.max_aggr_framelen[queue][MCS_HT20];
  890. cur_ht20_sgi = sc->tx.max_aggr_framelen[queue][MCS_HT20_SGI];
  891. cur_ht40 = sc->tx.max_aggr_framelen[queue][MCS_HT40];
  892. cur_ht40_sgi = sc->tx.max_aggr_framelen[queue][MCS_HT40_SGI];
  893. for (mcs = 0; mcs < 32; mcs++) {
  894. cur_ht20[mcs] = ath_max_framelen(txop, mcs, false, false);
  895. cur_ht20_sgi[mcs] = ath_max_framelen(txop, mcs, false, true);
  896. cur_ht40[mcs] = ath_max_framelen(txop, mcs, true, false);
  897. cur_ht40_sgi[mcs] = ath_max_framelen(txop, mcs, true, true);
  898. }
  899. }
  900. static u8 ath_get_rate_txpower(struct ath_softc *sc, struct ath_buf *bf,
  901. u8 rateidx)
  902. {
  903. u8 max_power;
  904. struct ath_hw *ah = sc->sc_ah;
  905. if (sc->tx99_state)
  906. return MAX_RATE_POWER;
  907. if (!AR_SREV_9300_20_OR_LATER(ah)) {
  908. /* ar9002 does not support TPC for the moment */
  909. return MAX_RATE_POWER;
  910. }
  911. if (!bf->bf_state.bfs_paprd) {
  912. struct sk_buff *skb = bf->bf_mpdu;
  913. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  914. struct ath_frame_info *fi = get_frame_info(skb);
  915. if (rateidx < 8 && (info->flags & IEEE80211_TX_CTL_STBC))
  916. max_power = min(ah->tx_power_stbc[rateidx],
  917. fi->tx_power);
  918. else
  919. max_power = min(ah->tx_power[rateidx], fi->tx_power);
  920. } else {
  921. max_power = ah->paprd_training_power;
  922. }
  923. return max_power;
  924. }
  925. static void ath_buf_set_rate(struct ath_softc *sc, struct ath_buf *bf,
  926. struct ath_tx_info *info, int len, bool rts)
  927. {
  928. struct ath_hw *ah = sc->sc_ah;
  929. struct ath_common *common = ath9k_hw_common(ah);
  930. struct sk_buff *skb;
  931. struct ieee80211_tx_info *tx_info;
  932. struct ieee80211_tx_rate *rates;
  933. const struct ieee80211_rate *rate;
  934. struct ieee80211_hdr *hdr;
  935. struct ath_frame_info *fi = get_frame_info(bf->bf_mpdu);
  936. u32 rts_thresh = sc->hw->wiphy->rts_threshold;
  937. int i;
  938. u8 rix = 0;
  939. skb = bf->bf_mpdu;
  940. tx_info = IEEE80211_SKB_CB(skb);
  941. rates = bf->rates;
  942. hdr = (struct ieee80211_hdr *)skb->data;
  943. /* set dur_update_en for l-sig computation except for PS-Poll frames */
  944. info->dur_update = !ieee80211_is_pspoll(hdr->frame_control);
  945. info->rtscts_rate = fi->rtscts_rate;
  946. for (i = 0; i < ARRAY_SIZE(bf->rates); i++) {
  947. bool is_40, is_sgi, is_sp;
  948. int phy;
  949. if (!rates[i].count || (rates[i].idx < 0))
  950. continue;
  951. rix = rates[i].idx;
  952. info->rates[i].Tries = rates[i].count;
  953. /*
  954. * Handle RTS threshold for unaggregated HT frames.
  955. */
  956. if (bf_isampdu(bf) && !bf_isaggr(bf) &&
  957. (rates[i].flags & IEEE80211_TX_RC_MCS) &&
  958. unlikely(rts_thresh != (u32) -1)) {
  959. if (!rts_thresh || (len > rts_thresh))
  960. rts = true;
  961. }
  962. if (rts || rates[i].flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  963. info->rates[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
  964. info->flags |= ATH9K_TXDESC_RTSENA;
  965. } else if (rates[i].flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  966. info->rates[i].RateFlags |= ATH9K_RATESERIES_RTS_CTS;
  967. info->flags |= ATH9K_TXDESC_CTSENA;
  968. }
  969. if (rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH)
  970. info->rates[i].RateFlags |= ATH9K_RATESERIES_2040;
  971. if (rates[i].flags & IEEE80211_TX_RC_SHORT_GI)
  972. info->rates[i].RateFlags |= ATH9K_RATESERIES_HALFGI;
  973. is_sgi = !!(rates[i].flags & IEEE80211_TX_RC_SHORT_GI);
  974. is_40 = !!(rates[i].flags & IEEE80211_TX_RC_40_MHZ_WIDTH);
  975. is_sp = !!(rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
  976. if (rates[i].flags & IEEE80211_TX_RC_MCS) {
  977. /* MCS rates */
  978. info->rates[i].Rate = rix | 0x80;
  979. info->rates[i].ChSel = ath_txchainmask_reduction(sc,
  980. ah->txchainmask, info->rates[i].Rate);
  981. info->rates[i].PktDuration = ath_pkt_duration(sc, rix, len,
  982. is_40, is_sgi, is_sp);
  983. if (rix < 8 && (tx_info->flags & IEEE80211_TX_CTL_STBC))
  984. info->rates[i].RateFlags |= ATH9K_RATESERIES_STBC;
  985. info->txpower[i] = ath_get_rate_txpower(sc, bf, rix);
  986. continue;
  987. }
  988. /* legacy rates */
  989. rate = &common->sbands[tx_info->band].bitrates[rates[i].idx];
  990. if ((tx_info->band == IEEE80211_BAND_2GHZ) &&
  991. !(rate->flags & IEEE80211_RATE_ERP_G))
  992. phy = WLAN_RC_PHY_CCK;
  993. else
  994. phy = WLAN_RC_PHY_OFDM;
  995. info->rates[i].Rate = rate->hw_value;
  996. if (rate->hw_value_short) {
  997. if (rates[i].flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE)
  998. info->rates[i].Rate |= rate->hw_value_short;
  999. } else {
  1000. is_sp = false;
  1001. }
  1002. if (bf->bf_state.bfs_paprd)
  1003. info->rates[i].ChSel = ah->txchainmask;
  1004. else
  1005. info->rates[i].ChSel = ath_txchainmask_reduction(sc,
  1006. ah->txchainmask, info->rates[i].Rate);
  1007. info->rates[i].PktDuration = ath9k_hw_computetxtime(sc->sc_ah,
  1008. phy, rate->bitrate * 100, len, rix, is_sp);
  1009. info->txpower[i] = ath_get_rate_txpower(sc, bf, rix);
  1010. }
  1011. /* For AR5416 - RTS cannot be followed by a frame larger than 8K */
  1012. if (bf_isaggr(bf) && (len > sc->sc_ah->caps.rts_aggr_limit))
  1013. info->flags &= ~ATH9K_TXDESC_RTSENA;
  1014. /* ATH9K_TXDESC_RTSENA and ATH9K_TXDESC_CTSENA are mutually exclusive. */
  1015. if (info->flags & ATH9K_TXDESC_RTSENA)
  1016. info->flags &= ~ATH9K_TXDESC_CTSENA;
  1017. }
  1018. static enum ath9k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  1019. {
  1020. struct ieee80211_hdr *hdr;
  1021. enum ath9k_pkt_type htype;
  1022. __le16 fc;
  1023. hdr = (struct ieee80211_hdr *)skb->data;
  1024. fc = hdr->frame_control;
  1025. if (ieee80211_is_beacon(fc))
  1026. htype = ATH9K_PKT_TYPE_BEACON;
  1027. else if (ieee80211_is_probe_resp(fc))
  1028. htype = ATH9K_PKT_TYPE_PROBE_RESP;
  1029. else if (ieee80211_is_atim(fc))
  1030. htype = ATH9K_PKT_TYPE_ATIM;
  1031. else if (ieee80211_is_pspoll(fc))
  1032. htype = ATH9K_PKT_TYPE_PSPOLL;
  1033. else
  1034. htype = ATH9K_PKT_TYPE_NORMAL;
  1035. return htype;
  1036. }
  1037. static void ath_tx_fill_desc(struct ath_softc *sc, struct ath_buf *bf,
  1038. struct ath_txq *txq, int len)
  1039. {
  1040. struct ath_hw *ah = sc->sc_ah;
  1041. struct ath_buf *bf_first = NULL;
  1042. struct ath_tx_info info;
  1043. u32 rts_thresh = sc->hw->wiphy->rts_threshold;
  1044. bool rts = false;
  1045. memset(&info, 0, sizeof(info));
  1046. info.is_first = true;
  1047. info.is_last = true;
  1048. info.qcu = txq->axq_qnum;
  1049. while (bf) {
  1050. struct sk_buff *skb = bf->bf_mpdu;
  1051. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1052. struct ath_frame_info *fi = get_frame_info(skb);
  1053. bool aggr = !!(bf->bf_state.bf_type & BUF_AGGR);
  1054. info.type = get_hw_packet_type(skb);
  1055. if (bf->bf_next)
  1056. info.link = bf->bf_next->bf_daddr;
  1057. else
  1058. info.link = (sc->tx99_state) ? bf->bf_daddr : 0;
  1059. if (!bf_first) {
  1060. bf_first = bf;
  1061. if (!sc->tx99_state)
  1062. info.flags = ATH9K_TXDESC_INTREQ;
  1063. if ((tx_info->flags & IEEE80211_TX_CTL_CLEAR_PS_FILT) ||
  1064. txq == sc->tx.uapsdq)
  1065. info.flags |= ATH9K_TXDESC_CLRDMASK;
  1066. if (tx_info->flags & IEEE80211_TX_CTL_NO_ACK)
  1067. info.flags |= ATH9K_TXDESC_NOACK;
  1068. if (tx_info->flags & IEEE80211_TX_CTL_LDPC)
  1069. info.flags |= ATH9K_TXDESC_LDPC;
  1070. if (bf->bf_state.bfs_paprd)
  1071. info.flags |= (u32) bf->bf_state.bfs_paprd <<
  1072. ATH9K_TXDESC_PAPRD_S;
  1073. /*
  1074. * mac80211 doesn't handle RTS threshold for HT because
  1075. * the decision has to be taken based on AMPDU length
  1076. * and aggregation is done entirely inside ath9k.
  1077. * Set the RTS/CTS flag for the first subframe based
  1078. * on the threshold.
  1079. */
  1080. if (aggr && (bf == bf_first) &&
  1081. unlikely(rts_thresh != (u32) -1)) {
  1082. /*
  1083. * "len" is the size of the entire AMPDU.
  1084. */
  1085. if (!rts_thresh || (len > rts_thresh))
  1086. rts = true;
  1087. }
  1088. if (!aggr)
  1089. len = fi->framelen;
  1090. ath_buf_set_rate(sc, bf, &info, len, rts);
  1091. }
  1092. info.buf_addr[0] = bf->bf_buf_addr;
  1093. info.buf_len[0] = skb->len;
  1094. info.pkt_len = fi->framelen;
  1095. info.keyix = fi->keyix;
  1096. info.keytype = fi->keytype;
  1097. if (aggr) {
  1098. if (bf == bf_first)
  1099. info.aggr = AGGR_BUF_FIRST;
  1100. else if (bf == bf_first->bf_lastbf)
  1101. info.aggr = AGGR_BUF_LAST;
  1102. else
  1103. info.aggr = AGGR_BUF_MIDDLE;
  1104. info.ndelim = bf->bf_state.ndelim;
  1105. info.aggr_len = len;
  1106. }
  1107. if (bf == bf_first->bf_lastbf)
  1108. bf_first = NULL;
  1109. ath9k_hw_set_txdesc(ah, bf->bf_desc, &info);
  1110. bf = bf->bf_next;
  1111. }
  1112. }
  1113. static void
  1114. ath_tx_form_burst(struct ath_softc *sc, struct ath_txq *txq,
  1115. struct ath_atx_tid *tid, struct list_head *bf_q,
  1116. struct ath_buf *bf_first, struct sk_buff_head *tid_q)
  1117. {
  1118. struct ath_buf *bf = bf_first, *bf_prev = NULL;
  1119. struct sk_buff *skb;
  1120. int nframes = 0;
  1121. do {
  1122. struct ieee80211_tx_info *tx_info;
  1123. skb = bf->bf_mpdu;
  1124. nframes++;
  1125. __skb_unlink(skb, tid_q);
  1126. list_add_tail(&bf->list, bf_q);
  1127. if (bf_prev)
  1128. bf_prev->bf_next = bf;
  1129. bf_prev = bf;
  1130. if (nframes >= 2)
  1131. break;
  1132. bf = ath_tx_get_tid_subframe(sc, txq, tid, &tid_q);
  1133. if (!bf)
  1134. break;
  1135. tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
  1136. if (tx_info->flags & IEEE80211_TX_CTL_AMPDU)
  1137. break;
  1138. ath_set_rates(tid->an->vif, tid->an->sta, bf);
  1139. } while (1);
  1140. }
  1141. static bool ath_tx_sched_aggr(struct ath_softc *sc, struct ath_txq *txq,
  1142. struct ath_atx_tid *tid, bool *stop)
  1143. {
  1144. struct ath_buf *bf;
  1145. struct ieee80211_tx_info *tx_info;
  1146. struct sk_buff_head *tid_q;
  1147. struct list_head bf_q;
  1148. int aggr_len = 0;
  1149. bool aggr, last = true;
  1150. if (!ath_tid_has_buffered(tid))
  1151. return false;
  1152. INIT_LIST_HEAD(&bf_q);
  1153. bf = ath_tx_get_tid_subframe(sc, txq, tid, &tid_q);
  1154. if (!bf)
  1155. return false;
  1156. tx_info = IEEE80211_SKB_CB(bf->bf_mpdu);
  1157. aggr = !!(tx_info->flags & IEEE80211_TX_CTL_AMPDU);
  1158. if ((aggr && txq->axq_ampdu_depth >= ATH_AGGR_MIN_QDEPTH) ||
  1159. (!aggr && txq->axq_depth >= ATH_NON_AGGR_MIN_QDEPTH)) {
  1160. *stop = true;
  1161. return false;
  1162. }
  1163. ath_set_rates(tid->an->vif, tid->an->sta, bf);
  1164. if (aggr)
  1165. last = ath_tx_form_aggr(sc, txq, tid, &bf_q, bf,
  1166. tid_q, &aggr_len);
  1167. else
  1168. ath_tx_form_burst(sc, txq, tid, &bf_q, bf, tid_q);
  1169. if (list_empty(&bf_q))
  1170. return false;
  1171. if (tid->ac->clear_ps_filter || tid->an->no_ps_filter) {
  1172. tid->ac->clear_ps_filter = false;
  1173. tx_info->flags |= IEEE80211_TX_CTL_CLEAR_PS_FILT;
  1174. }
  1175. ath_tx_fill_desc(sc, bf, txq, aggr_len);
  1176. ath_tx_txqaddbuf(sc, txq, &bf_q, false);
  1177. return true;
  1178. }
  1179. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  1180. u16 tid, u16 *ssn)
  1181. {
  1182. struct ath_atx_tid *txtid;
  1183. struct ath_txq *txq;
  1184. struct ath_node *an;
  1185. u8 density;
  1186. an = (struct ath_node *)sta->drv_priv;
  1187. txtid = ATH_AN_2_TID(an, tid);
  1188. txq = txtid->ac->txq;
  1189. ath_txq_lock(sc, txq);
  1190. /* update ampdu factor/density, they may have changed. This may happen
  1191. * in HT IBSS when a beacon with HT-info is received after the station
  1192. * has already been added.
  1193. */
  1194. if (sta->ht_cap.ht_supported) {
  1195. an->maxampdu = (1 << (IEEE80211_HT_MAX_AMPDU_FACTOR +
  1196. sta->ht_cap.ampdu_factor)) - 1;
  1197. density = ath9k_parse_mpdudensity(sta->ht_cap.ampdu_density);
  1198. an->mpdudensity = density;
  1199. }
  1200. /* force sequence number allocation for pending frames */
  1201. ath_tx_tid_change_state(sc, txtid);
  1202. txtid->active = true;
  1203. *ssn = txtid->seq_start = txtid->seq_next;
  1204. txtid->bar_index = -1;
  1205. memset(txtid->tx_buf, 0, sizeof(txtid->tx_buf));
  1206. txtid->baw_head = txtid->baw_tail = 0;
  1207. ath_txq_unlock_complete(sc, txq);
  1208. return 0;
  1209. }
  1210. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid)
  1211. {
  1212. struct ath_node *an = (struct ath_node *)sta->drv_priv;
  1213. struct ath_atx_tid *txtid = ATH_AN_2_TID(an, tid);
  1214. struct ath_txq *txq = txtid->ac->txq;
  1215. ath_txq_lock(sc, txq);
  1216. txtid->active = false;
  1217. ath_tx_flush_tid(sc, txtid);
  1218. ath_tx_tid_change_state(sc, txtid);
  1219. ath_txq_unlock_complete(sc, txq);
  1220. }
  1221. void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
  1222. struct ath_node *an)
  1223. {
  1224. struct ath_atx_tid *tid;
  1225. struct ath_atx_ac *ac;
  1226. struct ath_txq *txq;
  1227. bool buffered;
  1228. int tidno;
  1229. for (tidno = 0, tid = &an->tid[tidno];
  1230. tidno < IEEE80211_NUM_TIDS; tidno++, tid++) {
  1231. ac = tid->ac;
  1232. txq = ac->txq;
  1233. ath_txq_lock(sc, txq);
  1234. if (!tid->sched) {
  1235. ath_txq_unlock(sc, txq);
  1236. continue;
  1237. }
  1238. buffered = ath_tid_has_buffered(tid);
  1239. tid->sched = false;
  1240. list_del(&tid->list);
  1241. if (ac->sched) {
  1242. ac->sched = false;
  1243. list_del(&ac->list);
  1244. }
  1245. ath_txq_unlock(sc, txq);
  1246. ieee80211_sta_set_buffered(sta, tidno, buffered);
  1247. }
  1248. }
  1249. void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an)
  1250. {
  1251. struct ath_atx_tid *tid;
  1252. struct ath_atx_ac *ac;
  1253. struct ath_txq *txq;
  1254. int tidno;
  1255. for (tidno = 0, tid = &an->tid[tidno];
  1256. tidno < IEEE80211_NUM_TIDS; tidno++, tid++) {
  1257. ac = tid->ac;
  1258. txq = ac->txq;
  1259. ath_txq_lock(sc, txq);
  1260. ac->clear_ps_filter = true;
  1261. if (ath_tid_has_buffered(tid)) {
  1262. ath_tx_queue_tid(sc, txq, tid);
  1263. ath_txq_schedule(sc, txq);
  1264. }
  1265. ath_txq_unlock_complete(sc, txq);
  1266. }
  1267. }
  1268. void ath_tx_aggr_resume(struct ath_softc *sc, struct ieee80211_sta *sta,
  1269. u16 tidno)
  1270. {
  1271. struct ath_atx_tid *tid;
  1272. struct ath_node *an;
  1273. struct ath_txq *txq;
  1274. an = (struct ath_node *)sta->drv_priv;
  1275. tid = ATH_AN_2_TID(an, tidno);
  1276. txq = tid->ac->txq;
  1277. ath_txq_lock(sc, txq);
  1278. tid->baw_size = IEEE80211_MIN_AMPDU_BUF << sta->ht_cap.ampdu_factor;
  1279. if (ath_tid_has_buffered(tid)) {
  1280. ath_tx_queue_tid(sc, txq, tid);
  1281. ath_txq_schedule(sc, txq);
  1282. }
  1283. ath_txq_unlock_complete(sc, txq);
  1284. }
  1285. void ath9k_release_buffered_frames(struct ieee80211_hw *hw,
  1286. struct ieee80211_sta *sta,
  1287. u16 tids, int nframes,
  1288. enum ieee80211_frame_release_type reason,
  1289. bool more_data)
  1290. {
  1291. struct ath_softc *sc = hw->priv;
  1292. struct ath_node *an = (struct ath_node *)sta->drv_priv;
  1293. struct ath_txq *txq = sc->tx.uapsdq;
  1294. struct ieee80211_tx_info *info;
  1295. struct list_head bf_q;
  1296. struct ath_buf *bf_tail = NULL, *bf;
  1297. struct sk_buff_head *tid_q;
  1298. int sent = 0;
  1299. int i;
  1300. INIT_LIST_HEAD(&bf_q);
  1301. for (i = 0; tids && nframes; i++, tids >>= 1) {
  1302. struct ath_atx_tid *tid;
  1303. if (!(tids & 1))
  1304. continue;
  1305. tid = ATH_AN_2_TID(an, i);
  1306. ath_txq_lock(sc, tid->ac->txq);
  1307. while (nframes > 0) {
  1308. bf = ath_tx_get_tid_subframe(sc, sc->tx.uapsdq, tid, &tid_q);
  1309. if (!bf)
  1310. break;
  1311. __skb_unlink(bf->bf_mpdu, tid_q);
  1312. list_add_tail(&bf->list, &bf_q);
  1313. ath_set_rates(tid->an->vif, tid->an->sta, bf);
  1314. if (bf_isampdu(bf)) {
  1315. ath_tx_addto_baw(sc, tid, bf);
  1316. bf->bf_state.bf_type &= ~BUF_AGGR;
  1317. }
  1318. if (bf_tail)
  1319. bf_tail->bf_next = bf;
  1320. bf_tail = bf;
  1321. nframes--;
  1322. sent++;
  1323. TX_STAT_INC(txq->axq_qnum, a_queued_hw);
  1324. if (an->sta && !ath_tid_has_buffered(tid))
  1325. ieee80211_sta_set_buffered(an->sta, i, false);
  1326. }
  1327. ath_txq_unlock_complete(sc, tid->ac->txq);
  1328. }
  1329. if (list_empty(&bf_q))
  1330. return;
  1331. info = IEEE80211_SKB_CB(bf_tail->bf_mpdu);
  1332. info->flags |= IEEE80211_TX_STATUS_EOSP;
  1333. bf = list_first_entry(&bf_q, struct ath_buf, list);
  1334. ath_txq_lock(sc, txq);
  1335. ath_tx_fill_desc(sc, bf, txq, 0);
  1336. ath_tx_txqaddbuf(sc, txq, &bf_q, false);
  1337. ath_txq_unlock(sc, txq);
  1338. }
  1339. /********************/
  1340. /* Queue Management */
  1341. /********************/
  1342. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype)
  1343. {
  1344. struct ath_hw *ah = sc->sc_ah;
  1345. struct ath9k_tx_queue_info qi;
  1346. static const int subtype_txq_to_hwq[] = {
  1347. [IEEE80211_AC_BE] = ATH_TXQ_AC_BE,
  1348. [IEEE80211_AC_BK] = ATH_TXQ_AC_BK,
  1349. [IEEE80211_AC_VI] = ATH_TXQ_AC_VI,
  1350. [IEEE80211_AC_VO] = ATH_TXQ_AC_VO,
  1351. };
  1352. int axq_qnum, i;
  1353. memset(&qi, 0, sizeof(qi));
  1354. qi.tqi_subtype = subtype_txq_to_hwq[subtype];
  1355. qi.tqi_aifs = ATH9K_TXQ_USEDEFAULT;
  1356. qi.tqi_cwmin = ATH9K_TXQ_USEDEFAULT;
  1357. qi.tqi_cwmax = ATH9K_TXQ_USEDEFAULT;
  1358. qi.tqi_physCompBuf = 0;
  1359. /*
  1360. * Enable interrupts only for EOL and DESC conditions.
  1361. * We mark tx descriptors to receive a DESC interrupt
  1362. * when a tx queue gets deep; otherwise waiting for the
  1363. * EOL to reap descriptors. Note that this is done to
  1364. * reduce interrupt load and this only defers reaping
  1365. * descriptors, never transmitting frames. Aside from
  1366. * reducing interrupts this also permits more concurrency.
  1367. * The only potential downside is if the tx queue backs
  1368. * up in which case the top half of the kernel may backup
  1369. * due to a lack of tx descriptors.
  1370. *
  1371. * The UAPSD queue is an exception, since we take a desc-
  1372. * based intr on the EOSP frames.
  1373. */
  1374. if (ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  1375. qi.tqi_qflags = TXQ_FLAG_TXINT_ENABLE;
  1376. } else {
  1377. if (qtype == ATH9K_TX_QUEUE_UAPSD)
  1378. qi.tqi_qflags = TXQ_FLAG_TXDESCINT_ENABLE;
  1379. else
  1380. qi.tqi_qflags = TXQ_FLAG_TXEOLINT_ENABLE |
  1381. TXQ_FLAG_TXDESCINT_ENABLE;
  1382. }
  1383. axq_qnum = ath9k_hw_setuptxqueue(ah, qtype, &qi);
  1384. if (axq_qnum == -1) {
  1385. /*
  1386. * NB: don't print a message, this happens
  1387. * normally on parts with too few tx queues
  1388. */
  1389. return NULL;
  1390. }
  1391. if (!ATH_TXQ_SETUP(sc, axq_qnum)) {
  1392. struct ath_txq *txq = &sc->tx.txq[axq_qnum];
  1393. txq->axq_qnum = axq_qnum;
  1394. txq->mac80211_qnum = -1;
  1395. txq->axq_link = NULL;
  1396. __skb_queue_head_init(&txq->complete_q);
  1397. INIT_LIST_HEAD(&txq->axq_q);
  1398. spin_lock_init(&txq->axq_lock);
  1399. txq->axq_depth = 0;
  1400. txq->axq_ampdu_depth = 0;
  1401. txq->axq_tx_inprogress = false;
  1402. sc->tx.txqsetup |= 1<<axq_qnum;
  1403. txq->txq_headidx = txq->txq_tailidx = 0;
  1404. for (i = 0; i < ATH_TXFIFO_DEPTH; i++)
  1405. INIT_LIST_HEAD(&txq->txq_fifo[i]);
  1406. }
  1407. return &sc->tx.txq[axq_qnum];
  1408. }
  1409. int ath_txq_update(struct ath_softc *sc, int qnum,
  1410. struct ath9k_tx_queue_info *qinfo)
  1411. {
  1412. struct ath_hw *ah = sc->sc_ah;
  1413. int error = 0;
  1414. struct ath9k_tx_queue_info qi;
  1415. BUG_ON(sc->tx.txq[qnum].axq_qnum != qnum);
  1416. ath9k_hw_get_txq_props(ah, qnum, &qi);
  1417. qi.tqi_aifs = qinfo->tqi_aifs;
  1418. qi.tqi_cwmin = qinfo->tqi_cwmin;
  1419. qi.tqi_cwmax = qinfo->tqi_cwmax;
  1420. qi.tqi_burstTime = qinfo->tqi_burstTime;
  1421. qi.tqi_readyTime = qinfo->tqi_readyTime;
  1422. if (!ath9k_hw_set_txq_props(ah, qnum, &qi)) {
  1423. ath_err(ath9k_hw_common(sc->sc_ah),
  1424. "Unable to update hardware queue %u!\n", qnum);
  1425. error = -EIO;
  1426. } else {
  1427. ath9k_hw_resettxqueue(ah, qnum);
  1428. }
  1429. return error;
  1430. }
  1431. int ath_cabq_update(struct ath_softc *sc)
  1432. {
  1433. struct ath9k_tx_queue_info qi;
  1434. struct ath_beacon_config *cur_conf = &sc->cur_chan->beacon;
  1435. int qnum = sc->beacon.cabq->axq_qnum;
  1436. ath9k_hw_get_txq_props(sc->sc_ah, qnum, &qi);
  1437. qi.tqi_readyTime = (TU_TO_USEC(cur_conf->beacon_interval) *
  1438. ATH_CABQ_READY_TIME) / 100;
  1439. ath_txq_update(sc, qnum, &qi);
  1440. return 0;
  1441. }
  1442. static void ath_drain_txq_list(struct ath_softc *sc, struct ath_txq *txq,
  1443. struct list_head *list)
  1444. {
  1445. struct ath_buf *bf, *lastbf;
  1446. struct list_head bf_head;
  1447. struct ath_tx_status ts;
  1448. memset(&ts, 0, sizeof(ts));
  1449. ts.ts_status = ATH9K_TX_FLUSH;
  1450. INIT_LIST_HEAD(&bf_head);
  1451. while (!list_empty(list)) {
  1452. bf = list_first_entry(list, struct ath_buf, list);
  1453. if (bf->bf_state.stale) {
  1454. list_del(&bf->list);
  1455. ath_tx_return_buffer(sc, bf);
  1456. continue;
  1457. }
  1458. lastbf = bf->bf_lastbf;
  1459. list_cut_position(&bf_head, list, &lastbf->list);
  1460. ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
  1461. }
  1462. }
  1463. /*
  1464. * Drain a given TX queue (could be Beacon or Data)
  1465. *
  1466. * This assumes output has been stopped and
  1467. * we do not need to block ath_tx_tasklet.
  1468. */
  1469. void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq)
  1470. {
  1471. ath_txq_lock(sc, txq);
  1472. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA) {
  1473. int idx = txq->txq_tailidx;
  1474. while (!list_empty(&txq->txq_fifo[idx])) {
  1475. ath_drain_txq_list(sc, txq, &txq->txq_fifo[idx]);
  1476. INCR(idx, ATH_TXFIFO_DEPTH);
  1477. }
  1478. txq->txq_tailidx = idx;
  1479. }
  1480. txq->axq_link = NULL;
  1481. txq->axq_tx_inprogress = false;
  1482. ath_drain_txq_list(sc, txq, &txq->axq_q);
  1483. ath_txq_unlock_complete(sc, txq);
  1484. }
  1485. bool ath_drain_all_txq(struct ath_softc *sc)
  1486. {
  1487. struct ath_hw *ah = sc->sc_ah;
  1488. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1489. struct ath_txq *txq;
  1490. int i;
  1491. u32 npend = 0;
  1492. if (test_bit(ATH_OP_INVALID, &common->op_flags))
  1493. return true;
  1494. ath9k_hw_abort_tx_dma(ah);
  1495. /* Check if any queue remains active */
  1496. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1497. if (!ATH_TXQ_SETUP(sc, i))
  1498. continue;
  1499. if (!sc->tx.txq[i].axq_depth)
  1500. continue;
  1501. if (ath9k_hw_numtxpending(ah, sc->tx.txq[i].axq_qnum))
  1502. npend |= BIT(i);
  1503. }
  1504. if (npend)
  1505. ath_err(common, "Failed to stop TX DMA, queues=0x%03x!\n", npend);
  1506. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  1507. if (!ATH_TXQ_SETUP(sc, i))
  1508. continue;
  1509. /*
  1510. * The caller will resume queues with ieee80211_wake_queues.
  1511. * Mark the queue as not stopped to prevent ath_tx_complete
  1512. * from waking the queue too early.
  1513. */
  1514. txq = &sc->tx.txq[i];
  1515. txq->stopped = false;
  1516. ath_draintxq(sc, txq);
  1517. }
  1518. return !npend;
  1519. }
  1520. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq)
  1521. {
  1522. ath9k_hw_releasetxqueue(sc->sc_ah, txq->axq_qnum);
  1523. sc->tx.txqsetup &= ~(1<<txq->axq_qnum);
  1524. }
  1525. /* For each acq entry, for each tid, try to schedule packets
  1526. * for transmit until ampdu_depth has reached min Q depth.
  1527. */
  1528. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq)
  1529. {
  1530. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1531. struct ath_atx_ac *ac, *last_ac;
  1532. struct ath_atx_tid *tid, *last_tid;
  1533. struct list_head *ac_list;
  1534. bool sent = false;
  1535. if (txq->mac80211_qnum < 0)
  1536. return;
  1537. if (test_bit(ATH_OP_HW_RESET, &common->op_flags))
  1538. return;
  1539. spin_lock_bh(&sc->chan_lock);
  1540. ac_list = &sc->cur_chan->acq[txq->mac80211_qnum];
  1541. if (list_empty(ac_list)) {
  1542. spin_unlock_bh(&sc->chan_lock);
  1543. return;
  1544. }
  1545. rcu_read_lock();
  1546. last_ac = list_entry(ac_list->prev, struct ath_atx_ac, list);
  1547. while (!list_empty(ac_list)) {
  1548. bool stop = false;
  1549. if (sc->cur_chan->stopped)
  1550. break;
  1551. ac = list_first_entry(ac_list, struct ath_atx_ac, list);
  1552. last_tid = list_entry(ac->tid_q.prev, struct ath_atx_tid, list);
  1553. list_del(&ac->list);
  1554. ac->sched = false;
  1555. while (!list_empty(&ac->tid_q)) {
  1556. tid = list_first_entry(&ac->tid_q, struct ath_atx_tid,
  1557. list);
  1558. list_del(&tid->list);
  1559. tid->sched = false;
  1560. if (ath_tx_sched_aggr(sc, txq, tid, &stop))
  1561. sent = true;
  1562. /*
  1563. * add tid to round-robin queue if more frames
  1564. * are pending for the tid
  1565. */
  1566. if (ath_tid_has_buffered(tid))
  1567. ath_tx_queue_tid(sc, txq, tid);
  1568. if (stop || tid == last_tid)
  1569. break;
  1570. }
  1571. if (!list_empty(&ac->tid_q) && !ac->sched) {
  1572. ac->sched = true;
  1573. list_add_tail(&ac->list, ac_list);
  1574. }
  1575. if (stop)
  1576. break;
  1577. if (ac == last_ac) {
  1578. if (!sent)
  1579. break;
  1580. sent = false;
  1581. last_ac = list_entry(ac_list->prev,
  1582. struct ath_atx_ac, list);
  1583. }
  1584. }
  1585. rcu_read_unlock();
  1586. spin_unlock_bh(&sc->chan_lock);
  1587. }
  1588. void ath_txq_schedule_all(struct ath_softc *sc)
  1589. {
  1590. struct ath_txq *txq;
  1591. int i;
  1592. for (i = 0; i < IEEE80211_NUM_ACS; i++) {
  1593. txq = sc->tx.txq_map[i];
  1594. spin_lock_bh(&txq->axq_lock);
  1595. ath_txq_schedule(sc, txq);
  1596. spin_unlock_bh(&txq->axq_lock);
  1597. }
  1598. }
  1599. /***********/
  1600. /* TX, DMA */
  1601. /***********/
  1602. /*
  1603. * Insert a chain of ath_buf (descriptors) on a txq and
  1604. * assume the descriptors are already chained together by caller.
  1605. */
  1606. static void ath_tx_txqaddbuf(struct ath_softc *sc, struct ath_txq *txq,
  1607. struct list_head *head, bool internal)
  1608. {
  1609. struct ath_hw *ah = sc->sc_ah;
  1610. struct ath_common *common = ath9k_hw_common(ah);
  1611. struct ath_buf *bf, *bf_last;
  1612. bool puttxbuf = false;
  1613. bool edma;
  1614. /*
  1615. * Insert the frame on the outbound list and
  1616. * pass it on to the hardware.
  1617. */
  1618. if (list_empty(head))
  1619. return;
  1620. edma = !!(ah->caps.hw_caps & ATH9K_HW_CAP_EDMA);
  1621. bf = list_first_entry(head, struct ath_buf, list);
  1622. bf_last = list_entry(head->prev, struct ath_buf, list);
  1623. ath_dbg(common, QUEUE, "qnum: %d, txq depth: %d\n",
  1624. txq->axq_qnum, txq->axq_depth);
  1625. if (edma && list_empty(&txq->txq_fifo[txq->txq_headidx])) {
  1626. list_splice_tail_init(head, &txq->txq_fifo[txq->txq_headidx]);
  1627. INCR(txq->txq_headidx, ATH_TXFIFO_DEPTH);
  1628. puttxbuf = true;
  1629. } else {
  1630. list_splice_tail_init(head, &txq->axq_q);
  1631. if (txq->axq_link) {
  1632. ath9k_hw_set_desc_link(ah, txq->axq_link, bf->bf_daddr);
  1633. ath_dbg(common, XMIT, "link[%u] (%p)=%llx (%p)\n",
  1634. txq->axq_qnum, txq->axq_link,
  1635. ito64(bf->bf_daddr), bf->bf_desc);
  1636. } else if (!edma)
  1637. puttxbuf = true;
  1638. txq->axq_link = bf_last->bf_desc;
  1639. }
  1640. if (puttxbuf) {
  1641. TX_STAT_INC(txq->axq_qnum, puttxbuf);
  1642. ath9k_hw_puttxbuf(ah, txq->axq_qnum, bf->bf_daddr);
  1643. ath_dbg(common, XMIT, "TXDP[%u] = %llx (%p)\n",
  1644. txq->axq_qnum, ito64(bf->bf_daddr), bf->bf_desc);
  1645. }
  1646. if (!edma || sc->tx99_state) {
  1647. TX_STAT_INC(txq->axq_qnum, txstart);
  1648. ath9k_hw_txstart(ah, txq->axq_qnum);
  1649. }
  1650. if (!internal) {
  1651. while (bf) {
  1652. txq->axq_depth++;
  1653. if (bf_is_ampdu_not_probing(bf))
  1654. txq->axq_ampdu_depth++;
  1655. bf_last = bf->bf_lastbf;
  1656. bf = bf_last->bf_next;
  1657. bf_last->bf_next = NULL;
  1658. }
  1659. }
  1660. }
  1661. static void ath_tx_send_normal(struct ath_softc *sc, struct ath_txq *txq,
  1662. struct ath_atx_tid *tid, struct sk_buff *skb)
  1663. {
  1664. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1665. struct ath_frame_info *fi = get_frame_info(skb);
  1666. struct list_head bf_head;
  1667. struct ath_buf *bf = fi->bf;
  1668. INIT_LIST_HEAD(&bf_head);
  1669. list_add_tail(&bf->list, &bf_head);
  1670. bf->bf_state.bf_type = 0;
  1671. if (tid && (tx_info->flags & IEEE80211_TX_CTL_AMPDU)) {
  1672. bf->bf_state.bf_type = BUF_AMPDU;
  1673. ath_tx_addto_baw(sc, tid, bf);
  1674. }
  1675. bf->bf_next = NULL;
  1676. bf->bf_lastbf = bf;
  1677. ath_tx_fill_desc(sc, bf, txq, fi->framelen);
  1678. ath_tx_txqaddbuf(sc, txq, &bf_head, false);
  1679. TX_STAT_INC(txq->axq_qnum, queued);
  1680. }
  1681. static void setup_frame_info(struct ieee80211_hw *hw,
  1682. struct ieee80211_sta *sta,
  1683. struct sk_buff *skb,
  1684. int framelen)
  1685. {
  1686. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1687. struct ieee80211_key_conf *hw_key = tx_info->control.hw_key;
  1688. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1689. const struct ieee80211_rate *rate;
  1690. struct ath_frame_info *fi = get_frame_info(skb);
  1691. struct ath_node *an = NULL;
  1692. enum ath9k_key_type keytype;
  1693. bool short_preamble = false;
  1694. /*
  1695. * We check if Short Preamble is needed for the CTS rate by
  1696. * checking the BSS's global flag.
  1697. * But for the rate series, IEEE80211_TX_RC_USE_SHORT_PREAMBLE is used.
  1698. */
  1699. if (tx_info->control.vif &&
  1700. tx_info->control.vif->bss_conf.use_short_preamble)
  1701. short_preamble = true;
  1702. rate = ieee80211_get_rts_cts_rate(hw, tx_info);
  1703. keytype = ath9k_cmn_get_hw_crypto_keytype(skb);
  1704. if (sta)
  1705. an = (struct ath_node *) sta->drv_priv;
  1706. memset(fi, 0, sizeof(*fi));
  1707. fi->txq = -1;
  1708. if (hw_key)
  1709. fi->keyix = hw_key->hw_key_idx;
  1710. else if (an && ieee80211_is_data(hdr->frame_control) && an->ps_key > 0)
  1711. fi->keyix = an->ps_key;
  1712. else
  1713. fi->keyix = ATH9K_TXKEYIX_INVALID;
  1714. fi->keytype = keytype;
  1715. fi->framelen = framelen;
  1716. fi->tx_power = MAX_RATE_POWER;
  1717. if (!rate)
  1718. return;
  1719. fi->rtscts_rate = rate->hw_value;
  1720. if (short_preamble)
  1721. fi->rtscts_rate |= rate->hw_value_short;
  1722. }
  1723. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate)
  1724. {
  1725. struct ath_hw *ah = sc->sc_ah;
  1726. struct ath9k_channel *curchan = ah->curchan;
  1727. if ((ah->caps.hw_caps & ATH9K_HW_CAP_APM) && IS_CHAN_5GHZ(curchan) &&
  1728. (chainmask == 0x7) && (rate < 0x90))
  1729. return 0x3;
  1730. else if (AR_SREV_9462(ah) && ath9k_hw_btcoex_is_enabled(ah) &&
  1731. IS_CCK_RATE(rate))
  1732. return 0x2;
  1733. else
  1734. return chainmask;
  1735. }
  1736. /*
  1737. * Assign a descriptor (and sequence number if necessary,
  1738. * and map buffer for DMA. Frees skb on error
  1739. */
  1740. static struct ath_buf *ath_tx_setup_buffer(struct ath_softc *sc,
  1741. struct ath_txq *txq,
  1742. struct ath_atx_tid *tid,
  1743. struct sk_buff *skb)
  1744. {
  1745. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1746. struct ath_frame_info *fi = get_frame_info(skb);
  1747. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  1748. struct ath_buf *bf;
  1749. int fragno;
  1750. u16 seqno;
  1751. bf = ath_tx_get_buffer(sc);
  1752. if (!bf) {
  1753. ath_dbg(common, XMIT, "TX buffers are full\n");
  1754. return NULL;
  1755. }
  1756. ATH_TXBUF_RESET(bf);
  1757. if (tid && ieee80211_is_data_present(hdr->frame_control)) {
  1758. fragno = le16_to_cpu(hdr->seq_ctrl) & IEEE80211_SCTL_FRAG;
  1759. seqno = tid->seq_next;
  1760. hdr->seq_ctrl = cpu_to_le16(tid->seq_next << IEEE80211_SEQ_SEQ_SHIFT);
  1761. if (fragno)
  1762. hdr->seq_ctrl |= cpu_to_le16(fragno);
  1763. if (!ieee80211_has_morefrags(hdr->frame_control))
  1764. INCR(tid->seq_next, IEEE80211_SEQ_MAX);
  1765. bf->bf_state.seqno = seqno;
  1766. }
  1767. bf->bf_mpdu = skb;
  1768. bf->bf_buf_addr = dma_map_single(sc->dev, skb->data,
  1769. skb->len, DMA_TO_DEVICE);
  1770. if (unlikely(dma_mapping_error(sc->dev, bf->bf_buf_addr))) {
  1771. bf->bf_mpdu = NULL;
  1772. bf->bf_buf_addr = 0;
  1773. ath_err(ath9k_hw_common(sc->sc_ah),
  1774. "dma_mapping_error() on TX\n");
  1775. ath_tx_return_buffer(sc, bf);
  1776. return NULL;
  1777. }
  1778. fi->bf = bf;
  1779. return bf;
  1780. }
  1781. void ath_assign_seq(struct ath_common *common, struct sk_buff *skb)
  1782. {
  1783. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
  1784. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1785. struct ieee80211_vif *vif = info->control.vif;
  1786. struct ath_vif *avp;
  1787. if (!(info->flags & IEEE80211_TX_CTL_ASSIGN_SEQ))
  1788. return;
  1789. if (!vif)
  1790. return;
  1791. avp = (struct ath_vif *)vif->drv_priv;
  1792. if (info->flags & IEEE80211_TX_CTL_FIRST_FRAGMENT)
  1793. avp->seq_no += 0x10;
  1794. hdr->seq_ctrl &= cpu_to_le16(IEEE80211_SCTL_FRAG);
  1795. hdr->seq_ctrl |= cpu_to_le16(avp->seq_no);
  1796. }
  1797. static int ath_tx_prepare(struct ieee80211_hw *hw, struct sk_buff *skb,
  1798. struct ath_tx_control *txctl)
  1799. {
  1800. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
  1801. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1802. struct ieee80211_sta *sta = txctl->sta;
  1803. struct ieee80211_vif *vif = info->control.vif;
  1804. struct ath_vif *avp;
  1805. struct ath_softc *sc = hw->priv;
  1806. int frmlen = skb->len + FCS_LEN;
  1807. int padpos, padsize;
  1808. /* NOTE: sta can be NULL according to net/mac80211.h */
  1809. if (sta)
  1810. txctl->an = (struct ath_node *)sta->drv_priv;
  1811. else if (vif && ieee80211_is_data(hdr->frame_control)) {
  1812. avp = (void *)vif->drv_priv;
  1813. txctl->an = &avp->mcast_node;
  1814. }
  1815. if (info->control.hw_key)
  1816. frmlen += info->control.hw_key->icv_len;
  1817. ath_assign_seq(ath9k_hw_common(sc->sc_ah), skb);
  1818. if ((vif && vif->type != NL80211_IFTYPE_AP &&
  1819. vif->type != NL80211_IFTYPE_AP_VLAN) ||
  1820. !ieee80211_is_data(hdr->frame_control))
  1821. info->flags |= IEEE80211_TX_CTL_CLEAR_PS_FILT;
  1822. /* Add the padding after the header if this is not already done */
  1823. padpos = ieee80211_hdrlen(hdr->frame_control);
  1824. padsize = padpos & 3;
  1825. if (padsize && skb->len > padpos) {
  1826. if (skb_headroom(skb) < padsize)
  1827. return -ENOMEM;
  1828. skb_push(skb, padsize);
  1829. memmove(skb->data, skb->data + padsize, padpos);
  1830. }
  1831. setup_frame_info(hw, sta, skb, frmlen);
  1832. return 0;
  1833. }
  1834. /* Upon failure caller should free skb */
  1835. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  1836. struct ath_tx_control *txctl)
  1837. {
  1838. struct ieee80211_hdr *hdr;
  1839. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1840. struct ieee80211_sta *sta = txctl->sta;
  1841. struct ieee80211_vif *vif = info->control.vif;
  1842. struct ath_frame_info *fi = get_frame_info(skb);
  1843. struct ath_vif *avp = NULL;
  1844. struct ath_softc *sc = hw->priv;
  1845. struct ath_txq *txq = txctl->txq;
  1846. struct ath_atx_tid *tid = NULL;
  1847. struct ath_buf *bf;
  1848. bool queue, skip_uapsd = false, ps_resp;
  1849. int q, ret;
  1850. if (vif)
  1851. avp = (void *)vif->drv_priv;
  1852. if (info->flags & IEEE80211_TX_CTL_TX_OFFCHAN)
  1853. txctl->force_channel = true;
  1854. ps_resp = !!(info->control.flags & IEEE80211_TX_CTRL_PS_RESPONSE);
  1855. ret = ath_tx_prepare(hw, skb, txctl);
  1856. if (ret)
  1857. return ret;
  1858. hdr = (struct ieee80211_hdr *) skb->data;
  1859. /*
  1860. * At this point, the vif, hw_key and sta pointers in the tx control
  1861. * info are no longer valid (overwritten by the ath_frame_info data.
  1862. */
  1863. q = skb_get_queue_mapping(skb);
  1864. ath_txq_lock(sc, txq);
  1865. if (txq == sc->tx.txq_map[q]) {
  1866. fi->txq = q;
  1867. if (++txq->pending_frames > sc->tx.txq_max_pending[q] &&
  1868. !txq->stopped) {
  1869. if (ath9k_is_chanctx_enabled())
  1870. ieee80211_stop_queue(sc->hw, info->hw_queue);
  1871. else
  1872. ieee80211_stop_queue(sc->hw, q);
  1873. txq->stopped = true;
  1874. }
  1875. }
  1876. queue = ieee80211_is_data_present(hdr->frame_control);
  1877. /* Force queueing of all frames that belong to a virtual interface on
  1878. * a different channel context, to ensure that they are sent on the
  1879. * correct channel.
  1880. */
  1881. if (((avp && avp->chanctx != sc->cur_chan) ||
  1882. sc->cur_chan->stopped) && !txctl->force_channel) {
  1883. if (!txctl->an)
  1884. txctl->an = &avp->mcast_node;
  1885. queue = true;
  1886. skip_uapsd = true;
  1887. }
  1888. if (txctl->an && queue)
  1889. tid = ath_get_skb_tid(sc, txctl->an, skb);
  1890. if (!skip_uapsd && ps_resp) {
  1891. ath_txq_unlock(sc, txq);
  1892. txq = sc->tx.uapsdq;
  1893. ath_txq_lock(sc, txq);
  1894. } else if (txctl->an && queue) {
  1895. WARN_ON(tid->ac->txq != txctl->txq);
  1896. if (info->flags & IEEE80211_TX_CTL_CLEAR_PS_FILT)
  1897. tid->ac->clear_ps_filter = true;
  1898. /*
  1899. * Add this frame to software queue for scheduling later
  1900. * for aggregation.
  1901. */
  1902. TX_STAT_INC(txq->axq_qnum, a_queued_sw);
  1903. __skb_queue_tail(&tid->buf_q, skb);
  1904. if (!txctl->an->sleeping)
  1905. ath_tx_queue_tid(sc, txq, tid);
  1906. ath_txq_schedule(sc, txq);
  1907. goto out;
  1908. }
  1909. bf = ath_tx_setup_buffer(sc, txq, tid, skb);
  1910. if (!bf) {
  1911. ath_txq_skb_done(sc, txq, skb);
  1912. if (txctl->paprd)
  1913. dev_kfree_skb_any(skb);
  1914. else
  1915. ieee80211_free_txskb(sc->hw, skb);
  1916. goto out;
  1917. }
  1918. bf->bf_state.bfs_paprd = txctl->paprd;
  1919. if (txctl->paprd)
  1920. bf->bf_state.bfs_paprd_timestamp = jiffies;
  1921. ath_set_rates(vif, sta, bf);
  1922. ath_tx_send_normal(sc, txq, tid, skb);
  1923. out:
  1924. ath_txq_unlock(sc, txq);
  1925. return 0;
  1926. }
  1927. void ath_tx_cabq(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  1928. struct sk_buff *skb)
  1929. {
  1930. struct ath_softc *sc = hw->priv;
  1931. struct ath_tx_control txctl = {
  1932. .txq = sc->beacon.cabq
  1933. };
  1934. struct ath_tx_info info = {};
  1935. struct ieee80211_hdr *hdr;
  1936. struct ath_buf *bf_tail = NULL;
  1937. struct ath_buf *bf;
  1938. LIST_HEAD(bf_q);
  1939. int duration = 0;
  1940. int max_duration;
  1941. max_duration =
  1942. sc->cur_chan->beacon.beacon_interval * 1000 *
  1943. sc->cur_chan->beacon.dtim_period / ATH_BCBUF;
  1944. do {
  1945. struct ath_frame_info *fi = get_frame_info(skb);
  1946. if (ath_tx_prepare(hw, skb, &txctl))
  1947. break;
  1948. bf = ath_tx_setup_buffer(sc, txctl.txq, NULL, skb);
  1949. if (!bf)
  1950. break;
  1951. bf->bf_lastbf = bf;
  1952. ath_set_rates(vif, NULL, bf);
  1953. ath_buf_set_rate(sc, bf, &info, fi->framelen, false);
  1954. duration += info.rates[0].PktDuration;
  1955. if (bf_tail)
  1956. bf_tail->bf_next = bf;
  1957. list_add_tail(&bf->list, &bf_q);
  1958. bf_tail = bf;
  1959. skb = NULL;
  1960. if (duration > max_duration)
  1961. break;
  1962. skb = ieee80211_get_buffered_bc(hw, vif);
  1963. } while(skb);
  1964. if (skb)
  1965. ieee80211_free_txskb(hw, skb);
  1966. if (list_empty(&bf_q))
  1967. return;
  1968. bf = list_first_entry(&bf_q, struct ath_buf, list);
  1969. hdr = (struct ieee80211_hdr *) bf->bf_mpdu->data;
  1970. if (hdr->frame_control & IEEE80211_FCTL_MOREDATA) {
  1971. hdr->frame_control &= ~IEEE80211_FCTL_MOREDATA;
  1972. dma_sync_single_for_device(sc->dev, bf->bf_buf_addr,
  1973. sizeof(*hdr), DMA_TO_DEVICE);
  1974. }
  1975. ath_txq_lock(sc, txctl.txq);
  1976. ath_tx_fill_desc(sc, bf, txctl.txq, 0);
  1977. ath_tx_txqaddbuf(sc, txctl.txq, &bf_q, false);
  1978. TX_STAT_INC(txctl.txq->axq_qnum, queued);
  1979. ath_txq_unlock(sc, txctl.txq);
  1980. }
  1981. /*****************/
  1982. /* TX Completion */
  1983. /*****************/
  1984. static void ath_tx_complete(struct ath_softc *sc, struct sk_buff *skb,
  1985. int tx_flags, struct ath_txq *txq)
  1986. {
  1987. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  1988. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  1989. struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
  1990. int padpos, padsize;
  1991. unsigned long flags;
  1992. ath_dbg(common, XMIT, "TX complete: skb: %p\n", skb);
  1993. if (sc->sc_ah->caldata)
  1994. set_bit(PAPRD_PACKET_SENT, &sc->sc_ah->caldata->cal_flags);
  1995. if (!(tx_flags & ATH_TX_ERROR))
  1996. /* Frame was ACKed */
  1997. tx_info->flags |= IEEE80211_TX_STAT_ACK;
  1998. padpos = ieee80211_hdrlen(hdr->frame_control);
  1999. padsize = padpos & 3;
  2000. if (padsize && skb->len>padpos+padsize) {
  2001. /*
  2002. * Remove MAC header padding before giving the frame back to
  2003. * mac80211.
  2004. */
  2005. memmove(skb->data + padsize, skb->data, padpos);
  2006. skb_pull(skb, padsize);
  2007. }
  2008. spin_lock_irqsave(&sc->sc_pm_lock, flags);
  2009. if ((sc->ps_flags & PS_WAIT_FOR_TX_ACK) && !txq->axq_depth) {
  2010. sc->ps_flags &= ~PS_WAIT_FOR_TX_ACK;
  2011. ath_dbg(common, PS,
  2012. "Going back to sleep after having received TX status (0x%lx)\n",
  2013. sc->ps_flags & (PS_WAIT_FOR_BEACON |
  2014. PS_WAIT_FOR_CAB |
  2015. PS_WAIT_FOR_PSPOLL_DATA |
  2016. PS_WAIT_FOR_TX_ACK));
  2017. }
  2018. spin_unlock_irqrestore(&sc->sc_pm_lock, flags);
  2019. __skb_queue_tail(&txq->complete_q, skb);
  2020. ath_txq_skb_done(sc, txq, skb);
  2021. }
  2022. static void ath_tx_complete_buf(struct ath_softc *sc, struct ath_buf *bf,
  2023. struct ath_txq *txq, struct list_head *bf_q,
  2024. struct ath_tx_status *ts, int txok)
  2025. {
  2026. struct sk_buff *skb = bf->bf_mpdu;
  2027. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  2028. unsigned long flags;
  2029. int tx_flags = 0;
  2030. if (!txok)
  2031. tx_flags |= ATH_TX_ERROR;
  2032. if (ts->ts_status & ATH9K_TXERR_FILT)
  2033. tx_info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  2034. dma_unmap_single(sc->dev, bf->bf_buf_addr, skb->len, DMA_TO_DEVICE);
  2035. bf->bf_buf_addr = 0;
  2036. if (sc->tx99_state)
  2037. goto skip_tx_complete;
  2038. if (bf->bf_state.bfs_paprd) {
  2039. if (time_after(jiffies,
  2040. bf->bf_state.bfs_paprd_timestamp +
  2041. msecs_to_jiffies(ATH_PAPRD_TIMEOUT)))
  2042. dev_kfree_skb_any(skb);
  2043. else
  2044. complete(&sc->paprd_complete);
  2045. } else {
  2046. ath_debug_stat_tx(sc, bf, ts, txq, tx_flags);
  2047. ath_tx_complete(sc, skb, tx_flags, txq);
  2048. }
  2049. skip_tx_complete:
  2050. /* At this point, skb (bf->bf_mpdu) is consumed...make sure we don't
  2051. * accidentally reference it later.
  2052. */
  2053. bf->bf_mpdu = NULL;
  2054. /*
  2055. * Return the list of ath_buf of this mpdu to free queue
  2056. */
  2057. spin_lock_irqsave(&sc->tx.txbuflock, flags);
  2058. list_splice_tail_init(bf_q, &sc->tx.txbuf);
  2059. spin_unlock_irqrestore(&sc->tx.txbuflock, flags);
  2060. }
  2061. static void ath_tx_rc_status(struct ath_softc *sc, struct ath_buf *bf,
  2062. struct ath_tx_status *ts, int nframes, int nbad,
  2063. int txok)
  2064. {
  2065. struct sk_buff *skb = bf->bf_mpdu;
  2066. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
  2067. struct ieee80211_tx_info *tx_info = IEEE80211_SKB_CB(skb);
  2068. struct ieee80211_hw *hw = sc->hw;
  2069. struct ath_hw *ah = sc->sc_ah;
  2070. u8 i, tx_rateindex;
  2071. if (txok)
  2072. tx_info->status.ack_signal = ts->ts_rssi;
  2073. tx_rateindex = ts->ts_rateindex;
  2074. WARN_ON(tx_rateindex >= hw->max_rates);
  2075. if (tx_info->flags & IEEE80211_TX_CTL_AMPDU) {
  2076. tx_info->flags |= IEEE80211_TX_STAT_AMPDU;
  2077. BUG_ON(nbad > nframes);
  2078. }
  2079. tx_info->status.ampdu_len = nframes;
  2080. tx_info->status.ampdu_ack_len = nframes - nbad;
  2081. if ((ts->ts_status & ATH9K_TXERR_FILT) == 0 &&
  2082. (tx_info->flags & IEEE80211_TX_CTL_NO_ACK) == 0) {
  2083. /*
  2084. * If an underrun error is seen assume it as an excessive
  2085. * retry only if max frame trigger level has been reached
  2086. * (2 KB for single stream, and 4 KB for dual stream).
  2087. * Adjust the long retry as if the frame was tried
  2088. * hw->max_rate_tries times to affect how rate control updates
  2089. * PER for the failed rate.
  2090. * In case of congestion on the bus penalizing this type of
  2091. * underruns should help hardware actually transmit new frames
  2092. * successfully by eventually preferring slower rates.
  2093. * This itself should also alleviate congestion on the bus.
  2094. */
  2095. if (unlikely(ts->ts_flags & (ATH9K_TX_DATA_UNDERRUN |
  2096. ATH9K_TX_DELIM_UNDERRUN)) &&
  2097. ieee80211_is_data(hdr->frame_control) &&
  2098. ah->tx_trig_level >= sc->sc_ah->config.max_txtrig_level)
  2099. tx_info->status.rates[tx_rateindex].count =
  2100. hw->max_rate_tries;
  2101. }
  2102. for (i = tx_rateindex + 1; i < hw->max_rates; i++) {
  2103. tx_info->status.rates[i].count = 0;
  2104. tx_info->status.rates[i].idx = -1;
  2105. }
  2106. tx_info->status.rates[tx_rateindex].count = ts->ts_longretry + 1;
  2107. }
  2108. static void ath_tx_processq(struct ath_softc *sc, struct ath_txq *txq)
  2109. {
  2110. struct ath_hw *ah = sc->sc_ah;
  2111. struct ath_common *common = ath9k_hw_common(ah);
  2112. struct ath_buf *bf, *lastbf, *bf_held = NULL;
  2113. struct list_head bf_head;
  2114. struct ath_desc *ds;
  2115. struct ath_tx_status ts;
  2116. int status;
  2117. ath_dbg(common, QUEUE, "tx queue %d (%x), link %p\n",
  2118. txq->axq_qnum, ath9k_hw_gettxbuf(sc->sc_ah, txq->axq_qnum),
  2119. txq->axq_link);
  2120. ath_txq_lock(sc, txq);
  2121. for (;;) {
  2122. if (test_bit(ATH_OP_HW_RESET, &common->op_flags))
  2123. break;
  2124. if (list_empty(&txq->axq_q)) {
  2125. txq->axq_link = NULL;
  2126. ath_txq_schedule(sc, txq);
  2127. break;
  2128. }
  2129. bf = list_first_entry(&txq->axq_q, struct ath_buf, list);
  2130. /*
  2131. * There is a race condition that a BH gets scheduled
  2132. * after sw writes TxE and before hw re-load the last
  2133. * descriptor to get the newly chained one.
  2134. * Software must keep the last DONE descriptor as a
  2135. * holding descriptor - software does so by marking
  2136. * it with the STALE flag.
  2137. */
  2138. bf_held = NULL;
  2139. if (bf->bf_state.stale) {
  2140. bf_held = bf;
  2141. if (list_is_last(&bf_held->list, &txq->axq_q))
  2142. break;
  2143. bf = list_entry(bf_held->list.next, struct ath_buf,
  2144. list);
  2145. }
  2146. lastbf = bf->bf_lastbf;
  2147. ds = lastbf->bf_desc;
  2148. memset(&ts, 0, sizeof(ts));
  2149. status = ath9k_hw_txprocdesc(ah, ds, &ts);
  2150. if (status == -EINPROGRESS)
  2151. break;
  2152. TX_STAT_INC(txq->axq_qnum, txprocdesc);
  2153. /*
  2154. * Remove ath_buf's of the same transmit unit from txq,
  2155. * however leave the last descriptor back as the holding
  2156. * descriptor for hw.
  2157. */
  2158. lastbf->bf_state.stale = true;
  2159. INIT_LIST_HEAD(&bf_head);
  2160. if (!list_is_singular(&lastbf->list))
  2161. list_cut_position(&bf_head,
  2162. &txq->axq_q, lastbf->list.prev);
  2163. if (bf_held) {
  2164. list_del(&bf_held->list);
  2165. ath_tx_return_buffer(sc, bf_held);
  2166. }
  2167. ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
  2168. }
  2169. ath_txq_unlock_complete(sc, txq);
  2170. }
  2171. void ath_tx_tasklet(struct ath_softc *sc)
  2172. {
  2173. struct ath_hw *ah = sc->sc_ah;
  2174. u32 qcumask = ((1 << ATH9K_NUM_TX_QUEUES) - 1) & ah->intr_txqs;
  2175. int i;
  2176. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++) {
  2177. if (ATH_TXQ_SETUP(sc, i) && (qcumask & (1 << i)))
  2178. ath_tx_processq(sc, &sc->tx.txq[i]);
  2179. }
  2180. }
  2181. void ath_tx_edma_tasklet(struct ath_softc *sc)
  2182. {
  2183. struct ath_tx_status ts;
  2184. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  2185. struct ath_hw *ah = sc->sc_ah;
  2186. struct ath_txq *txq;
  2187. struct ath_buf *bf, *lastbf;
  2188. struct list_head bf_head;
  2189. struct list_head *fifo_list;
  2190. int status;
  2191. for (;;) {
  2192. if (test_bit(ATH_OP_HW_RESET, &common->op_flags))
  2193. break;
  2194. status = ath9k_hw_txprocdesc(ah, NULL, (void *)&ts);
  2195. if (status == -EINPROGRESS)
  2196. break;
  2197. if (status == -EIO) {
  2198. ath_dbg(common, XMIT, "Error processing tx status\n");
  2199. break;
  2200. }
  2201. /* Process beacon completions separately */
  2202. if (ts.qid == sc->beacon.beaconq) {
  2203. sc->beacon.tx_processed = true;
  2204. sc->beacon.tx_last = !(ts.ts_status & ATH9K_TXERR_MASK);
  2205. if (ath9k_is_chanctx_enabled()) {
  2206. ath_chanctx_event(sc, NULL,
  2207. ATH_CHANCTX_EVENT_BEACON_SENT);
  2208. }
  2209. ath9k_csa_update(sc);
  2210. continue;
  2211. }
  2212. txq = &sc->tx.txq[ts.qid];
  2213. ath_txq_lock(sc, txq);
  2214. TX_STAT_INC(txq->axq_qnum, txprocdesc);
  2215. fifo_list = &txq->txq_fifo[txq->txq_tailidx];
  2216. if (list_empty(fifo_list)) {
  2217. ath_txq_unlock(sc, txq);
  2218. return;
  2219. }
  2220. bf = list_first_entry(fifo_list, struct ath_buf, list);
  2221. if (bf->bf_state.stale) {
  2222. list_del(&bf->list);
  2223. ath_tx_return_buffer(sc, bf);
  2224. bf = list_first_entry(fifo_list, struct ath_buf, list);
  2225. }
  2226. lastbf = bf->bf_lastbf;
  2227. INIT_LIST_HEAD(&bf_head);
  2228. if (list_is_last(&lastbf->list, fifo_list)) {
  2229. list_splice_tail_init(fifo_list, &bf_head);
  2230. INCR(txq->txq_tailidx, ATH_TXFIFO_DEPTH);
  2231. if (!list_empty(&txq->axq_q)) {
  2232. struct list_head bf_q;
  2233. INIT_LIST_HEAD(&bf_q);
  2234. txq->axq_link = NULL;
  2235. list_splice_tail_init(&txq->axq_q, &bf_q);
  2236. ath_tx_txqaddbuf(sc, txq, &bf_q, true);
  2237. }
  2238. } else {
  2239. lastbf->bf_state.stale = true;
  2240. if (bf != lastbf)
  2241. list_cut_position(&bf_head, fifo_list,
  2242. lastbf->list.prev);
  2243. }
  2244. ath_tx_process_buffer(sc, txq, &ts, bf, &bf_head);
  2245. ath_txq_unlock_complete(sc, txq);
  2246. }
  2247. }
  2248. /*****************/
  2249. /* Init, Cleanup */
  2250. /*****************/
  2251. static int ath_txstatus_setup(struct ath_softc *sc, int size)
  2252. {
  2253. struct ath_descdma *dd = &sc->txsdma;
  2254. u8 txs_len = sc->sc_ah->caps.txs_len;
  2255. dd->dd_desc_len = size * txs_len;
  2256. dd->dd_desc = dmam_alloc_coherent(sc->dev, dd->dd_desc_len,
  2257. &dd->dd_desc_paddr, GFP_KERNEL);
  2258. if (!dd->dd_desc)
  2259. return -ENOMEM;
  2260. return 0;
  2261. }
  2262. static int ath_tx_edma_init(struct ath_softc *sc)
  2263. {
  2264. int err;
  2265. err = ath_txstatus_setup(sc, ATH_TXSTATUS_RING_SIZE);
  2266. if (!err)
  2267. ath9k_hw_setup_statusring(sc->sc_ah, sc->txsdma.dd_desc,
  2268. sc->txsdma.dd_desc_paddr,
  2269. ATH_TXSTATUS_RING_SIZE);
  2270. return err;
  2271. }
  2272. int ath_tx_init(struct ath_softc *sc, int nbufs)
  2273. {
  2274. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  2275. int error = 0;
  2276. spin_lock_init(&sc->tx.txbuflock);
  2277. error = ath_descdma_setup(sc, &sc->tx.txdma, &sc->tx.txbuf,
  2278. "tx", nbufs, 1, 1);
  2279. if (error != 0) {
  2280. ath_err(common,
  2281. "Failed to allocate tx descriptors: %d\n", error);
  2282. return error;
  2283. }
  2284. error = ath_descdma_setup(sc, &sc->beacon.bdma, &sc->beacon.bbuf,
  2285. "beacon", ATH_BCBUF, 1, 1);
  2286. if (error != 0) {
  2287. ath_err(common,
  2288. "Failed to allocate beacon descriptors: %d\n", error);
  2289. return error;
  2290. }
  2291. INIT_DELAYED_WORK(&sc->tx_complete_work, ath_tx_complete_poll_work);
  2292. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_EDMA)
  2293. error = ath_tx_edma_init(sc);
  2294. return error;
  2295. }
  2296. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an)
  2297. {
  2298. struct ath_atx_tid *tid;
  2299. struct ath_atx_ac *ac;
  2300. int tidno, acno;
  2301. for (tidno = 0, tid = &an->tid[tidno];
  2302. tidno < IEEE80211_NUM_TIDS;
  2303. tidno++, tid++) {
  2304. tid->an = an;
  2305. tid->tidno = tidno;
  2306. tid->seq_start = tid->seq_next = 0;
  2307. tid->baw_size = WME_MAX_BA;
  2308. tid->baw_head = tid->baw_tail = 0;
  2309. tid->sched = false;
  2310. tid->active = false;
  2311. __skb_queue_head_init(&tid->buf_q);
  2312. __skb_queue_head_init(&tid->retry_q);
  2313. acno = TID_TO_WME_AC(tidno);
  2314. tid->ac = &an->ac[acno];
  2315. }
  2316. for (acno = 0, ac = &an->ac[acno];
  2317. acno < IEEE80211_NUM_ACS; acno++, ac++) {
  2318. ac->sched = false;
  2319. ac->clear_ps_filter = true;
  2320. ac->txq = sc->tx.txq_map[acno];
  2321. INIT_LIST_HEAD(&ac->tid_q);
  2322. }
  2323. }
  2324. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an)
  2325. {
  2326. struct ath_atx_ac *ac;
  2327. struct ath_atx_tid *tid;
  2328. struct ath_txq *txq;
  2329. int tidno;
  2330. for (tidno = 0, tid = &an->tid[tidno];
  2331. tidno < IEEE80211_NUM_TIDS; tidno++, tid++) {
  2332. ac = tid->ac;
  2333. txq = ac->txq;
  2334. ath_txq_lock(sc, txq);
  2335. if (tid->sched) {
  2336. list_del(&tid->list);
  2337. tid->sched = false;
  2338. }
  2339. if (ac->sched) {
  2340. list_del(&ac->list);
  2341. tid->ac->sched = false;
  2342. }
  2343. ath_tid_drain(sc, txq, tid);
  2344. tid->active = false;
  2345. ath_txq_unlock(sc, txq);
  2346. }
  2347. }
  2348. #ifdef CONFIG_ATH9K_TX99
  2349. int ath9k_tx99_send(struct ath_softc *sc, struct sk_buff *skb,
  2350. struct ath_tx_control *txctl)
  2351. {
  2352. struct ieee80211_hdr *hdr = (struct ieee80211_hdr *) skb->data;
  2353. struct ath_frame_info *fi = get_frame_info(skb);
  2354. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  2355. struct ath_buf *bf;
  2356. int padpos, padsize;
  2357. padpos = ieee80211_hdrlen(hdr->frame_control);
  2358. padsize = padpos & 3;
  2359. if (padsize && skb->len > padpos) {
  2360. if (skb_headroom(skb) < padsize) {
  2361. ath_dbg(common, XMIT,
  2362. "tx99 padding failed\n");
  2363. return -EINVAL;
  2364. }
  2365. skb_push(skb, padsize);
  2366. memmove(skb->data, skb->data + padsize, padpos);
  2367. }
  2368. fi->keyix = ATH9K_TXKEYIX_INVALID;
  2369. fi->framelen = skb->len + FCS_LEN;
  2370. fi->keytype = ATH9K_KEY_TYPE_CLEAR;
  2371. bf = ath_tx_setup_buffer(sc, txctl->txq, NULL, skb);
  2372. if (!bf) {
  2373. ath_dbg(common, XMIT, "tx99 buffer setup failed\n");
  2374. return -EINVAL;
  2375. }
  2376. ath_set_rates(sc->tx99_vif, NULL, bf);
  2377. ath9k_hw_set_desc_link(sc->sc_ah, bf->bf_desc, bf->bf_daddr);
  2378. ath9k_hw_tx99_start(sc->sc_ah, txctl->txq->axq_qnum);
  2379. ath_tx_send_normal(sc, txctl->txq, NULL, skb);
  2380. return 0;
  2381. }
  2382. #endif /* CONFIG_ATH9K_TX99 */