vi.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "amd_pcie.h"
  35. #include "gmc/gmc_8_1_d.h"
  36. #include "gmc/gmc_8_1_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "smu/smu_7_1_1_d.h"
  44. #include "smu/smu_7_1_1_sh_mask.h"
  45. #include "uvd/uvd_5_0_d.h"
  46. #include "uvd/uvd_5_0_sh_mask.h"
  47. #include "vce/vce_3_0_d.h"
  48. #include "vce/vce_3_0_sh_mask.h"
  49. #include "dce/dce_10_0_d.h"
  50. #include "dce/dce_10_0_sh_mask.h"
  51. #include "vid.h"
  52. #include "vi.h"
  53. #include "vi_dpm.h"
  54. #include "gmc_v8_0.h"
  55. #include "gmc_v7_0.h"
  56. #include "gfx_v8_0.h"
  57. #include "sdma_v2_4.h"
  58. #include "sdma_v3_0.h"
  59. #include "dce_v10_0.h"
  60. #include "dce_v11_0.h"
  61. #include "iceland_ih.h"
  62. #include "tonga_ih.h"
  63. #include "cz_ih.h"
  64. #include "uvd_v5_0.h"
  65. #include "uvd_v6_0.h"
  66. #include "vce_v3_0.h"
  67. #include "amdgpu_powerplay.h"
  68. #if defined(CONFIG_DRM_AMD_ACP)
  69. #include "amdgpu_acp.h"
  70. #endif
  71. #include "dce_virtual.h"
  72. MODULE_FIRMWARE("amdgpu/topaz_smc.bin");
  73. MODULE_FIRMWARE("amdgpu/topaz_k_smc.bin");
  74. MODULE_FIRMWARE("amdgpu/tonga_smc.bin");
  75. MODULE_FIRMWARE("amdgpu/tonga_k_smc.bin");
  76. MODULE_FIRMWARE("amdgpu/fiji_smc.bin");
  77. MODULE_FIRMWARE("amdgpu/polaris10_smc.bin");
  78. MODULE_FIRMWARE("amdgpu/polaris10_smc_sk.bin");
  79. MODULE_FIRMWARE("amdgpu/polaris11_smc.bin");
  80. MODULE_FIRMWARE("amdgpu/polaris11_smc_sk.bin");
  81. /*
  82. * Indirect registers accessor
  83. */
  84. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  85. {
  86. unsigned long flags;
  87. u32 r;
  88. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  89. WREG32(mmPCIE_INDEX, reg);
  90. (void)RREG32(mmPCIE_INDEX);
  91. r = RREG32(mmPCIE_DATA);
  92. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  93. return r;
  94. }
  95. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  96. {
  97. unsigned long flags;
  98. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  99. WREG32(mmPCIE_INDEX, reg);
  100. (void)RREG32(mmPCIE_INDEX);
  101. WREG32(mmPCIE_DATA, v);
  102. (void)RREG32(mmPCIE_DATA);
  103. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  104. }
  105. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  106. {
  107. unsigned long flags;
  108. u32 r;
  109. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  110. WREG32(mmSMC_IND_INDEX_11, (reg));
  111. r = RREG32(mmSMC_IND_DATA_11);
  112. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  113. return r;
  114. }
  115. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  116. {
  117. unsigned long flags;
  118. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  119. WREG32(mmSMC_IND_INDEX_11, (reg));
  120. WREG32(mmSMC_IND_DATA_11, (v));
  121. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  122. }
  123. /* smu_8_0_d.h */
  124. #define mmMP0PUB_IND_INDEX 0x180
  125. #define mmMP0PUB_IND_DATA 0x181
  126. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  127. {
  128. unsigned long flags;
  129. u32 r;
  130. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  131. WREG32(mmMP0PUB_IND_INDEX, (reg));
  132. r = RREG32(mmMP0PUB_IND_DATA);
  133. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  134. return r;
  135. }
  136. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  137. {
  138. unsigned long flags;
  139. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  140. WREG32(mmMP0PUB_IND_INDEX, (reg));
  141. WREG32(mmMP0PUB_IND_DATA, (v));
  142. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  143. }
  144. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  145. {
  146. unsigned long flags;
  147. u32 r;
  148. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  149. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  150. r = RREG32(mmUVD_CTX_DATA);
  151. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  152. return r;
  153. }
  154. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  155. {
  156. unsigned long flags;
  157. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  158. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  159. WREG32(mmUVD_CTX_DATA, (v));
  160. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  161. }
  162. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  163. {
  164. unsigned long flags;
  165. u32 r;
  166. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  167. WREG32(mmDIDT_IND_INDEX, (reg));
  168. r = RREG32(mmDIDT_IND_DATA);
  169. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  170. return r;
  171. }
  172. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  173. {
  174. unsigned long flags;
  175. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  176. WREG32(mmDIDT_IND_INDEX, (reg));
  177. WREG32(mmDIDT_IND_DATA, (v));
  178. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  179. }
  180. static u32 vi_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
  181. {
  182. unsigned long flags;
  183. u32 r;
  184. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  185. WREG32(mmGC_CAC_IND_INDEX, (reg));
  186. r = RREG32(mmGC_CAC_IND_DATA);
  187. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  188. return r;
  189. }
  190. static void vi_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  191. {
  192. unsigned long flags;
  193. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  194. WREG32(mmGC_CAC_IND_INDEX, (reg));
  195. WREG32(mmGC_CAC_IND_DATA, (v));
  196. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  197. }
  198. static const u32 tonga_mgcg_cgcg_init[] =
  199. {
  200. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  201. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  202. mmPCIE_DATA, 0x000f0000, 0x00000000,
  203. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  204. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  205. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  206. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  207. };
  208. static const u32 fiji_mgcg_cgcg_init[] =
  209. {
  210. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  211. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  212. mmPCIE_DATA, 0x000f0000, 0x00000000,
  213. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  214. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  215. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  216. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  217. };
  218. static const u32 iceland_mgcg_cgcg_init[] =
  219. {
  220. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  221. mmPCIE_DATA, 0x000f0000, 0x00000000,
  222. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  223. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  224. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  225. };
  226. static const u32 cz_mgcg_cgcg_init[] =
  227. {
  228. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  229. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  230. mmPCIE_DATA, 0x000f0000, 0x00000000,
  231. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  232. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  233. };
  234. static const u32 stoney_mgcg_cgcg_init[] =
  235. {
  236. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  237. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  238. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  239. };
  240. static void vi_init_golden_registers(struct amdgpu_device *adev)
  241. {
  242. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  243. mutex_lock(&adev->grbm_idx_mutex);
  244. switch (adev->asic_type) {
  245. case CHIP_TOPAZ:
  246. amdgpu_program_register_sequence(adev,
  247. iceland_mgcg_cgcg_init,
  248. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  249. break;
  250. case CHIP_FIJI:
  251. amdgpu_program_register_sequence(adev,
  252. fiji_mgcg_cgcg_init,
  253. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  254. break;
  255. case CHIP_TONGA:
  256. amdgpu_program_register_sequence(adev,
  257. tonga_mgcg_cgcg_init,
  258. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  259. break;
  260. case CHIP_CARRIZO:
  261. amdgpu_program_register_sequence(adev,
  262. cz_mgcg_cgcg_init,
  263. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  264. break;
  265. case CHIP_STONEY:
  266. amdgpu_program_register_sequence(adev,
  267. stoney_mgcg_cgcg_init,
  268. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  269. break;
  270. case CHIP_POLARIS11:
  271. case CHIP_POLARIS10:
  272. default:
  273. break;
  274. }
  275. mutex_unlock(&adev->grbm_idx_mutex);
  276. }
  277. /**
  278. * vi_get_xclk - get the xclk
  279. *
  280. * @adev: amdgpu_device pointer
  281. *
  282. * Returns the reference clock used by the gfx engine
  283. * (VI).
  284. */
  285. static u32 vi_get_xclk(struct amdgpu_device *adev)
  286. {
  287. u32 reference_clock = adev->clock.spll.reference_freq;
  288. u32 tmp;
  289. if (adev->flags & AMD_IS_APU)
  290. return reference_clock;
  291. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  292. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  293. return 1000;
  294. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  295. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  296. return reference_clock / 4;
  297. return reference_clock;
  298. }
  299. /**
  300. * vi_srbm_select - select specific register instances
  301. *
  302. * @adev: amdgpu_device pointer
  303. * @me: selected ME (micro engine)
  304. * @pipe: pipe
  305. * @queue: queue
  306. * @vmid: VMID
  307. *
  308. * Switches the currently active registers instances. Some
  309. * registers are instanced per VMID, others are instanced per
  310. * me/pipe/queue combination.
  311. */
  312. void vi_srbm_select(struct amdgpu_device *adev,
  313. u32 me, u32 pipe, u32 queue, u32 vmid)
  314. {
  315. u32 srbm_gfx_cntl = 0;
  316. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  317. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  318. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  319. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  320. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  321. }
  322. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  323. {
  324. /* todo */
  325. }
  326. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  327. {
  328. u32 bus_cntl;
  329. u32 d1vga_control = 0;
  330. u32 d2vga_control = 0;
  331. u32 vga_render_control = 0;
  332. u32 rom_cntl;
  333. bool r;
  334. bus_cntl = RREG32(mmBUS_CNTL);
  335. if (adev->mode_info.num_crtc) {
  336. d1vga_control = RREG32(mmD1VGA_CONTROL);
  337. d2vga_control = RREG32(mmD2VGA_CONTROL);
  338. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  339. }
  340. rom_cntl = RREG32_SMC(ixROM_CNTL);
  341. /* enable the rom */
  342. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  343. if (adev->mode_info.num_crtc) {
  344. /* Disable VGA mode */
  345. WREG32(mmD1VGA_CONTROL,
  346. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  347. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  348. WREG32(mmD2VGA_CONTROL,
  349. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  350. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  351. WREG32(mmVGA_RENDER_CONTROL,
  352. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  353. }
  354. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  355. r = amdgpu_read_bios(adev);
  356. /* restore regs */
  357. WREG32(mmBUS_CNTL, bus_cntl);
  358. if (adev->mode_info.num_crtc) {
  359. WREG32(mmD1VGA_CONTROL, d1vga_control);
  360. WREG32(mmD2VGA_CONTROL, d2vga_control);
  361. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  362. }
  363. WREG32_SMC(ixROM_CNTL, rom_cntl);
  364. return r;
  365. }
  366. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  367. u8 *bios, u32 length_bytes)
  368. {
  369. u32 *dw_ptr;
  370. unsigned long flags;
  371. u32 i, length_dw;
  372. if (bios == NULL)
  373. return false;
  374. if (length_bytes == 0)
  375. return false;
  376. /* APU vbios image is part of sbios image */
  377. if (adev->flags & AMD_IS_APU)
  378. return false;
  379. dw_ptr = (u32 *)bios;
  380. length_dw = ALIGN(length_bytes, 4) / 4;
  381. /* take the smc lock since we are using the smc index */
  382. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  383. /* set rom index to 0 */
  384. WREG32(mmSMC_IND_INDEX_11, ixROM_INDEX);
  385. WREG32(mmSMC_IND_DATA_11, 0);
  386. /* set index to data for continous read */
  387. WREG32(mmSMC_IND_INDEX_11, ixROM_DATA);
  388. for (i = 0; i < length_dw; i++)
  389. dw_ptr[i] = RREG32(mmSMC_IND_DATA_11);
  390. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  391. return true;
  392. }
  393. static void vi_detect_hw_virtualization(struct amdgpu_device *adev)
  394. {
  395. uint32_t reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
  396. /* bit0: 0 means pf and 1 means vf */
  397. /* bit31: 0 means disable IOV and 1 means enable */
  398. if (reg & 1)
  399. adev->virtualization.virtual_caps |= AMDGPU_SRIOV_CAPS_IS_VF;
  400. if (reg & 0x80000000)
  401. adev->virtualization.virtual_caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
  402. if (reg == 0) {
  403. if (is_virtual_machine()) /* passthrough mode exclus sr-iov mode */
  404. adev->virtualization.virtual_caps |= AMDGPU_PASSTHROUGH_MODE;
  405. }
  406. }
  407. static const struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  408. {mmGB_MACROTILE_MODE7, true},
  409. };
  410. static const struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  411. {mmGB_TILE_MODE7, true},
  412. {mmGB_TILE_MODE12, true},
  413. {mmGB_TILE_MODE17, true},
  414. {mmGB_TILE_MODE23, true},
  415. {mmGB_MACROTILE_MODE7, true},
  416. };
  417. static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  418. {mmGRBM_STATUS, false},
  419. {mmGRBM_STATUS2, false},
  420. {mmGRBM_STATUS_SE0, false},
  421. {mmGRBM_STATUS_SE1, false},
  422. {mmGRBM_STATUS_SE2, false},
  423. {mmGRBM_STATUS_SE3, false},
  424. {mmSRBM_STATUS, false},
  425. {mmSRBM_STATUS2, false},
  426. {mmSRBM_STATUS3, false},
  427. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  428. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  429. {mmCP_STAT, false},
  430. {mmCP_STALLED_STAT1, false},
  431. {mmCP_STALLED_STAT2, false},
  432. {mmCP_STALLED_STAT3, false},
  433. {mmCP_CPF_BUSY_STAT, false},
  434. {mmCP_CPF_STALLED_STAT1, false},
  435. {mmCP_CPF_STATUS, false},
  436. {mmCP_CPC_BUSY_STAT, false},
  437. {mmCP_CPC_STALLED_STAT1, false},
  438. {mmCP_CPC_STATUS, false},
  439. {mmGB_ADDR_CONFIG, false},
  440. {mmMC_ARB_RAMCFG, false},
  441. {mmGB_TILE_MODE0, false},
  442. {mmGB_TILE_MODE1, false},
  443. {mmGB_TILE_MODE2, false},
  444. {mmGB_TILE_MODE3, false},
  445. {mmGB_TILE_MODE4, false},
  446. {mmGB_TILE_MODE5, false},
  447. {mmGB_TILE_MODE6, false},
  448. {mmGB_TILE_MODE7, false},
  449. {mmGB_TILE_MODE8, false},
  450. {mmGB_TILE_MODE9, false},
  451. {mmGB_TILE_MODE10, false},
  452. {mmGB_TILE_MODE11, false},
  453. {mmGB_TILE_MODE12, false},
  454. {mmGB_TILE_MODE13, false},
  455. {mmGB_TILE_MODE14, false},
  456. {mmGB_TILE_MODE15, false},
  457. {mmGB_TILE_MODE16, false},
  458. {mmGB_TILE_MODE17, false},
  459. {mmGB_TILE_MODE18, false},
  460. {mmGB_TILE_MODE19, false},
  461. {mmGB_TILE_MODE20, false},
  462. {mmGB_TILE_MODE21, false},
  463. {mmGB_TILE_MODE22, false},
  464. {mmGB_TILE_MODE23, false},
  465. {mmGB_TILE_MODE24, false},
  466. {mmGB_TILE_MODE25, false},
  467. {mmGB_TILE_MODE26, false},
  468. {mmGB_TILE_MODE27, false},
  469. {mmGB_TILE_MODE28, false},
  470. {mmGB_TILE_MODE29, false},
  471. {mmGB_TILE_MODE30, false},
  472. {mmGB_TILE_MODE31, false},
  473. {mmGB_MACROTILE_MODE0, false},
  474. {mmGB_MACROTILE_MODE1, false},
  475. {mmGB_MACROTILE_MODE2, false},
  476. {mmGB_MACROTILE_MODE3, false},
  477. {mmGB_MACROTILE_MODE4, false},
  478. {mmGB_MACROTILE_MODE5, false},
  479. {mmGB_MACROTILE_MODE6, false},
  480. {mmGB_MACROTILE_MODE7, false},
  481. {mmGB_MACROTILE_MODE8, false},
  482. {mmGB_MACROTILE_MODE9, false},
  483. {mmGB_MACROTILE_MODE10, false},
  484. {mmGB_MACROTILE_MODE11, false},
  485. {mmGB_MACROTILE_MODE12, false},
  486. {mmGB_MACROTILE_MODE13, false},
  487. {mmGB_MACROTILE_MODE14, false},
  488. {mmGB_MACROTILE_MODE15, false},
  489. {mmCC_RB_BACKEND_DISABLE, false, true},
  490. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  491. {mmGB_BACKEND_MAP, false, false},
  492. {mmPA_SC_RASTER_CONFIG, false, true},
  493. {mmPA_SC_RASTER_CONFIG_1, false, true},
  494. };
  495. static uint32_t vi_get_register_value(struct amdgpu_device *adev,
  496. bool indexed, u32 se_num,
  497. u32 sh_num, u32 reg_offset)
  498. {
  499. if (indexed) {
  500. uint32_t val;
  501. unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num;
  502. unsigned sh_idx = (sh_num == 0xffffffff) ? 0 : sh_num;
  503. switch (reg_offset) {
  504. case mmCC_RB_BACKEND_DISABLE:
  505. return adev->gfx.config.rb_config[se_idx][sh_idx].rb_backend_disable;
  506. case mmGC_USER_RB_BACKEND_DISABLE:
  507. return adev->gfx.config.rb_config[se_idx][sh_idx].user_rb_backend_disable;
  508. case mmPA_SC_RASTER_CONFIG:
  509. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config;
  510. case mmPA_SC_RASTER_CONFIG_1:
  511. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config_1;
  512. }
  513. mutex_lock(&adev->grbm_idx_mutex);
  514. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  515. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  516. val = RREG32(reg_offset);
  517. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  518. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  519. mutex_unlock(&adev->grbm_idx_mutex);
  520. return val;
  521. } else {
  522. unsigned idx;
  523. switch (reg_offset) {
  524. case mmGB_ADDR_CONFIG:
  525. return adev->gfx.config.gb_addr_config;
  526. case mmMC_ARB_RAMCFG:
  527. return adev->gfx.config.mc_arb_ramcfg;
  528. case mmGB_TILE_MODE0:
  529. case mmGB_TILE_MODE1:
  530. case mmGB_TILE_MODE2:
  531. case mmGB_TILE_MODE3:
  532. case mmGB_TILE_MODE4:
  533. case mmGB_TILE_MODE5:
  534. case mmGB_TILE_MODE6:
  535. case mmGB_TILE_MODE7:
  536. case mmGB_TILE_MODE8:
  537. case mmGB_TILE_MODE9:
  538. case mmGB_TILE_MODE10:
  539. case mmGB_TILE_MODE11:
  540. case mmGB_TILE_MODE12:
  541. case mmGB_TILE_MODE13:
  542. case mmGB_TILE_MODE14:
  543. case mmGB_TILE_MODE15:
  544. case mmGB_TILE_MODE16:
  545. case mmGB_TILE_MODE17:
  546. case mmGB_TILE_MODE18:
  547. case mmGB_TILE_MODE19:
  548. case mmGB_TILE_MODE20:
  549. case mmGB_TILE_MODE21:
  550. case mmGB_TILE_MODE22:
  551. case mmGB_TILE_MODE23:
  552. case mmGB_TILE_MODE24:
  553. case mmGB_TILE_MODE25:
  554. case mmGB_TILE_MODE26:
  555. case mmGB_TILE_MODE27:
  556. case mmGB_TILE_MODE28:
  557. case mmGB_TILE_MODE29:
  558. case mmGB_TILE_MODE30:
  559. case mmGB_TILE_MODE31:
  560. idx = (reg_offset - mmGB_TILE_MODE0);
  561. return adev->gfx.config.tile_mode_array[idx];
  562. case mmGB_MACROTILE_MODE0:
  563. case mmGB_MACROTILE_MODE1:
  564. case mmGB_MACROTILE_MODE2:
  565. case mmGB_MACROTILE_MODE3:
  566. case mmGB_MACROTILE_MODE4:
  567. case mmGB_MACROTILE_MODE5:
  568. case mmGB_MACROTILE_MODE6:
  569. case mmGB_MACROTILE_MODE7:
  570. case mmGB_MACROTILE_MODE8:
  571. case mmGB_MACROTILE_MODE9:
  572. case mmGB_MACROTILE_MODE10:
  573. case mmGB_MACROTILE_MODE11:
  574. case mmGB_MACROTILE_MODE12:
  575. case mmGB_MACROTILE_MODE13:
  576. case mmGB_MACROTILE_MODE14:
  577. case mmGB_MACROTILE_MODE15:
  578. idx = (reg_offset - mmGB_MACROTILE_MODE0);
  579. return adev->gfx.config.macrotile_mode_array[idx];
  580. default:
  581. return RREG32(reg_offset);
  582. }
  583. }
  584. }
  585. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  586. u32 sh_num, u32 reg_offset, u32 *value)
  587. {
  588. const struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  589. const struct amdgpu_allowed_register_entry *asic_register_entry;
  590. uint32_t size, i;
  591. *value = 0;
  592. switch (adev->asic_type) {
  593. case CHIP_TOPAZ:
  594. asic_register_table = tonga_allowed_read_registers;
  595. size = ARRAY_SIZE(tonga_allowed_read_registers);
  596. break;
  597. case CHIP_FIJI:
  598. case CHIP_TONGA:
  599. case CHIP_POLARIS11:
  600. case CHIP_POLARIS10:
  601. case CHIP_CARRIZO:
  602. case CHIP_STONEY:
  603. asic_register_table = cz_allowed_read_registers;
  604. size = ARRAY_SIZE(cz_allowed_read_registers);
  605. break;
  606. default:
  607. return -EINVAL;
  608. }
  609. if (asic_register_table) {
  610. for (i = 0; i < size; i++) {
  611. asic_register_entry = asic_register_table + i;
  612. if (reg_offset != asic_register_entry->reg_offset)
  613. continue;
  614. if (!asic_register_entry->untouched)
  615. *value = vi_get_register_value(adev,
  616. asic_register_entry->grbm_indexed,
  617. se_num, sh_num, reg_offset);
  618. return 0;
  619. }
  620. }
  621. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  622. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  623. continue;
  624. if (!vi_allowed_read_registers[i].untouched)
  625. *value = vi_get_register_value(adev,
  626. vi_allowed_read_registers[i].grbm_indexed,
  627. se_num, sh_num, reg_offset);
  628. return 0;
  629. }
  630. return -EINVAL;
  631. }
  632. static int vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  633. {
  634. u32 i;
  635. dev_info(adev->dev, "GPU pci config reset\n");
  636. /* disable BM */
  637. pci_clear_master(adev->pdev);
  638. /* reset */
  639. amdgpu_pci_config_reset(adev);
  640. udelay(100);
  641. /* wait for asic to come out of reset */
  642. for (i = 0; i < adev->usec_timeout; i++) {
  643. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
  644. /* enable BM */
  645. pci_set_master(adev->pdev);
  646. return 0;
  647. }
  648. udelay(1);
  649. }
  650. return -EINVAL;
  651. }
  652. /**
  653. * vi_asic_reset - soft reset GPU
  654. *
  655. * @adev: amdgpu_device pointer
  656. *
  657. * Look up which blocks are hung and attempt
  658. * to reset them.
  659. * Returns 0 for success.
  660. */
  661. static int vi_asic_reset(struct amdgpu_device *adev)
  662. {
  663. int r;
  664. amdgpu_atombios_scratch_regs_engine_hung(adev, true);
  665. r = vi_gpu_pci_config_reset(adev);
  666. amdgpu_atombios_scratch_regs_engine_hung(adev, false);
  667. return r;
  668. }
  669. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  670. u32 cntl_reg, u32 status_reg)
  671. {
  672. int r, i;
  673. struct atom_clock_dividers dividers;
  674. uint32_t tmp;
  675. r = amdgpu_atombios_get_clock_dividers(adev,
  676. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  677. clock, false, &dividers);
  678. if (r)
  679. return r;
  680. tmp = RREG32_SMC(cntl_reg);
  681. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  682. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  683. tmp |= dividers.post_divider;
  684. WREG32_SMC(cntl_reg, tmp);
  685. for (i = 0; i < 100; i++) {
  686. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  687. break;
  688. mdelay(10);
  689. }
  690. if (i == 100)
  691. return -ETIMEDOUT;
  692. return 0;
  693. }
  694. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  695. {
  696. int r;
  697. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  698. if (r)
  699. return r;
  700. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  701. return 0;
  702. }
  703. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  704. {
  705. /* todo */
  706. return 0;
  707. }
  708. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  709. {
  710. if (pci_is_root_bus(adev->pdev->bus))
  711. return;
  712. if (amdgpu_pcie_gen2 == 0)
  713. return;
  714. if (adev->flags & AMD_IS_APU)
  715. return;
  716. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  717. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  718. return;
  719. /* todo */
  720. }
  721. static void vi_program_aspm(struct amdgpu_device *adev)
  722. {
  723. if (amdgpu_aspm == 0)
  724. return;
  725. /* todo */
  726. }
  727. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  728. bool enable)
  729. {
  730. u32 tmp;
  731. /* not necessary on CZ */
  732. if (adev->flags & AMD_IS_APU)
  733. return;
  734. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  735. if (enable)
  736. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  737. else
  738. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  739. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  740. }
  741. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  742. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  743. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  744. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  745. {
  746. if (adev->flags & AMD_IS_APU)
  747. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  748. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  749. else
  750. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  751. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  752. }
  753. static const struct amdgpu_asic_funcs vi_asic_funcs =
  754. {
  755. .read_disabled_bios = &vi_read_disabled_bios,
  756. .read_bios_from_rom = &vi_read_bios_from_rom,
  757. .detect_hw_virtualization = vi_detect_hw_virtualization,
  758. .read_register = &vi_read_register,
  759. .reset = &vi_asic_reset,
  760. .set_vga_state = &vi_vga_set_state,
  761. .get_xclk = &vi_get_xclk,
  762. .set_uvd_clocks = &vi_set_uvd_clocks,
  763. .set_vce_clocks = &vi_set_vce_clocks,
  764. };
  765. static int vi_common_early_init(void *handle)
  766. {
  767. bool smc_enabled = false;
  768. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  769. if (adev->flags & AMD_IS_APU) {
  770. adev->smc_rreg = &cz_smc_rreg;
  771. adev->smc_wreg = &cz_smc_wreg;
  772. } else {
  773. adev->smc_rreg = &vi_smc_rreg;
  774. adev->smc_wreg = &vi_smc_wreg;
  775. }
  776. adev->pcie_rreg = &vi_pcie_rreg;
  777. adev->pcie_wreg = &vi_pcie_wreg;
  778. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  779. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  780. adev->didt_rreg = &vi_didt_rreg;
  781. adev->didt_wreg = &vi_didt_wreg;
  782. adev->gc_cac_rreg = &vi_gc_cac_rreg;
  783. adev->gc_cac_wreg = &vi_gc_cac_wreg;
  784. adev->asic_funcs = &vi_asic_funcs;
  785. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  786. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  787. smc_enabled = true;
  788. adev->rev_id = vi_get_rev_id(adev);
  789. adev->external_rev_id = 0xFF;
  790. switch (adev->asic_type) {
  791. case CHIP_TOPAZ:
  792. adev->cg_flags = 0;
  793. adev->pg_flags = 0;
  794. adev->external_rev_id = 0x1;
  795. break;
  796. case CHIP_FIJI:
  797. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  798. AMD_CG_SUPPORT_GFX_MGLS |
  799. AMD_CG_SUPPORT_GFX_RLC_LS |
  800. AMD_CG_SUPPORT_GFX_CP_LS |
  801. AMD_CG_SUPPORT_GFX_CGTS |
  802. AMD_CG_SUPPORT_GFX_CGTS_LS |
  803. AMD_CG_SUPPORT_GFX_CGCG |
  804. AMD_CG_SUPPORT_GFX_CGLS |
  805. AMD_CG_SUPPORT_SDMA_MGCG |
  806. AMD_CG_SUPPORT_SDMA_LS |
  807. AMD_CG_SUPPORT_BIF_LS |
  808. AMD_CG_SUPPORT_HDP_MGCG |
  809. AMD_CG_SUPPORT_HDP_LS |
  810. AMD_CG_SUPPORT_ROM_MGCG |
  811. AMD_CG_SUPPORT_MC_MGCG |
  812. AMD_CG_SUPPORT_MC_LS |
  813. AMD_CG_SUPPORT_UVD_MGCG;
  814. adev->pg_flags = 0;
  815. adev->external_rev_id = adev->rev_id + 0x3c;
  816. break;
  817. case CHIP_TONGA:
  818. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG;
  819. adev->pg_flags = AMD_PG_SUPPORT_UVD;
  820. adev->external_rev_id = adev->rev_id + 0x14;
  821. break;
  822. case CHIP_POLARIS11:
  823. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  824. AMD_CG_SUPPORT_VCE_MGCG;
  825. adev->pg_flags = 0;
  826. adev->external_rev_id = adev->rev_id + 0x5A;
  827. break;
  828. case CHIP_POLARIS10:
  829. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  830. AMD_CG_SUPPORT_VCE_MGCG;
  831. adev->pg_flags = 0;
  832. adev->external_rev_id = adev->rev_id + 0x50;
  833. break;
  834. case CHIP_CARRIZO:
  835. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  836. AMD_CG_SUPPORT_GFX_MGCG |
  837. AMD_CG_SUPPORT_GFX_MGLS |
  838. AMD_CG_SUPPORT_GFX_RLC_LS |
  839. AMD_CG_SUPPORT_GFX_CP_LS |
  840. AMD_CG_SUPPORT_GFX_CGTS |
  841. AMD_CG_SUPPORT_GFX_MGLS |
  842. AMD_CG_SUPPORT_GFX_CGTS_LS |
  843. AMD_CG_SUPPORT_GFX_CGCG |
  844. AMD_CG_SUPPORT_GFX_CGLS |
  845. AMD_CG_SUPPORT_BIF_LS |
  846. AMD_CG_SUPPORT_HDP_MGCG |
  847. AMD_CG_SUPPORT_HDP_LS |
  848. AMD_CG_SUPPORT_SDMA_MGCG |
  849. AMD_CG_SUPPORT_SDMA_LS |
  850. AMD_CG_SUPPORT_VCE_MGCG;
  851. /* rev0 hardware requires workarounds to support PG */
  852. adev->pg_flags = 0;
  853. if (adev->rev_id != 0x00) {
  854. adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
  855. AMD_PG_SUPPORT_GFX_SMG |
  856. AMD_PG_SUPPORT_GFX_PIPELINE |
  857. AMD_PG_SUPPORT_UVD |
  858. AMD_PG_SUPPORT_VCE;
  859. }
  860. adev->external_rev_id = adev->rev_id + 0x1;
  861. break;
  862. case CHIP_STONEY:
  863. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  864. AMD_CG_SUPPORT_GFX_MGCG |
  865. AMD_CG_SUPPORT_GFX_MGLS |
  866. AMD_CG_SUPPORT_GFX_RLC_LS |
  867. AMD_CG_SUPPORT_GFX_CP_LS |
  868. AMD_CG_SUPPORT_GFX_CGTS |
  869. AMD_CG_SUPPORT_GFX_MGLS |
  870. AMD_CG_SUPPORT_GFX_CGTS_LS |
  871. AMD_CG_SUPPORT_GFX_CGCG |
  872. AMD_CG_SUPPORT_GFX_CGLS |
  873. AMD_CG_SUPPORT_BIF_LS |
  874. AMD_CG_SUPPORT_HDP_MGCG |
  875. AMD_CG_SUPPORT_HDP_LS |
  876. AMD_CG_SUPPORT_SDMA_MGCG |
  877. AMD_CG_SUPPORT_SDMA_LS |
  878. AMD_CG_SUPPORT_VCE_MGCG;
  879. adev->pg_flags = AMD_PG_SUPPORT_GFX_PG |
  880. AMD_PG_SUPPORT_GFX_SMG |
  881. AMD_PG_SUPPORT_GFX_PIPELINE |
  882. AMD_PG_SUPPORT_UVD |
  883. AMD_PG_SUPPORT_VCE;
  884. adev->external_rev_id = adev->rev_id + 0x61;
  885. break;
  886. default:
  887. /* FIXME: not supported yet */
  888. return -EINVAL;
  889. }
  890. /* in early init stage, vbios code won't work */
  891. if (adev->asic_funcs->detect_hw_virtualization)
  892. amdgpu_asic_detect_hw_virtualization(adev);
  893. if (amdgpu_smc_load_fw && smc_enabled)
  894. adev->firmware.smu_load = true;
  895. amdgpu_get_pcie_info(adev);
  896. return 0;
  897. }
  898. static int vi_common_sw_init(void *handle)
  899. {
  900. return 0;
  901. }
  902. static int vi_common_sw_fini(void *handle)
  903. {
  904. return 0;
  905. }
  906. static int vi_common_hw_init(void *handle)
  907. {
  908. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  909. /* move the golden regs per IP block */
  910. vi_init_golden_registers(adev);
  911. /* enable pcie gen2/3 link */
  912. vi_pcie_gen3_enable(adev);
  913. /* enable aspm */
  914. vi_program_aspm(adev);
  915. /* enable the doorbell aperture */
  916. vi_enable_doorbell_aperture(adev, true);
  917. return 0;
  918. }
  919. static int vi_common_hw_fini(void *handle)
  920. {
  921. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  922. /* enable the doorbell aperture */
  923. vi_enable_doorbell_aperture(adev, false);
  924. return 0;
  925. }
  926. static int vi_common_suspend(void *handle)
  927. {
  928. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  929. return vi_common_hw_fini(adev);
  930. }
  931. static int vi_common_resume(void *handle)
  932. {
  933. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  934. return vi_common_hw_init(adev);
  935. }
  936. static bool vi_common_is_idle(void *handle)
  937. {
  938. return true;
  939. }
  940. static int vi_common_wait_for_idle(void *handle)
  941. {
  942. return 0;
  943. }
  944. static int vi_common_soft_reset(void *handle)
  945. {
  946. return 0;
  947. }
  948. static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  949. bool enable)
  950. {
  951. uint32_t temp, data;
  952. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  953. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
  954. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  955. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  956. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  957. else
  958. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  959. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  960. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  961. if (temp != data)
  962. WREG32_PCIE(ixPCIE_CNTL2, data);
  963. }
  964. static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  965. bool enable)
  966. {
  967. uint32_t temp, data;
  968. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  969. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  970. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  971. else
  972. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  973. if (temp != data)
  974. WREG32(mmHDP_HOST_PATH_CNTL, data);
  975. }
  976. static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
  977. bool enable)
  978. {
  979. uint32_t temp, data;
  980. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  981. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  982. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  983. else
  984. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  985. if (temp != data)
  986. WREG32(mmHDP_MEM_POWER_LS, data);
  987. }
  988. static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  989. bool enable)
  990. {
  991. uint32_t temp, data;
  992. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  993. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  994. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  995. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  996. else
  997. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  998. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  999. if (temp != data)
  1000. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1001. }
  1002. static int vi_common_set_clockgating_state_by_smu(void *handle,
  1003. enum amd_clockgating_state state)
  1004. {
  1005. uint32_t msg_id, pp_state;
  1006. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1007. void *pp_handle = adev->powerplay.pp_handle;
  1008. if (state == AMD_CG_STATE_UNGATE)
  1009. pp_state = 0;
  1010. else
  1011. pp_state = PP_STATE_CG | PP_STATE_LS;
  1012. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1013. PP_BLOCK_SYS_MC,
  1014. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  1015. pp_state);
  1016. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1017. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1018. PP_BLOCK_SYS_SDMA,
  1019. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  1020. pp_state);
  1021. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1022. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1023. PP_BLOCK_SYS_HDP,
  1024. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  1025. pp_state);
  1026. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1027. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1028. PP_BLOCK_SYS_BIF,
  1029. PP_STATE_SUPPORT_LS,
  1030. pp_state);
  1031. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1032. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1033. PP_BLOCK_SYS_BIF,
  1034. PP_STATE_SUPPORT_CG,
  1035. pp_state);
  1036. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1037. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1038. PP_BLOCK_SYS_DRM,
  1039. PP_STATE_SUPPORT_LS,
  1040. pp_state);
  1041. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1042. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1043. PP_BLOCK_SYS_ROM,
  1044. PP_STATE_SUPPORT_CG,
  1045. pp_state);
  1046. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1047. return 0;
  1048. }
  1049. static int vi_common_set_clockgating_state(void *handle,
  1050. enum amd_clockgating_state state)
  1051. {
  1052. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1053. switch (adev->asic_type) {
  1054. case CHIP_FIJI:
  1055. vi_update_bif_medium_grain_light_sleep(adev,
  1056. state == AMD_CG_STATE_GATE ? true : false);
  1057. vi_update_hdp_medium_grain_clock_gating(adev,
  1058. state == AMD_CG_STATE_GATE ? true : false);
  1059. vi_update_hdp_light_sleep(adev,
  1060. state == AMD_CG_STATE_GATE ? true : false);
  1061. vi_update_rom_medium_grain_clock_gating(adev,
  1062. state == AMD_CG_STATE_GATE ? true : false);
  1063. break;
  1064. case CHIP_CARRIZO:
  1065. case CHIP_STONEY:
  1066. vi_update_bif_medium_grain_light_sleep(adev,
  1067. state == AMD_CG_STATE_GATE ? true : false);
  1068. vi_update_hdp_medium_grain_clock_gating(adev,
  1069. state == AMD_CG_STATE_GATE ? true : false);
  1070. vi_update_hdp_light_sleep(adev,
  1071. state == AMD_CG_STATE_GATE ? true : false);
  1072. break;
  1073. case CHIP_TONGA:
  1074. case CHIP_POLARIS10:
  1075. case CHIP_POLARIS11:
  1076. vi_common_set_clockgating_state_by_smu(adev, state);
  1077. default:
  1078. break;
  1079. }
  1080. return 0;
  1081. }
  1082. static int vi_common_set_powergating_state(void *handle,
  1083. enum amd_powergating_state state)
  1084. {
  1085. return 0;
  1086. }
  1087. static const struct amd_ip_funcs vi_common_ip_funcs = {
  1088. .name = "vi_common",
  1089. .early_init = vi_common_early_init,
  1090. .late_init = NULL,
  1091. .sw_init = vi_common_sw_init,
  1092. .sw_fini = vi_common_sw_fini,
  1093. .hw_init = vi_common_hw_init,
  1094. .hw_fini = vi_common_hw_fini,
  1095. .suspend = vi_common_suspend,
  1096. .resume = vi_common_resume,
  1097. .is_idle = vi_common_is_idle,
  1098. .wait_for_idle = vi_common_wait_for_idle,
  1099. .soft_reset = vi_common_soft_reset,
  1100. .set_clockgating_state = vi_common_set_clockgating_state,
  1101. .set_powergating_state = vi_common_set_powergating_state,
  1102. };
  1103. static const struct amdgpu_ip_block_version vi_common_ip_block =
  1104. {
  1105. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1106. .major = 1,
  1107. .minor = 0,
  1108. .rev = 0,
  1109. .funcs = &vi_common_ip_funcs,
  1110. };
  1111. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1112. {
  1113. switch (adev->asic_type) {
  1114. case CHIP_TOPAZ:
  1115. /* topaz has no DCE, UVD, VCE */
  1116. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1117. amdgpu_ip_block_add(adev, &gmc_v7_4_ip_block);
  1118. amdgpu_ip_block_add(adev, &iceland_ih_ip_block);
  1119. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1120. if (adev->enable_virtual_display)
  1121. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1122. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1123. amdgpu_ip_block_add(adev, &sdma_v2_4_ip_block);
  1124. break;
  1125. case CHIP_FIJI:
  1126. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1127. amdgpu_ip_block_add(adev, &gmc_v8_5_ip_block);
  1128. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1129. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1130. if (adev->enable_virtual_display)
  1131. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1132. else
  1133. amdgpu_ip_block_add(adev, &dce_v10_1_ip_block);
  1134. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1135. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1136. amdgpu_ip_block_add(adev, &uvd_v6_0_ip_block);
  1137. amdgpu_ip_block_add(adev, &vce_v3_0_ip_block);
  1138. break;
  1139. case CHIP_TONGA:
  1140. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1141. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1142. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1143. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1144. if (adev->enable_virtual_display)
  1145. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1146. else
  1147. amdgpu_ip_block_add(adev, &dce_v10_0_ip_block);
  1148. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1149. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1150. amdgpu_ip_block_add(adev, &uvd_v5_0_ip_block);
  1151. amdgpu_ip_block_add(adev, &vce_v3_0_ip_block);
  1152. break;
  1153. case CHIP_POLARIS11:
  1154. case CHIP_POLARIS10:
  1155. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1156. amdgpu_ip_block_add(adev, &gmc_v8_1_ip_block);
  1157. amdgpu_ip_block_add(adev, &tonga_ih_ip_block);
  1158. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1159. if (adev->enable_virtual_display)
  1160. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1161. else
  1162. amdgpu_ip_block_add(adev, &dce_v11_2_ip_block);
  1163. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1164. amdgpu_ip_block_add(adev, &sdma_v3_1_ip_block);
  1165. amdgpu_ip_block_add(adev, &uvd_v6_3_ip_block);
  1166. amdgpu_ip_block_add(adev, &vce_v3_4_ip_block);
  1167. break;
  1168. case CHIP_CARRIZO:
  1169. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1170. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1171. amdgpu_ip_block_add(adev, &cz_ih_ip_block);
  1172. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1173. if (adev->enable_virtual_display)
  1174. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1175. else
  1176. amdgpu_ip_block_add(adev, &dce_v11_0_ip_block);
  1177. amdgpu_ip_block_add(adev, &gfx_v8_0_ip_block);
  1178. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1179. amdgpu_ip_block_add(adev, &uvd_v6_0_ip_block);
  1180. amdgpu_ip_block_add(adev, &vce_v3_1_ip_block);
  1181. #if defined(CONFIG_DRM_AMD_ACP)
  1182. amdgpu_ip_block_add(adev, &acp_ip_block);
  1183. #endif
  1184. break;
  1185. case CHIP_STONEY:
  1186. amdgpu_ip_block_add(adev, &vi_common_ip_block);
  1187. amdgpu_ip_block_add(adev, &gmc_v8_0_ip_block);
  1188. amdgpu_ip_block_add(adev, &cz_ih_ip_block);
  1189. amdgpu_ip_block_add(adev, &amdgpu_pp_ip_block);
  1190. if (adev->enable_virtual_display)
  1191. amdgpu_ip_block_add(adev, &dce_virtual_ip_block);
  1192. else
  1193. amdgpu_ip_block_add(adev, &dce_v11_0_ip_block);
  1194. amdgpu_ip_block_add(adev, &gfx_v8_1_ip_block);
  1195. amdgpu_ip_block_add(adev, &sdma_v3_0_ip_block);
  1196. amdgpu_ip_block_add(adev, &uvd_v6_2_ip_block);
  1197. amdgpu_ip_block_add(adev, &vce_v3_4_ip_block);
  1198. #if defined(CONFIG_DRM_AMD_ACP)
  1199. amdgpu_ip_block_add(adev, &acp_ip_block);
  1200. #endif
  1201. break;
  1202. default:
  1203. /* FIXME: not supported yet */
  1204. return -EINVAL;
  1205. }
  1206. return 0;
  1207. }