gfx_v8_0.c 220 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_gfx.h"
  27. #include "vi.h"
  28. #include "vi_structs.h"
  29. #include "vid.h"
  30. #include "amdgpu_ucode.h"
  31. #include "amdgpu_atombios.h"
  32. #include "atombios_i2c.h"
  33. #include "clearstate_vi.h"
  34. #include "gmc/gmc_8_2_d.h"
  35. #include "gmc/gmc_8_2_sh_mask.h"
  36. #include "oss/oss_3_0_d.h"
  37. #include "oss/oss_3_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "gca/gfx_8_0_d.h"
  41. #include "gca/gfx_8_0_enum.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "gca/gfx_8_0_enum.h"
  44. #include "dce/dce_10_0_d.h"
  45. #include "dce/dce_10_0_sh_mask.h"
  46. #include "smu/smu_7_1_3_d.h"
  47. #define GFX8_NUM_GFX_RINGS 1
  48. #define GFX8_NUM_COMPUTE_RINGS 8
  49. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  50. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  52. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  53. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  54. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  55. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  56. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  57. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  58. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  59. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  60. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  61. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  62. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  63. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  64. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  65. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  67. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  68. /* BPM SERDES CMD */
  69. #define SET_BPM_SERDES_CMD 1
  70. #define CLE_BPM_SERDES_CMD 0
  71. /* BPM Register Address*/
  72. enum {
  73. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  74. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  75. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  76. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  77. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  78. BPM_REG_FGCG_MAX
  79. };
  80. #define RLC_FormatDirectRegListLength 14
  81. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  82. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  87. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  92. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  98. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  103. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  109. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  121. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  122. {
  123. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  124. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  125. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  126. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  127. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  128. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  129. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  130. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  131. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  132. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  133. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  134. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  135. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  136. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  137. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  138. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  139. };
  140. static const u32 golden_settings_tonga_a11[] =
  141. {
  142. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  143. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  144. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  145. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  146. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  147. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  148. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  149. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  150. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  151. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  152. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  153. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  154. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  155. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  156. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  157. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  158. };
  159. static const u32 tonga_golden_common_all[] =
  160. {
  161. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  162. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  163. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  164. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  165. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  166. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  167. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  168. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  169. };
  170. static const u32 tonga_mgcg_cgcg_init[] =
  171. {
  172. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  173. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  174. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  175. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  176. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  177. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  178. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  179. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  180. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  181. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  182. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  183. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  184. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  185. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  186. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  187. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  188. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  189. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  190. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  191. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  192. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  193. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  194. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  195. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  196. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  197. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  198. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  199. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  200. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  201. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  202. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  203. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  204. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  205. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  206. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  207. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  208. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  209. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  210. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  211. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  212. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  213. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  214. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  215. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  216. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  217. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  218. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  219. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  220. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  221. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  222. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  223. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  224. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  225. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  226. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  227. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  228. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  229. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  230. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  231. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  232. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  233. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  234. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  235. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  236. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  237. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  238. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  239. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  240. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  241. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  242. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  243. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  244. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  245. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  246. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  247. };
  248. static const u32 golden_settings_polaris11_a11[] =
  249. {
  250. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  251. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  252. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  253. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  254. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  255. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  256. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  257. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  258. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  259. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  260. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  261. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  262. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  263. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  264. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  265. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  266. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  267. };
  268. static const u32 polaris11_golden_common_all[] =
  269. {
  270. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  271. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  272. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  273. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  274. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  275. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  276. };
  277. static const u32 golden_settings_polaris10_a11[] =
  278. {
  279. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  280. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  281. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  282. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  283. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  284. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  285. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  286. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  287. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  288. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  289. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  290. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  291. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  292. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  293. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  294. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  295. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  296. };
  297. static const u32 polaris10_golden_common_all[] =
  298. {
  299. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  300. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  301. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  302. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  303. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  304. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  305. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  306. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  307. };
  308. static const u32 fiji_golden_common_all[] =
  309. {
  310. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  311. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  312. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  313. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  314. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  315. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  316. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  317. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  318. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  319. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  320. };
  321. static const u32 golden_settings_fiji_a10[] =
  322. {
  323. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  324. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  325. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  326. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  327. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  328. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  329. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  330. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  331. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  332. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  333. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  334. };
  335. static const u32 fiji_mgcg_cgcg_init[] =
  336. {
  337. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  338. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  339. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  340. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  341. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  342. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  343. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  344. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  345. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  346. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  347. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  348. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  349. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  350. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  351. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  352. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  353. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  354. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  355. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  356. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  357. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  358. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  359. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  360. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  361. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  362. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  363. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  364. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  365. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  366. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  367. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  368. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  369. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  370. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  371. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  372. };
  373. static const u32 golden_settings_iceland_a11[] =
  374. {
  375. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  376. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  377. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  378. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  379. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  380. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  381. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  382. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  383. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  384. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  385. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  386. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  387. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  388. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  389. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  390. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  391. };
  392. static const u32 iceland_golden_common_all[] =
  393. {
  394. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  395. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  396. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  397. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  398. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  399. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  400. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  401. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  402. };
  403. static const u32 iceland_mgcg_cgcg_init[] =
  404. {
  405. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  406. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  407. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  408. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  409. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  410. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  411. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  412. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  413. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  414. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  415. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  416. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  417. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  418. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  420. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  421. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  422. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  423. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  424. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  425. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  426. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  427. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  428. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  429. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  430. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  431. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  432. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  433. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  434. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  435. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  436. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  437. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  438. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  439. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  440. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  441. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  442. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  443. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  444. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  445. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  446. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  447. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  448. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  449. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  450. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  451. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  452. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  453. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  454. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  455. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  456. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  457. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  458. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  459. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  460. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  461. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  462. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  463. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  464. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  465. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  466. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  467. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  468. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  469. };
  470. static const u32 cz_golden_settings_a11[] =
  471. {
  472. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  473. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  474. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  475. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  476. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  477. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  478. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  479. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  480. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  481. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  482. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  483. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  484. };
  485. static const u32 cz_golden_common_all[] =
  486. {
  487. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  488. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  489. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  490. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  491. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  492. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  493. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  494. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF
  495. };
  496. static const u32 cz_mgcg_cgcg_init[] =
  497. {
  498. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  499. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  500. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  501. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  502. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  503. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  504. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  505. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  506. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  507. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  508. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  509. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  510. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  511. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  512. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  513. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  514. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  515. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  516. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  517. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  518. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  519. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  520. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  521. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  522. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  523. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  524. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  525. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  526. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  527. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  528. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  529. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  530. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  531. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  532. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  533. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  534. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  535. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  536. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  537. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  538. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  539. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  540. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  541. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  542. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  543. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  544. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  545. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  546. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  547. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  548. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  549. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  550. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  551. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  552. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  553. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  554. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  555. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  556. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  557. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  558. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  559. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  560. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  561. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  562. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  563. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  564. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  565. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  566. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  567. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  568. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  569. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  570. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  571. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  572. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  573. };
  574. static const u32 stoney_golden_settings_a11[] =
  575. {
  576. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  577. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  578. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  579. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  580. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  581. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  582. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  583. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  584. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  585. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  586. };
  587. static const u32 stoney_golden_common_all[] =
  588. {
  589. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  590. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  591. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  592. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  593. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  594. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  595. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00007FBF,
  596. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00007FAF,
  597. };
  598. static const u32 stoney_mgcg_cgcg_init[] =
  599. {
  600. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  601. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  602. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  603. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  604. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  605. };
  606. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  607. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  608. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  609. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  610. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  611. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  612. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  613. {
  614. switch (adev->asic_type) {
  615. case CHIP_TOPAZ:
  616. amdgpu_program_register_sequence(adev,
  617. iceland_mgcg_cgcg_init,
  618. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  619. amdgpu_program_register_sequence(adev,
  620. golden_settings_iceland_a11,
  621. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  622. amdgpu_program_register_sequence(adev,
  623. iceland_golden_common_all,
  624. (const u32)ARRAY_SIZE(iceland_golden_common_all));
  625. break;
  626. case CHIP_FIJI:
  627. amdgpu_program_register_sequence(adev,
  628. fiji_mgcg_cgcg_init,
  629. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  630. amdgpu_program_register_sequence(adev,
  631. golden_settings_fiji_a10,
  632. (const u32)ARRAY_SIZE(golden_settings_fiji_a10));
  633. amdgpu_program_register_sequence(adev,
  634. fiji_golden_common_all,
  635. (const u32)ARRAY_SIZE(fiji_golden_common_all));
  636. break;
  637. case CHIP_TONGA:
  638. amdgpu_program_register_sequence(adev,
  639. tonga_mgcg_cgcg_init,
  640. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  641. amdgpu_program_register_sequence(adev,
  642. golden_settings_tonga_a11,
  643. (const u32)ARRAY_SIZE(golden_settings_tonga_a11));
  644. amdgpu_program_register_sequence(adev,
  645. tonga_golden_common_all,
  646. (const u32)ARRAY_SIZE(tonga_golden_common_all));
  647. break;
  648. case CHIP_POLARIS11:
  649. amdgpu_program_register_sequence(adev,
  650. golden_settings_polaris11_a11,
  651. (const u32)ARRAY_SIZE(golden_settings_polaris11_a11));
  652. amdgpu_program_register_sequence(adev,
  653. polaris11_golden_common_all,
  654. (const u32)ARRAY_SIZE(polaris11_golden_common_all));
  655. break;
  656. case CHIP_POLARIS10:
  657. amdgpu_program_register_sequence(adev,
  658. golden_settings_polaris10_a11,
  659. (const u32)ARRAY_SIZE(golden_settings_polaris10_a11));
  660. amdgpu_program_register_sequence(adev,
  661. polaris10_golden_common_all,
  662. (const u32)ARRAY_SIZE(polaris10_golden_common_all));
  663. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  664. if (adev->pdev->revision == 0xc7 &&
  665. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  666. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  667. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  668. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  669. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  670. }
  671. break;
  672. case CHIP_CARRIZO:
  673. amdgpu_program_register_sequence(adev,
  674. cz_mgcg_cgcg_init,
  675. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  676. amdgpu_program_register_sequence(adev,
  677. cz_golden_settings_a11,
  678. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  679. amdgpu_program_register_sequence(adev,
  680. cz_golden_common_all,
  681. (const u32)ARRAY_SIZE(cz_golden_common_all));
  682. break;
  683. case CHIP_STONEY:
  684. amdgpu_program_register_sequence(adev,
  685. stoney_mgcg_cgcg_init,
  686. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  687. amdgpu_program_register_sequence(adev,
  688. stoney_golden_settings_a11,
  689. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  690. amdgpu_program_register_sequence(adev,
  691. stoney_golden_common_all,
  692. (const u32)ARRAY_SIZE(stoney_golden_common_all));
  693. break;
  694. default:
  695. break;
  696. }
  697. }
  698. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  699. {
  700. int i;
  701. adev->gfx.scratch.num_reg = 7;
  702. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  703. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  704. adev->gfx.scratch.free[i] = true;
  705. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  706. }
  707. }
  708. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  709. {
  710. struct amdgpu_device *adev = ring->adev;
  711. uint32_t scratch;
  712. uint32_t tmp = 0;
  713. unsigned i;
  714. int r;
  715. r = amdgpu_gfx_scratch_get(adev, &scratch);
  716. if (r) {
  717. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  718. return r;
  719. }
  720. WREG32(scratch, 0xCAFEDEAD);
  721. r = amdgpu_ring_alloc(ring, 3);
  722. if (r) {
  723. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  724. ring->idx, r);
  725. amdgpu_gfx_scratch_free(adev, scratch);
  726. return r;
  727. }
  728. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  729. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  730. amdgpu_ring_write(ring, 0xDEADBEEF);
  731. amdgpu_ring_commit(ring);
  732. for (i = 0; i < adev->usec_timeout; i++) {
  733. tmp = RREG32(scratch);
  734. if (tmp == 0xDEADBEEF)
  735. break;
  736. DRM_UDELAY(1);
  737. }
  738. if (i < adev->usec_timeout) {
  739. DRM_INFO("ring test on %d succeeded in %d usecs\n",
  740. ring->idx, i);
  741. } else {
  742. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  743. ring->idx, scratch, tmp);
  744. r = -EINVAL;
  745. }
  746. amdgpu_gfx_scratch_free(adev, scratch);
  747. return r;
  748. }
  749. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  750. {
  751. struct amdgpu_device *adev = ring->adev;
  752. struct amdgpu_ib ib;
  753. struct dma_fence *f = NULL;
  754. uint32_t scratch;
  755. uint32_t tmp = 0;
  756. long r;
  757. r = amdgpu_gfx_scratch_get(adev, &scratch);
  758. if (r) {
  759. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  760. return r;
  761. }
  762. WREG32(scratch, 0xCAFEDEAD);
  763. memset(&ib, 0, sizeof(ib));
  764. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  765. if (r) {
  766. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  767. goto err1;
  768. }
  769. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  770. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  771. ib.ptr[2] = 0xDEADBEEF;
  772. ib.length_dw = 3;
  773. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  774. if (r)
  775. goto err2;
  776. r = dma_fence_wait_timeout(f, false, timeout);
  777. if (r == 0) {
  778. DRM_ERROR("amdgpu: IB test timed out.\n");
  779. r = -ETIMEDOUT;
  780. goto err2;
  781. } else if (r < 0) {
  782. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  783. goto err2;
  784. }
  785. tmp = RREG32(scratch);
  786. if (tmp == 0xDEADBEEF) {
  787. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  788. r = 0;
  789. } else {
  790. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  791. scratch, tmp);
  792. r = -EINVAL;
  793. }
  794. err2:
  795. amdgpu_ib_free(adev, &ib, NULL);
  796. dma_fence_put(f);
  797. err1:
  798. amdgpu_gfx_scratch_free(adev, scratch);
  799. return r;
  800. }
  801. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev) {
  802. release_firmware(adev->gfx.pfp_fw);
  803. adev->gfx.pfp_fw = NULL;
  804. release_firmware(adev->gfx.me_fw);
  805. adev->gfx.me_fw = NULL;
  806. release_firmware(adev->gfx.ce_fw);
  807. adev->gfx.ce_fw = NULL;
  808. release_firmware(adev->gfx.rlc_fw);
  809. adev->gfx.rlc_fw = NULL;
  810. release_firmware(adev->gfx.mec_fw);
  811. adev->gfx.mec_fw = NULL;
  812. if ((adev->asic_type != CHIP_STONEY) &&
  813. (adev->asic_type != CHIP_TOPAZ))
  814. release_firmware(adev->gfx.mec2_fw);
  815. adev->gfx.mec2_fw = NULL;
  816. kfree(adev->gfx.rlc.register_list_format);
  817. }
  818. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  819. {
  820. const char *chip_name;
  821. char fw_name[30];
  822. int err;
  823. struct amdgpu_firmware_info *info = NULL;
  824. const struct common_firmware_header *header = NULL;
  825. const struct gfx_firmware_header_v1_0 *cp_hdr;
  826. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  827. unsigned int *tmp = NULL, i;
  828. DRM_DEBUG("\n");
  829. switch (adev->asic_type) {
  830. case CHIP_TOPAZ:
  831. chip_name = "topaz";
  832. break;
  833. case CHIP_TONGA:
  834. chip_name = "tonga";
  835. break;
  836. case CHIP_CARRIZO:
  837. chip_name = "carrizo";
  838. break;
  839. case CHIP_FIJI:
  840. chip_name = "fiji";
  841. break;
  842. case CHIP_POLARIS11:
  843. chip_name = "polaris11";
  844. break;
  845. case CHIP_POLARIS10:
  846. chip_name = "polaris10";
  847. break;
  848. case CHIP_STONEY:
  849. chip_name = "stoney";
  850. break;
  851. default:
  852. BUG();
  853. }
  854. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  855. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  856. if (err)
  857. goto out;
  858. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  859. if (err)
  860. goto out;
  861. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  862. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  863. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  864. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  865. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  866. if (err)
  867. goto out;
  868. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  869. if (err)
  870. goto out;
  871. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  872. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  873. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  874. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  875. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  876. if (err)
  877. goto out;
  878. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  879. if (err)
  880. goto out;
  881. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  882. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  883. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  884. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  885. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  886. if (err)
  887. goto out;
  888. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  889. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  890. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  891. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  892. adev->gfx.rlc.save_and_restore_offset =
  893. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  894. adev->gfx.rlc.clear_state_descriptor_offset =
  895. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  896. adev->gfx.rlc.avail_scratch_ram_locations =
  897. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  898. adev->gfx.rlc.reg_restore_list_size =
  899. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  900. adev->gfx.rlc.reg_list_format_start =
  901. le32_to_cpu(rlc_hdr->reg_list_format_start);
  902. adev->gfx.rlc.reg_list_format_separate_start =
  903. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  904. adev->gfx.rlc.starting_offsets_start =
  905. le32_to_cpu(rlc_hdr->starting_offsets_start);
  906. adev->gfx.rlc.reg_list_format_size_bytes =
  907. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  908. adev->gfx.rlc.reg_list_size_bytes =
  909. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  910. adev->gfx.rlc.register_list_format =
  911. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  912. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  913. if (!adev->gfx.rlc.register_list_format) {
  914. err = -ENOMEM;
  915. goto out;
  916. }
  917. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  918. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  919. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  920. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  921. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  922. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  923. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  924. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  925. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  926. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  927. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  928. if (err)
  929. goto out;
  930. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  931. if (err)
  932. goto out;
  933. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  934. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  935. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  936. if ((adev->asic_type != CHIP_STONEY) &&
  937. (adev->asic_type != CHIP_TOPAZ)) {
  938. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  939. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  940. if (!err) {
  941. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  942. if (err)
  943. goto out;
  944. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  945. adev->gfx.mec2_fw->data;
  946. adev->gfx.mec2_fw_version =
  947. le32_to_cpu(cp_hdr->header.ucode_version);
  948. adev->gfx.mec2_feature_version =
  949. le32_to_cpu(cp_hdr->ucode_feature_version);
  950. } else {
  951. err = 0;
  952. adev->gfx.mec2_fw = NULL;
  953. }
  954. }
  955. if (adev->firmware.smu_load) {
  956. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  957. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  958. info->fw = adev->gfx.pfp_fw;
  959. header = (const struct common_firmware_header *)info->fw->data;
  960. adev->firmware.fw_size +=
  961. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  962. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  963. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  964. info->fw = adev->gfx.me_fw;
  965. header = (const struct common_firmware_header *)info->fw->data;
  966. adev->firmware.fw_size +=
  967. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  968. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  969. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  970. info->fw = adev->gfx.ce_fw;
  971. header = (const struct common_firmware_header *)info->fw->data;
  972. adev->firmware.fw_size +=
  973. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  974. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  975. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  976. info->fw = adev->gfx.rlc_fw;
  977. header = (const struct common_firmware_header *)info->fw->data;
  978. adev->firmware.fw_size +=
  979. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  980. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  981. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  982. info->fw = adev->gfx.mec_fw;
  983. header = (const struct common_firmware_header *)info->fw->data;
  984. adev->firmware.fw_size +=
  985. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  986. /* we need account JT in */
  987. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  988. adev->firmware.fw_size +=
  989. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  990. if (amdgpu_sriov_vf(adev)) {
  991. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  992. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  993. info->fw = adev->gfx.mec_fw;
  994. adev->firmware.fw_size +=
  995. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  996. }
  997. if (adev->gfx.mec2_fw) {
  998. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  999. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1000. info->fw = adev->gfx.mec2_fw;
  1001. header = (const struct common_firmware_header *)info->fw->data;
  1002. adev->firmware.fw_size +=
  1003. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1004. }
  1005. }
  1006. out:
  1007. if (err) {
  1008. dev_err(adev->dev,
  1009. "gfx8: Failed to load firmware \"%s\"\n",
  1010. fw_name);
  1011. release_firmware(adev->gfx.pfp_fw);
  1012. adev->gfx.pfp_fw = NULL;
  1013. release_firmware(adev->gfx.me_fw);
  1014. adev->gfx.me_fw = NULL;
  1015. release_firmware(adev->gfx.ce_fw);
  1016. adev->gfx.ce_fw = NULL;
  1017. release_firmware(adev->gfx.rlc_fw);
  1018. adev->gfx.rlc_fw = NULL;
  1019. release_firmware(adev->gfx.mec_fw);
  1020. adev->gfx.mec_fw = NULL;
  1021. release_firmware(adev->gfx.mec2_fw);
  1022. adev->gfx.mec2_fw = NULL;
  1023. }
  1024. return err;
  1025. }
  1026. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1027. volatile u32 *buffer)
  1028. {
  1029. u32 count = 0, i;
  1030. const struct cs_section_def *sect = NULL;
  1031. const struct cs_extent_def *ext = NULL;
  1032. if (adev->gfx.rlc.cs_data == NULL)
  1033. return;
  1034. if (buffer == NULL)
  1035. return;
  1036. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1037. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1038. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1039. buffer[count++] = cpu_to_le32(0x80000000);
  1040. buffer[count++] = cpu_to_le32(0x80000000);
  1041. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1042. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1043. if (sect->id == SECT_CONTEXT) {
  1044. buffer[count++] =
  1045. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1046. buffer[count++] = cpu_to_le32(ext->reg_index -
  1047. PACKET3_SET_CONTEXT_REG_START);
  1048. for (i = 0; i < ext->reg_count; i++)
  1049. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1050. } else {
  1051. return;
  1052. }
  1053. }
  1054. }
  1055. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1056. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1057. PACKET3_SET_CONTEXT_REG_START);
  1058. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1059. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1060. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1061. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1062. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1063. buffer[count++] = cpu_to_le32(0);
  1064. }
  1065. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1066. {
  1067. const __le32 *fw_data;
  1068. volatile u32 *dst_ptr;
  1069. int me, i, max_me = 4;
  1070. u32 bo_offset = 0;
  1071. u32 table_offset, table_size;
  1072. if (adev->asic_type == CHIP_CARRIZO)
  1073. max_me = 5;
  1074. /* write the cp table buffer */
  1075. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1076. for (me = 0; me < max_me; me++) {
  1077. if (me == 0) {
  1078. const struct gfx_firmware_header_v1_0 *hdr =
  1079. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1080. fw_data = (const __le32 *)
  1081. (adev->gfx.ce_fw->data +
  1082. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1083. table_offset = le32_to_cpu(hdr->jt_offset);
  1084. table_size = le32_to_cpu(hdr->jt_size);
  1085. } else if (me == 1) {
  1086. const struct gfx_firmware_header_v1_0 *hdr =
  1087. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1088. fw_data = (const __le32 *)
  1089. (adev->gfx.pfp_fw->data +
  1090. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1091. table_offset = le32_to_cpu(hdr->jt_offset);
  1092. table_size = le32_to_cpu(hdr->jt_size);
  1093. } else if (me == 2) {
  1094. const struct gfx_firmware_header_v1_0 *hdr =
  1095. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1096. fw_data = (const __le32 *)
  1097. (adev->gfx.me_fw->data +
  1098. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1099. table_offset = le32_to_cpu(hdr->jt_offset);
  1100. table_size = le32_to_cpu(hdr->jt_size);
  1101. } else if (me == 3) {
  1102. const struct gfx_firmware_header_v1_0 *hdr =
  1103. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1104. fw_data = (const __le32 *)
  1105. (adev->gfx.mec_fw->data +
  1106. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1107. table_offset = le32_to_cpu(hdr->jt_offset);
  1108. table_size = le32_to_cpu(hdr->jt_size);
  1109. } else if (me == 4) {
  1110. const struct gfx_firmware_header_v1_0 *hdr =
  1111. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1112. fw_data = (const __le32 *)
  1113. (adev->gfx.mec2_fw->data +
  1114. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1115. table_offset = le32_to_cpu(hdr->jt_offset);
  1116. table_size = le32_to_cpu(hdr->jt_size);
  1117. }
  1118. for (i = 0; i < table_size; i ++) {
  1119. dst_ptr[bo_offset + i] =
  1120. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1121. }
  1122. bo_offset += table_size;
  1123. }
  1124. }
  1125. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1126. {
  1127. int r;
  1128. /* clear state block */
  1129. if (adev->gfx.rlc.clear_state_obj) {
  1130. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1131. if (unlikely(r != 0))
  1132. dev_warn(adev->dev, "(%d) reserve RLC cbs bo failed\n", r);
  1133. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1134. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1135. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1136. adev->gfx.rlc.clear_state_obj = NULL;
  1137. }
  1138. /* jump table block */
  1139. if (adev->gfx.rlc.cp_table_obj) {
  1140. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1141. if (unlikely(r != 0))
  1142. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1143. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1144. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1145. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1146. adev->gfx.rlc.cp_table_obj = NULL;
  1147. }
  1148. }
  1149. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1150. {
  1151. volatile u32 *dst_ptr;
  1152. u32 dws;
  1153. const struct cs_section_def *cs_data;
  1154. int r;
  1155. adev->gfx.rlc.cs_data = vi_cs_data;
  1156. cs_data = adev->gfx.rlc.cs_data;
  1157. if (cs_data) {
  1158. /* clear state block */
  1159. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1160. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1161. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1162. AMDGPU_GEM_DOMAIN_VRAM,
  1163. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1164. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1165. NULL, NULL,
  1166. &adev->gfx.rlc.clear_state_obj);
  1167. if (r) {
  1168. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1169. gfx_v8_0_rlc_fini(adev);
  1170. return r;
  1171. }
  1172. }
  1173. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1174. if (unlikely(r != 0)) {
  1175. gfx_v8_0_rlc_fini(adev);
  1176. return r;
  1177. }
  1178. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1179. &adev->gfx.rlc.clear_state_gpu_addr);
  1180. if (r) {
  1181. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1182. dev_warn(adev->dev, "(%d) pin RLC cbs bo failed\n", r);
  1183. gfx_v8_0_rlc_fini(adev);
  1184. return r;
  1185. }
  1186. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1187. if (r) {
  1188. dev_warn(adev->dev, "(%d) map RLC cbs bo failed\n", r);
  1189. gfx_v8_0_rlc_fini(adev);
  1190. return r;
  1191. }
  1192. /* set up the cs buffer */
  1193. dst_ptr = adev->gfx.rlc.cs_ptr;
  1194. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1195. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1196. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1197. }
  1198. if ((adev->asic_type == CHIP_CARRIZO) ||
  1199. (adev->asic_type == CHIP_STONEY)) {
  1200. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1201. if (adev->gfx.rlc.cp_table_obj == NULL) {
  1202. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  1203. AMDGPU_GEM_DOMAIN_VRAM,
  1204. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1205. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  1206. NULL, NULL,
  1207. &adev->gfx.rlc.cp_table_obj);
  1208. if (r) {
  1209. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1210. return r;
  1211. }
  1212. }
  1213. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1214. if (unlikely(r != 0)) {
  1215. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1216. return r;
  1217. }
  1218. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1219. &adev->gfx.rlc.cp_table_gpu_addr);
  1220. if (r) {
  1221. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1222. dev_warn(adev->dev, "(%d) pin RLC cp table bo failed\n", r);
  1223. return r;
  1224. }
  1225. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  1226. if (r) {
  1227. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  1228. return r;
  1229. }
  1230. cz_init_cp_jump_table(adev);
  1231. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1232. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1233. }
  1234. return 0;
  1235. }
  1236. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1237. {
  1238. int r;
  1239. if (adev->gfx.mec.hpd_eop_obj) {
  1240. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1241. if (unlikely(r != 0))
  1242. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  1243. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  1244. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1245. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  1246. adev->gfx.mec.hpd_eop_obj = NULL;
  1247. }
  1248. }
  1249. #define MEC_HPD_SIZE 2048
  1250. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1251. {
  1252. int r;
  1253. u32 *hpd;
  1254. /*
  1255. * we assign only 1 pipe because all other pipes will
  1256. * be handled by KFD
  1257. */
  1258. adev->gfx.mec.num_mec = 1;
  1259. adev->gfx.mec.num_pipe = 1;
  1260. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  1261. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  1262. r = amdgpu_bo_create(adev,
  1263. adev->gfx.mec.num_queue * MEC_HPD_SIZE,
  1264. PAGE_SIZE, true,
  1265. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  1266. &adev->gfx.mec.hpd_eop_obj);
  1267. if (r) {
  1268. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1269. return r;
  1270. }
  1271. }
  1272. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  1273. if (unlikely(r != 0)) {
  1274. gfx_v8_0_mec_fini(adev);
  1275. return r;
  1276. }
  1277. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  1278. &adev->gfx.mec.hpd_eop_gpu_addr);
  1279. if (r) {
  1280. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  1281. gfx_v8_0_mec_fini(adev);
  1282. return r;
  1283. }
  1284. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  1285. if (r) {
  1286. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  1287. gfx_v8_0_mec_fini(adev);
  1288. return r;
  1289. }
  1290. memset(hpd, 0, adev->gfx.mec.num_queue * MEC_HPD_SIZE);
  1291. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1292. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1293. return 0;
  1294. }
  1295. static const u32 vgpr_init_compute_shader[] =
  1296. {
  1297. 0x7e000209, 0x7e020208,
  1298. 0x7e040207, 0x7e060206,
  1299. 0x7e080205, 0x7e0a0204,
  1300. 0x7e0c0203, 0x7e0e0202,
  1301. 0x7e100201, 0x7e120200,
  1302. 0x7e140209, 0x7e160208,
  1303. 0x7e180207, 0x7e1a0206,
  1304. 0x7e1c0205, 0x7e1e0204,
  1305. 0x7e200203, 0x7e220202,
  1306. 0x7e240201, 0x7e260200,
  1307. 0x7e280209, 0x7e2a0208,
  1308. 0x7e2c0207, 0x7e2e0206,
  1309. 0x7e300205, 0x7e320204,
  1310. 0x7e340203, 0x7e360202,
  1311. 0x7e380201, 0x7e3a0200,
  1312. 0x7e3c0209, 0x7e3e0208,
  1313. 0x7e400207, 0x7e420206,
  1314. 0x7e440205, 0x7e460204,
  1315. 0x7e480203, 0x7e4a0202,
  1316. 0x7e4c0201, 0x7e4e0200,
  1317. 0x7e500209, 0x7e520208,
  1318. 0x7e540207, 0x7e560206,
  1319. 0x7e580205, 0x7e5a0204,
  1320. 0x7e5c0203, 0x7e5e0202,
  1321. 0x7e600201, 0x7e620200,
  1322. 0x7e640209, 0x7e660208,
  1323. 0x7e680207, 0x7e6a0206,
  1324. 0x7e6c0205, 0x7e6e0204,
  1325. 0x7e700203, 0x7e720202,
  1326. 0x7e740201, 0x7e760200,
  1327. 0x7e780209, 0x7e7a0208,
  1328. 0x7e7c0207, 0x7e7e0206,
  1329. 0xbf8a0000, 0xbf810000,
  1330. };
  1331. static const u32 sgpr_init_compute_shader[] =
  1332. {
  1333. 0xbe8a0100, 0xbe8c0102,
  1334. 0xbe8e0104, 0xbe900106,
  1335. 0xbe920108, 0xbe940100,
  1336. 0xbe960102, 0xbe980104,
  1337. 0xbe9a0106, 0xbe9c0108,
  1338. 0xbe9e0100, 0xbea00102,
  1339. 0xbea20104, 0xbea40106,
  1340. 0xbea60108, 0xbea80100,
  1341. 0xbeaa0102, 0xbeac0104,
  1342. 0xbeae0106, 0xbeb00108,
  1343. 0xbeb20100, 0xbeb40102,
  1344. 0xbeb60104, 0xbeb80106,
  1345. 0xbeba0108, 0xbebc0100,
  1346. 0xbebe0102, 0xbec00104,
  1347. 0xbec20106, 0xbec40108,
  1348. 0xbec60100, 0xbec80102,
  1349. 0xbee60004, 0xbee70005,
  1350. 0xbeea0006, 0xbeeb0007,
  1351. 0xbee80008, 0xbee90009,
  1352. 0xbefc0000, 0xbf8a0000,
  1353. 0xbf810000, 0x00000000,
  1354. };
  1355. static const u32 vgpr_init_regs[] =
  1356. {
  1357. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1358. mmCOMPUTE_RESOURCE_LIMITS, 0,
  1359. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1360. mmCOMPUTE_NUM_THREAD_Y, 1,
  1361. mmCOMPUTE_NUM_THREAD_Z, 1,
  1362. mmCOMPUTE_PGM_RSRC2, 20,
  1363. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1364. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1365. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1366. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1367. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1368. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1369. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1370. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1371. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1372. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1373. };
  1374. static const u32 sgpr1_init_regs[] =
  1375. {
  1376. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1377. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1378. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1379. mmCOMPUTE_NUM_THREAD_Y, 1,
  1380. mmCOMPUTE_NUM_THREAD_Z, 1,
  1381. mmCOMPUTE_PGM_RSRC2, 20,
  1382. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1383. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1384. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1385. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1386. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1387. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1388. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1389. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1390. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1391. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1392. };
  1393. static const u32 sgpr2_init_regs[] =
  1394. {
  1395. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1396. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1397. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1398. mmCOMPUTE_NUM_THREAD_Y, 1,
  1399. mmCOMPUTE_NUM_THREAD_Z, 1,
  1400. mmCOMPUTE_PGM_RSRC2, 20,
  1401. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1402. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1403. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1404. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1405. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1406. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1407. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1408. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1409. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1410. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1411. };
  1412. static const u32 sec_ded_counter_registers[] =
  1413. {
  1414. mmCPC_EDC_ATC_CNT,
  1415. mmCPC_EDC_SCRATCH_CNT,
  1416. mmCPC_EDC_UCODE_CNT,
  1417. mmCPF_EDC_ATC_CNT,
  1418. mmCPF_EDC_ROQ_CNT,
  1419. mmCPF_EDC_TAG_CNT,
  1420. mmCPG_EDC_ATC_CNT,
  1421. mmCPG_EDC_DMA_CNT,
  1422. mmCPG_EDC_TAG_CNT,
  1423. mmDC_EDC_CSINVOC_CNT,
  1424. mmDC_EDC_RESTORE_CNT,
  1425. mmDC_EDC_STATE_CNT,
  1426. mmGDS_EDC_CNT,
  1427. mmGDS_EDC_GRBM_CNT,
  1428. mmGDS_EDC_OA_DED,
  1429. mmSPI_EDC_CNT,
  1430. mmSQC_ATC_EDC_GATCL1_CNT,
  1431. mmSQC_EDC_CNT,
  1432. mmSQ_EDC_DED_CNT,
  1433. mmSQ_EDC_INFO,
  1434. mmSQ_EDC_SEC_CNT,
  1435. mmTCC_EDC_CNT,
  1436. mmTCP_ATC_EDC_GATCL1_CNT,
  1437. mmTCP_EDC_CNT,
  1438. mmTD_EDC_CNT
  1439. };
  1440. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1441. {
  1442. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1443. struct amdgpu_ib ib;
  1444. struct dma_fence *f = NULL;
  1445. int r, i;
  1446. u32 tmp;
  1447. unsigned total_size, vgpr_offset, sgpr_offset;
  1448. u64 gpu_addr;
  1449. /* only supported on CZ */
  1450. if (adev->asic_type != CHIP_CARRIZO)
  1451. return 0;
  1452. /* bail if the compute ring is not ready */
  1453. if (!ring->ready)
  1454. return 0;
  1455. tmp = RREG32(mmGB_EDC_MODE);
  1456. WREG32(mmGB_EDC_MODE, 0);
  1457. total_size =
  1458. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1459. total_size +=
  1460. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1461. total_size +=
  1462. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1463. total_size = ALIGN(total_size, 256);
  1464. vgpr_offset = total_size;
  1465. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1466. sgpr_offset = total_size;
  1467. total_size += sizeof(sgpr_init_compute_shader);
  1468. /* allocate an indirect buffer to put the commands in */
  1469. memset(&ib, 0, sizeof(ib));
  1470. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1471. if (r) {
  1472. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1473. return r;
  1474. }
  1475. /* load the compute shaders */
  1476. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1477. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1478. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1479. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1480. /* init the ib length to 0 */
  1481. ib.length_dw = 0;
  1482. /* VGPR */
  1483. /* write the register state for the compute dispatch */
  1484. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1485. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1486. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1487. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1488. }
  1489. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1490. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1491. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1492. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1493. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1494. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1495. /* write dispatch packet */
  1496. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1497. ib.ptr[ib.length_dw++] = 8; /* x */
  1498. ib.ptr[ib.length_dw++] = 1; /* y */
  1499. ib.ptr[ib.length_dw++] = 1; /* z */
  1500. ib.ptr[ib.length_dw++] =
  1501. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1502. /* write CS partial flush packet */
  1503. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1504. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1505. /* SGPR1 */
  1506. /* write the register state for the compute dispatch */
  1507. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1508. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1509. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1510. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1511. }
  1512. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1513. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1514. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1515. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1516. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1517. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1518. /* write dispatch packet */
  1519. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1520. ib.ptr[ib.length_dw++] = 8; /* x */
  1521. ib.ptr[ib.length_dw++] = 1; /* y */
  1522. ib.ptr[ib.length_dw++] = 1; /* z */
  1523. ib.ptr[ib.length_dw++] =
  1524. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1525. /* write CS partial flush packet */
  1526. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1527. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1528. /* SGPR2 */
  1529. /* write the register state for the compute dispatch */
  1530. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1531. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1532. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1533. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1534. }
  1535. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1536. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1537. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1538. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1539. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1540. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1541. /* write dispatch packet */
  1542. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1543. ib.ptr[ib.length_dw++] = 8; /* x */
  1544. ib.ptr[ib.length_dw++] = 1; /* y */
  1545. ib.ptr[ib.length_dw++] = 1; /* z */
  1546. ib.ptr[ib.length_dw++] =
  1547. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1548. /* write CS partial flush packet */
  1549. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1550. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1551. /* shedule the ib on the ring */
  1552. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1553. if (r) {
  1554. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1555. goto fail;
  1556. }
  1557. /* wait for the GPU to finish processing the IB */
  1558. r = dma_fence_wait(f, false);
  1559. if (r) {
  1560. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1561. goto fail;
  1562. }
  1563. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1564. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1565. WREG32(mmGB_EDC_MODE, tmp);
  1566. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1567. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1568. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1569. /* read back registers to clear the counters */
  1570. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1571. RREG32(sec_ded_counter_registers[i]);
  1572. fail:
  1573. amdgpu_ib_free(adev, &ib, NULL);
  1574. dma_fence_put(f);
  1575. return r;
  1576. }
  1577. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1578. {
  1579. u32 gb_addr_config;
  1580. u32 mc_shared_chmap, mc_arb_ramcfg;
  1581. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1582. u32 tmp;
  1583. int ret;
  1584. switch (adev->asic_type) {
  1585. case CHIP_TOPAZ:
  1586. adev->gfx.config.max_shader_engines = 1;
  1587. adev->gfx.config.max_tile_pipes = 2;
  1588. adev->gfx.config.max_cu_per_sh = 6;
  1589. adev->gfx.config.max_sh_per_se = 1;
  1590. adev->gfx.config.max_backends_per_se = 2;
  1591. adev->gfx.config.max_texture_channel_caches = 2;
  1592. adev->gfx.config.max_gprs = 256;
  1593. adev->gfx.config.max_gs_threads = 32;
  1594. adev->gfx.config.max_hw_contexts = 8;
  1595. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1596. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1597. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1598. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1599. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1600. break;
  1601. case CHIP_FIJI:
  1602. adev->gfx.config.max_shader_engines = 4;
  1603. adev->gfx.config.max_tile_pipes = 16;
  1604. adev->gfx.config.max_cu_per_sh = 16;
  1605. adev->gfx.config.max_sh_per_se = 1;
  1606. adev->gfx.config.max_backends_per_se = 4;
  1607. adev->gfx.config.max_texture_channel_caches = 16;
  1608. adev->gfx.config.max_gprs = 256;
  1609. adev->gfx.config.max_gs_threads = 32;
  1610. adev->gfx.config.max_hw_contexts = 8;
  1611. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1612. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1613. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1614. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1615. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1616. break;
  1617. case CHIP_POLARIS11:
  1618. ret = amdgpu_atombios_get_gfx_info(adev);
  1619. if (ret)
  1620. return ret;
  1621. adev->gfx.config.max_gprs = 256;
  1622. adev->gfx.config.max_gs_threads = 32;
  1623. adev->gfx.config.max_hw_contexts = 8;
  1624. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1625. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1626. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1627. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1628. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1629. break;
  1630. case CHIP_POLARIS10:
  1631. ret = amdgpu_atombios_get_gfx_info(adev);
  1632. if (ret)
  1633. return ret;
  1634. adev->gfx.config.max_gprs = 256;
  1635. adev->gfx.config.max_gs_threads = 32;
  1636. adev->gfx.config.max_hw_contexts = 8;
  1637. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1638. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1639. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1640. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1641. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1642. break;
  1643. case CHIP_TONGA:
  1644. adev->gfx.config.max_shader_engines = 4;
  1645. adev->gfx.config.max_tile_pipes = 8;
  1646. adev->gfx.config.max_cu_per_sh = 8;
  1647. adev->gfx.config.max_sh_per_se = 1;
  1648. adev->gfx.config.max_backends_per_se = 2;
  1649. adev->gfx.config.max_texture_channel_caches = 8;
  1650. adev->gfx.config.max_gprs = 256;
  1651. adev->gfx.config.max_gs_threads = 32;
  1652. adev->gfx.config.max_hw_contexts = 8;
  1653. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1654. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1655. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1656. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1657. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1658. break;
  1659. case CHIP_CARRIZO:
  1660. adev->gfx.config.max_shader_engines = 1;
  1661. adev->gfx.config.max_tile_pipes = 2;
  1662. adev->gfx.config.max_sh_per_se = 1;
  1663. adev->gfx.config.max_backends_per_se = 2;
  1664. switch (adev->pdev->revision) {
  1665. case 0xc4:
  1666. case 0x84:
  1667. case 0xc8:
  1668. case 0xcc:
  1669. case 0xe1:
  1670. case 0xe3:
  1671. /* B10 */
  1672. adev->gfx.config.max_cu_per_sh = 8;
  1673. break;
  1674. case 0xc5:
  1675. case 0x81:
  1676. case 0x85:
  1677. case 0xc9:
  1678. case 0xcd:
  1679. case 0xe2:
  1680. case 0xe4:
  1681. /* B8 */
  1682. adev->gfx.config.max_cu_per_sh = 6;
  1683. break;
  1684. case 0xc6:
  1685. case 0xca:
  1686. case 0xce:
  1687. case 0x88:
  1688. /* B6 */
  1689. adev->gfx.config.max_cu_per_sh = 6;
  1690. break;
  1691. case 0xc7:
  1692. case 0x87:
  1693. case 0xcb:
  1694. case 0xe5:
  1695. case 0x89:
  1696. default:
  1697. /* B4 */
  1698. adev->gfx.config.max_cu_per_sh = 4;
  1699. break;
  1700. }
  1701. adev->gfx.config.max_texture_channel_caches = 2;
  1702. adev->gfx.config.max_gprs = 256;
  1703. adev->gfx.config.max_gs_threads = 32;
  1704. adev->gfx.config.max_hw_contexts = 8;
  1705. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1706. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1707. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1708. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1709. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1710. break;
  1711. case CHIP_STONEY:
  1712. adev->gfx.config.max_shader_engines = 1;
  1713. adev->gfx.config.max_tile_pipes = 2;
  1714. adev->gfx.config.max_sh_per_se = 1;
  1715. adev->gfx.config.max_backends_per_se = 1;
  1716. switch (adev->pdev->revision) {
  1717. case 0xc0:
  1718. case 0xc1:
  1719. case 0xc2:
  1720. case 0xc4:
  1721. case 0xc8:
  1722. case 0xc9:
  1723. adev->gfx.config.max_cu_per_sh = 3;
  1724. break;
  1725. case 0xd0:
  1726. case 0xd1:
  1727. case 0xd2:
  1728. default:
  1729. adev->gfx.config.max_cu_per_sh = 2;
  1730. break;
  1731. }
  1732. adev->gfx.config.max_texture_channel_caches = 2;
  1733. adev->gfx.config.max_gprs = 256;
  1734. adev->gfx.config.max_gs_threads = 16;
  1735. adev->gfx.config.max_hw_contexts = 8;
  1736. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1737. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1738. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1739. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1740. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1741. break;
  1742. default:
  1743. adev->gfx.config.max_shader_engines = 2;
  1744. adev->gfx.config.max_tile_pipes = 4;
  1745. adev->gfx.config.max_cu_per_sh = 2;
  1746. adev->gfx.config.max_sh_per_se = 1;
  1747. adev->gfx.config.max_backends_per_se = 2;
  1748. adev->gfx.config.max_texture_channel_caches = 4;
  1749. adev->gfx.config.max_gprs = 256;
  1750. adev->gfx.config.max_gs_threads = 32;
  1751. adev->gfx.config.max_hw_contexts = 8;
  1752. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1753. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1754. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1755. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1756. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1757. break;
  1758. }
  1759. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1760. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1761. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1762. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1763. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1764. if (adev->flags & AMD_IS_APU) {
  1765. /* Get memory bank mapping mode. */
  1766. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1767. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1768. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1769. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1770. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1771. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1772. /* Validate settings in case only one DIMM installed. */
  1773. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1774. dimm00_addr_map = 0;
  1775. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1776. dimm01_addr_map = 0;
  1777. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1778. dimm10_addr_map = 0;
  1779. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1780. dimm11_addr_map = 0;
  1781. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1782. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1783. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1784. adev->gfx.config.mem_row_size_in_kb = 2;
  1785. else
  1786. adev->gfx.config.mem_row_size_in_kb = 1;
  1787. } else {
  1788. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1789. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1790. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1791. adev->gfx.config.mem_row_size_in_kb = 4;
  1792. }
  1793. adev->gfx.config.shader_engine_tile_size = 32;
  1794. adev->gfx.config.num_gpus = 1;
  1795. adev->gfx.config.multi_gpu_tile_size = 64;
  1796. /* fix up row size */
  1797. switch (adev->gfx.config.mem_row_size_in_kb) {
  1798. case 1:
  1799. default:
  1800. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1801. break;
  1802. case 2:
  1803. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1804. break;
  1805. case 4:
  1806. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1807. break;
  1808. }
  1809. adev->gfx.config.gb_addr_config = gb_addr_config;
  1810. return 0;
  1811. }
  1812. static int gfx_v8_0_sw_init(void *handle)
  1813. {
  1814. int i, r;
  1815. struct amdgpu_ring *ring;
  1816. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1817. /* EOP Event */
  1818. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  1819. if (r)
  1820. return r;
  1821. /* Privileged reg */
  1822. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  1823. if (r)
  1824. return r;
  1825. /* Privileged inst */
  1826. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  1827. if (r)
  1828. return r;
  1829. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1830. gfx_v8_0_scratch_init(adev);
  1831. r = gfx_v8_0_init_microcode(adev);
  1832. if (r) {
  1833. DRM_ERROR("Failed to load gfx firmware!\n");
  1834. return r;
  1835. }
  1836. r = gfx_v8_0_rlc_init(adev);
  1837. if (r) {
  1838. DRM_ERROR("Failed to init rlc BOs!\n");
  1839. return r;
  1840. }
  1841. r = gfx_v8_0_mec_init(adev);
  1842. if (r) {
  1843. DRM_ERROR("Failed to init MEC BOs!\n");
  1844. return r;
  1845. }
  1846. /* set up the gfx ring */
  1847. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1848. ring = &adev->gfx.gfx_ring[i];
  1849. ring->ring_obj = NULL;
  1850. sprintf(ring->name, "gfx");
  1851. /* no gfx doorbells on iceland */
  1852. if (adev->asic_type != CHIP_TOPAZ) {
  1853. ring->use_doorbell = true;
  1854. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1855. }
  1856. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1857. AMDGPU_CP_IRQ_GFX_EOP);
  1858. if (r)
  1859. return r;
  1860. }
  1861. /* set up the compute queues */
  1862. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  1863. unsigned irq_type;
  1864. /* max 32 queues per MEC */
  1865. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  1866. DRM_ERROR("Too many (%d) compute rings!\n", i);
  1867. break;
  1868. }
  1869. ring = &adev->gfx.compute_ring[i];
  1870. ring->ring_obj = NULL;
  1871. ring->use_doorbell = true;
  1872. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  1873. ring->me = 1; /* first MEC */
  1874. ring->pipe = i / 8;
  1875. ring->queue = i % 8;
  1876. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1877. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  1878. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1879. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1880. irq_type);
  1881. if (r)
  1882. return r;
  1883. }
  1884. /* reserve GDS, GWS and OA resource for gfx */
  1885. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1886. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1887. &adev->gds.gds_gfx_bo, NULL, NULL);
  1888. if (r)
  1889. return r;
  1890. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1891. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1892. &adev->gds.gws_gfx_bo, NULL, NULL);
  1893. if (r)
  1894. return r;
  1895. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1896. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1897. &adev->gds.oa_gfx_bo, NULL, NULL);
  1898. if (r)
  1899. return r;
  1900. adev->gfx.ce_ram_size = 0x8000;
  1901. r = gfx_v8_0_gpu_early_init(adev);
  1902. if (r)
  1903. return r;
  1904. return 0;
  1905. }
  1906. static int gfx_v8_0_sw_fini(void *handle)
  1907. {
  1908. int i;
  1909. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1910. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1911. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1912. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1913. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1914. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1915. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1916. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1917. gfx_v8_0_mec_fini(adev);
  1918. gfx_v8_0_rlc_fini(adev);
  1919. gfx_v8_0_free_microcode(adev);
  1920. return 0;
  1921. }
  1922. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1923. {
  1924. uint32_t *modearray, *mod2array;
  1925. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1926. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1927. u32 reg_offset;
  1928. modearray = adev->gfx.config.tile_mode_array;
  1929. mod2array = adev->gfx.config.macrotile_mode_array;
  1930. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1931. modearray[reg_offset] = 0;
  1932. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1933. mod2array[reg_offset] = 0;
  1934. switch (adev->asic_type) {
  1935. case CHIP_TOPAZ:
  1936. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1937. PIPE_CONFIG(ADDR_SURF_P2) |
  1938. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1939. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1940. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1941. PIPE_CONFIG(ADDR_SURF_P2) |
  1942. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1943. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1944. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1945. PIPE_CONFIG(ADDR_SURF_P2) |
  1946. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1947. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1948. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1949. PIPE_CONFIG(ADDR_SURF_P2) |
  1950. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1951. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1952. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1953. PIPE_CONFIG(ADDR_SURF_P2) |
  1954. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1955. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1956. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1957. PIPE_CONFIG(ADDR_SURF_P2) |
  1958. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1959. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1960. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1961. PIPE_CONFIG(ADDR_SURF_P2) |
  1962. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1963. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1964. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1965. PIPE_CONFIG(ADDR_SURF_P2));
  1966. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1967. PIPE_CONFIG(ADDR_SURF_P2) |
  1968. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1969. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1970. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1971. PIPE_CONFIG(ADDR_SURF_P2) |
  1972. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1973. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1974. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1975. PIPE_CONFIG(ADDR_SURF_P2) |
  1976. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1977. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1978. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1979. PIPE_CONFIG(ADDR_SURF_P2) |
  1980. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1981. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1982. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1983. PIPE_CONFIG(ADDR_SURF_P2) |
  1984. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1985. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1986. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1987. PIPE_CONFIG(ADDR_SURF_P2) |
  1988. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1989. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1990. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1991. PIPE_CONFIG(ADDR_SURF_P2) |
  1992. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1993. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1994. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1995. PIPE_CONFIG(ADDR_SURF_P2) |
  1996. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1997. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1998. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1999. PIPE_CONFIG(ADDR_SURF_P2) |
  2000. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2001. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2002. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2003. PIPE_CONFIG(ADDR_SURF_P2) |
  2004. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2005. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2006. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2007. PIPE_CONFIG(ADDR_SURF_P2) |
  2008. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2009. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2010. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2011. PIPE_CONFIG(ADDR_SURF_P2) |
  2012. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2013. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2014. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2015. PIPE_CONFIG(ADDR_SURF_P2) |
  2016. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2017. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2018. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2019. PIPE_CONFIG(ADDR_SURF_P2) |
  2020. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2021. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2022. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2023. PIPE_CONFIG(ADDR_SURF_P2) |
  2024. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2025. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2026. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2027. PIPE_CONFIG(ADDR_SURF_P2) |
  2028. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2029. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2030. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2031. PIPE_CONFIG(ADDR_SURF_P2) |
  2032. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2033. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2034. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2035. PIPE_CONFIG(ADDR_SURF_P2) |
  2036. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2037. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2038. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2039. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2040. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2041. NUM_BANKS(ADDR_SURF_8_BANK));
  2042. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2043. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2044. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2045. NUM_BANKS(ADDR_SURF_8_BANK));
  2046. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2047. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2048. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2049. NUM_BANKS(ADDR_SURF_8_BANK));
  2050. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2051. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2052. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2053. NUM_BANKS(ADDR_SURF_8_BANK));
  2054. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2055. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2056. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2057. NUM_BANKS(ADDR_SURF_8_BANK));
  2058. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2059. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2060. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2061. NUM_BANKS(ADDR_SURF_8_BANK));
  2062. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2063. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2064. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2065. NUM_BANKS(ADDR_SURF_8_BANK));
  2066. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2067. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2068. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2069. NUM_BANKS(ADDR_SURF_16_BANK));
  2070. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2071. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2072. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2073. NUM_BANKS(ADDR_SURF_16_BANK));
  2074. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2075. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2076. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2077. NUM_BANKS(ADDR_SURF_16_BANK));
  2078. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2079. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2080. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2081. NUM_BANKS(ADDR_SURF_16_BANK));
  2082. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2083. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2084. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2085. NUM_BANKS(ADDR_SURF_16_BANK));
  2086. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2087. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2088. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2089. NUM_BANKS(ADDR_SURF_16_BANK));
  2090. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2091. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2092. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2093. NUM_BANKS(ADDR_SURF_8_BANK));
  2094. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2095. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2096. reg_offset != 23)
  2097. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2098. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2099. if (reg_offset != 7)
  2100. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2101. break;
  2102. case CHIP_FIJI:
  2103. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2104. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2105. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2106. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2107. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2108. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2109. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2110. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2111. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2112. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2113. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2114. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2115. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2116. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2117. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2118. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2119. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2120. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2121. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2122. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2123. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2124. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2125. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2126. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2127. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2128. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2129. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2130. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2131. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2132. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2133. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2134. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2135. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2136. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2137. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2138. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2139. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2140. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2141. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2142. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2143. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2144. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2145. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2146. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2147. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2148. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2149. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2150. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2151. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2152. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2153. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2154. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2155. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2156. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2157. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2158. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2159. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2160. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2161. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2162. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2163. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2164. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2165. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2166. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2167. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2168. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2169. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2170. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2171. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2172. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2173. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2174. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2175. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2176. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2177. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2178. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2179. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2180. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2181. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2182. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2183. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2184. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2185. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2186. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2187. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2188. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2189. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2190. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2191. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2192. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2193. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2194. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2195. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2196. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2197. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2198. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2199. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2200. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2201. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2202. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2203. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2204. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2205. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2206. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2207. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2208. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2209. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2210. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2211. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2212. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2213. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2214. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2215. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2216. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2217. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2218. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2219. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2220. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2221. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2222. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2223. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2224. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2225. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2226. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2227. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2228. NUM_BANKS(ADDR_SURF_8_BANK));
  2229. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2230. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2231. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2232. NUM_BANKS(ADDR_SURF_8_BANK));
  2233. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2234. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2235. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2236. NUM_BANKS(ADDR_SURF_8_BANK));
  2237. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2238. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2239. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2240. NUM_BANKS(ADDR_SURF_8_BANK));
  2241. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2242. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2243. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2244. NUM_BANKS(ADDR_SURF_8_BANK));
  2245. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2246. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2247. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2248. NUM_BANKS(ADDR_SURF_8_BANK));
  2249. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2250. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2251. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2252. NUM_BANKS(ADDR_SURF_8_BANK));
  2253. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2254. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2255. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2256. NUM_BANKS(ADDR_SURF_8_BANK));
  2257. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2258. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2259. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2260. NUM_BANKS(ADDR_SURF_8_BANK));
  2261. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2262. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2263. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2264. NUM_BANKS(ADDR_SURF_8_BANK));
  2265. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2266. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2267. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2268. NUM_BANKS(ADDR_SURF_8_BANK));
  2269. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2270. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2271. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2272. NUM_BANKS(ADDR_SURF_8_BANK));
  2273. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2274. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2275. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2276. NUM_BANKS(ADDR_SURF_8_BANK));
  2277. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2278. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2279. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2280. NUM_BANKS(ADDR_SURF_4_BANK));
  2281. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2282. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2283. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2284. if (reg_offset != 7)
  2285. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2286. break;
  2287. case CHIP_TONGA:
  2288. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2289. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2290. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2291. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2292. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2293. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2294. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2295. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2296. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2297. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2298. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2299. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2300. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2301. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2302. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2303. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2304. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2305. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2306. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2307. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2308. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2309. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2310. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2311. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2312. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2313. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2314. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2315. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2316. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2317. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2318. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2319. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2320. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2321. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2322. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2323. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2324. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2325. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2326. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2327. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2328. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2329. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2330. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2331. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2332. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2333. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2334. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2335. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2336. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2337. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2338. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2339. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2340. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2341. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2342. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2343. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2344. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2345. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2346. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2347. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2348. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2349. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2350. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2351. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2352. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2353. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2354. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2355. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2356. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2357. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2358. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2359. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2360. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2361. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2362. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2363. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2364. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2365. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2366. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2367. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2368. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2369. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2370. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2371. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2372. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2373. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2374. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2375. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2376. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2377. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2378. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2379. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2380. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2381. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2382. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2383. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2384. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2385. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2386. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2387. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2388. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2389. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2390. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2391. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2392. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2393. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2394. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2395. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2396. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2397. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2398. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2399. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2400. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2401. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2402. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2403. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2404. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2405. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2406. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2407. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2408. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2409. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2410. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2411. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2412. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2413. NUM_BANKS(ADDR_SURF_16_BANK));
  2414. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2415. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2416. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2417. NUM_BANKS(ADDR_SURF_16_BANK));
  2418. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2419. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2420. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2421. NUM_BANKS(ADDR_SURF_16_BANK));
  2422. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2423. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2424. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2425. NUM_BANKS(ADDR_SURF_16_BANK));
  2426. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2427. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2428. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2429. NUM_BANKS(ADDR_SURF_16_BANK));
  2430. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2431. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2432. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2433. NUM_BANKS(ADDR_SURF_16_BANK));
  2434. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2435. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2436. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2437. NUM_BANKS(ADDR_SURF_16_BANK));
  2438. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2439. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2440. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2441. NUM_BANKS(ADDR_SURF_16_BANK));
  2442. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2443. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2444. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2445. NUM_BANKS(ADDR_SURF_16_BANK));
  2446. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2447. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2448. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2449. NUM_BANKS(ADDR_SURF_16_BANK));
  2450. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2451. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2452. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2453. NUM_BANKS(ADDR_SURF_16_BANK));
  2454. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2455. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2456. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2457. NUM_BANKS(ADDR_SURF_8_BANK));
  2458. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2459. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2460. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2461. NUM_BANKS(ADDR_SURF_4_BANK));
  2462. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2463. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2464. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2465. NUM_BANKS(ADDR_SURF_4_BANK));
  2466. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2467. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2468. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2469. if (reg_offset != 7)
  2470. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2471. break;
  2472. case CHIP_POLARIS11:
  2473. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2474. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2475. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2476. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2477. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2478. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2479. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2480. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2481. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2482. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2483. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2484. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2485. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2486. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2487. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2488. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2489. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2490. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2491. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2492. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2493. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2494. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2495. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2496. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2497. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2498. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2499. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2500. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2501. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2502. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2503. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2504. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2505. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2506. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2507. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2508. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2509. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2510. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2511. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2512. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2513. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2514. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2515. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2516. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2517. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2518. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2519. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2520. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2521. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2522. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2523. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2524. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2525. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2526. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2527. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2528. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2529. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2530. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2531. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2532. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2533. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2534. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2535. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2536. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2537. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2538. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2539. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2540. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2541. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2542. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2543. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2544. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2545. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2546. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2547. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2548. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2549. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2550. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2551. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2552. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2553. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2554. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2555. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2556. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2557. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2558. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2559. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2560. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2561. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2562. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2563. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2564. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2565. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2566. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2567. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2568. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2569. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2570. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2571. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2572. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2573. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2574. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2575. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2576. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2577. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2578. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2579. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2580. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2581. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2582. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2583. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2584. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2585. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2586. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2587. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2588. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2589. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2590. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2591. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2592. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2593. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2594. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2595. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2596. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2597. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2598. NUM_BANKS(ADDR_SURF_16_BANK));
  2599. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2600. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2601. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2602. NUM_BANKS(ADDR_SURF_16_BANK));
  2603. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2604. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2605. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2606. NUM_BANKS(ADDR_SURF_16_BANK));
  2607. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2608. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2609. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2610. NUM_BANKS(ADDR_SURF_16_BANK));
  2611. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2612. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2613. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2614. NUM_BANKS(ADDR_SURF_16_BANK));
  2615. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2616. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2617. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2618. NUM_BANKS(ADDR_SURF_16_BANK));
  2619. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2620. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2621. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2622. NUM_BANKS(ADDR_SURF_16_BANK));
  2623. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2624. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2625. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2626. NUM_BANKS(ADDR_SURF_16_BANK));
  2627. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2628. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2629. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2630. NUM_BANKS(ADDR_SURF_16_BANK));
  2631. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2632. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2633. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2634. NUM_BANKS(ADDR_SURF_16_BANK));
  2635. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2636. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2637. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2638. NUM_BANKS(ADDR_SURF_16_BANK));
  2639. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2640. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2641. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2642. NUM_BANKS(ADDR_SURF_16_BANK));
  2643. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2644. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2645. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2646. NUM_BANKS(ADDR_SURF_8_BANK));
  2647. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2648. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2649. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2650. NUM_BANKS(ADDR_SURF_4_BANK));
  2651. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2652. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2653. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2654. if (reg_offset != 7)
  2655. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2656. break;
  2657. case CHIP_POLARIS10:
  2658. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2659. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2660. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2661. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2662. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2663. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2664. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2665. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2666. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2667. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2668. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2669. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2670. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2671. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2672. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2673. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2674. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2675. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2676. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2677. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2678. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2679. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2680. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2681. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2682. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2683. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2684. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2685. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2686. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2687. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2688. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2689. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2690. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2691. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2692. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2693. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2694. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2695. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2696. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2697. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2698. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2699. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2700. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2701. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2702. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2703. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2704. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2705. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2706. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2707. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2708. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2709. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2710. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2711. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2712. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2713. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2714. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2715. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2716. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2717. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2718. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2719. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2720. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2721. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2722. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2723. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2724. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2725. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2726. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2727. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2728. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2729. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2730. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2731. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2732. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2733. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2734. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2735. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2736. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2737. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2738. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2739. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2740. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2741. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2742. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2743. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2744. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2745. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2746. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2747. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2748. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2749. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2750. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2751. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2752. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2753. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2754. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2755. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2756. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2757. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2758. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2759. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2760. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2761. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2762. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2763. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2764. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2765. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2766. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2767. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2768. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2769. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2770. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2771. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2772. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2773. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2774. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2775. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2776. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2777. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2778. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2779. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2780. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2781. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2782. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2783. NUM_BANKS(ADDR_SURF_16_BANK));
  2784. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2785. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2786. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2787. NUM_BANKS(ADDR_SURF_16_BANK));
  2788. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2789. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2790. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2791. NUM_BANKS(ADDR_SURF_16_BANK));
  2792. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2793. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2794. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2795. NUM_BANKS(ADDR_SURF_16_BANK));
  2796. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2797. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2798. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2799. NUM_BANKS(ADDR_SURF_16_BANK));
  2800. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2801. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2802. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2803. NUM_BANKS(ADDR_SURF_16_BANK));
  2804. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2805. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2806. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2807. NUM_BANKS(ADDR_SURF_16_BANK));
  2808. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2809. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2810. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2811. NUM_BANKS(ADDR_SURF_16_BANK));
  2812. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2813. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2814. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2815. NUM_BANKS(ADDR_SURF_16_BANK));
  2816. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2817. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2818. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2819. NUM_BANKS(ADDR_SURF_16_BANK));
  2820. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2821. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2822. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2823. NUM_BANKS(ADDR_SURF_16_BANK));
  2824. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2825. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2826. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2827. NUM_BANKS(ADDR_SURF_8_BANK));
  2828. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2829. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2830. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2831. NUM_BANKS(ADDR_SURF_4_BANK));
  2832. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2833. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2834. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2835. NUM_BANKS(ADDR_SURF_4_BANK));
  2836. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2837. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2838. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2839. if (reg_offset != 7)
  2840. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2841. break;
  2842. case CHIP_STONEY:
  2843. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2844. PIPE_CONFIG(ADDR_SURF_P2) |
  2845. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2846. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2847. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2848. PIPE_CONFIG(ADDR_SURF_P2) |
  2849. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2850. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2851. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2852. PIPE_CONFIG(ADDR_SURF_P2) |
  2853. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2854. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2855. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2856. PIPE_CONFIG(ADDR_SURF_P2) |
  2857. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2858. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2859. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2860. PIPE_CONFIG(ADDR_SURF_P2) |
  2861. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2862. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2863. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2864. PIPE_CONFIG(ADDR_SURF_P2) |
  2865. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2866. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2867. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2868. PIPE_CONFIG(ADDR_SURF_P2) |
  2869. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2870. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2871. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2872. PIPE_CONFIG(ADDR_SURF_P2));
  2873. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2874. PIPE_CONFIG(ADDR_SURF_P2) |
  2875. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2876. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2877. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2878. PIPE_CONFIG(ADDR_SURF_P2) |
  2879. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2880. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2881. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2882. PIPE_CONFIG(ADDR_SURF_P2) |
  2883. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2884. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2885. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2886. PIPE_CONFIG(ADDR_SURF_P2) |
  2887. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2888. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2889. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2890. PIPE_CONFIG(ADDR_SURF_P2) |
  2891. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2892. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2893. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2894. PIPE_CONFIG(ADDR_SURF_P2) |
  2895. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2896. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2897. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2898. PIPE_CONFIG(ADDR_SURF_P2) |
  2899. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2900. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2901. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2902. PIPE_CONFIG(ADDR_SURF_P2) |
  2903. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2904. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2905. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2906. PIPE_CONFIG(ADDR_SURF_P2) |
  2907. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2908. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2909. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2910. PIPE_CONFIG(ADDR_SURF_P2) |
  2911. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2912. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2913. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2914. PIPE_CONFIG(ADDR_SURF_P2) |
  2915. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2916. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2917. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2918. PIPE_CONFIG(ADDR_SURF_P2) |
  2919. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2920. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2921. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2922. PIPE_CONFIG(ADDR_SURF_P2) |
  2923. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2924. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2925. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2926. PIPE_CONFIG(ADDR_SURF_P2) |
  2927. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2928. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2929. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2930. PIPE_CONFIG(ADDR_SURF_P2) |
  2931. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2932. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2933. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2934. PIPE_CONFIG(ADDR_SURF_P2) |
  2935. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2936. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2937. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2938. PIPE_CONFIG(ADDR_SURF_P2) |
  2939. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2940. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2941. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2942. PIPE_CONFIG(ADDR_SURF_P2) |
  2943. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2944. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2945. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2946. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2947. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2948. NUM_BANKS(ADDR_SURF_8_BANK));
  2949. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2950. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2951. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2952. NUM_BANKS(ADDR_SURF_8_BANK));
  2953. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2954. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2955. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2956. NUM_BANKS(ADDR_SURF_8_BANK));
  2957. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2958. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2959. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2960. NUM_BANKS(ADDR_SURF_8_BANK));
  2961. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2962. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2963. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2964. NUM_BANKS(ADDR_SURF_8_BANK));
  2965. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2966. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2967. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2968. NUM_BANKS(ADDR_SURF_8_BANK));
  2969. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2970. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2971. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2972. NUM_BANKS(ADDR_SURF_8_BANK));
  2973. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2974. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2975. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2976. NUM_BANKS(ADDR_SURF_16_BANK));
  2977. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2978. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2979. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2980. NUM_BANKS(ADDR_SURF_16_BANK));
  2981. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2982. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2983. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2984. NUM_BANKS(ADDR_SURF_16_BANK));
  2985. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2986. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2987. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2988. NUM_BANKS(ADDR_SURF_16_BANK));
  2989. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2990. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2991. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2992. NUM_BANKS(ADDR_SURF_16_BANK));
  2993. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2994. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2995. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2996. NUM_BANKS(ADDR_SURF_16_BANK));
  2997. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2998. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2999. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3000. NUM_BANKS(ADDR_SURF_8_BANK));
  3001. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3002. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3003. reg_offset != 23)
  3004. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3005. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3006. if (reg_offset != 7)
  3007. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3008. break;
  3009. default:
  3010. dev_warn(adev->dev,
  3011. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3012. adev->asic_type);
  3013. case CHIP_CARRIZO:
  3014. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3015. PIPE_CONFIG(ADDR_SURF_P2) |
  3016. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3017. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3018. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3019. PIPE_CONFIG(ADDR_SURF_P2) |
  3020. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3021. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3022. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3023. PIPE_CONFIG(ADDR_SURF_P2) |
  3024. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3025. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3026. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3027. PIPE_CONFIG(ADDR_SURF_P2) |
  3028. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3029. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3030. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3031. PIPE_CONFIG(ADDR_SURF_P2) |
  3032. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3033. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3034. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3035. PIPE_CONFIG(ADDR_SURF_P2) |
  3036. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3037. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3038. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3039. PIPE_CONFIG(ADDR_SURF_P2) |
  3040. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3041. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3042. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3043. PIPE_CONFIG(ADDR_SURF_P2));
  3044. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3045. PIPE_CONFIG(ADDR_SURF_P2) |
  3046. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3047. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3048. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3049. PIPE_CONFIG(ADDR_SURF_P2) |
  3050. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3051. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3052. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3053. PIPE_CONFIG(ADDR_SURF_P2) |
  3054. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3055. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3056. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3057. PIPE_CONFIG(ADDR_SURF_P2) |
  3058. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3059. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3060. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3061. PIPE_CONFIG(ADDR_SURF_P2) |
  3062. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3063. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3064. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3065. PIPE_CONFIG(ADDR_SURF_P2) |
  3066. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3067. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3068. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3069. PIPE_CONFIG(ADDR_SURF_P2) |
  3070. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3071. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3072. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3073. PIPE_CONFIG(ADDR_SURF_P2) |
  3074. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3075. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3076. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3077. PIPE_CONFIG(ADDR_SURF_P2) |
  3078. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3079. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3080. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3081. PIPE_CONFIG(ADDR_SURF_P2) |
  3082. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3083. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3084. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3085. PIPE_CONFIG(ADDR_SURF_P2) |
  3086. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3087. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3088. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3089. PIPE_CONFIG(ADDR_SURF_P2) |
  3090. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3092. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3093. PIPE_CONFIG(ADDR_SURF_P2) |
  3094. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3096. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3097. PIPE_CONFIG(ADDR_SURF_P2) |
  3098. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3099. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3100. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3101. PIPE_CONFIG(ADDR_SURF_P2) |
  3102. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3103. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3104. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3105. PIPE_CONFIG(ADDR_SURF_P2) |
  3106. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3107. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3108. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3109. PIPE_CONFIG(ADDR_SURF_P2) |
  3110. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3111. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3112. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3113. PIPE_CONFIG(ADDR_SURF_P2) |
  3114. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3115. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3116. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3117. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3118. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3119. NUM_BANKS(ADDR_SURF_8_BANK));
  3120. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3121. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3122. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3123. NUM_BANKS(ADDR_SURF_8_BANK));
  3124. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3125. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3126. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3127. NUM_BANKS(ADDR_SURF_8_BANK));
  3128. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3129. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3130. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3131. NUM_BANKS(ADDR_SURF_8_BANK));
  3132. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3135. NUM_BANKS(ADDR_SURF_8_BANK));
  3136. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3137. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3138. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3139. NUM_BANKS(ADDR_SURF_8_BANK));
  3140. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3141. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3142. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3143. NUM_BANKS(ADDR_SURF_8_BANK));
  3144. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3145. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3146. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3147. NUM_BANKS(ADDR_SURF_16_BANK));
  3148. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3151. NUM_BANKS(ADDR_SURF_16_BANK));
  3152. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3153. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3154. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3155. NUM_BANKS(ADDR_SURF_16_BANK));
  3156. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3157. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3158. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3159. NUM_BANKS(ADDR_SURF_16_BANK));
  3160. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3163. NUM_BANKS(ADDR_SURF_16_BANK));
  3164. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3165. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3166. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3167. NUM_BANKS(ADDR_SURF_16_BANK));
  3168. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3169. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3170. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3171. NUM_BANKS(ADDR_SURF_8_BANK));
  3172. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3173. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3174. reg_offset != 23)
  3175. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3176. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3177. if (reg_offset != 7)
  3178. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3179. break;
  3180. }
  3181. }
  3182. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3183. u32 se_num, u32 sh_num, u32 instance)
  3184. {
  3185. u32 data;
  3186. if (instance == 0xffffffff)
  3187. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3188. else
  3189. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3190. if (se_num == 0xffffffff)
  3191. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3192. else
  3193. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3194. if (sh_num == 0xffffffff)
  3195. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3196. else
  3197. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3198. WREG32(mmGRBM_GFX_INDEX, data);
  3199. }
  3200. static u32 gfx_v8_0_create_bitmask(u32 bit_width)
  3201. {
  3202. return (u32)((1ULL << bit_width) - 1);
  3203. }
  3204. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3205. {
  3206. u32 data, mask;
  3207. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3208. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3209. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3210. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  3211. adev->gfx.config.max_sh_per_se);
  3212. return (~data) & mask;
  3213. }
  3214. static void
  3215. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3216. {
  3217. switch (adev->asic_type) {
  3218. case CHIP_FIJI:
  3219. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3220. RB_XSEL2(1) | PKR_MAP(2) |
  3221. PKR_XSEL(1) | PKR_YSEL(1) |
  3222. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3223. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3224. SE_PAIR_YSEL(2);
  3225. break;
  3226. case CHIP_TONGA:
  3227. case CHIP_POLARIS10:
  3228. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3229. SE_XSEL(1) | SE_YSEL(1);
  3230. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3231. SE_PAIR_YSEL(2);
  3232. break;
  3233. case CHIP_TOPAZ:
  3234. case CHIP_CARRIZO:
  3235. *rconf |= RB_MAP_PKR0(2);
  3236. *rconf1 |= 0x0;
  3237. break;
  3238. case CHIP_POLARIS11:
  3239. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3240. SE_XSEL(1) | SE_YSEL(1);
  3241. *rconf1 |= 0x0;
  3242. break;
  3243. case CHIP_STONEY:
  3244. *rconf |= 0x0;
  3245. *rconf1 |= 0x0;
  3246. break;
  3247. default:
  3248. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3249. break;
  3250. }
  3251. }
  3252. static void
  3253. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3254. u32 raster_config, u32 raster_config_1,
  3255. unsigned rb_mask, unsigned num_rb)
  3256. {
  3257. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3258. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3259. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3260. unsigned rb_per_se = num_rb / num_se;
  3261. unsigned se_mask[4];
  3262. unsigned se;
  3263. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3264. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3265. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3266. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3267. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3268. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3269. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3270. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3271. (!se_mask[2] && !se_mask[3]))) {
  3272. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3273. if (!se_mask[0] && !se_mask[1]) {
  3274. raster_config_1 |=
  3275. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3276. } else {
  3277. raster_config_1 |=
  3278. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3279. }
  3280. }
  3281. for (se = 0; se < num_se; se++) {
  3282. unsigned raster_config_se = raster_config;
  3283. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3284. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3285. int idx = (se / 2) * 2;
  3286. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3287. raster_config_se &= ~SE_MAP_MASK;
  3288. if (!se_mask[idx]) {
  3289. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3290. } else {
  3291. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3292. }
  3293. }
  3294. pkr0_mask &= rb_mask;
  3295. pkr1_mask &= rb_mask;
  3296. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3297. raster_config_se &= ~PKR_MAP_MASK;
  3298. if (!pkr0_mask) {
  3299. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3300. } else {
  3301. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3302. }
  3303. }
  3304. if (rb_per_se >= 2) {
  3305. unsigned rb0_mask = 1 << (se * rb_per_se);
  3306. unsigned rb1_mask = rb0_mask << 1;
  3307. rb0_mask &= rb_mask;
  3308. rb1_mask &= rb_mask;
  3309. if (!rb0_mask || !rb1_mask) {
  3310. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3311. if (!rb0_mask) {
  3312. raster_config_se |=
  3313. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3314. } else {
  3315. raster_config_se |=
  3316. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3317. }
  3318. }
  3319. if (rb_per_se > 2) {
  3320. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3321. rb1_mask = rb0_mask << 1;
  3322. rb0_mask &= rb_mask;
  3323. rb1_mask &= rb_mask;
  3324. if (!rb0_mask || !rb1_mask) {
  3325. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3326. if (!rb0_mask) {
  3327. raster_config_se |=
  3328. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3329. } else {
  3330. raster_config_se |=
  3331. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3332. }
  3333. }
  3334. }
  3335. }
  3336. /* GRBM_GFX_INDEX has a different offset on VI */
  3337. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3338. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3339. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3340. }
  3341. /* GRBM_GFX_INDEX has a different offset on VI */
  3342. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3343. }
  3344. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3345. {
  3346. int i, j;
  3347. u32 data;
  3348. u32 raster_config = 0, raster_config_1 = 0;
  3349. u32 active_rbs = 0;
  3350. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3351. adev->gfx.config.max_sh_per_se;
  3352. unsigned num_rb_pipes;
  3353. mutex_lock(&adev->grbm_idx_mutex);
  3354. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3355. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3356. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3357. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3358. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3359. rb_bitmap_width_per_sh);
  3360. }
  3361. }
  3362. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3363. adev->gfx.config.backend_enable_mask = active_rbs;
  3364. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3365. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3366. adev->gfx.config.max_shader_engines, 16);
  3367. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3368. if (!adev->gfx.config.backend_enable_mask ||
  3369. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3370. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3371. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3372. } else {
  3373. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3374. adev->gfx.config.backend_enable_mask,
  3375. num_rb_pipes);
  3376. }
  3377. /* cache the values for userspace */
  3378. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3379. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3380. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3381. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3382. RREG32(mmCC_RB_BACKEND_DISABLE);
  3383. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3384. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3385. adev->gfx.config.rb_config[i][j].raster_config =
  3386. RREG32(mmPA_SC_RASTER_CONFIG);
  3387. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3388. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3389. }
  3390. }
  3391. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3392. mutex_unlock(&adev->grbm_idx_mutex);
  3393. }
  3394. /**
  3395. * gfx_v8_0_init_compute_vmid - gart enable
  3396. *
  3397. * @rdev: amdgpu_device pointer
  3398. *
  3399. * Initialize compute vmid sh_mem registers
  3400. *
  3401. */
  3402. #define DEFAULT_SH_MEM_BASES (0x6000)
  3403. #define FIRST_COMPUTE_VMID (8)
  3404. #define LAST_COMPUTE_VMID (16)
  3405. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3406. {
  3407. int i;
  3408. uint32_t sh_mem_config;
  3409. uint32_t sh_mem_bases;
  3410. /*
  3411. * Configure apertures:
  3412. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3413. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3414. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3415. */
  3416. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3417. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3418. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3419. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3420. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3421. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3422. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3423. mutex_lock(&adev->srbm_mutex);
  3424. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3425. vi_srbm_select(adev, 0, 0, 0, i);
  3426. /* CP and shaders */
  3427. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3428. WREG32(mmSH_MEM_APE1_BASE, 1);
  3429. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3430. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3431. }
  3432. vi_srbm_select(adev, 0, 0, 0, 0);
  3433. mutex_unlock(&adev->srbm_mutex);
  3434. }
  3435. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3436. {
  3437. u32 tmp;
  3438. int i;
  3439. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3440. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3441. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3442. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3443. gfx_v8_0_tiling_mode_table_init(adev);
  3444. gfx_v8_0_setup_rb(adev);
  3445. gfx_v8_0_get_cu_info(adev);
  3446. /* XXX SH_MEM regs */
  3447. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3448. mutex_lock(&adev->srbm_mutex);
  3449. for (i = 0; i < 16; i++) {
  3450. vi_srbm_select(adev, 0, 0, 0, i);
  3451. /* CP and shaders */
  3452. if (i == 0) {
  3453. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3454. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3455. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3456. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3457. WREG32(mmSH_MEM_CONFIG, tmp);
  3458. } else {
  3459. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3460. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_NC);
  3461. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3462. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3463. WREG32(mmSH_MEM_CONFIG, tmp);
  3464. }
  3465. WREG32(mmSH_MEM_APE1_BASE, 1);
  3466. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3467. WREG32(mmSH_MEM_BASES, 0);
  3468. }
  3469. vi_srbm_select(adev, 0, 0, 0, 0);
  3470. mutex_unlock(&adev->srbm_mutex);
  3471. gfx_v8_0_init_compute_vmid(adev);
  3472. mutex_lock(&adev->grbm_idx_mutex);
  3473. /*
  3474. * making sure that the following register writes will be broadcasted
  3475. * to all the shaders
  3476. */
  3477. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3478. WREG32(mmPA_SC_FIFO_SIZE,
  3479. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3480. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3481. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3482. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3483. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3484. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3485. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3486. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3487. mutex_unlock(&adev->grbm_idx_mutex);
  3488. }
  3489. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3490. {
  3491. u32 i, j, k;
  3492. u32 mask;
  3493. mutex_lock(&adev->grbm_idx_mutex);
  3494. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3495. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3496. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3497. for (k = 0; k < adev->usec_timeout; k++) {
  3498. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3499. break;
  3500. udelay(1);
  3501. }
  3502. }
  3503. }
  3504. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3505. mutex_unlock(&adev->grbm_idx_mutex);
  3506. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3507. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3508. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3509. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3510. for (k = 0; k < adev->usec_timeout; k++) {
  3511. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3512. break;
  3513. udelay(1);
  3514. }
  3515. }
  3516. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3517. bool enable)
  3518. {
  3519. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3520. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3521. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3522. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3523. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3524. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3525. }
  3526. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3527. {
  3528. /* csib */
  3529. WREG32(mmRLC_CSIB_ADDR_HI,
  3530. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3531. WREG32(mmRLC_CSIB_ADDR_LO,
  3532. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3533. WREG32(mmRLC_CSIB_LENGTH,
  3534. adev->gfx.rlc.clear_state_size);
  3535. }
  3536. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3537. int ind_offset,
  3538. int list_size,
  3539. int *unique_indices,
  3540. int *indices_count,
  3541. int max_indices,
  3542. int *ind_start_offsets,
  3543. int *offset_count,
  3544. int max_offset)
  3545. {
  3546. int indices;
  3547. bool new_entry = true;
  3548. for (; ind_offset < list_size; ind_offset++) {
  3549. if (new_entry) {
  3550. new_entry = false;
  3551. ind_start_offsets[*offset_count] = ind_offset;
  3552. *offset_count = *offset_count + 1;
  3553. BUG_ON(*offset_count >= max_offset);
  3554. }
  3555. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3556. new_entry = true;
  3557. continue;
  3558. }
  3559. ind_offset += 2;
  3560. /* look for the matching indice */
  3561. for (indices = 0;
  3562. indices < *indices_count;
  3563. indices++) {
  3564. if (unique_indices[indices] ==
  3565. register_list_format[ind_offset])
  3566. break;
  3567. }
  3568. if (indices >= *indices_count) {
  3569. unique_indices[*indices_count] =
  3570. register_list_format[ind_offset];
  3571. indices = *indices_count;
  3572. *indices_count = *indices_count + 1;
  3573. BUG_ON(*indices_count >= max_indices);
  3574. }
  3575. register_list_format[ind_offset] = indices;
  3576. }
  3577. }
  3578. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3579. {
  3580. int i, temp, data;
  3581. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3582. int indices_count = 0;
  3583. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3584. int offset_count = 0;
  3585. int list_size;
  3586. unsigned int *register_list_format =
  3587. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3588. if (!register_list_format)
  3589. return -ENOMEM;
  3590. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3591. adev->gfx.rlc.reg_list_format_size_bytes);
  3592. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3593. RLC_FormatDirectRegListLength,
  3594. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3595. unique_indices,
  3596. &indices_count,
  3597. sizeof(unique_indices) / sizeof(int),
  3598. indirect_start_offsets,
  3599. &offset_count,
  3600. sizeof(indirect_start_offsets)/sizeof(int));
  3601. /* save and restore list */
  3602. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3603. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3604. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3605. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3606. /* indirect list */
  3607. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3608. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3609. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3610. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3611. list_size = list_size >> 1;
  3612. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3613. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3614. /* starting offsets starts */
  3615. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3616. adev->gfx.rlc.starting_offsets_start);
  3617. for (i = 0; i < sizeof(indirect_start_offsets)/sizeof(int); i++)
  3618. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3619. indirect_start_offsets[i]);
  3620. /* unique indices */
  3621. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3622. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3623. for (i = 0; i < sizeof(unique_indices) / sizeof(int); i++) {
  3624. amdgpu_mm_wreg(adev, temp + i, unique_indices[i] & 0x3FFFF, false);
  3625. amdgpu_mm_wreg(adev, data + i, unique_indices[i] >> 20, false);
  3626. }
  3627. kfree(register_list_format);
  3628. return 0;
  3629. }
  3630. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3631. {
  3632. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3633. }
  3634. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3635. {
  3636. uint32_t data;
  3637. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3638. AMD_PG_SUPPORT_GFX_SMG |
  3639. AMD_PG_SUPPORT_GFX_DMG)) {
  3640. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3641. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3642. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3643. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3644. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3645. WREG32(mmRLC_PG_DELAY, data);
  3646. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3647. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3648. }
  3649. }
  3650. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3651. bool enable)
  3652. {
  3653. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3654. }
  3655. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3656. bool enable)
  3657. {
  3658. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3659. }
  3660. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3661. {
  3662. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 1 : 0);
  3663. }
  3664. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3665. {
  3666. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  3667. AMD_PG_SUPPORT_GFX_SMG |
  3668. AMD_PG_SUPPORT_GFX_DMG |
  3669. AMD_PG_SUPPORT_CP |
  3670. AMD_PG_SUPPORT_GDS |
  3671. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  3672. gfx_v8_0_init_csb(adev);
  3673. gfx_v8_0_init_save_restore_list(adev);
  3674. gfx_v8_0_enable_save_restore_machine(adev);
  3675. if ((adev->asic_type == CHIP_CARRIZO) ||
  3676. (adev->asic_type == CHIP_STONEY)) {
  3677. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3678. gfx_v8_0_init_power_gating(adev);
  3679. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3680. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  3681. cz_enable_sck_slow_down_on_power_up(adev, true);
  3682. cz_enable_sck_slow_down_on_power_down(adev, true);
  3683. } else {
  3684. cz_enable_sck_slow_down_on_power_up(adev, false);
  3685. cz_enable_sck_slow_down_on_power_down(adev, false);
  3686. }
  3687. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  3688. cz_enable_cp_power_gating(adev, true);
  3689. else
  3690. cz_enable_cp_power_gating(adev, false);
  3691. } else if (adev->asic_type == CHIP_POLARIS11) {
  3692. gfx_v8_0_init_power_gating(adev);
  3693. }
  3694. }
  3695. }
  3696. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3697. {
  3698. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3699. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3700. gfx_v8_0_wait_for_rlc_serdes(adev);
  3701. }
  3702. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3703. {
  3704. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3705. udelay(50);
  3706. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3707. udelay(50);
  3708. }
  3709. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3710. {
  3711. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3712. /* carrizo do enable cp interrupt after cp inited */
  3713. if (!(adev->flags & AMD_IS_APU))
  3714. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3715. udelay(50);
  3716. }
  3717. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3718. {
  3719. const struct rlc_firmware_header_v2_0 *hdr;
  3720. const __le32 *fw_data;
  3721. unsigned i, fw_size;
  3722. if (!adev->gfx.rlc_fw)
  3723. return -EINVAL;
  3724. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3725. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3726. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3727. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3728. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3729. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3730. for (i = 0; i < fw_size; i++)
  3731. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3732. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3733. return 0;
  3734. }
  3735. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3736. {
  3737. int r;
  3738. u32 tmp;
  3739. gfx_v8_0_rlc_stop(adev);
  3740. /* disable CG */
  3741. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3742. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3743. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3744. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3745. if (adev->asic_type == CHIP_POLARIS11 ||
  3746. adev->asic_type == CHIP_POLARIS10) {
  3747. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3748. tmp &= ~0x3;
  3749. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3750. }
  3751. /* disable PG */
  3752. WREG32(mmRLC_PG_CNTL, 0);
  3753. gfx_v8_0_rlc_reset(adev);
  3754. gfx_v8_0_init_pg(adev);
  3755. if (!adev->pp_enabled) {
  3756. if (!adev->firmware.smu_load) {
  3757. /* legacy rlc firmware loading */
  3758. r = gfx_v8_0_rlc_load_microcode(adev);
  3759. if (r)
  3760. return r;
  3761. } else {
  3762. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  3763. AMDGPU_UCODE_ID_RLC_G);
  3764. if (r)
  3765. return -EINVAL;
  3766. }
  3767. }
  3768. gfx_v8_0_rlc_start(adev);
  3769. return 0;
  3770. }
  3771. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3772. {
  3773. int i;
  3774. u32 tmp = RREG32(mmCP_ME_CNTL);
  3775. if (enable) {
  3776. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3777. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3778. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3779. } else {
  3780. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3781. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3782. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3783. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3784. adev->gfx.gfx_ring[i].ready = false;
  3785. }
  3786. WREG32(mmCP_ME_CNTL, tmp);
  3787. udelay(50);
  3788. }
  3789. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3790. {
  3791. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3792. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3793. const struct gfx_firmware_header_v1_0 *me_hdr;
  3794. const __le32 *fw_data;
  3795. unsigned i, fw_size;
  3796. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3797. return -EINVAL;
  3798. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3799. adev->gfx.pfp_fw->data;
  3800. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3801. adev->gfx.ce_fw->data;
  3802. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3803. adev->gfx.me_fw->data;
  3804. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3805. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3806. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3807. gfx_v8_0_cp_gfx_enable(adev, false);
  3808. /* PFP */
  3809. fw_data = (const __le32 *)
  3810. (adev->gfx.pfp_fw->data +
  3811. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3812. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3813. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3814. for (i = 0; i < fw_size; i++)
  3815. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3816. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3817. /* CE */
  3818. fw_data = (const __le32 *)
  3819. (adev->gfx.ce_fw->data +
  3820. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3821. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3822. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3823. for (i = 0; i < fw_size; i++)
  3824. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3825. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3826. /* ME */
  3827. fw_data = (const __le32 *)
  3828. (adev->gfx.me_fw->data +
  3829. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3830. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3831. WREG32(mmCP_ME_RAM_WADDR, 0);
  3832. for (i = 0; i < fw_size; i++)
  3833. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3834. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3835. return 0;
  3836. }
  3837. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3838. {
  3839. u32 count = 0;
  3840. const struct cs_section_def *sect = NULL;
  3841. const struct cs_extent_def *ext = NULL;
  3842. /* begin clear state */
  3843. count += 2;
  3844. /* context control state */
  3845. count += 3;
  3846. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3847. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3848. if (sect->id == SECT_CONTEXT)
  3849. count += 2 + ext->reg_count;
  3850. else
  3851. return 0;
  3852. }
  3853. }
  3854. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3855. count += 4;
  3856. /* end clear state */
  3857. count += 2;
  3858. /* clear state */
  3859. count += 2;
  3860. return count;
  3861. }
  3862. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3863. {
  3864. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3865. const struct cs_section_def *sect = NULL;
  3866. const struct cs_extent_def *ext = NULL;
  3867. int r, i;
  3868. /* init the CP */
  3869. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3870. WREG32(mmCP_ENDIAN_SWAP, 0);
  3871. WREG32(mmCP_DEVICE_ID, 1);
  3872. gfx_v8_0_cp_gfx_enable(adev, true);
  3873. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3874. if (r) {
  3875. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3876. return r;
  3877. }
  3878. /* clear state buffer */
  3879. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3880. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3881. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3882. amdgpu_ring_write(ring, 0x80000000);
  3883. amdgpu_ring_write(ring, 0x80000000);
  3884. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3885. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3886. if (sect->id == SECT_CONTEXT) {
  3887. amdgpu_ring_write(ring,
  3888. PACKET3(PACKET3_SET_CONTEXT_REG,
  3889. ext->reg_count));
  3890. amdgpu_ring_write(ring,
  3891. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3892. for (i = 0; i < ext->reg_count; i++)
  3893. amdgpu_ring_write(ring, ext->extent[i]);
  3894. }
  3895. }
  3896. }
  3897. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3898. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3899. switch (adev->asic_type) {
  3900. case CHIP_TONGA:
  3901. case CHIP_POLARIS10:
  3902. amdgpu_ring_write(ring, 0x16000012);
  3903. amdgpu_ring_write(ring, 0x0000002A);
  3904. break;
  3905. case CHIP_POLARIS11:
  3906. amdgpu_ring_write(ring, 0x16000012);
  3907. amdgpu_ring_write(ring, 0x00000000);
  3908. break;
  3909. case CHIP_FIJI:
  3910. amdgpu_ring_write(ring, 0x3a00161a);
  3911. amdgpu_ring_write(ring, 0x0000002e);
  3912. break;
  3913. case CHIP_CARRIZO:
  3914. amdgpu_ring_write(ring, 0x00000002);
  3915. amdgpu_ring_write(ring, 0x00000000);
  3916. break;
  3917. case CHIP_TOPAZ:
  3918. amdgpu_ring_write(ring, adev->gfx.config.num_rbs == 1 ?
  3919. 0x00000000 : 0x00000002);
  3920. amdgpu_ring_write(ring, 0x00000000);
  3921. break;
  3922. case CHIP_STONEY:
  3923. amdgpu_ring_write(ring, 0x00000000);
  3924. amdgpu_ring_write(ring, 0x00000000);
  3925. break;
  3926. default:
  3927. BUG();
  3928. }
  3929. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3930. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3931. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3932. amdgpu_ring_write(ring, 0);
  3933. /* init the CE partitions */
  3934. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3935. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3936. amdgpu_ring_write(ring, 0x8000);
  3937. amdgpu_ring_write(ring, 0x8000);
  3938. amdgpu_ring_commit(ring);
  3939. return 0;
  3940. }
  3941. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3942. {
  3943. struct amdgpu_ring *ring;
  3944. u32 tmp;
  3945. u32 rb_bufsz;
  3946. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  3947. int r;
  3948. /* Set the write pointer delay */
  3949. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3950. /* set the RB to use vmid 0 */
  3951. WREG32(mmCP_RB_VMID, 0);
  3952. /* Set ring buffer size */
  3953. ring = &adev->gfx.gfx_ring[0];
  3954. rb_bufsz = order_base_2(ring->ring_size / 8);
  3955. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3956. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3957. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3958. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3959. #ifdef __BIG_ENDIAN
  3960. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3961. #endif
  3962. WREG32(mmCP_RB0_CNTL, tmp);
  3963. /* Initialize the ring buffer's read and write pointers */
  3964. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3965. ring->wptr = 0;
  3966. WREG32(mmCP_RB0_WPTR, ring->wptr);
  3967. /* set the wb address wether it's enabled or not */
  3968. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3969. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3970. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3971. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3972. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  3973. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  3974. mdelay(1);
  3975. WREG32(mmCP_RB0_CNTL, tmp);
  3976. rb_addr = ring->gpu_addr >> 8;
  3977. WREG32(mmCP_RB0_BASE, rb_addr);
  3978. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  3979. /* no gfx doorbells on iceland */
  3980. if (adev->asic_type != CHIP_TOPAZ) {
  3981. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3982. if (ring->use_doorbell) {
  3983. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3984. DOORBELL_OFFSET, ring->doorbell_index);
  3985. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3986. DOORBELL_HIT, 0);
  3987. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3988. DOORBELL_EN, 1);
  3989. } else {
  3990. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3991. DOORBELL_EN, 0);
  3992. }
  3993. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3994. if (adev->asic_type == CHIP_TONGA) {
  3995. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3996. DOORBELL_RANGE_LOWER,
  3997. AMDGPU_DOORBELL_GFX_RING0);
  3998. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3999. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  4000. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  4001. }
  4002. }
  4003. /* start the ring */
  4004. gfx_v8_0_cp_gfx_start(adev);
  4005. ring->ready = true;
  4006. r = amdgpu_ring_test_ring(ring);
  4007. if (r)
  4008. ring->ready = false;
  4009. return r;
  4010. }
  4011. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4012. {
  4013. int i;
  4014. if (enable) {
  4015. WREG32(mmCP_MEC_CNTL, 0);
  4016. } else {
  4017. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4018. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4019. adev->gfx.compute_ring[i].ready = false;
  4020. }
  4021. udelay(50);
  4022. }
  4023. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4024. {
  4025. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4026. const __le32 *fw_data;
  4027. unsigned i, fw_size;
  4028. if (!adev->gfx.mec_fw)
  4029. return -EINVAL;
  4030. gfx_v8_0_cp_compute_enable(adev, false);
  4031. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4032. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4033. fw_data = (const __le32 *)
  4034. (adev->gfx.mec_fw->data +
  4035. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4036. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4037. /* MEC1 */
  4038. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4039. for (i = 0; i < fw_size; i++)
  4040. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4041. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4042. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4043. if (adev->gfx.mec2_fw) {
  4044. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4045. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4046. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4047. fw_data = (const __le32 *)
  4048. (adev->gfx.mec2_fw->data +
  4049. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4050. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4051. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4052. for (i = 0; i < fw_size; i++)
  4053. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4054. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4055. }
  4056. return 0;
  4057. }
  4058. static void gfx_v8_0_cp_compute_fini(struct amdgpu_device *adev)
  4059. {
  4060. int i, r;
  4061. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4062. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4063. if (ring->mqd_obj) {
  4064. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4065. if (unlikely(r != 0))
  4066. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  4067. amdgpu_bo_unpin(ring->mqd_obj);
  4068. amdgpu_bo_unreserve(ring->mqd_obj);
  4069. amdgpu_bo_unref(&ring->mqd_obj);
  4070. ring->mqd_obj = NULL;
  4071. }
  4072. }
  4073. }
  4074. static int gfx_v8_0_cp_compute_resume(struct amdgpu_device *adev)
  4075. {
  4076. int r, i, j;
  4077. u32 tmp;
  4078. bool use_doorbell = true;
  4079. u64 hqd_gpu_addr;
  4080. u64 mqd_gpu_addr;
  4081. u64 eop_gpu_addr;
  4082. u64 wb_gpu_addr;
  4083. u32 *buf;
  4084. struct vi_mqd *mqd;
  4085. /* init the queues. */
  4086. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4087. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4088. if (ring->mqd_obj == NULL) {
  4089. r = amdgpu_bo_create(adev,
  4090. sizeof(struct vi_mqd),
  4091. PAGE_SIZE, true,
  4092. AMDGPU_GEM_DOMAIN_GTT, 0, NULL,
  4093. NULL, &ring->mqd_obj);
  4094. if (r) {
  4095. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  4096. return r;
  4097. }
  4098. }
  4099. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4100. if (unlikely(r != 0)) {
  4101. gfx_v8_0_cp_compute_fini(adev);
  4102. return r;
  4103. }
  4104. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  4105. &mqd_gpu_addr);
  4106. if (r) {
  4107. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  4108. gfx_v8_0_cp_compute_fini(adev);
  4109. return r;
  4110. }
  4111. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  4112. if (r) {
  4113. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  4114. gfx_v8_0_cp_compute_fini(adev);
  4115. return r;
  4116. }
  4117. /* init the mqd struct */
  4118. memset(buf, 0, sizeof(struct vi_mqd));
  4119. mqd = (struct vi_mqd *)buf;
  4120. mqd->header = 0xC0310800;
  4121. mqd->compute_pipelinestat_enable = 0x00000001;
  4122. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4123. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4124. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4125. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4126. mqd->compute_misc_reserved = 0x00000003;
  4127. mutex_lock(&adev->srbm_mutex);
  4128. vi_srbm_select(adev, ring->me,
  4129. ring->pipe,
  4130. ring->queue, 0);
  4131. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE);
  4132. eop_gpu_addr >>= 8;
  4133. /* write the EOP addr */
  4134. WREG32(mmCP_HQD_EOP_BASE_ADDR, eop_gpu_addr);
  4135. WREG32(mmCP_HQD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr));
  4136. /* set the VMID assigned */
  4137. WREG32(mmCP_HQD_VMID, 0);
  4138. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4139. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4140. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4141. (order_base_2(MEC_HPD_SIZE / 4) - 1));
  4142. WREG32(mmCP_HQD_EOP_CONTROL, tmp);
  4143. /* disable wptr polling */
  4144. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  4145. tmp = REG_SET_FIELD(tmp, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4146. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  4147. mqd->cp_hqd_eop_base_addr_lo =
  4148. RREG32(mmCP_HQD_EOP_BASE_ADDR);
  4149. mqd->cp_hqd_eop_base_addr_hi =
  4150. RREG32(mmCP_HQD_EOP_BASE_ADDR_HI);
  4151. /* enable doorbell? */
  4152. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4153. if (use_doorbell) {
  4154. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4155. } else {
  4156. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4157. }
  4158. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL, tmp);
  4159. mqd->cp_hqd_pq_doorbell_control = tmp;
  4160. /* disable the queue if it's active */
  4161. mqd->cp_hqd_dequeue_request = 0;
  4162. mqd->cp_hqd_pq_rptr = 0;
  4163. mqd->cp_hqd_pq_wptr= 0;
  4164. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  4165. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  4166. for (j = 0; j < adev->usec_timeout; j++) {
  4167. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  4168. break;
  4169. udelay(1);
  4170. }
  4171. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->cp_hqd_dequeue_request);
  4172. WREG32(mmCP_HQD_PQ_RPTR, mqd->cp_hqd_pq_rptr);
  4173. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4174. }
  4175. /* set the pointer to the MQD */
  4176. mqd->cp_mqd_base_addr_lo = mqd_gpu_addr & 0xfffffffc;
  4177. mqd->cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  4178. WREG32(mmCP_MQD_BASE_ADDR, mqd->cp_mqd_base_addr_lo);
  4179. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->cp_mqd_base_addr_hi);
  4180. /* set MQD vmid to 0 */
  4181. tmp = RREG32(mmCP_MQD_CONTROL);
  4182. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4183. WREG32(mmCP_MQD_CONTROL, tmp);
  4184. mqd->cp_mqd_control = tmp;
  4185. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4186. hqd_gpu_addr = ring->gpu_addr >> 8;
  4187. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4188. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4189. WREG32(mmCP_HQD_PQ_BASE, mqd->cp_hqd_pq_base_lo);
  4190. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->cp_hqd_pq_base_hi);
  4191. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4192. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4193. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4194. (order_base_2(ring->ring_size / 4) - 1));
  4195. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4196. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4197. #ifdef __BIG_ENDIAN
  4198. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4199. #endif
  4200. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4201. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4202. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4203. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4204. WREG32(mmCP_HQD_PQ_CONTROL, tmp);
  4205. mqd->cp_hqd_pq_control = tmp;
  4206. /* set the wb address wether it's enabled or not */
  4207. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4208. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4209. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4210. upper_32_bits(wb_gpu_addr) & 0xffff;
  4211. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  4212. mqd->cp_hqd_pq_rptr_report_addr_lo);
  4213. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  4214. mqd->cp_hqd_pq_rptr_report_addr_hi);
  4215. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4216. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4217. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4218. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4219. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->cp_hqd_pq_wptr_poll_addr_lo);
  4220. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  4221. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  4222. /* enable the doorbell if requested */
  4223. if (use_doorbell) {
  4224. if ((adev->asic_type == CHIP_CARRIZO) ||
  4225. (adev->asic_type == CHIP_FIJI) ||
  4226. (adev->asic_type == CHIP_STONEY) ||
  4227. (adev->asic_type == CHIP_POLARIS11) ||
  4228. (adev->asic_type == CHIP_POLARIS10)) {
  4229. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER,
  4230. AMDGPU_DOORBELL_KIQ << 2);
  4231. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER,
  4232. AMDGPU_DOORBELL_MEC_RING7 << 2);
  4233. }
  4234. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4235. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4236. DOORBELL_OFFSET, ring->doorbell_index);
  4237. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_EN, 1);
  4238. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_SOURCE, 0);
  4239. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL, DOORBELL_HIT, 0);
  4240. mqd->cp_hqd_pq_doorbell_control = tmp;
  4241. } else {
  4242. mqd->cp_hqd_pq_doorbell_control = 0;
  4243. }
  4244. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  4245. mqd->cp_hqd_pq_doorbell_control);
  4246. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4247. ring->wptr = 0;
  4248. mqd->cp_hqd_pq_wptr = ring->wptr;
  4249. WREG32(mmCP_HQD_PQ_WPTR, mqd->cp_hqd_pq_wptr);
  4250. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4251. /* set the vmid for the queue */
  4252. mqd->cp_hqd_vmid = 0;
  4253. WREG32(mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  4254. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4255. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4256. WREG32(mmCP_HQD_PERSISTENT_STATE, tmp);
  4257. mqd->cp_hqd_persistent_state = tmp;
  4258. if (adev->asic_type == CHIP_STONEY ||
  4259. adev->asic_type == CHIP_POLARIS11 ||
  4260. adev->asic_type == CHIP_POLARIS10) {
  4261. tmp = RREG32(mmCP_ME1_PIPE3_INT_CNTL);
  4262. tmp = REG_SET_FIELD(tmp, CP_ME1_PIPE3_INT_CNTL, GENERIC2_INT_ENABLE, 1);
  4263. WREG32(mmCP_ME1_PIPE3_INT_CNTL, tmp);
  4264. }
  4265. /* activate the queue */
  4266. mqd->cp_hqd_active = 1;
  4267. WREG32(mmCP_HQD_ACTIVE, mqd->cp_hqd_active);
  4268. vi_srbm_select(adev, 0, 0, 0, 0);
  4269. mutex_unlock(&adev->srbm_mutex);
  4270. amdgpu_bo_kunmap(ring->mqd_obj);
  4271. amdgpu_bo_unreserve(ring->mqd_obj);
  4272. }
  4273. if (use_doorbell) {
  4274. tmp = RREG32(mmCP_PQ_STATUS);
  4275. tmp = REG_SET_FIELD(tmp, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4276. WREG32(mmCP_PQ_STATUS, tmp);
  4277. }
  4278. gfx_v8_0_cp_compute_enable(adev, true);
  4279. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4280. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4281. ring->ready = true;
  4282. r = amdgpu_ring_test_ring(ring);
  4283. if (r)
  4284. ring->ready = false;
  4285. }
  4286. return 0;
  4287. }
  4288. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4289. {
  4290. int r;
  4291. if (!(adev->flags & AMD_IS_APU))
  4292. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4293. if (!adev->pp_enabled) {
  4294. if (!adev->firmware.smu_load) {
  4295. /* legacy firmware loading */
  4296. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4297. if (r)
  4298. return r;
  4299. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4300. if (r)
  4301. return r;
  4302. } else {
  4303. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4304. AMDGPU_UCODE_ID_CP_CE);
  4305. if (r)
  4306. return -EINVAL;
  4307. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4308. AMDGPU_UCODE_ID_CP_PFP);
  4309. if (r)
  4310. return -EINVAL;
  4311. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4312. AMDGPU_UCODE_ID_CP_ME);
  4313. if (r)
  4314. return -EINVAL;
  4315. if (adev->asic_type == CHIP_TOPAZ) {
  4316. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4317. if (r)
  4318. return r;
  4319. } else {
  4320. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  4321. AMDGPU_UCODE_ID_CP_MEC1);
  4322. if (r)
  4323. return -EINVAL;
  4324. }
  4325. }
  4326. }
  4327. r = gfx_v8_0_cp_gfx_resume(adev);
  4328. if (r)
  4329. return r;
  4330. r = gfx_v8_0_cp_compute_resume(adev);
  4331. if (r)
  4332. return r;
  4333. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4334. return 0;
  4335. }
  4336. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4337. {
  4338. gfx_v8_0_cp_gfx_enable(adev, enable);
  4339. gfx_v8_0_cp_compute_enable(adev, enable);
  4340. }
  4341. static int gfx_v8_0_hw_init(void *handle)
  4342. {
  4343. int r;
  4344. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4345. gfx_v8_0_init_golden_registers(adev);
  4346. gfx_v8_0_gpu_init(adev);
  4347. r = gfx_v8_0_rlc_resume(adev);
  4348. if (r)
  4349. return r;
  4350. r = gfx_v8_0_cp_resume(adev);
  4351. return r;
  4352. }
  4353. static int gfx_v8_0_hw_fini(void *handle)
  4354. {
  4355. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4356. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4357. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4358. if (amdgpu_sriov_vf(adev)) {
  4359. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4360. return 0;
  4361. }
  4362. gfx_v8_0_cp_enable(adev, false);
  4363. gfx_v8_0_rlc_stop(adev);
  4364. gfx_v8_0_cp_compute_fini(adev);
  4365. amdgpu_set_powergating_state(adev,
  4366. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_UNGATE);
  4367. return 0;
  4368. }
  4369. static int gfx_v8_0_suspend(void *handle)
  4370. {
  4371. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4372. return gfx_v8_0_hw_fini(adev);
  4373. }
  4374. static int gfx_v8_0_resume(void *handle)
  4375. {
  4376. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4377. return gfx_v8_0_hw_init(adev);
  4378. }
  4379. static bool gfx_v8_0_is_idle(void *handle)
  4380. {
  4381. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4382. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4383. return false;
  4384. else
  4385. return true;
  4386. }
  4387. static int gfx_v8_0_wait_for_idle(void *handle)
  4388. {
  4389. unsigned i;
  4390. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4391. for (i = 0; i < adev->usec_timeout; i++) {
  4392. if (gfx_v8_0_is_idle(handle))
  4393. return 0;
  4394. udelay(1);
  4395. }
  4396. return -ETIMEDOUT;
  4397. }
  4398. static bool gfx_v8_0_check_soft_reset(void *handle)
  4399. {
  4400. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4401. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4402. u32 tmp;
  4403. /* GRBM_STATUS */
  4404. tmp = RREG32(mmGRBM_STATUS);
  4405. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4406. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4407. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4408. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4409. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4410. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4411. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4412. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4413. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4414. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4415. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4416. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4417. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4418. }
  4419. /* GRBM_STATUS2 */
  4420. tmp = RREG32(mmGRBM_STATUS2);
  4421. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4422. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4423. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4424. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4425. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4426. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4427. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4428. SOFT_RESET_CPF, 1);
  4429. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4430. SOFT_RESET_CPC, 1);
  4431. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4432. SOFT_RESET_CPG, 1);
  4433. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4434. SOFT_RESET_GRBM, 1);
  4435. }
  4436. /* SRBM_STATUS */
  4437. tmp = RREG32(mmSRBM_STATUS);
  4438. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4439. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4440. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4441. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4442. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4443. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4444. if (grbm_soft_reset || srbm_soft_reset) {
  4445. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4446. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4447. return true;
  4448. } else {
  4449. adev->gfx.grbm_soft_reset = 0;
  4450. adev->gfx.srbm_soft_reset = 0;
  4451. return false;
  4452. }
  4453. }
  4454. static void gfx_v8_0_inactive_hqd(struct amdgpu_device *adev,
  4455. struct amdgpu_ring *ring)
  4456. {
  4457. int i;
  4458. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4459. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4460. u32 tmp;
  4461. tmp = RREG32(mmCP_HQD_DEQUEUE_REQUEST);
  4462. tmp = REG_SET_FIELD(tmp, CP_HQD_DEQUEUE_REQUEST,
  4463. DEQUEUE_REQ, 2);
  4464. WREG32(mmCP_HQD_DEQUEUE_REQUEST, tmp);
  4465. for (i = 0; i < adev->usec_timeout; i++) {
  4466. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4467. break;
  4468. udelay(1);
  4469. }
  4470. }
  4471. }
  4472. static int gfx_v8_0_pre_soft_reset(void *handle)
  4473. {
  4474. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4475. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4476. if ((!adev->gfx.grbm_soft_reset) &&
  4477. (!adev->gfx.srbm_soft_reset))
  4478. return 0;
  4479. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4480. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4481. /* stop the rlc */
  4482. gfx_v8_0_rlc_stop(adev);
  4483. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4484. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4485. /* Disable GFX parsing/prefetching */
  4486. gfx_v8_0_cp_gfx_enable(adev, false);
  4487. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4488. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4489. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4490. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4491. int i;
  4492. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4493. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4494. gfx_v8_0_inactive_hqd(adev, ring);
  4495. }
  4496. /* Disable MEC parsing/prefetching */
  4497. gfx_v8_0_cp_compute_enable(adev, false);
  4498. }
  4499. return 0;
  4500. }
  4501. static int gfx_v8_0_soft_reset(void *handle)
  4502. {
  4503. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4504. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4505. u32 tmp;
  4506. if ((!adev->gfx.grbm_soft_reset) &&
  4507. (!adev->gfx.srbm_soft_reset))
  4508. return 0;
  4509. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4510. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4511. if (grbm_soft_reset || srbm_soft_reset) {
  4512. tmp = RREG32(mmGMCON_DEBUG);
  4513. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4514. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4515. WREG32(mmGMCON_DEBUG, tmp);
  4516. udelay(50);
  4517. }
  4518. if (grbm_soft_reset) {
  4519. tmp = RREG32(mmGRBM_SOFT_RESET);
  4520. tmp |= grbm_soft_reset;
  4521. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4522. WREG32(mmGRBM_SOFT_RESET, tmp);
  4523. tmp = RREG32(mmGRBM_SOFT_RESET);
  4524. udelay(50);
  4525. tmp &= ~grbm_soft_reset;
  4526. WREG32(mmGRBM_SOFT_RESET, tmp);
  4527. tmp = RREG32(mmGRBM_SOFT_RESET);
  4528. }
  4529. if (srbm_soft_reset) {
  4530. tmp = RREG32(mmSRBM_SOFT_RESET);
  4531. tmp |= srbm_soft_reset;
  4532. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4533. WREG32(mmSRBM_SOFT_RESET, tmp);
  4534. tmp = RREG32(mmSRBM_SOFT_RESET);
  4535. udelay(50);
  4536. tmp &= ~srbm_soft_reset;
  4537. WREG32(mmSRBM_SOFT_RESET, tmp);
  4538. tmp = RREG32(mmSRBM_SOFT_RESET);
  4539. }
  4540. if (grbm_soft_reset || srbm_soft_reset) {
  4541. tmp = RREG32(mmGMCON_DEBUG);
  4542. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4543. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4544. WREG32(mmGMCON_DEBUG, tmp);
  4545. }
  4546. /* Wait a little for things to settle down */
  4547. udelay(50);
  4548. return 0;
  4549. }
  4550. static void gfx_v8_0_init_hqd(struct amdgpu_device *adev,
  4551. struct amdgpu_ring *ring)
  4552. {
  4553. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4554. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4555. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4556. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4557. vi_srbm_select(adev, 0, 0, 0, 0);
  4558. }
  4559. static int gfx_v8_0_post_soft_reset(void *handle)
  4560. {
  4561. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4562. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4563. if ((!adev->gfx.grbm_soft_reset) &&
  4564. (!adev->gfx.srbm_soft_reset))
  4565. return 0;
  4566. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4567. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4568. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4569. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4570. gfx_v8_0_cp_gfx_resume(adev);
  4571. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4572. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4573. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4574. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4575. int i;
  4576. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4577. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4578. gfx_v8_0_init_hqd(adev, ring);
  4579. }
  4580. gfx_v8_0_cp_compute_resume(adev);
  4581. }
  4582. gfx_v8_0_rlc_start(adev);
  4583. return 0;
  4584. }
  4585. /**
  4586. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4587. *
  4588. * @adev: amdgpu_device pointer
  4589. *
  4590. * Fetches a GPU clock counter snapshot.
  4591. * Returns the 64 bit clock counter snapshot.
  4592. */
  4593. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4594. {
  4595. uint64_t clock;
  4596. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4597. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4598. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4599. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4600. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4601. return clock;
  4602. }
  4603. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4604. uint32_t vmid,
  4605. uint32_t gds_base, uint32_t gds_size,
  4606. uint32_t gws_base, uint32_t gws_size,
  4607. uint32_t oa_base, uint32_t oa_size)
  4608. {
  4609. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4610. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4611. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4612. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4613. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4614. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4615. /* GDS Base */
  4616. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4617. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4618. WRITE_DATA_DST_SEL(0)));
  4619. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4620. amdgpu_ring_write(ring, 0);
  4621. amdgpu_ring_write(ring, gds_base);
  4622. /* GDS Size */
  4623. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4624. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4625. WRITE_DATA_DST_SEL(0)));
  4626. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4627. amdgpu_ring_write(ring, 0);
  4628. amdgpu_ring_write(ring, gds_size);
  4629. /* GWS */
  4630. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4631. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4632. WRITE_DATA_DST_SEL(0)));
  4633. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4634. amdgpu_ring_write(ring, 0);
  4635. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4636. /* OA */
  4637. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4638. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4639. WRITE_DATA_DST_SEL(0)));
  4640. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4641. amdgpu_ring_write(ring, 0);
  4642. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4643. }
  4644. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4645. {
  4646. WREG32(mmSQ_IND_INDEX,
  4647. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4648. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4649. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4650. (SQ_IND_INDEX__FORCE_READ_MASK));
  4651. return RREG32(mmSQ_IND_DATA);
  4652. }
  4653. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4654. uint32_t wave, uint32_t thread,
  4655. uint32_t regno, uint32_t num, uint32_t *out)
  4656. {
  4657. WREG32(mmSQ_IND_INDEX,
  4658. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4659. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4660. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4661. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  4662. (SQ_IND_INDEX__FORCE_READ_MASK) |
  4663. (SQ_IND_INDEX__AUTO_INCR_MASK));
  4664. while (num--)
  4665. *(out++) = RREG32(mmSQ_IND_DATA);
  4666. }
  4667. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4668. {
  4669. /* type 0 wave data */
  4670. dst[(*no_fields)++] = 0;
  4671. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4672. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4673. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4674. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4675. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4676. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4677. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4678. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4679. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4680. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4681. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4682. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4683. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4684. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4685. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4686. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4687. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4688. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4689. }
  4690. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  4691. uint32_t wave, uint32_t start,
  4692. uint32_t size, uint32_t *dst)
  4693. {
  4694. wave_read_regs(
  4695. adev, simd, wave, 0,
  4696. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  4697. }
  4698. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4699. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4700. .select_se_sh = &gfx_v8_0_select_se_sh,
  4701. .read_wave_data = &gfx_v8_0_read_wave_data,
  4702. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  4703. };
  4704. static int gfx_v8_0_early_init(void *handle)
  4705. {
  4706. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4707. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4708. adev->gfx.num_compute_rings = GFX8_NUM_COMPUTE_RINGS;
  4709. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4710. gfx_v8_0_set_ring_funcs(adev);
  4711. gfx_v8_0_set_irq_funcs(adev);
  4712. gfx_v8_0_set_gds_init(adev);
  4713. gfx_v8_0_set_rlc_funcs(adev);
  4714. return 0;
  4715. }
  4716. static int gfx_v8_0_late_init(void *handle)
  4717. {
  4718. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4719. int r;
  4720. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4721. if (r)
  4722. return r;
  4723. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4724. if (r)
  4725. return r;
  4726. /* requires IBs so do in late init after IB pool is initialized */
  4727. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4728. if (r)
  4729. return r;
  4730. amdgpu_set_powergating_state(adev,
  4731. AMD_IP_BLOCK_TYPE_GFX, AMD_PG_STATE_GATE);
  4732. return 0;
  4733. }
  4734. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4735. bool enable)
  4736. {
  4737. if (adev->asic_type == CHIP_POLARIS11)
  4738. /* Send msg to SMU via Powerplay */
  4739. amdgpu_set_powergating_state(adev,
  4740. AMD_IP_BLOCK_TYPE_SMC,
  4741. enable ?
  4742. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4743. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4744. }
  4745. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4746. bool enable)
  4747. {
  4748. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4749. }
  4750. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4751. bool enable)
  4752. {
  4753. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4754. }
  4755. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4756. bool enable)
  4757. {
  4758. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4759. }
  4760. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4761. bool enable)
  4762. {
  4763. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4764. /* Read any GFX register to wake up GFX. */
  4765. if (!enable)
  4766. RREG32(mmDB_RENDER_CONTROL);
  4767. }
  4768. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4769. bool enable)
  4770. {
  4771. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4772. cz_enable_gfx_cg_power_gating(adev, true);
  4773. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4774. cz_enable_gfx_pipeline_power_gating(adev, true);
  4775. } else {
  4776. cz_enable_gfx_cg_power_gating(adev, false);
  4777. cz_enable_gfx_pipeline_power_gating(adev, false);
  4778. }
  4779. }
  4780. static int gfx_v8_0_set_powergating_state(void *handle,
  4781. enum amd_powergating_state state)
  4782. {
  4783. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4784. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  4785. if (!(adev->pg_flags & AMD_PG_SUPPORT_GFX_PG))
  4786. return 0;
  4787. switch (adev->asic_type) {
  4788. case CHIP_CARRIZO:
  4789. case CHIP_STONEY:
  4790. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)
  4791. cz_update_gfx_cg_power_gating(adev, enable);
  4792. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4793. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4794. else
  4795. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4796. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4797. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4798. else
  4799. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4800. break;
  4801. case CHIP_POLARIS11:
  4802. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4803. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4804. else
  4805. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4806. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4807. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4808. else
  4809. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4810. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  4811. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  4812. else
  4813. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  4814. break;
  4815. default:
  4816. break;
  4817. }
  4818. return 0;
  4819. }
  4820. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  4821. uint32_t reg_addr, uint32_t cmd)
  4822. {
  4823. uint32_t data;
  4824. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  4825. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  4826. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  4827. data = RREG32(mmRLC_SERDES_WR_CTRL);
  4828. if (adev->asic_type == CHIP_STONEY)
  4829. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4830. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4831. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4832. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4833. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4834. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4835. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4836. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4837. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4838. else
  4839. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  4840. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  4841. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  4842. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  4843. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  4844. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  4845. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  4846. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  4847. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  4848. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  4849. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  4850. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  4851. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  4852. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  4853. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  4854. WREG32(mmRLC_SERDES_WR_CTRL, data);
  4855. }
  4856. #define MSG_ENTER_RLC_SAFE_MODE 1
  4857. #define MSG_EXIT_RLC_SAFE_MODE 0
  4858. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  4859. #define RLC_GPR_REG2__REQ__SHIFT 0
  4860. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  4861. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  4862. static void cz_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4863. {
  4864. u32 data = 0;
  4865. unsigned i;
  4866. data = RREG32(mmRLC_CNTL);
  4867. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  4868. return;
  4869. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  4870. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  4871. AMD_PG_SUPPORT_GFX_DMG))) {
  4872. data |= RLC_GPR_REG2__REQ_MASK;
  4873. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  4874. data |= (MSG_ENTER_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  4875. WREG32(mmRLC_GPR_REG2, data);
  4876. for (i = 0; i < adev->usec_timeout; i++) {
  4877. if ((RREG32(mmRLC_GPM_STAT) &
  4878. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4879. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  4880. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4881. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  4882. break;
  4883. udelay(1);
  4884. }
  4885. for (i = 0; i < adev->usec_timeout; i++) {
  4886. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  4887. break;
  4888. udelay(1);
  4889. }
  4890. adev->gfx.rlc.in_safe_mode = true;
  4891. }
  4892. }
  4893. static void cz_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4894. {
  4895. u32 data;
  4896. unsigned i;
  4897. data = RREG32(mmRLC_CNTL);
  4898. if ((data & RLC_CNTL__RLC_ENABLE_F32_MASK) == 0)
  4899. return;
  4900. if ((adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) ||
  4901. (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG | AMD_PG_SUPPORT_GFX_SMG |
  4902. AMD_PG_SUPPORT_GFX_DMG))) {
  4903. data |= RLC_GPR_REG2__REQ_MASK;
  4904. data &= ~RLC_GPR_REG2__MESSAGE_MASK;
  4905. data |= (MSG_EXIT_RLC_SAFE_MODE << RLC_GPR_REG2__MESSAGE__SHIFT);
  4906. WREG32(mmRLC_GPR_REG2, data);
  4907. adev->gfx.rlc.in_safe_mode = false;
  4908. }
  4909. for (i = 0; i < adev->usec_timeout; i++) {
  4910. if (!REG_GET_FIELD(RREG32(mmRLC_GPR_REG2), RLC_GPR_REG2, REQ))
  4911. break;
  4912. udelay(1);
  4913. }
  4914. }
  4915. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4916. {
  4917. u32 data;
  4918. unsigned i;
  4919. data = RREG32(mmRLC_CNTL);
  4920. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  4921. return;
  4922. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  4923. data |= RLC_SAFE_MODE__CMD_MASK;
  4924. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  4925. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  4926. WREG32(mmRLC_SAFE_MODE, data);
  4927. for (i = 0; i < adev->usec_timeout; i++) {
  4928. if ((RREG32(mmRLC_GPM_STAT) &
  4929. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4930. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  4931. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  4932. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  4933. break;
  4934. udelay(1);
  4935. }
  4936. for (i = 0; i < adev->usec_timeout; i++) {
  4937. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  4938. break;
  4939. udelay(1);
  4940. }
  4941. adev->gfx.rlc.in_safe_mode = true;
  4942. }
  4943. }
  4944. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4945. {
  4946. u32 data = 0;
  4947. unsigned i;
  4948. data = RREG32(mmRLC_CNTL);
  4949. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  4950. return;
  4951. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  4952. if (adev->gfx.rlc.in_safe_mode) {
  4953. data |= RLC_SAFE_MODE__CMD_MASK;
  4954. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  4955. WREG32(mmRLC_SAFE_MODE, data);
  4956. adev->gfx.rlc.in_safe_mode = false;
  4957. }
  4958. }
  4959. for (i = 0; i < adev->usec_timeout; i++) {
  4960. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  4961. break;
  4962. udelay(1);
  4963. }
  4964. }
  4965. static void gfx_v8_0_nop_enter_rlc_safe_mode(struct amdgpu_device *adev)
  4966. {
  4967. adev->gfx.rlc.in_safe_mode = true;
  4968. }
  4969. static void gfx_v8_0_nop_exit_rlc_safe_mode(struct amdgpu_device *adev)
  4970. {
  4971. adev->gfx.rlc.in_safe_mode = false;
  4972. }
  4973. static const struct amdgpu_rlc_funcs cz_rlc_funcs = {
  4974. .enter_safe_mode = cz_enter_rlc_safe_mode,
  4975. .exit_safe_mode = cz_exit_rlc_safe_mode
  4976. };
  4977. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  4978. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  4979. .exit_safe_mode = iceland_exit_rlc_safe_mode
  4980. };
  4981. static const struct amdgpu_rlc_funcs gfx_v8_0_nop_rlc_funcs = {
  4982. .enter_safe_mode = gfx_v8_0_nop_enter_rlc_safe_mode,
  4983. .exit_safe_mode = gfx_v8_0_nop_exit_rlc_safe_mode
  4984. };
  4985. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  4986. bool enable)
  4987. {
  4988. uint32_t temp, data;
  4989. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  4990. /* It is disabled by HW by default */
  4991. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  4992. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  4993. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  4994. /* 1 - RLC memory Light sleep */
  4995. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  4996. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  4997. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  4998. }
  4999. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5000. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5001. if (adev->flags & AMD_IS_APU)
  5002. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5003. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5004. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5005. else
  5006. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5007. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5008. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5009. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5010. if (temp != data)
  5011. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5012. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5013. gfx_v8_0_wait_for_rlc_serdes(adev);
  5014. /* 5 - clear mgcg override */
  5015. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5016. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5017. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5018. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5019. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5020. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5021. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5022. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5023. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5024. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5025. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5026. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5027. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5028. if (temp != data)
  5029. WREG32(mmCGTS_SM_CTRL_REG, data);
  5030. }
  5031. udelay(50);
  5032. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5033. gfx_v8_0_wait_for_rlc_serdes(adev);
  5034. } else {
  5035. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5036. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5037. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5038. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5039. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5040. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5041. if (temp != data)
  5042. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5043. /* 2 - disable MGLS in RLC */
  5044. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5045. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5046. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5047. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5048. }
  5049. /* 3 - disable MGLS in CP */
  5050. data = RREG32(mmCP_MEM_SLP_CNTL);
  5051. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5052. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5053. WREG32(mmCP_MEM_SLP_CNTL, data);
  5054. }
  5055. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5056. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5057. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5058. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5059. if (temp != data)
  5060. WREG32(mmCGTS_SM_CTRL_REG, data);
  5061. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5062. gfx_v8_0_wait_for_rlc_serdes(adev);
  5063. /* 6 - set mgcg override */
  5064. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5065. udelay(50);
  5066. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5067. gfx_v8_0_wait_for_rlc_serdes(adev);
  5068. }
  5069. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5070. }
  5071. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5072. bool enable)
  5073. {
  5074. uint32_t temp, temp1, data, data1;
  5075. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5076. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5077. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5078. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5079. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5080. if (temp1 != data1)
  5081. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5082. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5083. gfx_v8_0_wait_for_rlc_serdes(adev);
  5084. /* 2 - clear cgcg override */
  5085. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5086. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5087. gfx_v8_0_wait_for_rlc_serdes(adev);
  5088. /* 3 - write cmd to set CGLS */
  5089. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5090. /* 4 - enable cgcg */
  5091. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5092. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5093. /* enable cgls*/
  5094. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5095. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5096. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5097. if (temp1 != data1)
  5098. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5099. } else {
  5100. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5101. }
  5102. if (temp != data)
  5103. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5104. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5105. * Cmp_busy/GFX_Idle interrupts
  5106. */
  5107. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5108. } else {
  5109. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5110. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5111. /* TEST CGCG */
  5112. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5113. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5114. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5115. if (temp1 != data1)
  5116. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5117. /* read gfx register to wake up cgcg */
  5118. RREG32(mmCB_CGTT_SCLK_CTRL);
  5119. RREG32(mmCB_CGTT_SCLK_CTRL);
  5120. RREG32(mmCB_CGTT_SCLK_CTRL);
  5121. RREG32(mmCB_CGTT_SCLK_CTRL);
  5122. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5123. gfx_v8_0_wait_for_rlc_serdes(adev);
  5124. /* write cmd to Set CGCG Overrride */
  5125. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5126. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5127. gfx_v8_0_wait_for_rlc_serdes(adev);
  5128. /* write cmd to Clear CGLS */
  5129. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5130. /* disable cgcg, cgls should be disabled too. */
  5131. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5132. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5133. if (temp != data)
  5134. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5135. }
  5136. gfx_v8_0_wait_for_rlc_serdes(adev);
  5137. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5138. }
  5139. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5140. bool enable)
  5141. {
  5142. if (enable) {
  5143. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5144. * === MGCG + MGLS + TS(CG/LS) ===
  5145. */
  5146. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5147. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5148. } else {
  5149. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5150. * === CGCG + CGLS ===
  5151. */
  5152. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5153. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5154. }
  5155. return 0;
  5156. }
  5157. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5158. enum amd_clockgating_state state)
  5159. {
  5160. uint32_t msg_id, pp_state;
  5161. void *pp_handle = adev->powerplay.pp_handle;
  5162. if (state == AMD_CG_STATE_UNGATE)
  5163. pp_state = 0;
  5164. else
  5165. pp_state = PP_STATE_CG | PP_STATE_LS;
  5166. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5167. PP_BLOCK_GFX_CG,
  5168. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5169. pp_state);
  5170. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5171. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5172. PP_BLOCK_GFX_MG,
  5173. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5174. pp_state);
  5175. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5176. return 0;
  5177. }
  5178. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5179. enum amd_clockgating_state state)
  5180. {
  5181. uint32_t msg_id, pp_state;
  5182. void *pp_handle = adev->powerplay.pp_handle;
  5183. if (state == AMD_CG_STATE_UNGATE)
  5184. pp_state = 0;
  5185. else
  5186. pp_state = PP_STATE_CG | PP_STATE_LS;
  5187. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5188. PP_BLOCK_GFX_CG,
  5189. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5190. pp_state);
  5191. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5192. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5193. PP_BLOCK_GFX_3D,
  5194. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5195. pp_state);
  5196. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5197. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5198. PP_BLOCK_GFX_MG,
  5199. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5200. pp_state);
  5201. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5202. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5203. PP_BLOCK_GFX_RLC,
  5204. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5205. pp_state);
  5206. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5207. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5208. PP_BLOCK_GFX_CP,
  5209. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  5210. pp_state);
  5211. amd_set_clockgating_by_smu(pp_handle, msg_id);
  5212. return 0;
  5213. }
  5214. static int gfx_v8_0_set_clockgating_state(void *handle,
  5215. enum amd_clockgating_state state)
  5216. {
  5217. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5218. switch (adev->asic_type) {
  5219. case CHIP_FIJI:
  5220. case CHIP_CARRIZO:
  5221. case CHIP_STONEY:
  5222. gfx_v8_0_update_gfx_clock_gating(adev,
  5223. state == AMD_CG_STATE_GATE ? true : false);
  5224. break;
  5225. case CHIP_TONGA:
  5226. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5227. break;
  5228. case CHIP_POLARIS10:
  5229. case CHIP_POLARIS11:
  5230. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5231. break;
  5232. default:
  5233. break;
  5234. }
  5235. return 0;
  5236. }
  5237. static u32 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5238. {
  5239. return ring->adev->wb.wb[ring->rptr_offs];
  5240. }
  5241. static u32 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5242. {
  5243. struct amdgpu_device *adev = ring->adev;
  5244. if (ring->use_doorbell)
  5245. /* XXX check if swapping is necessary on BE */
  5246. return ring->adev->wb.wb[ring->wptr_offs];
  5247. else
  5248. return RREG32(mmCP_RB0_WPTR);
  5249. }
  5250. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5251. {
  5252. struct amdgpu_device *adev = ring->adev;
  5253. if (ring->use_doorbell) {
  5254. /* XXX check if swapping is necessary on BE */
  5255. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5256. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5257. } else {
  5258. WREG32(mmCP_RB0_WPTR, ring->wptr);
  5259. (void)RREG32(mmCP_RB0_WPTR);
  5260. }
  5261. }
  5262. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5263. {
  5264. u32 ref_and_mask, reg_mem_engine;
  5265. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  5266. switch (ring->me) {
  5267. case 1:
  5268. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5269. break;
  5270. case 2:
  5271. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5272. break;
  5273. default:
  5274. return;
  5275. }
  5276. reg_mem_engine = 0;
  5277. } else {
  5278. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5279. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5280. }
  5281. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5282. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5283. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5284. reg_mem_engine));
  5285. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5286. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5287. amdgpu_ring_write(ring, ref_and_mask);
  5288. amdgpu_ring_write(ring, ref_and_mask);
  5289. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5290. }
  5291. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5292. {
  5293. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5294. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5295. EVENT_INDEX(4));
  5296. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5297. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5298. EVENT_INDEX(0));
  5299. }
  5300. static void gfx_v8_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  5301. {
  5302. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5303. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5304. WRITE_DATA_DST_SEL(0) |
  5305. WR_CONFIRM));
  5306. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  5307. amdgpu_ring_write(ring, 0);
  5308. amdgpu_ring_write(ring, 1);
  5309. }
  5310. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5311. struct amdgpu_ib *ib,
  5312. unsigned vm_id, bool ctx_switch)
  5313. {
  5314. u32 header, control = 0;
  5315. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5316. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5317. else
  5318. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5319. control |= ib->length_dw | (vm_id << 24);
  5320. amdgpu_ring_write(ring, header);
  5321. amdgpu_ring_write(ring,
  5322. #ifdef __BIG_ENDIAN
  5323. (2 << 0) |
  5324. #endif
  5325. (ib->gpu_addr & 0xFFFFFFFC));
  5326. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5327. amdgpu_ring_write(ring, control);
  5328. }
  5329. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5330. struct amdgpu_ib *ib,
  5331. unsigned vm_id, bool ctx_switch)
  5332. {
  5333. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vm_id << 24);
  5334. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5335. amdgpu_ring_write(ring,
  5336. #ifdef __BIG_ENDIAN
  5337. (2 << 0) |
  5338. #endif
  5339. (ib->gpu_addr & 0xFFFFFFFC));
  5340. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5341. amdgpu_ring_write(ring, control);
  5342. }
  5343. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5344. u64 seq, unsigned flags)
  5345. {
  5346. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5347. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5348. /* EVENT_WRITE_EOP - flush caches, send int */
  5349. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5350. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5351. EOP_TC_ACTION_EN |
  5352. EOP_TC_WB_ACTION_EN |
  5353. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5354. EVENT_INDEX(5)));
  5355. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5356. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5357. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5358. amdgpu_ring_write(ring, lower_32_bits(seq));
  5359. amdgpu_ring_write(ring, upper_32_bits(seq));
  5360. }
  5361. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5362. {
  5363. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5364. uint32_t seq = ring->fence_drv.sync_seq;
  5365. uint64_t addr = ring->fence_drv.gpu_addr;
  5366. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5367. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5368. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5369. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5370. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5371. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5372. amdgpu_ring_write(ring, seq);
  5373. amdgpu_ring_write(ring, 0xffffffff);
  5374. amdgpu_ring_write(ring, 4); /* poll interval */
  5375. }
  5376. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5377. unsigned vm_id, uint64_t pd_addr)
  5378. {
  5379. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5380. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5381. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  5382. WRITE_DATA_DST_SEL(0)) |
  5383. WR_CONFIRM);
  5384. if (vm_id < 8) {
  5385. amdgpu_ring_write(ring,
  5386. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  5387. } else {
  5388. amdgpu_ring_write(ring,
  5389. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  5390. }
  5391. amdgpu_ring_write(ring, 0);
  5392. amdgpu_ring_write(ring, pd_addr >> 12);
  5393. /* bits 0-15 are the VM contexts0-15 */
  5394. /* invalidate the cache */
  5395. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5396. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5397. WRITE_DATA_DST_SEL(0)));
  5398. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5399. amdgpu_ring_write(ring, 0);
  5400. amdgpu_ring_write(ring, 1 << vm_id);
  5401. /* wait for the invalidate to complete */
  5402. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5403. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5404. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5405. WAIT_REG_MEM_ENGINE(0))); /* me */
  5406. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5407. amdgpu_ring_write(ring, 0);
  5408. amdgpu_ring_write(ring, 0); /* ref */
  5409. amdgpu_ring_write(ring, 0); /* mask */
  5410. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5411. /* compute doesn't have PFP */
  5412. if (usepfp) {
  5413. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5414. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5415. amdgpu_ring_write(ring, 0x0);
  5416. /* GFX8 emits 128 dw nop to prevent CE access VM before vm_flush finish */
  5417. amdgpu_ring_insert_nop(ring, 128);
  5418. }
  5419. }
  5420. static u32 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5421. {
  5422. return ring->adev->wb.wb[ring->wptr_offs];
  5423. }
  5424. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5425. {
  5426. struct amdgpu_device *adev = ring->adev;
  5427. /* XXX check if swapping is necessary on BE */
  5428. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  5429. WDOORBELL32(ring->doorbell_index, ring->wptr);
  5430. }
  5431. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5432. u64 addr, u64 seq,
  5433. unsigned flags)
  5434. {
  5435. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5436. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5437. /* RELEASE_MEM - flush caches, send int */
  5438. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5439. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5440. EOP_TC_ACTION_EN |
  5441. EOP_TC_WB_ACTION_EN |
  5442. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5443. EVENT_INDEX(5)));
  5444. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5445. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5446. amdgpu_ring_write(ring, upper_32_bits(addr));
  5447. amdgpu_ring_write(ring, lower_32_bits(seq));
  5448. amdgpu_ring_write(ring, upper_32_bits(seq));
  5449. }
  5450. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5451. {
  5452. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5453. amdgpu_ring_write(ring, 0);
  5454. }
  5455. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5456. {
  5457. uint32_t dw2 = 0;
  5458. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5459. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5460. gfx_v8_0_ring_emit_vgt_flush(ring);
  5461. /* set load_global_config & load_global_uconfig */
  5462. dw2 |= 0x8001;
  5463. /* set load_cs_sh_regs */
  5464. dw2 |= 0x01000000;
  5465. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5466. dw2 |= 0x10002;
  5467. /* set load_ce_ram if preamble presented */
  5468. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5469. dw2 |= 0x10000000;
  5470. } else {
  5471. /* still load_ce_ram if this is the first time preamble presented
  5472. * although there is no context switch happens.
  5473. */
  5474. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5475. dw2 |= 0x10000000;
  5476. }
  5477. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5478. amdgpu_ring_write(ring, dw2);
  5479. amdgpu_ring_write(ring, 0);
  5480. }
  5481. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5482. enum amdgpu_interrupt_state state)
  5483. {
  5484. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5485. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5486. }
  5487. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5488. int me, int pipe,
  5489. enum amdgpu_interrupt_state state)
  5490. {
  5491. /*
  5492. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  5493. * handles the setting of interrupts for this specific pipe. All other
  5494. * pipes' interrupts are set by amdkfd.
  5495. */
  5496. if (me == 1) {
  5497. switch (pipe) {
  5498. case 0:
  5499. break;
  5500. default:
  5501. DRM_DEBUG("invalid pipe %d\n", pipe);
  5502. return;
  5503. }
  5504. } else {
  5505. DRM_DEBUG("invalid me %d\n", me);
  5506. return;
  5507. }
  5508. WREG32_FIELD(CP_ME1_PIPE0_INT_CNTL, TIME_STAMP_INT_ENABLE,
  5509. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5510. }
  5511. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5512. struct amdgpu_irq_src *source,
  5513. unsigned type,
  5514. enum amdgpu_interrupt_state state)
  5515. {
  5516. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5517. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5518. return 0;
  5519. }
  5520. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5521. struct amdgpu_irq_src *source,
  5522. unsigned type,
  5523. enum amdgpu_interrupt_state state)
  5524. {
  5525. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5526. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5527. return 0;
  5528. }
  5529. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5530. struct amdgpu_irq_src *src,
  5531. unsigned type,
  5532. enum amdgpu_interrupt_state state)
  5533. {
  5534. switch (type) {
  5535. case AMDGPU_CP_IRQ_GFX_EOP:
  5536. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5537. break;
  5538. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5539. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5540. break;
  5541. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5542. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5543. break;
  5544. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5545. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5546. break;
  5547. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5548. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5549. break;
  5550. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5551. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5552. break;
  5553. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5554. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5555. break;
  5556. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5557. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5558. break;
  5559. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5560. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5561. break;
  5562. default:
  5563. break;
  5564. }
  5565. return 0;
  5566. }
  5567. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5568. struct amdgpu_irq_src *source,
  5569. struct amdgpu_iv_entry *entry)
  5570. {
  5571. int i;
  5572. u8 me_id, pipe_id, queue_id;
  5573. struct amdgpu_ring *ring;
  5574. DRM_DEBUG("IH: CP EOP\n");
  5575. me_id = (entry->ring_id & 0x0c) >> 2;
  5576. pipe_id = (entry->ring_id & 0x03) >> 0;
  5577. queue_id = (entry->ring_id & 0x70) >> 4;
  5578. switch (me_id) {
  5579. case 0:
  5580. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5581. break;
  5582. case 1:
  5583. case 2:
  5584. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5585. ring = &adev->gfx.compute_ring[i];
  5586. /* Per-queue interrupt is supported for MEC starting from VI.
  5587. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5588. */
  5589. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5590. amdgpu_fence_process(ring);
  5591. }
  5592. break;
  5593. }
  5594. return 0;
  5595. }
  5596. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5597. struct amdgpu_irq_src *source,
  5598. struct amdgpu_iv_entry *entry)
  5599. {
  5600. DRM_ERROR("Illegal register access in command stream\n");
  5601. schedule_work(&adev->reset_work);
  5602. return 0;
  5603. }
  5604. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5605. struct amdgpu_irq_src *source,
  5606. struct amdgpu_iv_entry *entry)
  5607. {
  5608. DRM_ERROR("Illegal instruction in command stream\n");
  5609. schedule_work(&adev->reset_work);
  5610. return 0;
  5611. }
  5612. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  5613. .name = "gfx_v8_0",
  5614. .early_init = gfx_v8_0_early_init,
  5615. .late_init = gfx_v8_0_late_init,
  5616. .sw_init = gfx_v8_0_sw_init,
  5617. .sw_fini = gfx_v8_0_sw_fini,
  5618. .hw_init = gfx_v8_0_hw_init,
  5619. .hw_fini = gfx_v8_0_hw_fini,
  5620. .suspend = gfx_v8_0_suspend,
  5621. .resume = gfx_v8_0_resume,
  5622. .is_idle = gfx_v8_0_is_idle,
  5623. .wait_for_idle = gfx_v8_0_wait_for_idle,
  5624. .check_soft_reset = gfx_v8_0_check_soft_reset,
  5625. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  5626. .soft_reset = gfx_v8_0_soft_reset,
  5627. .post_soft_reset = gfx_v8_0_post_soft_reset,
  5628. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  5629. .set_powergating_state = gfx_v8_0_set_powergating_state,
  5630. };
  5631. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  5632. .type = AMDGPU_RING_TYPE_GFX,
  5633. .align_mask = 0xff,
  5634. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  5635. .get_rptr = gfx_v8_0_ring_get_rptr,
  5636. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  5637. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  5638. .emit_frame_size =
  5639. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5640. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5641. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5642. 6 + 6 + 6 +/* gfx_v8_0_ring_emit_fence_gfx x3 for user fence, vm fence */
  5643. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5644. 128 + 19 + /* gfx_v8_0_ring_emit_vm_flush */
  5645. 2 + /* gfx_v8_ring_emit_sb */
  5646. 3 + 4, /* gfx_v8_ring_emit_cntxcntl including vgt flush */
  5647. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  5648. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  5649. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  5650. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5651. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5652. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5653. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5654. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5655. .test_ring = gfx_v8_0_ring_test_ring,
  5656. .test_ib = gfx_v8_0_ring_test_ib,
  5657. .insert_nop = amdgpu_ring_insert_nop,
  5658. .pad_ib = amdgpu_ring_generic_pad_ib,
  5659. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  5660. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  5661. };
  5662. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  5663. .type = AMDGPU_RING_TYPE_COMPUTE,
  5664. .align_mask = 0xff,
  5665. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  5666. .get_rptr = gfx_v8_0_ring_get_rptr,
  5667. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  5668. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  5669. .emit_frame_size =
  5670. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  5671. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  5672. 5 + /* gfx_v8_0_ring_emit_hdp_invalidate */
  5673. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  5674. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  5675. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  5676. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  5677. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  5678. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  5679. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  5680. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  5681. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  5682. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  5683. .emit_hdp_invalidate = gfx_v8_0_ring_emit_hdp_invalidate,
  5684. .test_ring = gfx_v8_0_ring_test_ring,
  5685. .test_ib = gfx_v8_0_ring_test_ib,
  5686. .insert_nop = amdgpu_ring_insert_nop,
  5687. .pad_ib = amdgpu_ring_generic_pad_ib,
  5688. };
  5689. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  5690. {
  5691. int i;
  5692. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  5693. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  5694. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  5695. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  5696. }
  5697. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  5698. .set = gfx_v8_0_set_eop_interrupt_state,
  5699. .process = gfx_v8_0_eop_irq,
  5700. };
  5701. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  5702. .set = gfx_v8_0_set_priv_reg_fault_state,
  5703. .process = gfx_v8_0_priv_reg_irq,
  5704. };
  5705. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  5706. .set = gfx_v8_0_set_priv_inst_fault_state,
  5707. .process = gfx_v8_0_priv_inst_irq,
  5708. };
  5709. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  5710. {
  5711. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  5712. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  5713. adev->gfx.priv_reg_irq.num_types = 1;
  5714. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  5715. adev->gfx.priv_inst_irq.num_types = 1;
  5716. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  5717. }
  5718. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  5719. {
  5720. switch (adev->asic_type) {
  5721. case CHIP_TOPAZ:
  5722. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  5723. break;
  5724. case CHIP_STONEY:
  5725. case CHIP_CARRIZO:
  5726. adev->gfx.rlc.funcs = &cz_rlc_funcs;
  5727. break;
  5728. default:
  5729. adev->gfx.rlc.funcs = &gfx_v8_0_nop_rlc_funcs;
  5730. break;
  5731. }
  5732. }
  5733. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  5734. {
  5735. /* init asci gds info */
  5736. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  5737. adev->gds.gws.total_size = 64;
  5738. adev->gds.oa.total_size = 16;
  5739. if (adev->gds.mem.total_size == 64 * 1024) {
  5740. adev->gds.mem.gfx_partition_size = 4096;
  5741. adev->gds.mem.cs_partition_size = 4096;
  5742. adev->gds.gws.gfx_partition_size = 4;
  5743. adev->gds.gws.cs_partition_size = 4;
  5744. adev->gds.oa.gfx_partition_size = 4;
  5745. adev->gds.oa.cs_partition_size = 1;
  5746. } else {
  5747. adev->gds.mem.gfx_partition_size = 1024;
  5748. adev->gds.mem.cs_partition_size = 1024;
  5749. adev->gds.gws.gfx_partition_size = 16;
  5750. adev->gds.gws.cs_partition_size = 16;
  5751. adev->gds.oa.gfx_partition_size = 4;
  5752. adev->gds.oa.cs_partition_size = 4;
  5753. }
  5754. }
  5755. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  5756. u32 bitmap)
  5757. {
  5758. u32 data;
  5759. if (!bitmap)
  5760. return;
  5761. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  5762. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  5763. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  5764. }
  5765. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  5766. {
  5767. u32 data, mask;
  5768. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  5769. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  5770. mask = gfx_v8_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  5771. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  5772. }
  5773. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  5774. {
  5775. int i, j, k, counter, active_cu_number = 0;
  5776. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  5777. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  5778. unsigned disable_masks[4 * 2];
  5779. memset(cu_info, 0, sizeof(*cu_info));
  5780. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  5781. mutex_lock(&adev->grbm_idx_mutex);
  5782. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  5783. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  5784. mask = 1;
  5785. ao_bitmap = 0;
  5786. counter = 0;
  5787. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  5788. if (i < 4 && j < 2)
  5789. gfx_v8_0_set_user_cu_inactive_bitmap(
  5790. adev, disable_masks[i * 2 + j]);
  5791. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  5792. cu_info->bitmap[i][j] = bitmap;
  5793. for (k = 0; k < 16; k ++) {
  5794. if (bitmap & mask) {
  5795. if (counter < 2)
  5796. ao_bitmap |= mask;
  5797. counter ++;
  5798. }
  5799. mask <<= 1;
  5800. }
  5801. active_cu_number += counter;
  5802. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  5803. }
  5804. }
  5805. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5806. mutex_unlock(&adev->grbm_idx_mutex);
  5807. cu_info->number = active_cu_number;
  5808. cu_info->ao_cu_mask = ao_cu_mask;
  5809. }
  5810. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  5811. {
  5812. .type = AMD_IP_BLOCK_TYPE_GFX,
  5813. .major = 8,
  5814. .minor = 0,
  5815. .rev = 0,
  5816. .funcs = &gfx_v8_0_ip_funcs,
  5817. };
  5818. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  5819. {
  5820. .type = AMD_IP_BLOCK_TYPE_GFX,
  5821. .major = 8,
  5822. .minor = 1,
  5823. .rev = 0,
  5824. .funcs = &gfx_v8_0_ip_funcs,
  5825. };