gfx_v6_0.c 102 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_ih.h"
  26. #include "amdgpu_gfx.h"
  27. #include "amdgpu_ucode.h"
  28. #include "si/clearstate_si.h"
  29. #include "bif/bif_3_0_d.h"
  30. #include "bif/bif_3_0_sh_mask.h"
  31. #include "oss/oss_1_0_d.h"
  32. #include "oss/oss_1_0_sh_mask.h"
  33. #include "gca/gfx_6_0_d.h"
  34. #include "gca/gfx_6_0_sh_mask.h"
  35. #include "gmc/gmc_6_0_d.h"
  36. #include "gmc/gmc_6_0_sh_mask.h"
  37. #include "dce/dce_6_0_d.h"
  38. #include "dce/dce_6_0_sh_mask.h"
  39. #include "gca/gfx_7_2_enum.h"
  40. #include "si_enums.h"
  41. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  42. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev);
  44. MODULE_FIRMWARE("radeon/tahiti_pfp.bin");
  45. MODULE_FIRMWARE("radeon/tahiti_me.bin");
  46. MODULE_FIRMWARE("radeon/tahiti_ce.bin");
  47. MODULE_FIRMWARE("radeon/tahiti_rlc.bin");
  48. MODULE_FIRMWARE("radeon/pitcairn_pfp.bin");
  49. MODULE_FIRMWARE("radeon/pitcairn_me.bin");
  50. MODULE_FIRMWARE("radeon/pitcairn_ce.bin");
  51. MODULE_FIRMWARE("radeon/pitcairn_rlc.bin");
  52. MODULE_FIRMWARE("radeon/verde_pfp.bin");
  53. MODULE_FIRMWARE("radeon/verde_me.bin");
  54. MODULE_FIRMWARE("radeon/verde_ce.bin");
  55. MODULE_FIRMWARE("radeon/verde_rlc.bin");
  56. MODULE_FIRMWARE("radeon/oland_pfp.bin");
  57. MODULE_FIRMWARE("radeon/oland_me.bin");
  58. MODULE_FIRMWARE("radeon/oland_ce.bin");
  59. MODULE_FIRMWARE("radeon/oland_rlc.bin");
  60. MODULE_FIRMWARE("radeon/hainan_pfp.bin");
  61. MODULE_FIRMWARE("radeon/hainan_me.bin");
  62. MODULE_FIRMWARE("radeon/hainan_ce.bin");
  63. MODULE_FIRMWARE("radeon/hainan_rlc.bin");
  64. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev);
  65. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
  66. //static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev);
  67. static void gfx_v6_0_init_pg(struct amdgpu_device *adev);
  68. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  69. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  70. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  71. #define MICRO_TILE_MODE(x) ((x) << 0)
  72. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  73. #define BANK_WIDTH(x) ((x) << 14)
  74. #define BANK_HEIGHT(x) ((x) << 16)
  75. #define MACRO_TILE_ASPECT(x) ((x) << 18)
  76. #define NUM_BANKS(x) ((x) << 20)
  77. static const u32 verde_rlc_save_restore_register_list[] =
  78. {
  79. (0x8000 << 16) | (0x98f4 >> 2),
  80. 0x00000000,
  81. (0x8040 << 16) | (0x98f4 >> 2),
  82. 0x00000000,
  83. (0x8000 << 16) | (0xe80 >> 2),
  84. 0x00000000,
  85. (0x8040 << 16) | (0xe80 >> 2),
  86. 0x00000000,
  87. (0x8000 << 16) | (0x89bc >> 2),
  88. 0x00000000,
  89. (0x8040 << 16) | (0x89bc >> 2),
  90. 0x00000000,
  91. (0x8000 << 16) | (0x8c1c >> 2),
  92. 0x00000000,
  93. (0x8040 << 16) | (0x8c1c >> 2),
  94. 0x00000000,
  95. (0x9c00 << 16) | (0x98f0 >> 2),
  96. 0x00000000,
  97. (0x9c00 << 16) | (0xe7c >> 2),
  98. 0x00000000,
  99. (0x8000 << 16) | (0x9148 >> 2),
  100. 0x00000000,
  101. (0x8040 << 16) | (0x9148 >> 2),
  102. 0x00000000,
  103. (0x9c00 << 16) | (0x9150 >> 2),
  104. 0x00000000,
  105. (0x9c00 << 16) | (0x897c >> 2),
  106. 0x00000000,
  107. (0x9c00 << 16) | (0x8d8c >> 2),
  108. 0x00000000,
  109. (0x9c00 << 16) | (0xac54 >> 2),
  110. 0X00000000,
  111. 0x3,
  112. (0x9c00 << 16) | (0x98f8 >> 2),
  113. 0x00000000,
  114. (0x9c00 << 16) | (0x9910 >> 2),
  115. 0x00000000,
  116. (0x9c00 << 16) | (0x9914 >> 2),
  117. 0x00000000,
  118. (0x9c00 << 16) | (0x9918 >> 2),
  119. 0x00000000,
  120. (0x9c00 << 16) | (0x991c >> 2),
  121. 0x00000000,
  122. (0x9c00 << 16) | (0x9920 >> 2),
  123. 0x00000000,
  124. (0x9c00 << 16) | (0x9924 >> 2),
  125. 0x00000000,
  126. (0x9c00 << 16) | (0x9928 >> 2),
  127. 0x00000000,
  128. (0x9c00 << 16) | (0x992c >> 2),
  129. 0x00000000,
  130. (0x9c00 << 16) | (0x9930 >> 2),
  131. 0x00000000,
  132. (0x9c00 << 16) | (0x9934 >> 2),
  133. 0x00000000,
  134. (0x9c00 << 16) | (0x9938 >> 2),
  135. 0x00000000,
  136. (0x9c00 << 16) | (0x993c >> 2),
  137. 0x00000000,
  138. (0x9c00 << 16) | (0x9940 >> 2),
  139. 0x00000000,
  140. (0x9c00 << 16) | (0x9944 >> 2),
  141. 0x00000000,
  142. (0x9c00 << 16) | (0x9948 >> 2),
  143. 0x00000000,
  144. (0x9c00 << 16) | (0x994c >> 2),
  145. 0x00000000,
  146. (0x9c00 << 16) | (0x9950 >> 2),
  147. 0x00000000,
  148. (0x9c00 << 16) | (0x9954 >> 2),
  149. 0x00000000,
  150. (0x9c00 << 16) | (0x9958 >> 2),
  151. 0x00000000,
  152. (0x9c00 << 16) | (0x995c >> 2),
  153. 0x00000000,
  154. (0x9c00 << 16) | (0x9960 >> 2),
  155. 0x00000000,
  156. (0x9c00 << 16) | (0x9964 >> 2),
  157. 0x00000000,
  158. (0x9c00 << 16) | (0x9968 >> 2),
  159. 0x00000000,
  160. (0x9c00 << 16) | (0x996c >> 2),
  161. 0x00000000,
  162. (0x9c00 << 16) | (0x9970 >> 2),
  163. 0x00000000,
  164. (0x9c00 << 16) | (0x9974 >> 2),
  165. 0x00000000,
  166. (0x9c00 << 16) | (0x9978 >> 2),
  167. 0x00000000,
  168. (0x9c00 << 16) | (0x997c >> 2),
  169. 0x00000000,
  170. (0x9c00 << 16) | (0x9980 >> 2),
  171. 0x00000000,
  172. (0x9c00 << 16) | (0x9984 >> 2),
  173. 0x00000000,
  174. (0x9c00 << 16) | (0x9988 >> 2),
  175. 0x00000000,
  176. (0x9c00 << 16) | (0x998c >> 2),
  177. 0x00000000,
  178. (0x9c00 << 16) | (0x8c00 >> 2),
  179. 0x00000000,
  180. (0x9c00 << 16) | (0x8c14 >> 2),
  181. 0x00000000,
  182. (0x9c00 << 16) | (0x8c04 >> 2),
  183. 0x00000000,
  184. (0x9c00 << 16) | (0x8c08 >> 2),
  185. 0x00000000,
  186. (0x8000 << 16) | (0x9b7c >> 2),
  187. 0x00000000,
  188. (0x8040 << 16) | (0x9b7c >> 2),
  189. 0x00000000,
  190. (0x8000 << 16) | (0xe84 >> 2),
  191. 0x00000000,
  192. (0x8040 << 16) | (0xe84 >> 2),
  193. 0x00000000,
  194. (0x8000 << 16) | (0x89c0 >> 2),
  195. 0x00000000,
  196. (0x8040 << 16) | (0x89c0 >> 2),
  197. 0x00000000,
  198. (0x8000 << 16) | (0x914c >> 2),
  199. 0x00000000,
  200. (0x8040 << 16) | (0x914c >> 2),
  201. 0x00000000,
  202. (0x8000 << 16) | (0x8c20 >> 2),
  203. 0x00000000,
  204. (0x8040 << 16) | (0x8c20 >> 2),
  205. 0x00000000,
  206. (0x8000 << 16) | (0x9354 >> 2),
  207. 0x00000000,
  208. (0x8040 << 16) | (0x9354 >> 2),
  209. 0x00000000,
  210. (0x9c00 << 16) | (0x9060 >> 2),
  211. 0x00000000,
  212. (0x9c00 << 16) | (0x9364 >> 2),
  213. 0x00000000,
  214. (0x9c00 << 16) | (0x9100 >> 2),
  215. 0x00000000,
  216. (0x9c00 << 16) | (0x913c >> 2),
  217. 0x00000000,
  218. (0x8000 << 16) | (0x90e0 >> 2),
  219. 0x00000000,
  220. (0x8000 << 16) | (0x90e4 >> 2),
  221. 0x00000000,
  222. (0x8000 << 16) | (0x90e8 >> 2),
  223. 0x00000000,
  224. (0x8040 << 16) | (0x90e0 >> 2),
  225. 0x00000000,
  226. (0x8040 << 16) | (0x90e4 >> 2),
  227. 0x00000000,
  228. (0x8040 << 16) | (0x90e8 >> 2),
  229. 0x00000000,
  230. (0x9c00 << 16) | (0x8bcc >> 2),
  231. 0x00000000,
  232. (0x9c00 << 16) | (0x8b24 >> 2),
  233. 0x00000000,
  234. (0x9c00 << 16) | (0x88c4 >> 2),
  235. 0x00000000,
  236. (0x9c00 << 16) | (0x8e50 >> 2),
  237. 0x00000000,
  238. (0x9c00 << 16) | (0x8c0c >> 2),
  239. 0x00000000,
  240. (0x9c00 << 16) | (0x8e58 >> 2),
  241. 0x00000000,
  242. (0x9c00 << 16) | (0x8e5c >> 2),
  243. 0x00000000,
  244. (0x9c00 << 16) | (0x9508 >> 2),
  245. 0x00000000,
  246. (0x9c00 << 16) | (0x950c >> 2),
  247. 0x00000000,
  248. (0x9c00 << 16) | (0x9494 >> 2),
  249. 0x00000000,
  250. (0x9c00 << 16) | (0xac0c >> 2),
  251. 0x00000000,
  252. (0x9c00 << 16) | (0xac10 >> 2),
  253. 0x00000000,
  254. (0x9c00 << 16) | (0xac14 >> 2),
  255. 0x00000000,
  256. (0x9c00 << 16) | (0xae00 >> 2),
  257. 0x00000000,
  258. (0x9c00 << 16) | (0xac08 >> 2),
  259. 0x00000000,
  260. (0x9c00 << 16) | (0x88d4 >> 2),
  261. 0x00000000,
  262. (0x9c00 << 16) | (0x88c8 >> 2),
  263. 0x00000000,
  264. (0x9c00 << 16) | (0x88cc >> 2),
  265. 0x00000000,
  266. (0x9c00 << 16) | (0x89b0 >> 2),
  267. 0x00000000,
  268. (0x9c00 << 16) | (0x8b10 >> 2),
  269. 0x00000000,
  270. (0x9c00 << 16) | (0x8a14 >> 2),
  271. 0x00000000,
  272. (0x9c00 << 16) | (0x9830 >> 2),
  273. 0x00000000,
  274. (0x9c00 << 16) | (0x9834 >> 2),
  275. 0x00000000,
  276. (0x9c00 << 16) | (0x9838 >> 2),
  277. 0x00000000,
  278. (0x9c00 << 16) | (0x9a10 >> 2),
  279. 0x00000000,
  280. (0x8000 << 16) | (0x9870 >> 2),
  281. 0x00000000,
  282. (0x8000 << 16) | (0x9874 >> 2),
  283. 0x00000000,
  284. (0x8001 << 16) | (0x9870 >> 2),
  285. 0x00000000,
  286. (0x8001 << 16) | (0x9874 >> 2),
  287. 0x00000000,
  288. (0x8040 << 16) | (0x9870 >> 2),
  289. 0x00000000,
  290. (0x8040 << 16) | (0x9874 >> 2),
  291. 0x00000000,
  292. (0x8041 << 16) | (0x9870 >> 2),
  293. 0x00000000,
  294. (0x8041 << 16) | (0x9874 >> 2),
  295. 0x00000000,
  296. 0x00000000
  297. };
  298. static int gfx_v6_0_init_microcode(struct amdgpu_device *adev)
  299. {
  300. const char *chip_name;
  301. char fw_name[30];
  302. int err;
  303. const struct gfx_firmware_header_v1_0 *cp_hdr;
  304. const struct rlc_firmware_header_v1_0 *rlc_hdr;
  305. DRM_DEBUG("\n");
  306. switch (adev->asic_type) {
  307. case CHIP_TAHITI:
  308. chip_name = "tahiti";
  309. break;
  310. case CHIP_PITCAIRN:
  311. chip_name = "pitcairn";
  312. break;
  313. case CHIP_VERDE:
  314. chip_name = "verde";
  315. break;
  316. case CHIP_OLAND:
  317. chip_name = "oland";
  318. break;
  319. case CHIP_HAINAN:
  320. chip_name = "hainan";
  321. break;
  322. default: BUG();
  323. }
  324. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  325. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  326. if (err)
  327. goto out;
  328. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  329. if (err)
  330. goto out;
  331. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  332. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  333. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  334. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  335. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  336. if (err)
  337. goto out;
  338. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  339. if (err)
  340. goto out;
  341. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  342. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  343. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  344. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  345. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  346. if (err)
  347. goto out;
  348. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  349. if (err)
  350. goto out;
  351. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  352. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  353. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  354. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  355. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  356. if (err)
  357. goto out;
  358. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  359. rlc_hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  360. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  361. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  362. out:
  363. if (err) {
  364. printk(KERN_ERR
  365. "gfx6: Failed to load firmware \"%s\"\n",
  366. fw_name);
  367. release_firmware(adev->gfx.pfp_fw);
  368. adev->gfx.pfp_fw = NULL;
  369. release_firmware(adev->gfx.me_fw);
  370. adev->gfx.me_fw = NULL;
  371. release_firmware(adev->gfx.ce_fw);
  372. adev->gfx.ce_fw = NULL;
  373. release_firmware(adev->gfx.rlc_fw);
  374. adev->gfx.rlc_fw = NULL;
  375. }
  376. return err;
  377. }
  378. static void gfx_v6_0_tiling_mode_table_init(struct amdgpu_device *adev)
  379. {
  380. const u32 num_tile_mode_states = 32;
  381. u32 reg_offset, gb_tile_moden, split_equal_to_row_size;
  382. switch (adev->gfx.config.mem_row_size_in_kb) {
  383. case 1:
  384. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  385. break;
  386. case 2:
  387. default:
  388. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  389. break;
  390. case 4:
  391. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  392. break;
  393. }
  394. if (adev->asic_type == CHIP_VERDE ||
  395. adev->asic_type == CHIP_OLAND ||
  396. adev->asic_type == CHIP_HAINAN) {
  397. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  398. switch (reg_offset) {
  399. case 0:
  400. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  401. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  402. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  403. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  404. NUM_BANKS(ADDR_SURF_16_BANK) |
  405. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  406. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  407. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  408. break;
  409. case 1:
  410. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  411. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  412. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  413. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  414. NUM_BANKS(ADDR_SURF_16_BANK) |
  415. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  416. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  417. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  418. break;
  419. case 2:
  420. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  421. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  422. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  423. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  424. NUM_BANKS(ADDR_SURF_16_BANK) |
  425. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  426. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  427. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  428. break;
  429. case 3:
  430. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  431. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  432. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  433. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  434. NUM_BANKS(ADDR_SURF_16_BANK) |
  435. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  436. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  437. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  438. break;
  439. case 4:
  440. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  441. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  442. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  443. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  444. NUM_BANKS(ADDR_SURF_16_BANK) |
  445. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  446. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  447. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  448. break;
  449. case 5:
  450. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  451. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  452. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  453. TILE_SPLIT(split_equal_to_row_size) |
  454. NUM_BANKS(ADDR_SURF_16_BANK) |
  455. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  456. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  457. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  458. break;
  459. case 6:
  460. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  461. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  462. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  463. TILE_SPLIT(split_equal_to_row_size) |
  464. NUM_BANKS(ADDR_SURF_16_BANK) |
  465. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  466. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  467. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  468. break;
  469. case 7:
  470. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  471. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  472. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  473. TILE_SPLIT(split_equal_to_row_size) |
  474. NUM_BANKS(ADDR_SURF_16_BANK) |
  475. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  476. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  477. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  478. break;
  479. case 8:
  480. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  481. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  482. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  483. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  484. NUM_BANKS(ADDR_SURF_16_BANK) |
  485. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  486. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  487. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  488. break;
  489. case 9:
  490. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  491. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  492. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  493. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  494. NUM_BANKS(ADDR_SURF_16_BANK) |
  495. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  496. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  497. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  498. break;
  499. case 10:
  500. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  501. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  502. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  503. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  504. NUM_BANKS(ADDR_SURF_16_BANK) |
  505. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  506. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  507. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  508. break;
  509. case 11:
  510. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  511. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  512. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  513. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  514. NUM_BANKS(ADDR_SURF_16_BANK) |
  515. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  516. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  517. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  518. break;
  519. case 12:
  520. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  521. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  522. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  523. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  524. NUM_BANKS(ADDR_SURF_16_BANK) |
  525. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  526. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  527. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  528. break;
  529. case 13:
  530. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  531. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  532. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  533. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  534. NUM_BANKS(ADDR_SURF_16_BANK) |
  535. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  536. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  537. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  538. break;
  539. case 14:
  540. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  541. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  542. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  543. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  544. NUM_BANKS(ADDR_SURF_16_BANK) |
  545. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  546. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  547. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  548. break;
  549. case 15:
  550. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  551. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  552. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  553. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  554. NUM_BANKS(ADDR_SURF_16_BANK) |
  555. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  556. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  557. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  558. break;
  559. case 16:
  560. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  561. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  562. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  563. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  564. NUM_BANKS(ADDR_SURF_16_BANK) |
  565. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  566. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  567. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  568. break;
  569. case 17:
  570. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  571. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  572. PIPE_CONFIG(ADDR_SURF_P4_8x16) |
  573. TILE_SPLIT(split_equal_to_row_size) |
  574. NUM_BANKS(ADDR_SURF_16_BANK) |
  575. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  576. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  577. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  578. break;
  579. case 21:
  580. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  581. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  582. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  583. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  584. NUM_BANKS(ADDR_SURF_16_BANK) |
  585. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  586. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  587. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  588. break;
  589. case 22:
  590. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  591. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  592. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  593. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  594. NUM_BANKS(ADDR_SURF_16_BANK) |
  595. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  596. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  597. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  598. break;
  599. case 23:
  600. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  601. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  602. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  603. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  604. NUM_BANKS(ADDR_SURF_16_BANK) |
  605. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  606. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  607. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  608. break;
  609. case 24:
  610. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  611. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  612. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  613. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  614. NUM_BANKS(ADDR_SURF_16_BANK) |
  615. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  616. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  617. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  618. break;
  619. case 25:
  620. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  621. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  622. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  623. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  624. NUM_BANKS(ADDR_SURF_8_BANK) |
  625. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  626. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  627. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  628. break;
  629. default:
  630. gb_tile_moden = 0;
  631. break;
  632. }
  633. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  634. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  635. }
  636. } else if ((adev->asic_type == CHIP_TAHITI) || (adev->asic_type == CHIP_PITCAIRN)) {
  637. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++) {
  638. switch (reg_offset) {
  639. case 0: /* non-AA compressed depth or any compressed stencil */
  640. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  641. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  642. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  643. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  644. NUM_BANKS(ADDR_SURF_16_BANK) |
  645. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  646. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  647. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  648. break;
  649. case 1: /* 2xAA/4xAA compressed depth only */
  650. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  651. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  652. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  653. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  654. NUM_BANKS(ADDR_SURF_16_BANK) |
  655. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  656. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  657. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  658. break;
  659. case 2: /* 8xAA compressed depth only */
  660. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  661. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  662. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  663. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  664. NUM_BANKS(ADDR_SURF_16_BANK) |
  665. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  666. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  667. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  668. break;
  669. case 3: /* 2xAA/4xAA compressed depth with stencil (for depth buffer) */
  670. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  671. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  672. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  673. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  674. NUM_BANKS(ADDR_SURF_16_BANK) |
  675. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  676. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  677. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  678. break;
  679. case 4: /* Maps w/ a dimension less than the 2D macro-tile dimensions (for mipmapped depth textures) */
  680. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  681. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  682. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  683. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  684. NUM_BANKS(ADDR_SURF_16_BANK) |
  685. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  686. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  687. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  688. break;
  689. case 5: /* Uncompressed 16bpp depth - and stencil buffer allocated with it */
  690. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  691. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  692. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  693. TILE_SPLIT(split_equal_to_row_size) |
  694. NUM_BANKS(ADDR_SURF_16_BANK) |
  695. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  696. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  697. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  698. break;
  699. case 6: /* Uncompressed 32bpp depth - and stencil buffer allocated with it */
  700. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  701. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  702. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  703. TILE_SPLIT(split_equal_to_row_size) |
  704. NUM_BANKS(ADDR_SURF_16_BANK) |
  705. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  706. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  707. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  708. break;
  709. case 7: /* Uncompressed 8bpp stencil without depth (drivers typically do not use) */
  710. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  711. MICRO_TILE_MODE(ADDR_SURF_DEPTH_MICRO_TILING) |
  712. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  713. TILE_SPLIT(split_equal_to_row_size) |
  714. NUM_BANKS(ADDR_SURF_16_BANK) |
  715. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  716. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  717. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  718. break;
  719. case 8: /* 1D and 1D Array Surfaces */
  720. gb_tile_moden = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  721. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  722. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  723. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  724. NUM_BANKS(ADDR_SURF_16_BANK) |
  725. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  726. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  727. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  728. break;
  729. case 9: /* Displayable maps. */
  730. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  731. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  732. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  733. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  734. NUM_BANKS(ADDR_SURF_16_BANK) |
  735. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  736. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  737. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  738. break;
  739. case 10: /* Display 8bpp. */
  740. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  741. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  742. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  743. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  744. NUM_BANKS(ADDR_SURF_16_BANK) |
  745. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  746. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  747. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  748. break;
  749. case 11: /* Display 16bpp. */
  750. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  751. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  752. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  753. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  754. NUM_BANKS(ADDR_SURF_16_BANK) |
  755. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  756. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  757. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  758. break;
  759. case 12: /* Display 32bpp. */
  760. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  761. MICRO_TILE_MODE(ADDR_SURF_DISPLAY_MICRO_TILING) |
  762. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  763. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  764. NUM_BANKS(ADDR_SURF_16_BANK) |
  765. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  766. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  767. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  768. break;
  769. case 13: /* Thin. */
  770. gb_tile_moden = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  771. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  772. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  773. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  774. NUM_BANKS(ADDR_SURF_16_BANK) |
  775. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  776. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  777. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  778. break;
  779. case 14: /* Thin 8 bpp. */
  780. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  781. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  782. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  783. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  784. NUM_BANKS(ADDR_SURF_16_BANK) |
  785. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  786. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  787. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  788. break;
  789. case 15: /* Thin 16 bpp. */
  790. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  791. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  792. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  793. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  794. NUM_BANKS(ADDR_SURF_16_BANK) |
  795. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  796. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  797. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  798. break;
  799. case 16: /* Thin 32 bpp. */
  800. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  801. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  802. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  803. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  804. NUM_BANKS(ADDR_SURF_16_BANK) |
  805. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  806. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  807. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  808. break;
  809. case 17: /* Thin 64 bpp. */
  810. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  811. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  812. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  813. TILE_SPLIT(split_equal_to_row_size) |
  814. NUM_BANKS(ADDR_SURF_16_BANK) |
  815. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  816. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  817. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  818. break;
  819. case 21: /* 8 bpp PRT. */
  820. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  821. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  822. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  823. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  824. NUM_BANKS(ADDR_SURF_16_BANK) |
  825. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  826. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  827. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  828. break;
  829. case 22: /* 16 bpp PRT */
  830. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  831. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  832. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  833. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  834. NUM_BANKS(ADDR_SURF_16_BANK) |
  835. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  836. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  837. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4));
  838. break;
  839. case 23: /* 32 bpp PRT */
  840. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  841. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  842. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  843. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  844. NUM_BANKS(ADDR_SURF_16_BANK) |
  845. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  846. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  847. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  848. break;
  849. case 24: /* 64 bpp PRT */
  850. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  851. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  852. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  853. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  854. NUM_BANKS(ADDR_SURF_16_BANK) |
  855. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  856. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  857. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2));
  858. break;
  859. case 25: /* 128 bpp PRT */
  860. gb_tile_moden = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  861. MICRO_TILE_MODE(ADDR_SURF_THIN_MICRO_TILING) |
  862. PIPE_CONFIG(ADDR_SURF_P8_32x32_8x16) |
  863. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_1KB) |
  864. NUM_BANKS(ADDR_SURF_8_BANK) |
  865. BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  866. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  867. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1));
  868. break;
  869. default:
  870. gb_tile_moden = 0;
  871. break;
  872. }
  873. adev->gfx.config.tile_mode_array[reg_offset] = gb_tile_moden;
  874. WREG32(mmGB_TILE_MODE0 + reg_offset, gb_tile_moden);
  875. }
  876. } else{
  877. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  878. }
  879. }
  880. static void gfx_v6_0_select_se_sh(struct amdgpu_device *adev, u32 se_num,
  881. u32 sh_num, u32 instance)
  882. {
  883. u32 data;
  884. if (instance == 0xffffffff)
  885. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  886. else
  887. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  888. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  889. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  890. GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
  891. else if (se_num == 0xffffffff)
  892. data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
  893. (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
  894. else if (sh_num == 0xffffffff)
  895. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  896. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  897. else
  898. data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
  899. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  900. WREG32(mmGRBM_GFX_INDEX, data);
  901. }
  902. static u32 gfx_v6_0_create_bitmask(u32 bit_width)
  903. {
  904. return (u32)(((u64)1 << bit_width) - 1);
  905. }
  906. static u32 gfx_v6_0_get_rb_disabled(struct amdgpu_device *adev,
  907. u32 max_rb_num_per_se,
  908. u32 sh_per_se)
  909. {
  910. u32 data, mask;
  911. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  912. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  913. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  914. data >>= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  915. mask = gfx_v6_0_create_bitmask(max_rb_num_per_se / sh_per_se);
  916. return data & mask;
  917. }
  918. static void gfx_v6_0_raster_config(struct amdgpu_device *adev, u32 *rconf)
  919. {
  920. switch (adev->asic_type) {
  921. case CHIP_TAHITI:
  922. case CHIP_PITCAIRN:
  923. *rconf |=
  924. (2 << PA_SC_RASTER_CONFIG__RB_XSEL2__SHIFT) |
  925. (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
  926. (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
  927. (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT) |
  928. (2 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT) |
  929. (2 << PA_SC_RASTER_CONFIG__SE_XSEL__SHIFT) |
  930. (2 << PA_SC_RASTER_CONFIG__SE_YSEL__SHIFT);
  931. break;
  932. case CHIP_VERDE:
  933. *rconf |=
  934. (1 << PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT) |
  935. (2 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT) |
  936. (1 << PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT);
  937. break;
  938. case CHIP_OLAND:
  939. *rconf |= (1 << PA_SC_RASTER_CONFIG__RB_YSEL__SHIFT);
  940. break;
  941. case CHIP_HAINAN:
  942. *rconf |= 0x0;
  943. break;
  944. default:
  945. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  946. break;
  947. }
  948. }
  949. static void gfx_v6_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  950. u32 raster_config, unsigned rb_mask,
  951. unsigned num_rb)
  952. {
  953. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  954. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  955. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  956. unsigned rb_per_se = num_rb / num_se;
  957. unsigned se_mask[4];
  958. unsigned se;
  959. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  960. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  961. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  962. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  963. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  964. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  965. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  966. for (se = 0; se < num_se; se++) {
  967. unsigned raster_config_se = raster_config;
  968. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  969. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  970. int idx = (se / 2) * 2;
  971. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  972. raster_config_se &= ~PA_SC_RASTER_CONFIG__SE_MAP_MASK;
  973. if (!se_mask[idx]) {
  974. raster_config_se |= RASTER_CONFIG_SE_MAP_3 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
  975. } else {
  976. raster_config_se |= RASTER_CONFIG_SE_MAP_0 << PA_SC_RASTER_CONFIG__SE_MAP__SHIFT;
  977. }
  978. }
  979. pkr0_mask &= rb_mask;
  980. pkr1_mask &= rb_mask;
  981. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  982. raster_config_se &= ~PA_SC_RASTER_CONFIG__PKR_MAP_MASK;
  983. if (!pkr0_mask) {
  984. raster_config_se |= RASTER_CONFIG_PKR_MAP_3 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
  985. } else {
  986. raster_config_se |= RASTER_CONFIG_PKR_MAP_0 << PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT;
  987. }
  988. }
  989. if (rb_per_se >= 2) {
  990. unsigned rb0_mask = 1 << (se * rb_per_se);
  991. unsigned rb1_mask = rb0_mask << 1;
  992. rb0_mask &= rb_mask;
  993. rb1_mask &= rb_mask;
  994. if (!rb0_mask || !rb1_mask) {
  995. raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR0_MASK;
  996. if (!rb0_mask) {
  997. raster_config_se |=
  998. RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
  999. } else {
  1000. raster_config_se |=
  1001. RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT;
  1002. }
  1003. }
  1004. if (rb_per_se > 2) {
  1005. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  1006. rb1_mask = rb0_mask << 1;
  1007. rb0_mask &= rb_mask;
  1008. rb1_mask &= rb_mask;
  1009. if (!rb0_mask || !rb1_mask) {
  1010. raster_config_se &= ~PA_SC_RASTER_CONFIG__RB_MAP_PKR1_MASK;
  1011. if (!rb0_mask) {
  1012. raster_config_se |=
  1013. RASTER_CONFIG_RB_MAP_3 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
  1014. } else {
  1015. raster_config_se |=
  1016. RASTER_CONFIG_RB_MAP_0 << PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT;
  1017. }
  1018. }
  1019. }
  1020. }
  1021. /* GRBM_GFX_INDEX has a different offset on SI */
  1022. gfx_v6_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  1023. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  1024. }
  1025. /* GRBM_GFX_INDEX has a different offset on SI */
  1026. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1027. }
  1028. static void gfx_v6_0_setup_rb(struct amdgpu_device *adev,
  1029. u32 se_num, u32 sh_per_se,
  1030. u32 max_rb_num_per_se)
  1031. {
  1032. int i, j;
  1033. u32 data, mask;
  1034. u32 disabled_rbs = 0;
  1035. u32 enabled_rbs = 0;
  1036. unsigned num_rb_pipes;
  1037. mutex_lock(&adev->grbm_idx_mutex);
  1038. for (i = 0; i < se_num; i++) {
  1039. for (j = 0; j < sh_per_se; j++) {
  1040. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1041. data = gfx_v6_0_get_rb_disabled(adev, max_rb_num_per_se, sh_per_se);
  1042. disabled_rbs |= data << ((i * sh_per_se + j) * 2);
  1043. }
  1044. }
  1045. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1046. mutex_unlock(&adev->grbm_idx_mutex);
  1047. mask = 1;
  1048. for (i = 0; i < max_rb_num_per_se * se_num; i++) {
  1049. if (!(disabled_rbs & mask))
  1050. enabled_rbs |= mask;
  1051. mask <<= 1;
  1052. }
  1053. adev->gfx.config.backend_enable_mask = enabled_rbs;
  1054. adev->gfx.config.num_rbs = hweight32(enabled_rbs);
  1055. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  1056. adev->gfx.config.max_shader_engines, 16);
  1057. mutex_lock(&adev->grbm_idx_mutex);
  1058. for (i = 0; i < se_num; i++) {
  1059. gfx_v6_0_select_se_sh(adev, i, 0xffffffff, 0xffffffff);
  1060. data = 0;
  1061. for (j = 0; j < sh_per_se; j++) {
  1062. switch (enabled_rbs & 3) {
  1063. case 1:
  1064. data |= (RASTER_CONFIG_RB_MAP_0 << (i * sh_per_se + j) * 2);
  1065. break;
  1066. case 2:
  1067. data |= (RASTER_CONFIG_RB_MAP_3 << (i * sh_per_se + j) * 2);
  1068. break;
  1069. case 3:
  1070. default:
  1071. data |= (RASTER_CONFIG_RB_MAP_2 << (i * sh_per_se + j) * 2);
  1072. break;
  1073. }
  1074. enabled_rbs >>= 2;
  1075. }
  1076. gfx_v6_0_raster_config(adev, &data);
  1077. if (!adev->gfx.config.backend_enable_mask ||
  1078. adev->gfx.config.num_rbs >= num_rb_pipes)
  1079. WREG32(mmPA_SC_RASTER_CONFIG, data);
  1080. else
  1081. gfx_v6_0_write_harvested_raster_configs(adev, data,
  1082. adev->gfx.config.backend_enable_mask,
  1083. num_rb_pipes);
  1084. }
  1085. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1086. mutex_unlock(&adev->grbm_idx_mutex);
  1087. }
  1088. /*
  1089. static void gmc_v6_0_init_compute_vmid(struct amdgpu_device *adev)
  1090. {
  1091. }
  1092. */
  1093. static u32 gfx_v6_0_get_cu_enabled(struct amdgpu_device *adev, u32 cu_per_sh)
  1094. {
  1095. u32 data, mask;
  1096. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  1097. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  1098. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  1099. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  1100. mask = gfx_v6_0_create_bitmask(cu_per_sh);
  1101. return ~data & mask;
  1102. }
  1103. static void gfx_v6_0_setup_spi(struct amdgpu_device *adev,
  1104. u32 se_num, u32 sh_per_se,
  1105. u32 cu_per_sh)
  1106. {
  1107. int i, j, k;
  1108. u32 data, mask;
  1109. u32 active_cu = 0;
  1110. mutex_lock(&adev->grbm_idx_mutex);
  1111. for (i = 0; i < se_num; i++) {
  1112. for (j = 0; j < sh_per_se; j++) {
  1113. gfx_v6_0_select_se_sh(adev, i, j, 0xffffffff);
  1114. data = RREG32(mmSPI_STATIC_THREAD_MGMT_3);
  1115. active_cu = gfx_v6_0_get_cu_enabled(adev, cu_per_sh);
  1116. mask = 1;
  1117. for (k = 0; k < 16; k++) {
  1118. mask <<= k;
  1119. if (active_cu & mask) {
  1120. data &= ~mask;
  1121. WREG32(mmSPI_STATIC_THREAD_MGMT_3, data);
  1122. break;
  1123. }
  1124. }
  1125. }
  1126. }
  1127. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1128. mutex_unlock(&adev->grbm_idx_mutex);
  1129. }
  1130. static void gfx_v6_0_gpu_init(struct amdgpu_device *adev)
  1131. {
  1132. u32 gb_addr_config = 0;
  1133. u32 mc_shared_chmap, mc_arb_ramcfg;
  1134. u32 sx_debug_1;
  1135. u32 hdp_host_path_cntl;
  1136. u32 tmp;
  1137. switch (adev->asic_type) {
  1138. case CHIP_TAHITI:
  1139. adev->gfx.config.max_shader_engines = 2;
  1140. adev->gfx.config.max_tile_pipes = 12;
  1141. adev->gfx.config.max_cu_per_sh = 8;
  1142. adev->gfx.config.max_sh_per_se = 2;
  1143. adev->gfx.config.max_backends_per_se = 4;
  1144. adev->gfx.config.max_texture_channel_caches = 12;
  1145. adev->gfx.config.max_gprs = 256;
  1146. adev->gfx.config.max_gs_threads = 32;
  1147. adev->gfx.config.max_hw_contexts = 8;
  1148. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1149. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1150. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1151. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1152. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1153. break;
  1154. case CHIP_PITCAIRN:
  1155. adev->gfx.config.max_shader_engines = 2;
  1156. adev->gfx.config.max_tile_pipes = 8;
  1157. adev->gfx.config.max_cu_per_sh = 5;
  1158. adev->gfx.config.max_sh_per_se = 2;
  1159. adev->gfx.config.max_backends_per_se = 4;
  1160. adev->gfx.config.max_texture_channel_caches = 8;
  1161. adev->gfx.config.max_gprs = 256;
  1162. adev->gfx.config.max_gs_threads = 32;
  1163. adev->gfx.config.max_hw_contexts = 8;
  1164. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1165. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1166. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1167. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1168. gb_addr_config = TAHITI_GB_ADDR_CONFIG_GOLDEN;
  1169. break;
  1170. case CHIP_VERDE:
  1171. adev->gfx.config.max_shader_engines = 1;
  1172. adev->gfx.config.max_tile_pipes = 4;
  1173. adev->gfx.config.max_cu_per_sh = 5;
  1174. adev->gfx.config.max_sh_per_se = 2;
  1175. adev->gfx.config.max_backends_per_se = 4;
  1176. adev->gfx.config.max_texture_channel_caches = 4;
  1177. adev->gfx.config.max_gprs = 256;
  1178. adev->gfx.config.max_gs_threads = 32;
  1179. adev->gfx.config.max_hw_contexts = 8;
  1180. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1181. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1182. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1183. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1184. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1185. break;
  1186. case CHIP_OLAND:
  1187. adev->gfx.config.max_shader_engines = 1;
  1188. adev->gfx.config.max_tile_pipes = 4;
  1189. adev->gfx.config.max_cu_per_sh = 6;
  1190. adev->gfx.config.max_sh_per_se = 1;
  1191. adev->gfx.config.max_backends_per_se = 2;
  1192. adev->gfx.config.max_texture_channel_caches = 4;
  1193. adev->gfx.config.max_gprs = 256;
  1194. adev->gfx.config.max_gs_threads = 16;
  1195. adev->gfx.config.max_hw_contexts = 8;
  1196. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1197. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1198. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1199. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1200. gb_addr_config = VERDE_GB_ADDR_CONFIG_GOLDEN;
  1201. break;
  1202. case CHIP_HAINAN:
  1203. adev->gfx.config.max_shader_engines = 1;
  1204. adev->gfx.config.max_tile_pipes = 4;
  1205. adev->gfx.config.max_cu_per_sh = 5;
  1206. adev->gfx.config.max_sh_per_se = 1;
  1207. adev->gfx.config.max_backends_per_se = 1;
  1208. adev->gfx.config.max_texture_channel_caches = 2;
  1209. adev->gfx.config.max_gprs = 256;
  1210. adev->gfx.config.max_gs_threads = 16;
  1211. adev->gfx.config.max_hw_contexts = 8;
  1212. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1213. adev->gfx.config.sc_prim_fifo_size_backend = 0x40;
  1214. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1215. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1216. gb_addr_config = HAINAN_GB_ADDR_CONFIG_GOLDEN;
  1217. break;
  1218. default:
  1219. BUG();
  1220. break;
  1221. }
  1222. WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
  1223. WREG32(mmSRBM_INT_CNTL, 1);
  1224. WREG32(mmSRBM_INT_ACK, 1);
  1225. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  1226. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1227. mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1228. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1229. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1230. tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
  1231. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1232. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1233. adev->gfx.config.mem_row_size_in_kb = 4;
  1234. adev->gfx.config.shader_engine_tile_size = 32;
  1235. adev->gfx.config.num_gpus = 1;
  1236. adev->gfx.config.multi_gpu_tile_size = 64;
  1237. gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
  1238. switch (adev->gfx.config.mem_row_size_in_kb) {
  1239. case 1:
  1240. default:
  1241. gb_addr_config |= 0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1242. break;
  1243. case 2:
  1244. gb_addr_config |= 1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1245. break;
  1246. case 4:
  1247. gb_addr_config |= 2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT;
  1248. break;
  1249. }
  1250. adev->gfx.config.gb_addr_config = gb_addr_config;
  1251. WREG32(mmGB_ADDR_CONFIG, gb_addr_config);
  1252. WREG32(mmDMIF_ADDR_CONFIG, gb_addr_config);
  1253. WREG32(mmDMIF_ADDR_CALC, gb_addr_config);
  1254. WREG32(mmHDP_ADDR_CONFIG, gb_addr_config);
  1255. WREG32(mmDMA_TILING_CONFIG + DMA0_REGISTER_OFFSET, gb_addr_config);
  1256. WREG32(mmDMA_TILING_CONFIG + DMA1_REGISTER_OFFSET, gb_addr_config);
  1257. #if 0
  1258. if (adev->has_uvd) {
  1259. WREG32(mmUVD_UDEC_ADDR_CONFIG, gb_addr_config);
  1260. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, gb_addr_config);
  1261. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, gb_addr_config);
  1262. }
  1263. #endif
  1264. gfx_v6_0_tiling_mode_table_init(adev);
  1265. gfx_v6_0_setup_rb(adev, adev->gfx.config.max_shader_engines,
  1266. adev->gfx.config.max_sh_per_se,
  1267. adev->gfx.config.max_backends_per_se);
  1268. gfx_v6_0_setup_spi(adev, adev->gfx.config.max_shader_engines,
  1269. adev->gfx.config.max_sh_per_se,
  1270. adev->gfx.config.max_cu_per_sh);
  1271. gfx_v6_0_get_cu_info(adev);
  1272. WREG32(mmCP_QUEUE_THRESHOLDS, ((0x16 << CP_QUEUE_THRESHOLDS__ROQ_IB1_START__SHIFT) |
  1273. (0x2b << CP_QUEUE_THRESHOLDS__ROQ_IB2_START__SHIFT)));
  1274. WREG32(mmCP_MEQ_THRESHOLDS, (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
  1275. (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
  1276. sx_debug_1 = RREG32(mmSX_DEBUG_1);
  1277. WREG32(mmSX_DEBUG_1, sx_debug_1);
  1278. WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
  1279. WREG32(mmPA_SC_FIFO_SIZE, ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1280. (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1281. (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1282. (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
  1283. WREG32(mmVGT_NUM_INSTANCES, 1);
  1284. WREG32(mmCP_PERFMON_CNTL, 0);
  1285. WREG32(mmSQ_CONFIG, 0);
  1286. WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS, ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
  1287. (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
  1288. WREG32(mmVGT_CACHE_INVALIDATION,
  1289. (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
  1290. (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
  1291. WREG32(mmVGT_GS_VERTEX_REUSE, 16);
  1292. WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
  1293. WREG32(mmCB_PERFCOUNTER0_SELECT0, 0);
  1294. WREG32(mmCB_PERFCOUNTER0_SELECT1, 0);
  1295. WREG32(mmCB_PERFCOUNTER1_SELECT0, 0);
  1296. WREG32(mmCB_PERFCOUNTER1_SELECT1, 0);
  1297. WREG32(mmCB_PERFCOUNTER2_SELECT0, 0);
  1298. WREG32(mmCB_PERFCOUNTER2_SELECT1, 0);
  1299. WREG32(mmCB_PERFCOUNTER3_SELECT0, 0);
  1300. WREG32(mmCB_PERFCOUNTER3_SELECT1, 0);
  1301. hdp_host_path_cntl = RREG32(mmHDP_HOST_PATH_CNTL);
  1302. WREG32(mmHDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1303. WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
  1304. (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
  1305. udelay(50);
  1306. }
  1307. static void gfx_v6_0_scratch_init(struct amdgpu_device *adev)
  1308. {
  1309. int i;
  1310. adev->gfx.scratch.num_reg = 7;
  1311. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  1312. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  1313. adev->gfx.scratch.free[i] = true;
  1314. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  1315. }
  1316. }
  1317. static int gfx_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  1318. {
  1319. struct amdgpu_device *adev = ring->adev;
  1320. uint32_t scratch;
  1321. uint32_t tmp = 0;
  1322. unsigned i;
  1323. int r;
  1324. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1325. if (r) {
  1326. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  1327. return r;
  1328. }
  1329. WREG32(scratch, 0xCAFEDEAD);
  1330. r = amdgpu_ring_alloc(ring, 3);
  1331. if (r) {
  1332. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1333. amdgpu_gfx_scratch_free(adev, scratch);
  1334. return r;
  1335. }
  1336. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1337. amdgpu_ring_write(ring, (scratch - PACKET3_SET_CONFIG_REG_START));
  1338. amdgpu_ring_write(ring, 0xDEADBEEF);
  1339. amdgpu_ring_commit(ring);
  1340. for (i = 0; i < adev->usec_timeout; i++) {
  1341. tmp = RREG32(scratch);
  1342. if (tmp == 0xDEADBEEF)
  1343. break;
  1344. DRM_UDELAY(1);
  1345. }
  1346. if (i < adev->usec_timeout) {
  1347. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1348. } else {
  1349. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1350. ring->idx, scratch, tmp);
  1351. r = -EINVAL;
  1352. }
  1353. amdgpu_gfx_scratch_free(adev, scratch);
  1354. return r;
  1355. }
  1356. static void gfx_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  1357. {
  1358. /* flush hdp cache */
  1359. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1360. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1361. WRITE_DATA_DST_SEL(0)));
  1362. amdgpu_ring_write(ring, mmHDP_MEM_COHERENCY_FLUSH_CNTL);
  1363. amdgpu_ring_write(ring, 0);
  1364. amdgpu_ring_write(ring, 0x1);
  1365. }
  1366. static void gfx_v6_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  1367. {
  1368. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  1369. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  1370. EVENT_INDEX(0));
  1371. }
  1372. /**
  1373. * gfx_v6_0_ring_emit_hdp_invalidate - emit an hdp invalidate on the cp
  1374. *
  1375. * @adev: amdgpu_device pointer
  1376. * @ridx: amdgpu ring index
  1377. *
  1378. * Emits an hdp invalidate on the cp.
  1379. */
  1380. static void gfx_v6_0_ring_emit_hdp_invalidate(struct amdgpu_ring *ring)
  1381. {
  1382. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1383. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1384. WRITE_DATA_DST_SEL(0)));
  1385. amdgpu_ring_write(ring, mmHDP_DEBUG0);
  1386. amdgpu_ring_write(ring, 0);
  1387. amdgpu_ring_write(ring, 0x1);
  1388. }
  1389. static void gfx_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  1390. u64 seq, unsigned flags)
  1391. {
  1392. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  1393. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  1394. /* flush read cache over gart */
  1395. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1396. amdgpu_ring_write(ring, (mmCP_COHER_CNTL2 - PACKET3_SET_CONFIG_REG_START));
  1397. amdgpu_ring_write(ring, 0);
  1398. amdgpu_ring_write(ring, PACKET3(PACKET3_SURFACE_SYNC, 3));
  1399. amdgpu_ring_write(ring, PACKET3_TCL1_ACTION_ENA |
  1400. PACKET3_TC_ACTION_ENA |
  1401. PACKET3_SH_KCACHE_ACTION_ENA |
  1402. PACKET3_SH_ICACHE_ACTION_ENA);
  1403. amdgpu_ring_write(ring, 0xFFFFFFFF);
  1404. amdgpu_ring_write(ring, 0);
  1405. amdgpu_ring_write(ring, 10); /* poll interval */
  1406. /* EVENT_WRITE_EOP - flush caches, send int */
  1407. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1408. amdgpu_ring_write(ring, EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) | EVENT_INDEX(5));
  1409. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1410. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  1411. ((write64bit ? 2 : 1) << CP_EOP_DONE_DATA_CNTL__DATA_SEL__SHIFT) |
  1412. ((int_sel ? 2 : 0) << CP_EOP_DONE_DATA_CNTL__INT_SEL__SHIFT));
  1413. amdgpu_ring_write(ring, lower_32_bits(seq));
  1414. amdgpu_ring_write(ring, upper_32_bits(seq));
  1415. }
  1416. static void gfx_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  1417. struct amdgpu_ib *ib,
  1418. unsigned vm_id, bool ctx_switch)
  1419. {
  1420. u32 header, control = 0;
  1421. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  1422. if (ctx_switch) {
  1423. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1424. amdgpu_ring_write(ring, 0);
  1425. }
  1426. if (ib->flags & AMDGPU_IB_FLAG_CE)
  1427. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1428. else
  1429. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1430. control |= ib->length_dw | (vm_id << 24);
  1431. amdgpu_ring_write(ring, header);
  1432. amdgpu_ring_write(ring,
  1433. #ifdef __BIG_ENDIAN
  1434. (2 << 0) |
  1435. #endif
  1436. (ib->gpu_addr & 0xFFFFFFFC));
  1437. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1438. amdgpu_ring_write(ring, control);
  1439. }
  1440. /**
  1441. * gfx_v6_0_ring_test_ib - basic ring IB test
  1442. *
  1443. * @ring: amdgpu_ring structure holding ring information
  1444. *
  1445. * Allocate an IB and execute it on the gfx ring (SI).
  1446. * Provides a basic gfx ring test to verify that IBs are working.
  1447. * Returns 0 on success, error on failure.
  1448. */
  1449. static int gfx_v6_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  1450. {
  1451. struct amdgpu_device *adev = ring->adev;
  1452. struct amdgpu_ib ib;
  1453. struct dma_fence *f = NULL;
  1454. uint32_t scratch;
  1455. uint32_t tmp = 0;
  1456. long r;
  1457. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1458. if (r) {
  1459. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  1460. return r;
  1461. }
  1462. WREG32(scratch, 0xCAFEDEAD);
  1463. memset(&ib, 0, sizeof(ib));
  1464. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  1465. if (r) {
  1466. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  1467. goto err1;
  1468. }
  1469. ib.ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1470. ib.ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_START));
  1471. ib.ptr[2] = 0xDEADBEEF;
  1472. ib.length_dw = 3;
  1473. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, NULL, &f);
  1474. if (r)
  1475. goto err2;
  1476. r = dma_fence_wait_timeout(f, false, timeout);
  1477. if (r == 0) {
  1478. DRM_ERROR("amdgpu: IB test timed out\n");
  1479. r = -ETIMEDOUT;
  1480. goto err2;
  1481. } else if (r < 0) {
  1482. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  1483. goto err2;
  1484. }
  1485. tmp = RREG32(scratch);
  1486. if (tmp == 0xDEADBEEF) {
  1487. DRM_INFO("ib test on ring %d succeeded\n", ring->idx);
  1488. r = 0;
  1489. } else {
  1490. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  1491. scratch, tmp);
  1492. r = -EINVAL;
  1493. }
  1494. err2:
  1495. amdgpu_ib_free(adev, &ib, NULL);
  1496. dma_fence_put(f);
  1497. err1:
  1498. amdgpu_gfx_scratch_free(adev, scratch);
  1499. return r;
  1500. }
  1501. static void gfx_v6_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1502. {
  1503. int i;
  1504. if (enable) {
  1505. WREG32(mmCP_ME_CNTL, 0);
  1506. } else {
  1507. WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK |
  1508. CP_ME_CNTL__PFP_HALT_MASK |
  1509. CP_ME_CNTL__CE_HALT_MASK));
  1510. WREG32(mmSCRATCH_UMSK, 0);
  1511. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1512. adev->gfx.gfx_ring[i].ready = false;
  1513. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1514. adev->gfx.compute_ring[i].ready = false;
  1515. }
  1516. udelay(50);
  1517. }
  1518. static int gfx_v6_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  1519. {
  1520. unsigned i;
  1521. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  1522. const struct gfx_firmware_header_v1_0 *ce_hdr;
  1523. const struct gfx_firmware_header_v1_0 *me_hdr;
  1524. const __le32 *fw_data;
  1525. u32 fw_size;
  1526. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  1527. return -EINVAL;
  1528. gfx_v6_0_cp_gfx_enable(adev, false);
  1529. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1530. ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1531. me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1532. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  1533. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  1534. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  1535. /* PFP */
  1536. fw_data = (const __le32 *)
  1537. (adev->gfx.pfp_fw->data + le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  1538. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  1539. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1540. for (i = 0; i < fw_size; i++)
  1541. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  1542. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1543. /* CE */
  1544. fw_data = (const __le32 *)
  1545. (adev->gfx.ce_fw->data + le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  1546. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  1547. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1548. for (i = 0; i < fw_size; i++)
  1549. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  1550. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1551. /* ME */
  1552. fw_data = (const __be32 *)
  1553. (adev->gfx.me_fw->data + le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  1554. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  1555. WREG32(mmCP_ME_RAM_WADDR, 0);
  1556. for (i = 0; i < fw_size; i++)
  1557. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  1558. WREG32(mmCP_ME_RAM_WADDR, 0);
  1559. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  1560. WREG32(mmCP_CE_UCODE_ADDR, 0);
  1561. WREG32(mmCP_ME_RAM_WADDR, 0);
  1562. WREG32(mmCP_ME_RAM_RADDR, 0);
  1563. return 0;
  1564. }
  1565. static int gfx_v6_0_cp_gfx_start(struct amdgpu_device *adev)
  1566. {
  1567. const struct cs_section_def *sect = NULL;
  1568. const struct cs_extent_def *ext = NULL;
  1569. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1570. int r, i;
  1571. r = amdgpu_ring_alloc(ring, 7 + 4);
  1572. if (r) {
  1573. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1574. return r;
  1575. }
  1576. amdgpu_ring_write(ring, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1577. amdgpu_ring_write(ring, 0x1);
  1578. amdgpu_ring_write(ring, 0x0);
  1579. amdgpu_ring_write(ring, adev->gfx.config.max_hw_contexts - 1);
  1580. amdgpu_ring_write(ring, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1581. amdgpu_ring_write(ring, 0);
  1582. amdgpu_ring_write(ring, 0);
  1583. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  1584. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  1585. amdgpu_ring_write(ring, 0xc000);
  1586. amdgpu_ring_write(ring, 0xe000);
  1587. amdgpu_ring_commit(ring);
  1588. gfx_v6_0_cp_gfx_enable(adev, true);
  1589. r = amdgpu_ring_alloc(ring, gfx_v6_0_get_csb_size(adev) + 10);
  1590. if (r) {
  1591. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  1592. return r;
  1593. }
  1594. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1595. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1596. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1597. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1598. if (sect->id == SECT_CONTEXT) {
  1599. amdgpu_ring_write(ring,
  1600. PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1601. amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  1602. for (i = 0; i < ext->reg_count; i++)
  1603. amdgpu_ring_write(ring, ext->extent[i]);
  1604. }
  1605. }
  1606. }
  1607. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1608. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  1609. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  1610. amdgpu_ring_write(ring, 0);
  1611. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1612. amdgpu_ring_write(ring, 0x00000316);
  1613. amdgpu_ring_write(ring, 0x0000000e);
  1614. amdgpu_ring_write(ring, 0x00000010);
  1615. amdgpu_ring_commit(ring);
  1616. return 0;
  1617. }
  1618. static int gfx_v6_0_cp_gfx_resume(struct amdgpu_device *adev)
  1619. {
  1620. struct amdgpu_ring *ring;
  1621. u32 tmp;
  1622. u32 rb_bufsz;
  1623. int r;
  1624. u64 rptr_addr;
  1625. WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
  1626. WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  1627. /* Set the write pointer delay */
  1628. WREG32(mmCP_RB_WPTR_DELAY, 0);
  1629. WREG32(mmCP_DEBUG, 0);
  1630. WREG32(mmSCRATCH_ADDR, 0);
  1631. /* ring 0 - compute and gfx */
  1632. /* Set ring buffer size */
  1633. ring = &adev->gfx.gfx_ring[0];
  1634. rb_bufsz = order_base_2(ring->ring_size / 8);
  1635. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1636. #ifdef __BIG_ENDIAN
  1637. tmp |= BUF_SWAP_32BIT;
  1638. #endif
  1639. WREG32(mmCP_RB0_CNTL, tmp);
  1640. /* Initialize the ring buffer's read and write pointers */
  1641. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  1642. ring->wptr = 0;
  1643. WREG32(mmCP_RB0_WPTR, ring->wptr);
  1644. /* set the wb address whether it's enabled or not */
  1645. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1646. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  1647. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1648. WREG32(mmSCRATCH_UMSK, 0);
  1649. mdelay(1);
  1650. WREG32(mmCP_RB0_CNTL, tmp);
  1651. WREG32(mmCP_RB0_BASE, ring->gpu_addr >> 8);
  1652. /* start the rings */
  1653. gfx_v6_0_cp_gfx_start(adev);
  1654. ring->ready = true;
  1655. r = amdgpu_ring_test_ring(ring);
  1656. if (r) {
  1657. ring->ready = false;
  1658. return r;
  1659. }
  1660. return 0;
  1661. }
  1662. static u32 gfx_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  1663. {
  1664. return ring->adev->wb.wb[ring->rptr_offs];
  1665. }
  1666. static u32 gfx_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  1667. {
  1668. struct amdgpu_device *adev = ring->adev;
  1669. if (ring == &adev->gfx.gfx_ring[0])
  1670. return RREG32(mmCP_RB0_WPTR);
  1671. else if (ring == &adev->gfx.compute_ring[0])
  1672. return RREG32(mmCP_RB1_WPTR);
  1673. else if (ring == &adev->gfx.compute_ring[1])
  1674. return RREG32(mmCP_RB2_WPTR);
  1675. else
  1676. BUG();
  1677. }
  1678. static void gfx_v6_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  1679. {
  1680. struct amdgpu_device *adev = ring->adev;
  1681. WREG32(mmCP_RB0_WPTR, ring->wptr);
  1682. (void)RREG32(mmCP_RB0_WPTR);
  1683. }
  1684. static void gfx_v6_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  1685. {
  1686. struct amdgpu_device *adev = ring->adev;
  1687. if (ring == &adev->gfx.compute_ring[0]) {
  1688. WREG32(mmCP_RB1_WPTR, ring->wptr);
  1689. (void)RREG32(mmCP_RB1_WPTR);
  1690. } else if (ring == &adev->gfx.compute_ring[1]) {
  1691. WREG32(mmCP_RB2_WPTR, ring->wptr);
  1692. (void)RREG32(mmCP_RB2_WPTR);
  1693. } else {
  1694. BUG();
  1695. }
  1696. }
  1697. static int gfx_v6_0_cp_compute_resume(struct amdgpu_device *adev)
  1698. {
  1699. struct amdgpu_ring *ring;
  1700. u32 tmp;
  1701. u32 rb_bufsz;
  1702. int i, r;
  1703. u64 rptr_addr;
  1704. /* ring1 - compute only */
  1705. /* Set ring buffer size */
  1706. ring = &adev->gfx.compute_ring[0];
  1707. rb_bufsz = order_base_2(ring->ring_size / 8);
  1708. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1709. #ifdef __BIG_ENDIAN
  1710. tmp |= BUF_SWAP_32BIT;
  1711. #endif
  1712. WREG32(mmCP_RB1_CNTL, tmp);
  1713. WREG32(mmCP_RB1_CNTL, tmp | CP_RB1_CNTL__RB_RPTR_WR_ENA_MASK);
  1714. ring->wptr = 0;
  1715. WREG32(mmCP_RB1_WPTR, ring->wptr);
  1716. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1717. WREG32(mmCP_RB1_RPTR_ADDR, lower_32_bits(rptr_addr));
  1718. WREG32(mmCP_RB1_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1719. mdelay(1);
  1720. WREG32(mmCP_RB1_CNTL, tmp);
  1721. WREG32(mmCP_RB1_BASE, ring->gpu_addr >> 8);
  1722. ring = &adev->gfx.compute_ring[1];
  1723. rb_bufsz = order_base_2(ring->ring_size / 8);
  1724. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1725. #ifdef __BIG_ENDIAN
  1726. tmp |= BUF_SWAP_32BIT;
  1727. #endif
  1728. WREG32(mmCP_RB2_CNTL, tmp);
  1729. WREG32(mmCP_RB2_CNTL, tmp | CP_RB2_CNTL__RB_RPTR_WR_ENA_MASK);
  1730. ring->wptr = 0;
  1731. WREG32(mmCP_RB2_WPTR, ring->wptr);
  1732. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  1733. WREG32(mmCP_RB2_RPTR_ADDR, lower_32_bits(rptr_addr));
  1734. WREG32(mmCP_RB2_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  1735. mdelay(1);
  1736. WREG32(mmCP_RB2_CNTL, tmp);
  1737. WREG32(mmCP_RB2_BASE, ring->gpu_addr >> 8);
  1738. adev->gfx.compute_ring[0].ready = false;
  1739. adev->gfx.compute_ring[1].ready = false;
  1740. for (i = 0; i < 2; i++) {
  1741. r = amdgpu_ring_test_ring(&adev->gfx.compute_ring[i]);
  1742. if (r)
  1743. return r;
  1744. adev->gfx.compute_ring[i].ready = true;
  1745. }
  1746. return 0;
  1747. }
  1748. static void gfx_v6_0_cp_enable(struct amdgpu_device *adev, bool enable)
  1749. {
  1750. gfx_v6_0_cp_gfx_enable(adev, enable);
  1751. }
  1752. static int gfx_v6_0_cp_load_microcode(struct amdgpu_device *adev)
  1753. {
  1754. return gfx_v6_0_cp_gfx_load_microcode(adev);
  1755. }
  1756. static void gfx_v6_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1757. bool enable)
  1758. {
  1759. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  1760. u32 mask;
  1761. int i;
  1762. if (enable)
  1763. tmp |= (CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
  1764. CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
  1765. else
  1766. tmp &= ~(CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK |
  1767. CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK);
  1768. WREG32(mmCP_INT_CNTL_RING0, tmp);
  1769. if (!enable) {
  1770. /* read a gfx register */
  1771. tmp = RREG32(mmDB_DEPTH_INFO);
  1772. mask = RLC_BUSY_STATUS | GFX_POWER_STATUS | GFX_CLOCK_STATUS | GFX_LS_STATUS;
  1773. for (i = 0; i < adev->usec_timeout; i++) {
  1774. if ((RREG32(mmRLC_STAT) & mask) == (GFX_CLOCK_STATUS | GFX_POWER_STATUS))
  1775. break;
  1776. udelay(1);
  1777. }
  1778. }
  1779. }
  1780. static int gfx_v6_0_cp_resume(struct amdgpu_device *adev)
  1781. {
  1782. int r;
  1783. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  1784. r = gfx_v6_0_cp_load_microcode(adev);
  1785. if (r)
  1786. return r;
  1787. r = gfx_v6_0_cp_gfx_resume(adev);
  1788. if (r)
  1789. return r;
  1790. r = gfx_v6_0_cp_compute_resume(adev);
  1791. if (r)
  1792. return r;
  1793. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  1794. return 0;
  1795. }
  1796. static void gfx_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  1797. {
  1798. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  1799. uint32_t seq = ring->fence_drv.sync_seq;
  1800. uint64_t addr = ring->fence_drv.gpu_addr;
  1801. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  1802. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  1803. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  1804. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  1805. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1806. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  1807. amdgpu_ring_write(ring, seq);
  1808. amdgpu_ring_write(ring, 0xffffffff);
  1809. amdgpu_ring_write(ring, 4); /* poll interval */
  1810. if (usepfp) {
  1811. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  1812. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1813. amdgpu_ring_write(ring, 0);
  1814. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1815. amdgpu_ring_write(ring, 0);
  1816. }
  1817. }
  1818. static void gfx_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1819. unsigned vm_id, uint64_t pd_addr)
  1820. {
  1821. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  1822. /* write new base address */
  1823. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1824. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1825. WRITE_DATA_DST_SEL(0)));
  1826. if (vm_id < 8) {
  1827. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id ));
  1828. } else {
  1829. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + (vm_id - 8)));
  1830. }
  1831. amdgpu_ring_write(ring, 0);
  1832. amdgpu_ring_write(ring, pd_addr >> 12);
  1833. /* bits 0-15 are the VM contexts0-15 */
  1834. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1835. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  1836. WRITE_DATA_DST_SEL(0)));
  1837. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  1838. amdgpu_ring_write(ring, 0);
  1839. amdgpu_ring_write(ring, 1 << vm_id);
  1840. /* wait for the invalidate to complete */
  1841. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  1842. amdgpu_ring_write(ring, (WAIT_REG_MEM_FUNCTION(0) | /* always */
  1843. WAIT_REG_MEM_ENGINE(0))); /* me */
  1844. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  1845. amdgpu_ring_write(ring, 0);
  1846. amdgpu_ring_write(ring, 0); /* ref */
  1847. amdgpu_ring_write(ring, 0); /* mask */
  1848. amdgpu_ring_write(ring, 0x20); /* poll interval */
  1849. if (usepfp) {
  1850. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  1851. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  1852. amdgpu_ring_write(ring, 0x0);
  1853. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  1854. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1855. amdgpu_ring_write(ring, 0);
  1856. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1857. amdgpu_ring_write(ring, 0);
  1858. }
  1859. }
  1860. static void gfx_v6_0_rlc_fini(struct amdgpu_device *adev)
  1861. {
  1862. int r;
  1863. if (adev->gfx.rlc.save_restore_obj) {
  1864. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  1865. if (unlikely(r != 0))
  1866. dev_warn(adev->dev, "(%d) reserve RLC sr bo failed\n", r);
  1867. amdgpu_bo_unpin(adev->gfx.rlc.save_restore_obj);
  1868. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  1869. amdgpu_bo_unref(&adev->gfx.rlc.save_restore_obj);
  1870. adev->gfx.rlc.save_restore_obj = NULL;
  1871. }
  1872. if (adev->gfx.rlc.clear_state_obj) {
  1873. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1874. if (unlikely(r != 0))
  1875. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  1876. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  1877. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1878. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  1879. adev->gfx.rlc.clear_state_obj = NULL;
  1880. }
  1881. if (adev->gfx.rlc.cp_table_obj) {
  1882. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  1883. if (unlikely(r != 0))
  1884. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  1885. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  1886. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1887. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  1888. adev->gfx.rlc.cp_table_obj = NULL;
  1889. }
  1890. }
  1891. static int gfx_v6_0_rlc_init(struct amdgpu_device *adev)
  1892. {
  1893. const u32 *src_ptr;
  1894. volatile u32 *dst_ptr;
  1895. u32 dws, i;
  1896. u64 reg_list_mc_addr;
  1897. const struct cs_section_def *cs_data;
  1898. int r;
  1899. adev->gfx.rlc.reg_list = verde_rlc_save_restore_register_list;
  1900. adev->gfx.rlc.reg_list_size =
  1901. (u32)ARRAY_SIZE(verde_rlc_save_restore_register_list);
  1902. adev->gfx.rlc.cs_data = si_cs_data;
  1903. src_ptr = adev->gfx.rlc.reg_list;
  1904. dws = adev->gfx.rlc.reg_list_size;
  1905. cs_data = adev->gfx.rlc.cs_data;
  1906. if (src_ptr) {
  1907. /* save restore block */
  1908. if (adev->gfx.rlc.save_restore_obj == NULL) {
  1909. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1910. AMDGPU_GEM_DOMAIN_VRAM,
  1911. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1912. NULL, NULL,
  1913. &adev->gfx.rlc.save_restore_obj);
  1914. if (r) {
  1915. dev_warn(adev->dev, "(%d) create RLC sr bo failed\n", r);
  1916. return r;
  1917. }
  1918. }
  1919. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  1920. if (unlikely(r != 0)) {
  1921. gfx_v6_0_rlc_fini(adev);
  1922. return r;
  1923. }
  1924. r = amdgpu_bo_pin(adev->gfx.rlc.save_restore_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1925. &adev->gfx.rlc.save_restore_gpu_addr);
  1926. if (r) {
  1927. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  1928. dev_warn(adev->dev, "(%d) pin RLC sr bo failed\n", r);
  1929. gfx_v6_0_rlc_fini(adev);
  1930. return r;
  1931. }
  1932. r = amdgpu_bo_kmap(adev->gfx.rlc.save_restore_obj, (void **)&adev->gfx.rlc.sr_ptr);
  1933. if (r) {
  1934. dev_warn(adev->dev, "(%d) map RLC sr bo failed\n", r);
  1935. gfx_v6_0_rlc_fini(adev);
  1936. return r;
  1937. }
  1938. /* write the sr buffer */
  1939. dst_ptr = adev->gfx.rlc.sr_ptr;
  1940. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  1941. dst_ptr[i] = cpu_to_le32(src_ptr[i]);
  1942. amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
  1943. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  1944. }
  1945. if (cs_data) {
  1946. /* clear state block */
  1947. adev->gfx.rlc.clear_state_size = gfx_v6_0_get_csb_size(adev);
  1948. dws = adev->gfx.rlc.clear_state_size + (256 / 4);
  1949. if (adev->gfx.rlc.clear_state_obj == NULL) {
  1950. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  1951. AMDGPU_GEM_DOMAIN_VRAM,
  1952. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  1953. NULL, NULL,
  1954. &adev->gfx.rlc.clear_state_obj);
  1955. if (r) {
  1956. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1957. gfx_v6_0_rlc_fini(adev);
  1958. return r;
  1959. }
  1960. }
  1961. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  1962. if (unlikely(r != 0)) {
  1963. gfx_v6_0_rlc_fini(adev);
  1964. return r;
  1965. }
  1966. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  1967. &adev->gfx.rlc.clear_state_gpu_addr);
  1968. if (r) {
  1969. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1970. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  1971. gfx_v6_0_rlc_fini(adev);
  1972. return r;
  1973. }
  1974. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  1975. if (r) {
  1976. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  1977. gfx_v6_0_rlc_fini(adev);
  1978. return r;
  1979. }
  1980. /* set up the cs buffer */
  1981. dst_ptr = adev->gfx.rlc.cs_ptr;
  1982. reg_list_mc_addr = adev->gfx.rlc.clear_state_gpu_addr + 256;
  1983. dst_ptr[0] = cpu_to_le32(upper_32_bits(reg_list_mc_addr));
  1984. dst_ptr[1] = cpu_to_le32(lower_32_bits(reg_list_mc_addr));
  1985. dst_ptr[2] = cpu_to_le32(adev->gfx.rlc.clear_state_size);
  1986. gfx_v6_0_get_csb_buffer(adev, &dst_ptr[(256/4)]);
  1987. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1988. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1989. }
  1990. return 0;
  1991. }
  1992. static void gfx_v6_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  1993. {
  1994. WREG32_FIELD(RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  1995. if (!enable) {
  1996. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1997. WREG32(mmSPI_LB_CU_MASK, 0x00ff);
  1998. }
  1999. }
  2000. static void gfx_v6_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  2001. {
  2002. int i;
  2003. for (i = 0; i < adev->usec_timeout; i++) {
  2004. if (RREG32(mmRLC_SERDES_MASTER_BUSY_0) == 0)
  2005. break;
  2006. udelay(1);
  2007. }
  2008. for (i = 0; i < adev->usec_timeout; i++) {
  2009. if (RREG32(mmRLC_SERDES_MASTER_BUSY_1) == 0)
  2010. break;
  2011. udelay(1);
  2012. }
  2013. }
  2014. static void gfx_v6_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
  2015. {
  2016. u32 tmp;
  2017. tmp = RREG32(mmRLC_CNTL);
  2018. if (tmp != rlc)
  2019. WREG32(mmRLC_CNTL, rlc);
  2020. }
  2021. static u32 gfx_v6_0_halt_rlc(struct amdgpu_device *adev)
  2022. {
  2023. u32 data, orig;
  2024. orig = data = RREG32(mmRLC_CNTL);
  2025. if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
  2026. data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
  2027. WREG32(mmRLC_CNTL, data);
  2028. gfx_v6_0_wait_for_rlc_serdes(adev);
  2029. }
  2030. return orig;
  2031. }
  2032. static void gfx_v6_0_rlc_stop(struct amdgpu_device *adev)
  2033. {
  2034. WREG32(mmRLC_CNTL, 0);
  2035. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2036. gfx_v6_0_wait_for_rlc_serdes(adev);
  2037. }
  2038. static void gfx_v6_0_rlc_start(struct amdgpu_device *adev)
  2039. {
  2040. WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
  2041. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2042. udelay(50);
  2043. }
  2044. static void gfx_v6_0_rlc_reset(struct amdgpu_device *adev)
  2045. {
  2046. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2047. udelay(50);
  2048. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  2049. udelay(50);
  2050. }
  2051. static bool gfx_v6_0_lbpw_supported(struct amdgpu_device *adev)
  2052. {
  2053. u32 tmp;
  2054. /* Enable LBPW only for DDR3 */
  2055. tmp = RREG32(mmMC_SEQ_MISC0);
  2056. if ((tmp & 0xF0000000) == 0xB0000000)
  2057. return true;
  2058. return false;
  2059. }
  2060. static void gfx_v6_0_init_cg(struct amdgpu_device *adev)
  2061. {
  2062. }
  2063. static int gfx_v6_0_rlc_resume(struct amdgpu_device *adev)
  2064. {
  2065. u32 i;
  2066. const struct rlc_firmware_header_v1_0 *hdr;
  2067. const __le32 *fw_data;
  2068. u32 fw_size;
  2069. if (!adev->gfx.rlc_fw)
  2070. return -EINVAL;
  2071. gfx_v6_0_rlc_stop(adev);
  2072. gfx_v6_0_rlc_reset(adev);
  2073. gfx_v6_0_init_pg(adev);
  2074. gfx_v6_0_init_cg(adev);
  2075. WREG32(mmRLC_RL_BASE, 0);
  2076. WREG32(mmRLC_RL_SIZE, 0);
  2077. WREG32(mmRLC_LB_CNTL, 0);
  2078. WREG32(mmRLC_LB_CNTR_MAX, 0xffffffff);
  2079. WREG32(mmRLC_LB_CNTR_INIT, 0);
  2080. WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  2081. WREG32(mmRLC_MC_CNTL, 0);
  2082. WREG32(mmRLC_UCODE_CNTL, 0);
  2083. hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  2084. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  2085. fw_data = (const __le32 *)
  2086. (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2087. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  2088. for (i = 0; i < fw_size; i++) {
  2089. WREG32(mmRLC_UCODE_ADDR, i);
  2090. WREG32(mmRLC_UCODE_DATA, le32_to_cpup(fw_data++));
  2091. }
  2092. WREG32(mmRLC_UCODE_ADDR, 0);
  2093. gfx_v6_0_enable_lbpw(adev, gfx_v6_0_lbpw_supported(adev));
  2094. gfx_v6_0_rlc_start(adev);
  2095. return 0;
  2096. }
  2097. static void gfx_v6_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
  2098. {
  2099. u32 data, orig, tmp;
  2100. orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  2101. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  2102. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2103. WREG32(mmRLC_GCPM_GENERAL_3, 0x00000080);
  2104. tmp = gfx_v6_0_halt_rlc(adev);
  2105. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2106. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2107. WREG32(mmRLC_SERDES_WR_CTRL, 0x00b000ff);
  2108. gfx_v6_0_wait_for_rlc_serdes(adev);
  2109. gfx_v6_0_update_rlc(adev, tmp);
  2110. WREG32(mmRLC_SERDES_WR_CTRL, 0x007000ff);
  2111. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  2112. } else {
  2113. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2114. RREG32(mmCB_CGTT_SCLK_CTRL);
  2115. RREG32(mmCB_CGTT_SCLK_CTRL);
  2116. RREG32(mmCB_CGTT_SCLK_CTRL);
  2117. RREG32(mmCB_CGTT_SCLK_CTRL);
  2118. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  2119. }
  2120. if (orig != data)
  2121. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  2122. }
  2123. static void gfx_v6_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  2124. {
  2125. u32 data, orig, tmp = 0;
  2126. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2127. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  2128. data = 0x96940200;
  2129. if (orig != data)
  2130. WREG32(mmCGTS_SM_CTRL_REG, data);
  2131. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  2132. orig = data = RREG32(mmCP_MEM_SLP_CNTL);
  2133. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2134. if (orig != data)
  2135. WREG32(mmCP_MEM_SLP_CNTL, data);
  2136. }
  2137. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  2138. data &= 0xffffffc0;
  2139. if (orig != data)
  2140. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  2141. tmp = gfx_v6_0_halt_rlc(adev);
  2142. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2143. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2144. WREG32(mmRLC_SERDES_WR_CTRL, 0x00d000ff);
  2145. gfx_v6_0_update_rlc(adev, tmp);
  2146. } else {
  2147. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  2148. data |= 0x00000003;
  2149. if (orig != data)
  2150. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  2151. data = RREG32(mmCP_MEM_SLP_CNTL);
  2152. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  2153. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  2154. WREG32(mmCP_MEM_SLP_CNTL, data);
  2155. }
  2156. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  2157. data |= CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK | CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  2158. if (orig != data)
  2159. WREG32(mmCGTS_SM_CTRL_REG, data);
  2160. tmp = gfx_v6_0_halt_rlc(adev);
  2161. WREG32(mmRLC_SERDES_WR_MASTER_MASK_0, 0xffffffff);
  2162. WREG32(mmRLC_SERDES_WR_MASTER_MASK_1, 0xffffffff);
  2163. WREG32(mmRLC_SERDES_WR_CTRL, 0x00e000ff);
  2164. gfx_v6_0_update_rlc(adev, tmp);
  2165. }
  2166. }
  2167. /*
  2168. static void gfx_v6_0_update_cg(struct amdgpu_device *adev,
  2169. bool enable)
  2170. {
  2171. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2172. if (enable) {
  2173. gfx_v6_0_enable_mgcg(adev, true);
  2174. gfx_v6_0_enable_cgcg(adev, true);
  2175. } else {
  2176. gfx_v6_0_enable_cgcg(adev, false);
  2177. gfx_v6_0_enable_mgcg(adev, false);
  2178. }
  2179. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2180. }
  2181. */
  2182. static void gfx_v6_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
  2183. bool enable)
  2184. {
  2185. }
  2186. static void gfx_v6_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
  2187. bool enable)
  2188. {
  2189. }
  2190. static void gfx_v6_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
  2191. {
  2192. u32 data, orig;
  2193. orig = data = RREG32(mmRLC_PG_CNTL);
  2194. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_CP))
  2195. data &= ~0x8000;
  2196. else
  2197. data |= 0x8000;
  2198. if (orig != data)
  2199. WREG32(mmRLC_PG_CNTL, data);
  2200. }
  2201. static void gfx_v6_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
  2202. {
  2203. }
  2204. /*
  2205. static void gfx_v6_0_init_cp_pg_table(struct amdgpu_device *adev)
  2206. {
  2207. const __le32 *fw_data;
  2208. volatile u32 *dst_ptr;
  2209. int me, i, max_me = 4;
  2210. u32 bo_offset = 0;
  2211. u32 table_offset, table_size;
  2212. if (adev->asic_type == CHIP_KAVERI)
  2213. max_me = 5;
  2214. if (adev->gfx.rlc.cp_table_ptr == NULL)
  2215. return;
  2216. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  2217. for (me = 0; me < max_me; me++) {
  2218. if (me == 0) {
  2219. const struct gfx_firmware_header_v1_0 *hdr =
  2220. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  2221. fw_data = (const __le32 *)
  2222. (adev->gfx.ce_fw->data +
  2223. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2224. table_offset = le32_to_cpu(hdr->jt_offset);
  2225. table_size = le32_to_cpu(hdr->jt_size);
  2226. } else if (me == 1) {
  2227. const struct gfx_firmware_header_v1_0 *hdr =
  2228. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  2229. fw_data = (const __le32 *)
  2230. (adev->gfx.pfp_fw->data +
  2231. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2232. table_offset = le32_to_cpu(hdr->jt_offset);
  2233. table_size = le32_to_cpu(hdr->jt_size);
  2234. } else if (me == 2) {
  2235. const struct gfx_firmware_header_v1_0 *hdr =
  2236. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  2237. fw_data = (const __le32 *)
  2238. (adev->gfx.me_fw->data +
  2239. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2240. table_offset = le32_to_cpu(hdr->jt_offset);
  2241. table_size = le32_to_cpu(hdr->jt_size);
  2242. } else if (me == 3) {
  2243. const struct gfx_firmware_header_v1_0 *hdr =
  2244. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2245. fw_data = (const __le32 *)
  2246. (adev->gfx.mec_fw->data +
  2247. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2248. table_offset = le32_to_cpu(hdr->jt_offset);
  2249. table_size = le32_to_cpu(hdr->jt_size);
  2250. } else {
  2251. const struct gfx_firmware_header_v1_0 *hdr =
  2252. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2253. fw_data = (const __le32 *)
  2254. (adev->gfx.mec2_fw->data +
  2255. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  2256. table_offset = le32_to_cpu(hdr->jt_offset);
  2257. table_size = le32_to_cpu(hdr->jt_size);
  2258. }
  2259. for (i = 0; i < table_size; i ++) {
  2260. dst_ptr[bo_offset + i] =
  2261. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  2262. }
  2263. bo_offset += table_size;
  2264. }
  2265. }
  2266. */
  2267. static void gfx_v6_0_enable_gfx_cgpg(struct amdgpu_device *adev,
  2268. bool enable)
  2269. {
  2270. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG)) {
  2271. WREG32(mmRLC_TTOP_D, RLC_PUD(0x10) | RLC_PDD(0x10) | RLC_TTPD(0x10) | RLC_MSD(0x10));
  2272. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, 1);
  2273. WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 1);
  2274. } else {
  2275. WREG32_FIELD(RLC_AUTO_PG_CTRL, AUTO_PG_EN, 0);
  2276. (void)RREG32(mmDB_RENDER_CONTROL);
  2277. }
  2278. }
  2279. static u32 gfx_v6_0_get_cu_active_bitmap(struct amdgpu_device *adev,
  2280. u32 se, u32 sh)
  2281. {
  2282. u32 mask = 0, tmp, tmp1;
  2283. int i;
  2284. mutex_lock(&adev->grbm_idx_mutex);
  2285. gfx_v6_0_select_se_sh(adev, se, sh, 0xffffffff);
  2286. tmp = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  2287. tmp1 = RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  2288. gfx_v6_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  2289. mutex_unlock(&adev->grbm_idx_mutex);
  2290. tmp &= 0xffff0000;
  2291. tmp |= tmp1;
  2292. tmp >>= 16;
  2293. for (i = 0; i < adev->gfx.config.max_cu_per_sh; i ++) {
  2294. mask <<= 1;
  2295. mask |= 1;
  2296. }
  2297. return (~tmp) & mask;
  2298. }
  2299. static void gfx_v6_0_init_ao_cu_mask(struct amdgpu_device *adev)
  2300. {
  2301. u32 i, j, k, active_cu_number = 0;
  2302. u32 mask, counter, cu_bitmap;
  2303. u32 tmp = 0;
  2304. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2305. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2306. mask = 1;
  2307. cu_bitmap = 0;
  2308. counter = 0;
  2309. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k++) {
  2310. if (gfx_v6_0_get_cu_active_bitmap(adev, i, j) & mask) {
  2311. if (counter < 2)
  2312. cu_bitmap |= mask;
  2313. counter++;
  2314. }
  2315. mask <<= 1;
  2316. }
  2317. active_cu_number += counter;
  2318. tmp |= (cu_bitmap << (i * 16 + j * 8));
  2319. }
  2320. }
  2321. WREG32(mmRLC_PG_AO_CU_MASK, tmp);
  2322. WREG32_FIELD(RLC_MAX_PG_CU, MAX_POWERED_UP_CU, active_cu_number);
  2323. }
  2324. static void gfx_v6_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
  2325. bool enable)
  2326. {
  2327. u32 data, orig;
  2328. orig = data = RREG32(mmRLC_PG_CNTL);
  2329. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG))
  2330. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  2331. else
  2332. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  2333. if (orig != data)
  2334. WREG32(mmRLC_PG_CNTL, data);
  2335. }
  2336. static void gfx_v6_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
  2337. bool enable)
  2338. {
  2339. u32 data, orig;
  2340. orig = data = RREG32(mmRLC_PG_CNTL);
  2341. if (enable && (adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG))
  2342. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  2343. else
  2344. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  2345. if (orig != data)
  2346. WREG32(mmRLC_PG_CNTL, data);
  2347. }
  2348. static void gfx_v6_0_init_gfx_cgpg(struct amdgpu_device *adev)
  2349. {
  2350. u32 tmp;
  2351. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2352. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_SRC, 1);
  2353. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2354. tmp = RREG32(mmRLC_AUTO_PG_CTRL);
  2355. tmp &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  2356. tmp |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  2357. tmp &= ~RLC_AUTO_PG_CTRL__PG_AFTER_GRBM_REG_SAVE_THRESHOLD_MASK;
  2358. WREG32(mmRLC_AUTO_PG_CTRL, tmp);
  2359. }
  2360. static void gfx_v6_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
  2361. {
  2362. gfx_v6_0_enable_gfx_cgpg(adev, enable);
  2363. gfx_v6_0_enable_gfx_static_mgpg(adev, enable);
  2364. gfx_v6_0_enable_gfx_dynamic_mgpg(adev, enable);
  2365. }
  2366. static u32 gfx_v6_0_get_csb_size(struct amdgpu_device *adev)
  2367. {
  2368. u32 count = 0;
  2369. const struct cs_section_def *sect = NULL;
  2370. const struct cs_extent_def *ext = NULL;
  2371. if (adev->gfx.rlc.cs_data == NULL)
  2372. return 0;
  2373. /* begin clear state */
  2374. count += 2;
  2375. /* context control state */
  2376. count += 3;
  2377. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2378. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2379. if (sect->id == SECT_CONTEXT)
  2380. count += 2 + ext->reg_count;
  2381. else
  2382. return 0;
  2383. }
  2384. }
  2385. /* pa_sc_raster_config */
  2386. count += 3;
  2387. /* end clear state */
  2388. count += 2;
  2389. /* clear state */
  2390. count += 2;
  2391. return count;
  2392. }
  2393. static void gfx_v6_0_get_csb_buffer(struct amdgpu_device *adev,
  2394. volatile u32 *buffer)
  2395. {
  2396. u32 count = 0, i;
  2397. const struct cs_section_def *sect = NULL;
  2398. const struct cs_extent_def *ext = NULL;
  2399. if (adev->gfx.rlc.cs_data == NULL)
  2400. return;
  2401. if (buffer == NULL)
  2402. return;
  2403. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2404. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2405. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2406. buffer[count++] = cpu_to_le32(0x80000000);
  2407. buffer[count++] = cpu_to_le32(0x80000000);
  2408. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2409. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2410. if (sect->id == SECT_CONTEXT) {
  2411. buffer[count++] =
  2412. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  2413. buffer[count++] = cpu_to_le32(ext->reg_index - 0xa000);
  2414. for (i = 0; i < ext->reg_count; i++)
  2415. buffer[count++] = cpu_to_le32(ext->extent[i]);
  2416. } else {
  2417. return;
  2418. }
  2419. }
  2420. }
  2421. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 1));
  2422. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2423. switch (adev->asic_type) {
  2424. case CHIP_TAHITI:
  2425. case CHIP_PITCAIRN:
  2426. buffer[count++] = cpu_to_le32(0x2a00126a);
  2427. break;
  2428. case CHIP_VERDE:
  2429. buffer[count++] = cpu_to_le32(0x0000124a);
  2430. break;
  2431. case CHIP_OLAND:
  2432. buffer[count++] = cpu_to_le32(0x00000082);
  2433. break;
  2434. case CHIP_HAINAN:
  2435. buffer[count++] = cpu_to_le32(0x00000000);
  2436. break;
  2437. default:
  2438. buffer[count++] = cpu_to_le32(0x00000000);
  2439. break;
  2440. }
  2441. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2442. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  2443. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  2444. buffer[count++] = cpu_to_le32(0);
  2445. }
  2446. static void gfx_v6_0_init_pg(struct amdgpu_device *adev)
  2447. {
  2448. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2449. AMD_PG_SUPPORT_GFX_SMG |
  2450. AMD_PG_SUPPORT_GFX_DMG |
  2451. AMD_PG_SUPPORT_CP |
  2452. AMD_PG_SUPPORT_GDS |
  2453. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2454. gfx_v6_0_enable_sclk_slowdown_on_pu(adev, true);
  2455. gfx_v6_0_enable_sclk_slowdown_on_pd(adev, true);
  2456. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2457. gfx_v6_0_init_gfx_cgpg(adev);
  2458. gfx_v6_0_enable_cp_pg(adev, true);
  2459. gfx_v6_0_enable_gds_pg(adev, true);
  2460. } else {
  2461. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2462. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2463. }
  2464. gfx_v6_0_init_ao_cu_mask(adev);
  2465. gfx_v6_0_update_gfx_pg(adev, true);
  2466. } else {
  2467. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  2468. WREG32(mmRLC_CLEAR_STATE_RESTORE_BASE, adev->gfx.rlc.clear_state_gpu_addr >> 8);
  2469. }
  2470. }
  2471. static void gfx_v6_0_fini_pg(struct amdgpu_device *adev)
  2472. {
  2473. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2474. AMD_PG_SUPPORT_GFX_SMG |
  2475. AMD_PG_SUPPORT_GFX_DMG |
  2476. AMD_PG_SUPPORT_CP |
  2477. AMD_PG_SUPPORT_GDS |
  2478. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2479. gfx_v6_0_update_gfx_pg(adev, false);
  2480. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2481. gfx_v6_0_enable_cp_pg(adev, false);
  2482. gfx_v6_0_enable_gds_pg(adev, false);
  2483. }
  2484. }
  2485. }
  2486. static uint64_t gfx_v6_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2487. {
  2488. uint64_t clock;
  2489. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2490. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2491. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  2492. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2493. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2494. return clock;
  2495. }
  2496. static void gfx_v6_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  2497. {
  2498. if (flags & AMDGPU_HAVE_CTX_SWITCH)
  2499. gfx_v6_0_ring_emit_vgt_flush(ring);
  2500. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2501. amdgpu_ring_write(ring, 0x80000000);
  2502. amdgpu_ring_write(ring, 0);
  2503. }
  2504. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  2505. {
  2506. WREG32(mmSQ_IND_INDEX,
  2507. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  2508. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  2509. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  2510. (SQ_IND_INDEX__FORCE_READ_MASK));
  2511. return RREG32(mmSQ_IND_DATA);
  2512. }
  2513. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  2514. uint32_t wave, uint32_t thread,
  2515. uint32_t regno, uint32_t num, uint32_t *out)
  2516. {
  2517. WREG32(mmSQ_IND_INDEX,
  2518. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  2519. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  2520. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  2521. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  2522. (SQ_IND_INDEX__FORCE_READ_MASK) |
  2523. (SQ_IND_INDEX__AUTO_INCR_MASK));
  2524. while (num--)
  2525. *(out++) = RREG32(mmSQ_IND_DATA);
  2526. }
  2527. static void gfx_v6_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  2528. {
  2529. /* type 0 wave data */
  2530. dst[(*no_fields)++] = 0;
  2531. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  2532. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  2533. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  2534. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  2535. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  2536. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  2537. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  2538. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  2539. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  2540. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  2541. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  2542. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  2543. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  2544. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  2545. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  2546. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  2547. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  2548. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  2549. }
  2550. static void gfx_v6_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  2551. uint32_t wave, uint32_t start,
  2552. uint32_t size, uint32_t *dst)
  2553. {
  2554. wave_read_regs(
  2555. adev, simd, wave, 0,
  2556. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  2557. }
  2558. static const struct amdgpu_gfx_funcs gfx_v6_0_gfx_funcs = {
  2559. .get_gpu_clock_counter = &gfx_v6_0_get_gpu_clock_counter,
  2560. .select_se_sh = &gfx_v6_0_select_se_sh,
  2561. .read_wave_data = &gfx_v6_0_read_wave_data,
  2562. .read_wave_sgprs = &gfx_v6_0_read_wave_sgprs,
  2563. };
  2564. static int gfx_v6_0_early_init(void *handle)
  2565. {
  2566. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2567. adev->gfx.num_gfx_rings = GFX6_NUM_GFX_RINGS;
  2568. adev->gfx.num_compute_rings = GFX6_NUM_COMPUTE_RINGS;
  2569. adev->gfx.funcs = &gfx_v6_0_gfx_funcs;
  2570. gfx_v6_0_set_ring_funcs(adev);
  2571. gfx_v6_0_set_irq_funcs(adev);
  2572. return 0;
  2573. }
  2574. static int gfx_v6_0_sw_init(void *handle)
  2575. {
  2576. struct amdgpu_ring *ring;
  2577. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2578. int i, r;
  2579. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  2580. if (r)
  2581. return r;
  2582. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  2583. if (r)
  2584. return r;
  2585. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  2586. if (r)
  2587. return r;
  2588. gfx_v6_0_scratch_init(adev);
  2589. r = gfx_v6_0_init_microcode(adev);
  2590. if (r) {
  2591. DRM_ERROR("Failed to load gfx firmware!\n");
  2592. return r;
  2593. }
  2594. r = gfx_v6_0_rlc_init(adev);
  2595. if (r) {
  2596. DRM_ERROR("Failed to init rlc BOs!\n");
  2597. return r;
  2598. }
  2599. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  2600. ring = &adev->gfx.gfx_ring[i];
  2601. ring->ring_obj = NULL;
  2602. sprintf(ring->name, "gfx");
  2603. r = amdgpu_ring_init(adev, ring, 1024,
  2604. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  2605. if (r)
  2606. return r;
  2607. }
  2608. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2609. unsigned irq_type;
  2610. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  2611. DRM_ERROR("Too many (%d) compute rings!\n", i);
  2612. break;
  2613. }
  2614. ring = &adev->gfx.compute_ring[i];
  2615. ring->ring_obj = NULL;
  2616. ring->use_doorbell = false;
  2617. ring->doorbell_index = 0;
  2618. ring->me = 1;
  2619. ring->pipe = i;
  2620. ring->queue = i;
  2621. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  2622. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  2623. r = amdgpu_ring_init(adev, ring, 1024,
  2624. &adev->gfx.eop_irq, irq_type);
  2625. if (r)
  2626. return r;
  2627. }
  2628. return r;
  2629. }
  2630. static int gfx_v6_0_sw_fini(void *handle)
  2631. {
  2632. int i;
  2633. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2634. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  2635. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  2636. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  2637. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2638. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  2639. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2640. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  2641. gfx_v6_0_rlc_fini(adev);
  2642. return 0;
  2643. }
  2644. static int gfx_v6_0_hw_init(void *handle)
  2645. {
  2646. int r;
  2647. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2648. gfx_v6_0_gpu_init(adev);
  2649. r = gfx_v6_0_rlc_resume(adev);
  2650. if (r)
  2651. return r;
  2652. r = gfx_v6_0_cp_resume(adev);
  2653. if (r)
  2654. return r;
  2655. adev->gfx.ce_ram_size = 0x8000;
  2656. return r;
  2657. }
  2658. static int gfx_v6_0_hw_fini(void *handle)
  2659. {
  2660. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2661. gfx_v6_0_cp_enable(adev, false);
  2662. gfx_v6_0_rlc_stop(adev);
  2663. gfx_v6_0_fini_pg(adev);
  2664. return 0;
  2665. }
  2666. static int gfx_v6_0_suspend(void *handle)
  2667. {
  2668. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2669. return gfx_v6_0_hw_fini(adev);
  2670. }
  2671. static int gfx_v6_0_resume(void *handle)
  2672. {
  2673. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2674. return gfx_v6_0_hw_init(adev);
  2675. }
  2676. static bool gfx_v6_0_is_idle(void *handle)
  2677. {
  2678. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2679. if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
  2680. return false;
  2681. else
  2682. return true;
  2683. }
  2684. static int gfx_v6_0_wait_for_idle(void *handle)
  2685. {
  2686. unsigned i;
  2687. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2688. for (i = 0; i < adev->usec_timeout; i++) {
  2689. if (gfx_v6_0_is_idle(handle))
  2690. return 0;
  2691. udelay(1);
  2692. }
  2693. return -ETIMEDOUT;
  2694. }
  2695. static int gfx_v6_0_soft_reset(void *handle)
  2696. {
  2697. return 0;
  2698. }
  2699. static void gfx_v6_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  2700. enum amdgpu_interrupt_state state)
  2701. {
  2702. u32 cp_int_cntl;
  2703. switch (state) {
  2704. case AMDGPU_IRQ_STATE_DISABLE:
  2705. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2706. cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  2707. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2708. break;
  2709. case AMDGPU_IRQ_STATE_ENABLE:
  2710. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2711. cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  2712. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2713. break;
  2714. default:
  2715. break;
  2716. }
  2717. }
  2718. static void gfx_v6_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  2719. int ring,
  2720. enum amdgpu_interrupt_state state)
  2721. {
  2722. u32 cp_int_cntl;
  2723. switch (state){
  2724. case AMDGPU_IRQ_STATE_DISABLE:
  2725. if (ring == 0) {
  2726. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
  2727. cp_int_cntl &= ~CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
  2728. WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
  2729. break;
  2730. } else {
  2731. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
  2732. cp_int_cntl &= ~CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
  2733. WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
  2734. break;
  2735. }
  2736. case AMDGPU_IRQ_STATE_ENABLE:
  2737. if (ring == 0) {
  2738. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING1);
  2739. cp_int_cntl |= CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK;
  2740. WREG32(mmCP_INT_CNTL_RING1, cp_int_cntl);
  2741. break;
  2742. } else {
  2743. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING2);
  2744. cp_int_cntl |= CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK;
  2745. WREG32(mmCP_INT_CNTL_RING2, cp_int_cntl);
  2746. break;
  2747. }
  2748. default:
  2749. BUG();
  2750. break;
  2751. }
  2752. }
  2753. static int gfx_v6_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  2754. struct amdgpu_irq_src *src,
  2755. unsigned type,
  2756. enum amdgpu_interrupt_state state)
  2757. {
  2758. u32 cp_int_cntl;
  2759. switch (state) {
  2760. case AMDGPU_IRQ_STATE_DISABLE:
  2761. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2762. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  2763. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2764. break;
  2765. case AMDGPU_IRQ_STATE_ENABLE:
  2766. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2767. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  2768. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2769. break;
  2770. default:
  2771. break;
  2772. }
  2773. return 0;
  2774. }
  2775. static int gfx_v6_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  2776. struct amdgpu_irq_src *src,
  2777. unsigned type,
  2778. enum amdgpu_interrupt_state state)
  2779. {
  2780. u32 cp_int_cntl;
  2781. switch (state) {
  2782. case AMDGPU_IRQ_STATE_DISABLE:
  2783. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2784. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  2785. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2786. break;
  2787. case AMDGPU_IRQ_STATE_ENABLE:
  2788. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  2789. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  2790. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  2791. break;
  2792. default:
  2793. break;
  2794. }
  2795. return 0;
  2796. }
  2797. static int gfx_v6_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  2798. struct amdgpu_irq_src *src,
  2799. unsigned type,
  2800. enum amdgpu_interrupt_state state)
  2801. {
  2802. switch (type) {
  2803. case AMDGPU_CP_IRQ_GFX_EOP:
  2804. gfx_v6_0_set_gfx_eop_interrupt_state(adev, state);
  2805. break;
  2806. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  2807. gfx_v6_0_set_compute_eop_interrupt_state(adev, 0, state);
  2808. break;
  2809. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  2810. gfx_v6_0_set_compute_eop_interrupt_state(adev, 1, state);
  2811. break;
  2812. default:
  2813. break;
  2814. }
  2815. return 0;
  2816. }
  2817. static int gfx_v6_0_eop_irq(struct amdgpu_device *adev,
  2818. struct amdgpu_irq_src *source,
  2819. struct amdgpu_iv_entry *entry)
  2820. {
  2821. switch (entry->ring_id) {
  2822. case 0:
  2823. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  2824. break;
  2825. case 1:
  2826. case 2:
  2827. amdgpu_fence_process(&adev->gfx.compute_ring[entry->ring_id - 1]);
  2828. break;
  2829. default:
  2830. break;
  2831. }
  2832. return 0;
  2833. }
  2834. static int gfx_v6_0_priv_reg_irq(struct amdgpu_device *adev,
  2835. struct amdgpu_irq_src *source,
  2836. struct amdgpu_iv_entry *entry)
  2837. {
  2838. DRM_ERROR("Illegal register access in command stream\n");
  2839. schedule_work(&adev->reset_work);
  2840. return 0;
  2841. }
  2842. static int gfx_v6_0_priv_inst_irq(struct amdgpu_device *adev,
  2843. struct amdgpu_irq_src *source,
  2844. struct amdgpu_iv_entry *entry)
  2845. {
  2846. DRM_ERROR("Illegal instruction in command stream\n");
  2847. schedule_work(&adev->reset_work);
  2848. return 0;
  2849. }
  2850. static int gfx_v6_0_set_clockgating_state(void *handle,
  2851. enum amd_clockgating_state state)
  2852. {
  2853. bool gate = false;
  2854. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2855. if (state == AMD_CG_STATE_GATE)
  2856. gate = true;
  2857. gfx_v6_0_enable_gui_idle_interrupt(adev, false);
  2858. if (gate) {
  2859. gfx_v6_0_enable_mgcg(adev, true);
  2860. gfx_v6_0_enable_cgcg(adev, true);
  2861. } else {
  2862. gfx_v6_0_enable_cgcg(adev, false);
  2863. gfx_v6_0_enable_mgcg(adev, false);
  2864. }
  2865. gfx_v6_0_enable_gui_idle_interrupt(adev, true);
  2866. return 0;
  2867. }
  2868. static int gfx_v6_0_set_powergating_state(void *handle,
  2869. enum amd_powergating_state state)
  2870. {
  2871. bool gate = false;
  2872. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2873. if (state == AMD_PG_STATE_GATE)
  2874. gate = true;
  2875. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  2876. AMD_PG_SUPPORT_GFX_SMG |
  2877. AMD_PG_SUPPORT_GFX_DMG |
  2878. AMD_PG_SUPPORT_CP |
  2879. AMD_PG_SUPPORT_GDS |
  2880. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  2881. gfx_v6_0_update_gfx_pg(adev, gate);
  2882. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) {
  2883. gfx_v6_0_enable_cp_pg(adev, gate);
  2884. gfx_v6_0_enable_gds_pg(adev, gate);
  2885. }
  2886. }
  2887. return 0;
  2888. }
  2889. static const struct amd_ip_funcs gfx_v6_0_ip_funcs = {
  2890. .name = "gfx_v6_0",
  2891. .early_init = gfx_v6_0_early_init,
  2892. .late_init = NULL,
  2893. .sw_init = gfx_v6_0_sw_init,
  2894. .sw_fini = gfx_v6_0_sw_fini,
  2895. .hw_init = gfx_v6_0_hw_init,
  2896. .hw_fini = gfx_v6_0_hw_fini,
  2897. .suspend = gfx_v6_0_suspend,
  2898. .resume = gfx_v6_0_resume,
  2899. .is_idle = gfx_v6_0_is_idle,
  2900. .wait_for_idle = gfx_v6_0_wait_for_idle,
  2901. .soft_reset = gfx_v6_0_soft_reset,
  2902. .set_clockgating_state = gfx_v6_0_set_clockgating_state,
  2903. .set_powergating_state = gfx_v6_0_set_powergating_state,
  2904. };
  2905. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_gfx = {
  2906. .type = AMDGPU_RING_TYPE_GFX,
  2907. .align_mask = 0xff,
  2908. .nop = 0x80000000,
  2909. .get_rptr = gfx_v6_0_ring_get_rptr,
  2910. .get_wptr = gfx_v6_0_ring_get_wptr,
  2911. .set_wptr = gfx_v6_0_ring_set_wptr_gfx,
  2912. .emit_frame_size =
  2913. 5 + /* gfx_v6_0_ring_emit_hdp_flush */
  2914. 5 + /* gfx_v6_0_ring_emit_hdp_invalidate */
  2915. 14 + 14 + 14 + /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
  2916. 7 + 4 + /* gfx_v6_0_ring_emit_pipeline_sync */
  2917. 17 + 6 + /* gfx_v6_0_ring_emit_vm_flush */
  2918. 3 + 2, /* gfx_v6_ring_emit_cntxcntl including vgt flush */
  2919. .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
  2920. .emit_ib = gfx_v6_0_ring_emit_ib,
  2921. .emit_fence = gfx_v6_0_ring_emit_fence,
  2922. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  2923. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  2924. .emit_hdp_flush = gfx_v6_0_ring_emit_hdp_flush,
  2925. .emit_hdp_invalidate = gfx_v6_0_ring_emit_hdp_invalidate,
  2926. .test_ring = gfx_v6_0_ring_test_ring,
  2927. .test_ib = gfx_v6_0_ring_test_ib,
  2928. .insert_nop = amdgpu_ring_insert_nop,
  2929. .emit_cntxcntl = gfx_v6_ring_emit_cntxcntl,
  2930. };
  2931. static const struct amdgpu_ring_funcs gfx_v6_0_ring_funcs_compute = {
  2932. .type = AMDGPU_RING_TYPE_COMPUTE,
  2933. .align_mask = 0xff,
  2934. .nop = 0x80000000,
  2935. .get_rptr = gfx_v6_0_ring_get_rptr,
  2936. .get_wptr = gfx_v6_0_ring_get_wptr,
  2937. .set_wptr = gfx_v6_0_ring_set_wptr_compute,
  2938. .emit_frame_size =
  2939. 5 + /* gfx_v6_0_ring_emit_hdp_flush */
  2940. 5 + /* gfx_v6_0_ring_emit_hdp_invalidate */
  2941. 7 + /* gfx_v6_0_ring_emit_pipeline_sync */
  2942. 17 + /* gfx_v6_0_ring_emit_vm_flush */
  2943. 14 + 14 + 14, /* gfx_v6_0_ring_emit_fence x3 for user fence, vm fence */
  2944. .emit_ib_size = 6, /* gfx_v6_0_ring_emit_ib */
  2945. .emit_ib = gfx_v6_0_ring_emit_ib,
  2946. .emit_fence = gfx_v6_0_ring_emit_fence,
  2947. .emit_pipeline_sync = gfx_v6_0_ring_emit_pipeline_sync,
  2948. .emit_vm_flush = gfx_v6_0_ring_emit_vm_flush,
  2949. .emit_hdp_flush = gfx_v6_0_ring_emit_hdp_flush,
  2950. .emit_hdp_invalidate = gfx_v6_0_ring_emit_hdp_invalidate,
  2951. .test_ring = gfx_v6_0_ring_test_ring,
  2952. .test_ib = gfx_v6_0_ring_test_ib,
  2953. .insert_nop = amdgpu_ring_insert_nop,
  2954. };
  2955. static void gfx_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  2956. {
  2957. int i;
  2958. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2959. adev->gfx.gfx_ring[i].funcs = &gfx_v6_0_ring_funcs_gfx;
  2960. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2961. adev->gfx.compute_ring[i].funcs = &gfx_v6_0_ring_funcs_compute;
  2962. }
  2963. static const struct amdgpu_irq_src_funcs gfx_v6_0_eop_irq_funcs = {
  2964. .set = gfx_v6_0_set_eop_interrupt_state,
  2965. .process = gfx_v6_0_eop_irq,
  2966. };
  2967. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_reg_irq_funcs = {
  2968. .set = gfx_v6_0_set_priv_reg_fault_state,
  2969. .process = gfx_v6_0_priv_reg_irq,
  2970. };
  2971. static const struct amdgpu_irq_src_funcs gfx_v6_0_priv_inst_irq_funcs = {
  2972. .set = gfx_v6_0_set_priv_inst_fault_state,
  2973. .process = gfx_v6_0_priv_inst_irq,
  2974. };
  2975. static void gfx_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  2976. {
  2977. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  2978. adev->gfx.eop_irq.funcs = &gfx_v6_0_eop_irq_funcs;
  2979. adev->gfx.priv_reg_irq.num_types = 1;
  2980. adev->gfx.priv_reg_irq.funcs = &gfx_v6_0_priv_reg_irq_funcs;
  2981. adev->gfx.priv_inst_irq.num_types = 1;
  2982. adev->gfx.priv_inst_irq.funcs = &gfx_v6_0_priv_inst_irq_funcs;
  2983. }
  2984. static void gfx_v6_0_get_cu_info(struct amdgpu_device *adev)
  2985. {
  2986. int i, j, k, counter, active_cu_number = 0;
  2987. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  2988. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  2989. memset(cu_info, 0, sizeof(*cu_info));
  2990. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  2991. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  2992. mask = 1;
  2993. ao_bitmap = 0;
  2994. counter = 0;
  2995. bitmap = gfx_v6_0_get_cu_active_bitmap(adev, i, j);
  2996. cu_info->bitmap[i][j] = bitmap;
  2997. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  2998. if (bitmap & mask) {
  2999. if (counter < 2)
  3000. ao_bitmap |= mask;
  3001. counter ++;
  3002. }
  3003. mask <<= 1;
  3004. }
  3005. active_cu_number += counter;
  3006. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  3007. }
  3008. }
  3009. cu_info->number = active_cu_number;
  3010. cu_info->ao_cu_mask = ao_cu_mask;
  3011. }
  3012. const struct amdgpu_ip_block_version gfx_v6_0_ip_block =
  3013. {
  3014. .type = AMD_IP_BLOCK_TYPE_GFX,
  3015. .major = 6,
  3016. .minor = 0,
  3017. .rev = 0,
  3018. .funcs = &gfx_v6_0_ip_funcs,
  3019. };