dce_v11_0.c 118 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "drmP.h"
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "vid.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce_v11_0.h"
  35. #include "dce/dce_11_0_d.h"
  36. #include "dce/dce_11_0_sh_mask.h"
  37. #include "dce/dce_11_0_enum.h"
  38. #include "oss/oss_3_0_d.h"
  39. #include "oss/oss_3_0_sh_mask.h"
  40. #include "gmc/gmc_8_1_d.h"
  41. #include "gmc/gmc_8_1_sh_mask.h"
  42. static void dce_v11_0_set_display_funcs(struct amdgpu_device *adev);
  43. static void dce_v11_0_set_irq_funcs(struct amdgpu_device *adev);
  44. static const u32 crtc_offsets[] =
  45. {
  46. CRTC0_REGISTER_OFFSET,
  47. CRTC1_REGISTER_OFFSET,
  48. CRTC2_REGISTER_OFFSET,
  49. CRTC3_REGISTER_OFFSET,
  50. CRTC4_REGISTER_OFFSET,
  51. CRTC5_REGISTER_OFFSET,
  52. CRTC6_REGISTER_OFFSET
  53. };
  54. static const u32 hpd_offsets[] =
  55. {
  56. HPD0_REGISTER_OFFSET,
  57. HPD1_REGISTER_OFFSET,
  58. HPD2_REGISTER_OFFSET,
  59. HPD3_REGISTER_OFFSET,
  60. HPD4_REGISTER_OFFSET,
  61. HPD5_REGISTER_OFFSET
  62. };
  63. static const uint32_t dig_offsets[] = {
  64. DIG0_REGISTER_OFFSET,
  65. DIG1_REGISTER_OFFSET,
  66. DIG2_REGISTER_OFFSET,
  67. DIG3_REGISTER_OFFSET,
  68. DIG4_REGISTER_OFFSET,
  69. DIG5_REGISTER_OFFSET,
  70. DIG6_REGISTER_OFFSET,
  71. DIG7_REGISTER_OFFSET,
  72. DIG8_REGISTER_OFFSET
  73. };
  74. static const struct {
  75. uint32_t reg;
  76. uint32_t vblank;
  77. uint32_t vline;
  78. uint32_t hpd;
  79. } interrupt_status_offsets[] = { {
  80. .reg = mmDISP_INTERRUPT_STATUS,
  81. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  82. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  83. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  84. }, {
  85. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  86. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  87. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  88. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  89. }, {
  90. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  91. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  92. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  93. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  94. }, {
  95. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  96. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  97. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  98. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  99. }, {
  100. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  101. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  102. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  103. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  104. }, {
  105. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  106. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  107. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  108. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  109. } };
  110. static const u32 cz_golden_settings_a11[] =
  111. {
  112. mmCRTC_DOUBLE_BUFFER_CONTROL, 0x00010101, 0x00010000,
  113. mmFBC_MISC, 0x1f311fff, 0x14300000,
  114. };
  115. static const u32 cz_mgcg_cgcg_init[] =
  116. {
  117. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  118. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  119. };
  120. static const u32 stoney_golden_settings_a11[] =
  121. {
  122. mmCRTC_DOUBLE_BUFFER_CONTROL, 0x00010101, 0x00010000,
  123. mmFBC_MISC, 0x1f311fff, 0x14302000,
  124. };
  125. static const u32 polaris11_golden_settings_a11[] =
  126. {
  127. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  128. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  129. mmFBC_DEBUG1, 0xffffffff, 0x00000008,
  130. mmFBC_MISC, 0x9f313fff, 0x14302008,
  131. mmHDMI_CONTROL, 0x313f031f, 0x00000011,
  132. };
  133. static const u32 polaris10_golden_settings_a11[] =
  134. {
  135. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  136. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  137. mmFBC_MISC, 0x9f313fff, 0x14302008,
  138. mmHDMI_CONTROL, 0x313f031f, 0x00000011,
  139. };
  140. static void dce_v11_0_init_golden_registers(struct amdgpu_device *adev)
  141. {
  142. switch (adev->asic_type) {
  143. case CHIP_CARRIZO:
  144. amdgpu_program_register_sequence(adev,
  145. cz_mgcg_cgcg_init,
  146. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  147. amdgpu_program_register_sequence(adev,
  148. cz_golden_settings_a11,
  149. (const u32)ARRAY_SIZE(cz_golden_settings_a11));
  150. break;
  151. case CHIP_STONEY:
  152. amdgpu_program_register_sequence(adev,
  153. stoney_golden_settings_a11,
  154. (const u32)ARRAY_SIZE(stoney_golden_settings_a11));
  155. break;
  156. case CHIP_POLARIS11:
  157. amdgpu_program_register_sequence(adev,
  158. polaris11_golden_settings_a11,
  159. (const u32)ARRAY_SIZE(polaris11_golden_settings_a11));
  160. break;
  161. case CHIP_POLARIS10:
  162. amdgpu_program_register_sequence(adev,
  163. polaris10_golden_settings_a11,
  164. (const u32)ARRAY_SIZE(polaris10_golden_settings_a11));
  165. break;
  166. default:
  167. break;
  168. }
  169. }
  170. static u32 dce_v11_0_audio_endpt_rreg(struct amdgpu_device *adev,
  171. u32 block_offset, u32 reg)
  172. {
  173. unsigned long flags;
  174. u32 r;
  175. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  176. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  177. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  178. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  179. return r;
  180. }
  181. static void dce_v11_0_audio_endpt_wreg(struct amdgpu_device *adev,
  182. u32 block_offset, u32 reg, u32 v)
  183. {
  184. unsigned long flags;
  185. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  186. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  187. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  188. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  189. }
  190. static bool dce_v11_0_is_in_vblank(struct amdgpu_device *adev, int crtc)
  191. {
  192. if (RREG32(mmCRTC_STATUS + crtc_offsets[crtc]) &
  193. CRTC_V_BLANK_START_END__CRTC_V_BLANK_START_MASK)
  194. return true;
  195. else
  196. return false;
  197. }
  198. static bool dce_v11_0_is_counter_moving(struct amdgpu_device *adev, int crtc)
  199. {
  200. u32 pos1, pos2;
  201. pos1 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  202. pos2 = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  203. if (pos1 != pos2)
  204. return true;
  205. else
  206. return false;
  207. }
  208. /**
  209. * dce_v11_0_vblank_wait - vblank wait asic callback.
  210. *
  211. * @adev: amdgpu_device pointer
  212. * @crtc: crtc to wait for vblank on
  213. *
  214. * Wait for vblank on the requested crtc (evergreen+).
  215. */
  216. static void dce_v11_0_vblank_wait(struct amdgpu_device *adev, int crtc)
  217. {
  218. unsigned i = 100;
  219. if (crtc < 0 || crtc >= adev->mode_info.num_crtc)
  220. return;
  221. if (!(RREG32(mmCRTC_CONTROL + crtc_offsets[crtc]) & CRTC_CONTROL__CRTC_MASTER_EN_MASK))
  222. return;
  223. /* depending on when we hit vblank, we may be close to active; if so,
  224. * wait for another frame.
  225. */
  226. while (dce_v11_0_is_in_vblank(adev, crtc)) {
  227. if (i++ == 100) {
  228. i = 0;
  229. if (!dce_v11_0_is_counter_moving(adev, crtc))
  230. break;
  231. }
  232. }
  233. while (!dce_v11_0_is_in_vblank(adev, crtc)) {
  234. if (i++ == 100) {
  235. i = 0;
  236. if (!dce_v11_0_is_counter_moving(adev, crtc))
  237. break;
  238. }
  239. }
  240. }
  241. static u32 dce_v11_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  242. {
  243. if (crtc < 0 || crtc >= adev->mode_info.num_crtc)
  244. return 0;
  245. else
  246. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  247. }
  248. static void dce_v11_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  249. {
  250. unsigned i;
  251. /* Enable pflip interrupts */
  252. for (i = 0; i < adev->mode_info.num_crtc; i++)
  253. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  254. }
  255. static void dce_v11_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  256. {
  257. unsigned i;
  258. /* Disable pflip interrupts */
  259. for (i = 0; i < adev->mode_info.num_crtc; i++)
  260. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  261. }
  262. /**
  263. * dce_v11_0_page_flip - pageflip callback.
  264. *
  265. * @adev: amdgpu_device pointer
  266. * @crtc_id: crtc to cleanup pageflip on
  267. * @crtc_base: new address of the crtc (GPU MC address)
  268. *
  269. * Triggers the actual pageflip by updating the primary
  270. * surface base address.
  271. */
  272. static void dce_v11_0_page_flip(struct amdgpu_device *adev,
  273. int crtc_id, u64 crtc_base, bool async)
  274. {
  275. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  276. u32 tmp;
  277. /* flip immediate for async, default is vsync */
  278. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  279. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  280. GRPH_SURFACE_UPDATE_IMMEDIATE_EN, async ? 1 : 0);
  281. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  282. /* update the scanout addresses */
  283. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  284. upper_32_bits(crtc_base));
  285. /* writing to the low address triggers the update */
  286. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  287. lower_32_bits(crtc_base));
  288. /* post the write */
  289. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  290. }
  291. static int dce_v11_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  292. u32 *vbl, u32 *position)
  293. {
  294. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  295. return -EINVAL;
  296. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  297. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  298. return 0;
  299. }
  300. /**
  301. * dce_v11_0_hpd_sense - hpd sense callback.
  302. *
  303. * @adev: amdgpu_device pointer
  304. * @hpd: hpd (hotplug detect) pin
  305. *
  306. * Checks if a digital monitor is connected (evergreen+).
  307. * Returns true if connected, false if not connected.
  308. */
  309. static bool dce_v11_0_hpd_sense(struct amdgpu_device *adev,
  310. enum amdgpu_hpd_id hpd)
  311. {
  312. bool connected = false;
  313. if (hpd >= adev->mode_info.num_hpd)
  314. return connected;
  315. if (RREG32(mmDC_HPD_INT_STATUS + hpd_offsets[hpd]) &
  316. DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK)
  317. connected = true;
  318. return connected;
  319. }
  320. /**
  321. * dce_v11_0_hpd_set_polarity - hpd set polarity callback.
  322. *
  323. * @adev: amdgpu_device pointer
  324. * @hpd: hpd (hotplug detect) pin
  325. *
  326. * Set the polarity of the hpd pin (evergreen+).
  327. */
  328. static void dce_v11_0_hpd_set_polarity(struct amdgpu_device *adev,
  329. enum amdgpu_hpd_id hpd)
  330. {
  331. u32 tmp;
  332. bool connected = dce_v11_0_hpd_sense(adev, hpd);
  333. if (hpd >= adev->mode_info.num_hpd)
  334. return;
  335. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  336. if (connected)
  337. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 0);
  338. else
  339. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 1);
  340. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  341. }
  342. /**
  343. * dce_v11_0_hpd_init - hpd setup callback.
  344. *
  345. * @adev: amdgpu_device pointer
  346. *
  347. * Setup the hpd pins used by the card (evergreen+).
  348. * Enable the pin, set the polarity, and enable the hpd interrupts.
  349. */
  350. static void dce_v11_0_hpd_init(struct amdgpu_device *adev)
  351. {
  352. struct drm_device *dev = adev->ddev;
  353. struct drm_connector *connector;
  354. u32 tmp;
  355. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  356. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  357. if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
  358. continue;
  359. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  360. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  361. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  362. * aux dp channel on imac and help (but not completely fix)
  363. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  364. * also avoid interrupt storms during dpms.
  365. */
  366. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  367. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  368. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  369. continue;
  370. }
  371. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  372. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 1);
  373. WREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  374. tmp = RREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  375. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  376. DC_HPD_CONNECT_INT_DELAY,
  377. AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS);
  378. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  379. DC_HPD_DISCONNECT_INT_DELAY,
  380. AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS);
  381. WREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  382. dce_v11_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  383. amdgpu_irq_get(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  384. }
  385. }
  386. /**
  387. * dce_v11_0_hpd_fini - hpd tear down callback.
  388. *
  389. * @adev: amdgpu_device pointer
  390. *
  391. * Tear down the hpd pins used by the card (evergreen+).
  392. * Disable the hpd interrupts.
  393. */
  394. static void dce_v11_0_hpd_fini(struct amdgpu_device *adev)
  395. {
  396. struct drm_device *dev = adev->ddev;
  397. struct drm_connector *connector;
  398. u32 tmp;
  399. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  400. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  401. if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
  402. continue;
  403. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  404. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 0);
  405. WREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  406. amdgpu_irq_put(adev, &adev->hpd_irq, amdgpu_connector->hpd.hpd);
  407. }
  408. }
  409. static u32 dce_v11_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  410. {
  411. return mmDC_GPIO_HPD_A;
  412. }
  413. static bool dce_v11_0_is_display_hung(struct amdgpu_device *adev)
  414. {
  415. u32 crtc_hung = 0;
  416. u32 crtc_status[6];
  417. u32 i, j, tmp;
  418. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  419. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  420. if (REG_GET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN)) {
  421. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  422. crtc_hung |= (1 << i);
  423. }
  424. }
  425. for (j = 0; j < 10; j++) {
  426. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  427. if (crtc_hung & (1 << i)) {
  428. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  429. if (tmp != crtc_status[i])
  430. crtc_hung &= ~(1 << i);
  431. }
  432. }
  433. if (crtc_hung == 0)
  434. return false;
  435. udelay(100);
  436. }
  437. return true;
  438. }
  439. static void dce_v11_0_stop_mc_access(struct amdgpu_device *adev,
  440. struct amdgpu_mode_mc_save *save)
  441. {
  442. u32 crtc_enabled, tmp;
  443. int i;
  444. save->vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  445. save->vga_hdp_control = RREG32(mmVGA_HDP_CONTROL);
  446. /* disable VGA render */
  447. tmp = RREG32(mmVGA_RENDER_CONTROL);
  448. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  449. WREG32(mmVGA_RENDER_CONTROL, tmp);
  450. /* blank the display controllers */
  451. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  452. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  453. CRTC_CONTROL, CRTC_MASTER_EN);
  454. if (crtc_enabled) {
  455. #if 1
  456. save->crtc_enabled[i] = true;
  457. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  458. if (REG_GET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN) == 0) {
  459. /*it is correct only for RGB ; black is 0*/
  460. WREG32(mmCRTC_BLANK_DATA_COLOR + crtc_offsets[i], 0);
  461. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 1);
  462. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  463. }
  464. #else
  465. /* XXX this is a hack to avoid strange behavior with EFI on certain systems */
  466. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  467. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  468. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  469. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  470. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  471. save->crtc_enabled[i] = false;
  472. /* ***** */
  473. #endif
  474. } else {
  475. save->crtc_enabled[i] = false;
  476. }
  477. }
  478. }
  479. static void dce_v11_0_resume_mc_access(struct amdgpu_device *adev,
  480. struct amdgpu_mode_mc_save *save)
  481. {
  482. u32 tmp;
  483. int i;
  484. /* update crtc base addresses */
  485. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  486. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + crtc_offsets[i],
  487. upper_32_bits(adev->mc.vram_start));
  488. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + crtc_offsets[i],
  489. (u32)adev->mc.vram_start);
  490. if (save->crtc_enabled[i]) {
  491. tmp = RREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i]);
  492. tmp = REG_SET_FIELD(tmp, CRTC_BLANK_CONTROL, CRTC_BLANK_DATA_EN, 0);
  493. WREG32(mmCRTC_BLANK_CONTROL + crtc_offsets[i], tmp);
  494. }
  495. }
  496. WREG32(mmVGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(adev->mc.vram_start));
  497. WREG32(mmVGA_MEMORY_BASE_ADDRESS, lower_32_bits(adev->mc.vram_start));
  498. /* Unlock vga access */
  499. WREG32(mmVGA_HDP_CONTROL, save->vga_hdp_control);
  500. mdelay(1);
  501. WREG32(mmVGA_RENDER_CONTROL, save->vga_render_control);
  502. }
  503. static void dce_v11_0_set_vga_render_state(struct amdgpu_device *adev,
  504. bool render)
  505. {
  506. u32 tmp;
  507. /* Lockout access through VGA aperture*/
  508. tmp = RREG32(mmVGA_HDP_CONTROL);
  509. if (render)
  510. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  511. else
  512. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  513. WREG32(mmVGA_HDP_CONTROL, tmp);
  514. /* disable VGA render */
  515. tmp = RREG32(mmVGA_RENDER_CONTROL);
  516. if (render)
  517. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  518. else
  519. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  520. WREG32(mmVGA_RENDER_CONTROL, tmp);
  521. }
  522. static int dce_v11_0_get_num_crtc (struct amdgpu_device *adev)
  523. {
  524. int num_crtc = 0;
  525. switch (adev->asic_type) {
  526. case CHIP_CARRIZO:
  527. num_crtc = 3;
  528. break;
  529. case CHIP_STONEY:
  530. num_crtc = 2;
  531. break;
  532. case CHIP_POLARIS10:
  533. num_crtc = 6;
  534. break;
  535. case CHIP_POLARIS11:
  536. num_crtc = 5;
  537. break;
  538. default:
  539. num_crtc = 0;
  540. }
  541. return num_crtc;
  542. }
  543. void dce_v11_0_disable_dce(struct amdgpu_device *adev)
  544. {
  545. /*Disable VGA render and enabled crtc, if has DCE engine*/
  546. if (amdgpu_atombios_has_dce_engine_info(adev)) {
  547. u32 tmp;
  548. int crtc_enabled, i;
  549. dce_v11_0_set_vga_render_state(adev, false);
  550. /*Disable crtc*/
  551. for (i = 0; i < dce_v11_0_get_num_crtc(adev); i++) {
  552. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  553. CRTC_CONTROL, CRTC_MASTER_EN);
  554. if (crtc_enabled) {
  555. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  556. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  557. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  558. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  559. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  560. }
  561. }
  562. }
  563. }
  564. static void dce_v11_0_program_fmt(struct drm_encoder *encoder)
  565. {
  566. struct drm_device *dev = encoder->dev;
  567. struct amdgpu_device *adev = dev->dev_private;
  568. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  569. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  570. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  571. int bpc = 0;
  572. u32 tmp = 0;
  573. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  574. if (connector) {
  575. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  576. bpc = amdgpu_connector_get_monitor_bpc(connector);
  577. dither = amdgpu_connector->dither;
  578. }
  579. /* LVDS/eDP FMT is set up by atom */
  580. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  581. return;
  582. /* not needed for analog */
  583. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  584. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  585. return;
  586. if (bpc == 0)
  587. return;
  588. switch (bpc) {
  589. case 6:
  590. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  591. /* XXX sort out optimal dither settings */
  592. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  593. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  594. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  595. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 0);
  596. } else {
  597. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  598. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 0);
  599. }
  600. break;
  601. case 8:
  602. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  603. /* XXX sort out optimal dither settings */
  604. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  605. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  606. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  607. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  608. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 1);
  609. } else {
  610. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  611. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 1);
  612. }
  613. break;
  614. case 10:
  615. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  616. /* XXX sort out optimal dither settings */
  617. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  618. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  619. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  620. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  621. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 2);
  622. } else {
  623. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  624. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 2);
  625. }
  626. break;
  627. default:
  628. /* not needed */
  629. break;
  630. }
  631. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  632. }
  633. /* display watermark setup */
  634. /**
  635. * dce_v11_0_line_buffer_adjust - Set up the line buffer
  636. *
  637. * @adev: amdgpu_device pointer
  638. * @amdgpu_crtc: the selected display controller
  639. * @mode: the current display mode on the selected display
  640. * controller
  641. *
  642. * Setup up the line buffer allocation for
  643. * the selected display controller (CIK).
  644. * Returns the line buffer size in pixels.
  645. */
  646. static u32 dce_v11_0_line_buffer_adjust(struct amdgpu_device *adev,
  647. struct amdgpu_crtc *amdgpu_crtc,
  648. struct drm_display_mode *mode)
  649. {
  650. u32 tmp, buffer_alloc, i, mem_cfg;
  651. u32 pipe_offset = amdgpu_crtc->crtc_id;
  652. /*
  653. * Line Buffer Setup
  654. * There are 6 line buffers, one for each display controllers.
  655. * There are 3 partitions per LB. Select the number of partitions
  656. * to enable based on the display width. For display widths larger
  657. * than 4096, you need use to use 2 display controllers and combine
  658. * them using the stereo blender.
  659. */
  660. if (amdgpu_crtc->base.enabled && mode) {
  661. if (mode->crtc_hdisplay < 1920) {
  662. mem_cfg = 1;
  663. buffer_alloc = 2;
  664. } else if (mode->crtc_hdisplay < 2560) {
  665. mem_cfg = 2;
  666. buffer_alloc = 2;
  667. } else if (mode->crtc_hdisplay < 4096) {
  668. mem_cfg = 0;
  669. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  670. } else {
  671. DRM_DEBUG_KMS("Mode too big for LB!\n");
  672. mem_cfg = 0;
  673. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  674. }
  675. } else {
  676. mem_cfg = 1;
  677. buffer_alloc = 0;
  678. }
  679. tmp = RREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset);
  680. tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg);
  681. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset, tmp);
  682. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  683. tmp = REG_SET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATED, buffer_alloc);
  684. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset, tmp);
  685. for (i = 0; i < adev->usec_timeout; i++) {
  686. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  687. if (REG_GET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATION_COMPLETED))
  688. break;
  689. udelay(1);
  690. }
  691. if (amdgpu_crtc->base.enabled && mode) {
  692. switch (mem_cfg) {
  693. case 0:
  694. default:
  695. return 4096 * 2;
  696. case 1:
  697. return 1920 * 2;
  698. case 2:
  699. return 2560 * 2;
  700. }
  701. }
  702. /* controller not enabled, so no lb used */
  703. return 0;
  704. }
  705. /**
  706. * cik_get_number_of_dram_channels - get the number of dram channels
  707. *
  708. * @adev: amdgpu_device pointer
  709. *
  710. * Look up the number of video ram channels (CIK).
  711. * Used for display watermark bandwidth calculations
  712. * Returns the number of dram channels
  713. */
  714. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  715. {
  716. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  717. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  718. case 0:
  719. default:
  720. return 1;
  721. case 1:
  722. return 2;
  723. case 2:
  724. return 4;
  725. case 3:
  726. return 8;
  727. case 4:
  728. return 3;
  729. case 5:
  730. return 6;
  731. case 6:
  732. return 10;
  733. case 7:
  734. return 12;
  735. case 8:
  736. return 16;
  737. }
  738. }
  739. struct dce10_wm_params {
  740. u32 dram_channels; /* number of dram channels */
  741. u32 yclk; /* bandwidth per dram data pin in kHz */
  742. u32 sclk; /* engine clock in kHz */
  743. u32 disp_clk; /* display clock in kHz */
  744. u32 src_width; /* viewport width */
  745. u32 active_time; /* active display time in ns */
  746. u32 blank_time; /* blank time in ns */
  747. bool interlaced; /* mode is interlaced */
  748. fixed20_12 vsc; /* vertical scale ratio */
  749. u32 num_heads; /* number of active crtcs */
  750. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  751. u32 lb_size; /* line buffer allocated to pipe */
  752. u32 vtaps; /* vertical scaler taps */
  753. };
  754. /**
  755. * dce_v11_0_dram_bandwidth - get the dram bandwidth
  756. *
  757. * @wm: watermark calculation data
  758. *
  759. * Calculate the raw dram bandwidth (CIK).
  760. * Used for display watermark bandwidth calculations
  761. * Returns the dram bandwidth in MBytes/s
  762. */
  763. static u32 dce_v11_0_dram_bandwidth(struct dce10_wm_params *wm)
  764. {
  765. /* Calculate raw DRAM Bandwidth */
  766. fixed20_12 dram_efficiency; /* 0.7 */
  767. fixed20_12 yclk, dram_channels, bandwidth;
  768. fixed20_12 a;
  769. a.full = dfixed_const(1000);
  770. yclk.full = dfixed_const(wm->yclk);
  771. yclk.full = dfixed_div(yclk, a);
  772. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  773. a.full = dfixed_const(10);
  774. dram_efficiency.full = dfixed_const(7);
  775. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  776. bandwidth.full = dfixed_mul(dram_channels, yclk);
  777. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  778. return dfixed_trunc(bandwidth);
  779. }
  780. /**
  781. * dce_v11_0_dram_bandwidth_for_display - get the dram bandwidth for display
  782. *
  783. * @wm: watermark calculation data
  784. *
  785. * Calculate the dram bandwidth used for display (CIK).
  786. * Used for display watermark bandwidth calculations
  787. * Returns the dram bandwidth for display in MBytes/s
  788. */
  789. static u32 dce_v11_0_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  790. {
  791. /* Calculate DRAM Bandwidth and the part allocated to display. */
  792. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  793. fixed20_12 yclk, dram_channels, bandwidth;
  794. fixed20_12 a;
  795. a.full = dfixed_const(1000);
  796. yclk.full = dfixed_const(wm->yclk);
  797. yclk.full = dfixed_div(yclk, a);
  798. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  799. a.full = dfixed_const(10);
  800. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  801. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  802. bandwidth.full = dfixed_mul(dram_channels, yclk);
  803. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  804. return dfixed_trunc(bandwidth);
  805. }
  806. /**
  807. * dce_v11_0_data_return_bandwidth - get the data return bandwidth
  808. *
  809. * @wm: watermark calculation data
  810. *
  811. * Calculate the data return bandwidth used for display (CIK).
  812. * Used for display watermark bandwidth calculations
  813. * Returns the data return bandwidth in MBytes/s
  814. */
  815. static u32 dce_v11_0_data_return_bandwidth(struct dce10_wm_params *wm)
  816. {
  817. /* Calculate the display Data return Bandwidth */
  818. fixed20_12 return_efficiency; /* 0.8 */
  819. fixed20_12 sclk, bandwidth;
  820. fixed20_12 a;
  821. a.full = dfixed_const(1000);
  822. sclk.full = dfixed_const(wm->sclk);
  823. sclk.full = dfixed_div(sclk, a);
  824. a.full = dfixed_const(10);
  825. return_efficiency.full = dfixed_const(8);
  826. return_efficiency.full = dfixed_div(return_efficiency, a);
  827. a.full = dfixed_const(32);
  828. bandwidth.full = dfixed_mul(a, sclk);
  829. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  830. return dfixed_trunc(bandwidth);
  831. }
  832. /**
  833. * dce_v11_0_dmif_request_bandwidth - get the dmif bandwidth
  834. *
  835. * @wm: watermark calculation data
  836. *
  837. * Calculate the dmif bandwidth used for display (CIK).
  838. * Used for display watermark bandwidth calculations
  839. * Returns the dmif bandwidth in MBytes/s
  840. */
  841. static u32 dce_v11_0_dmif_request_bandwidth(struct dce10_wm_params *wm)
  842. {
  843. /* Calculate the DMIF Request Bandwidth */
  844. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  845. fixed20_12 disp_clk, bandwidth;
  846. fixed20_12 a, b;
  847. a.full = dfixed_const(1000);
  848. disp_clk.full = dfixed_const(wm->disp_clk);
  849. disp_clk.full = dfixed_div(disp_clk, a);
  850. a.full = dfixed_const(32);
  851. b.full = dfixed_mul(a, disp_clk);
  852. a.full = dfixed_const(10);
  853. disp_clk_request_efficiency.full = dfixed_const(8);
  854. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  855. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  856. return dfixed_trunc(bandwidth);
  857. }
  858. /**
  859. * dce_v11_0_available_bandwidth - get the min available bandwidth
  860. *
  861. * @wm: watermark calculation data
  862. *
  863. * Calculate the min available bandwidth used for display (CIK).
  864. * Used for display watermark bandwidth calculations
  865. * Returns the min available bandwidth in MBytes/s
  866. */
  867. static u32 dce_v11_0_available_bandwidth(struct dce10_wm_params *wm)
  868. {
  869. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  870. u32 dram_bandwidth = dce_v11_0_dram_bandwidth(wm);
  871. u32 data_return_bandwidth = dce_v11_0_data_return_bandwidth(wm);
  872. u32 dmif_req_bandwidth = dce_v11_0_dmif_request_bandwidth(wm);
  873. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  874. }
  875. /**
  876. * dce_v11_0_average_bandwidth - get the average available bandwidth
  877. *
  878. * @wm: watermark calculation data
  879. *
  880. * Calculate the average available bandwidth used for display (CIK).
  881. * Used for display watermark bandwidth calculations
  882. * Returns the average available bandwidth in MBytes/s
  883. */
  884. static u32 dce_v11_0_average_bandwidth(struct dce10_wm_params *wm)
  885. {
  886. /* Calculate the display mode Average Bandwidth
  887. * DisplayMode should contain the source and destination dimensions,
  888. * timing, etc.
  889. */
  890. fixed20_12 bpp;
  891. fixed20_12 line_time;
  892. fixed20_12 src_width;
  893. fixed20_12 bandwidth;
  894. fixed20_12 a;
  895. a.full = dfixed_const(1000);
  896. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  897. line_time.full = dfixed_div(line_time, a);
  898. bpp.full = dfixed_const(wm->bytes_per_pixel);
  899. src_width.full = dfixed_const(wm->src_width);
  900. bandwidth.full = dfixed_mul(src_width, bpp);
  901. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  902. bandwidth.full = dfixed_div(bandwidth, line_time);
  903. return dfixed_trunc(bandwidth);
  904. }
  905. /**
  906. * dce_v11_0_latency_watermark - get the latency watermark
  907. *
  908. * @wm: watermark calculation data
  909. *
  910. * Calculate the latency watermark (CIK).
  911. * Used for display watermark bandwidth calculations
  912. * Returns the latency watermark in ns
  913. */
  914. static u32 dce_v11_0_latency_watermark(struct dce10_wm_params *wm)
  915. {
  916. /* First calculate the latency in ns */
  917. u32 mc_latency = 2000; /* 2000 ns. */
  918. u32 available_bandwidth = dce_v11_0_available_bandwidth(wm);
  919. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  920. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  921. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  922. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  923. (wm->num_heads * cursor_line_pair_return_time);
  924. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  925. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  926. u32 tmp, dmif_size = 12288;
  927. fixed20_12 a, b, c;
  928. if (wm->num_heads == 0)
  929. return 0;
  930. a.full = dfixed_const(2);
  931. b.full = dfixed_const(1);
  932. if ((wm->vsc.full > a.full) ||
  933. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  934. (wm->vtaps >= 5) ||
  935. ((wm->vsc.full >= a.full) && wm->interlaced))
  936. max_src_lines_per_dst_line = 4;
  937. else
  938. max_src_lines_per_dst_line = 2;
  939. a.full = dfixed_const(available_bandwidth);
  940. b.full = dfixed_const(wm->num_heads);
  941. a.full = dfixed_div(a, b);
  942. b.full = dfixed_const(mc_latency + 512);
  943. c.full = dfixed_const(wm->disp_clk);
  944. b.full = dfixed_div(b, c);
  945. c.full = dfixed_const(dmif_size);
  946. b.full = dfixed_div(c, b);
  947. tmp = min(dfixed_trunc(a), dfixed_trunc(b));
  948. b.full = dfixed_const(1000);
  949. c.full = dfixed_const(wm->disp_clk);
  950. b.full = dfixed_div(c, b);
  951. c.full = dfixed_const(wm->bytes_per_pixel);
  952. b.full = dfixed_mul(b, c);
  953. lb_fill_bw = min(tmp, dfixed_trunc(b));
  954. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  955. b.full = dfixed_const(1000);
  956. c.full = dfixed_const(lb_fill_bw);
  957. b.full = dfixed_div(c, b);
  958. a.full = dfixed_div(a, b);
  959. line_fill_time = dfixed_trunc(a);
  960. if (line_fill_time < wm->active_time)
  961. return latency;
  962. else
  963. return latency + (line_fill_time - wm->active_time);
  964. }
  965. /**
  966. * dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  967. * average and available dram bandwidth
  968. *
  969. * @wm: watermark calculation data
  970. *
  971. * Check if the display average bandwidth fits in the display
  972. * dram bandwidth (CIK).
  973. * Used for display watermark bandwidth calculations
  974. * Returns true if the display fits, false if not.
  975. */
  976. static bool dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  977. {
  978. if (dce_v11_0_average_bandwidth(wm) <=
  979. (dce_v11_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  980. return true;
  981. else
  982. return false;
  983. }
  984. /**
  985. * dce_v11_0_average_bandwidth_vs_available_bandwidth - check
  986. * average and available bandwidth
  987. *
  988. * @wm: watermark calculation data
  989. *
  990. * Check if the display average bandwidth fits in the display
  991. * available bandwidth (CIK).
  992. * Used for display watermark bandwidth calculations
  993. * Returns true if the display fits, false if not.
  994. */
  995. static bool dce_v11_0_average_bandwidth_vs_available_bandwidth(struct dce10_wm_params *wm)
  996. {
  997. if (dce_v11_0_average_bandwidth(wm) <=
  998. (dce_v11_0_available_bandwidth(wm) / wm->num_heads))
  999. return true;
  1000. else
  1001. return false;
  1002. }
  1003. /**
  1004. * dce_v11_0_check_latency_hiding - check latency hiding
  1005. *
  1006. * @wm: watermark calculation data
  1007. *
  1008. * Check latency hiding (CIK).
  1009. * Used for display watermark bandwidth calculations
  1010. * Returns true if the display fits, false if not.
  1011. */
  1012. static bool dce_v11_0_check_latency_hiding(struct dce10_wm_params *wm)
  1013. {
  1014. u32 lb_partitions = wm->lb_size / wm->src_width;
  1015. u32 line_time = wm->active_time + wm->blank_time;
  1016. u32 latency_tolerant_lines;
  1017. u32 latency_hiding;
  1018. fixed20_12 a;
  1019. a.full = dfixed_const(1);
  1020. if (wm->vsc.full > a.full)
  1021. latency_tolerant_lines = 1;
  1022. else {
  1023. if (lb_partitions <= (wm->vtaps + 1))
  1024. latency_tolerant_lines = 1;
  1025. else
  1026. latency_tolerant_lines = 2;
  1027. }
  1028. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  1029. if (dce_v11_0_latency_watermark(wm) <= latency_hiding)
  1030. return true;
  1031. else
  1032. return false;
  1033. }
  1034. /**
  1035. * dce_v11_0_program_watermarks - program display watermarks
  1036. *
  1037. * @adev: amdgpu_device pointer
  1038. * @amdgpu_crtc: the selected display controller
  1039. * @lb_size: line buffer size
  1040. * @num_heads: number of display controllers in use
  1041. *
  1042. * Calculate and program the display watermarks for the
  1043. * selected display controller (CIK).
  1044. */
  1045. static void dce_v11_0_program_watermarks(struct amdgpu_device *adev,
  1046. struct amdgpu_crtc *amdgpu_crtc,
  1047. u32 lb_size, u32 num_heads)
  1048. {
  1049. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  1050. struct dce10_wm_params wm_low, wm_high;
  1051. u32 pixel_period;
  1052. u32 line_time = 0;
  1053. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  1054. u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
  1055. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  1056. pixel_period = 1000000 / (u32)mode->clock;
  1057. line_time = min((u32)mode->crtc_htotal * pixel_period, (u32)65535);
  1058. /* watermark for high clocks */
  1059. if (adev->pm.dpm_enabled) {
  1060. wm_high.yclk =
  1061. amdgpu_dpm_get_mclk(adev, false) * 10;
  1062. wm_high.sclk =
  1063. amdgpu_dpm_get_sclk(adev, false) * 10;
  1064. } else {
  1065. wm_high.yclk = adev->pm.current_mclk * 10;
  1066. wm_high.sclk = adev->pm.current_sclk * 10;
  1067. }
  1068. wm_high.disp_clk = mode->clock;
  1069. wm_high.src_width = mode->crtc_hdisplay;
  1070. wm_high.active_time = mode->crtc_hdisplay * pixel_period;
  1071. wm_high.blank_time = line_time - wm_high.active_time;
  1072. wm_high.interlaced = false;
  1073. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1074. wm_high.interlaced = true;
  1075. wm_high.vsc = amdgpu_crtc->vsc;
  1076. wm_high.vtaps = 1;
  1077. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1078. wm_high.vtaps = 2;
  1079. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1080. wm_high.lb_size = lb_size;
  1081. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  1082. wm_high.num_heads = num_heads;
  1083. /* set for high clocks */
  1084. latency_watermark_a = min(dce_v11_0_latency_watermark(&wm_high), (u32)65535);
  1085. /* possibly force display priority to high */
  1086. /* should really do this at mode validation time... */
  1087. if (!dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  1088. !dce_v11_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  1089. !dce_v11_0_check_latency_hiding(&wm_high) ||
  1090. (adev->mode_info.disp_priority == 2)) {
  1091. DRM_DEBUG_KMS("force priority to high\n");
  1092. }
  1093. /* watermark for low clocks */
  1094. if (adev->pm.dpm_enabled) {
  1095. wm_low.yclk =
  1096. amdgpu_dpm_get_mclk(adev, true) * 10;
  1097. wm_low.sclk =
  1098. amdgpu_dpm_get_sclk(adev, true) * 10;
  1099. } else {
  1100. wm_low.yclk = adev->pm.current_mclk * 10;
  1101. wm_low.sclk = adev->pm.current_sclk * 10;
  1102. }
  1103. wm_low.disp_clk = mode->clock;
  1104. wm_low.src_width = mode->crtc_hdisplay;
  1105. wm_low.active_time = mode->crtc_hdisplay * pixel_period;
  1106. wm_low.blank_time = line_time - wm_low.active_time;
  1107. wm_low.interlaced = false;
  1108. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1109. wm_low.interlaced = true;
  1110. wm_low.vsc = amdgpu_crtc->vsc;
  1111. wm_low.vtaps = 1;
  1112. if (amdgpu_crtc->rmx_type != RMX_OFF)
  1113. wm_low.vtaps = 2;
  1114. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  1115. wm_low.lb_size = lb_size;
  1116. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  1117. wm_low.num_heads = num_heads;
  1118. /* set for low clocks */
  1119. latency_watermark_b = min(dce_v11_0_latency_watermark(&wm_low), (u32)65535);
  1120. /* possibly force display priority to high */
  1121. /* should really do this at mode validation time... */
  1122. if (!dce_v11_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  1123. !dce_v11_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  1124. !dce_v11_0_check_latency_hiding(&wm_low) ||
  1125. (adev->mode_info.disp_priority == 2)) {
  1126. DRM_DEBUG_KMS("force priority to high\n");
  1127. }
  1128. lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  1129. }
  1130. /* select wm A */
  1131. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  1132. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 1);
  1133. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1134. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1135. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  1136. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1137. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1138. /* select wm B */
  1139. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);
  1140. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1141. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1142. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_b);
  1143. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1144. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1145. /* restore original selection */
  1146. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1147. /* save values for DPM */
  1148. amdgpu_crtc->line_time = line_time;
  1149. amdgpu_crtc->wm_high = latency_watermark_a;
  1150. amdgpu_crtc->wm_low = latency_watermark_b;
  1151. /* Save number of lines the linebuffer leads before the scanout */
  1152. amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
  1153. }
  1154. /**
  1155. * dce_v11_0_bandwidth_update - program display watermarks
  1156. *
  1157. * @adev: amdgpu_device pointer
  1158. *
  1159. * Calculate and program the display watermarks and line
  1160. * buffer allocation (CIK).
  1161. */
  1162. static void dce_v11_0_bandwidth_update(struct amdgpu_device *adev)
  1163. {
  1164. struct drm_display_mode *mode = NULL;
  1165. u32 num_heads = 0, lb_size;
  1166. int i;
  1167. amdgpu_update_display_priority(adev);
  1168. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1169. if (adev->mode_info.crtcs[i]->base.enabled)
  1170. num_heads++;
  1171. }
  1172. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1173. mode = &adev->mode_info.crtcs[i]->base.mode;
  1174. lb_size = dce_v11_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1175. dce_v11_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1176. lb_size, num_heads);
  1177. }
  1178. }
  1179. static void dce_v11_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1180. {
  1181. int i;
  1182. u32 offset, tmp;
  1183. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1184. offset = adev->mode_info.audio.pin[i].offset;
  1185. tmp = RREG32_AUDIO_ENDPT(offset,
  1186. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1187. if (((tmp &
  1188. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1189. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1190. adev->mode_info.audio.pin[i].connected = false;
  1191. else
  1192. adev->mode_info.audio.pin[i].connected = true;
  1193. }
  1194. }
  1195. static struct amdgpu_audio_pin *dce_v11_0_audio_get_pin(struct amdgpu_device *adev)
  1196. {
  1197. int i;
  1198. dce_v11_0_audio_get_connected_pins(adev);
  1199. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1200. if (adev->mode_info.audio.pin[i].connected)
  1201. return &adev->mode_info.audio.pin[i];
  1202. }
  1203. DRM_ERROR("No connected audio pins found!\n");
  1204. return NULL;
  1205. }
  1206. static void dce_v11_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1207. {
  1208. struct amdgpu_device *adev = encoder->dev->dev_private;
  1209. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1210. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1211. u32 tmp;
  1212. if (!dig || !dig->afmt || !dig->afmt->pin)
  1213. return;
  1214. tmp = RREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset);
  1215. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, dig->afmt->pin->id);
  1216. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset, tmp);
  1217. }
  1218. static void dce_v11_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1219. struct drm_display_mode *mode)
  1220. {
  1221. struct amdgpu_device *adev = encoder->dev->dev_private;
  1222. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1223. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1224. struct drm_connector *connector;
  1225. struct amdgpu_connector *amdgpu_connector = NULL;
  1226. u32 tmp;
  1227. int interlace = 0;
  1228. if (!dig || !dig->afmt || !dig->afmt->pin)
  1229. return;
  1230. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1231. if (connector->encoder == encoder) {
  1232. amdgpu_connector = to_amdgpu_connector(connector);
  1233. break;
  1234. }
  1235. }
  1236. if (!amdgpu_connector) {
  1237. DRM_ERROR("Couldn't find encoder's connector\n");
  1238. return;
  1239. }
  1240. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1241. interlace = 1;
  1242. if (connector->latency_present[interlace]) {
  1243. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1244. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1245. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1246. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1247. } else {
  1248. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1249. VIDEO_LIPSYNC, 0);
  1250. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1251. AUDIO_LIPSYNC, 0);
  1252. }
  1253. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1254. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1255. }
  1256. static void dce_v11_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1257. {
  1258. struct amdgpu_device *adev = encoder->dev->dev_private;
  1259. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1260. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1261. struct drm_connector *connector;
  1262. struct amdgpu_connector *amdgpu_connector = NULL;
  1263. u32 tmp;
  1264. u8 *sadb = NULL;
  1265. int sad_count;
  1266. if (!dig || !dig->afmt || !dig->afmt->pin)
  1267. return;
  1268. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1269. if (connector->encoder == encoder) {
  1270. amdgpu_connector = to_amdgpu_connector(connector);
  1271. break;
  1272. }
  1273. }
  1274. if (!amdgpu_connector) {
  1275. DRM_ERROR("Couldn't find encoder's connector\n");
  1276. return;
  1277. }
  1278. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1279. if (sad_count < 0) {
  1280. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1281. sad_count = 0;
  1282. }
  1283. /* program the speaker allocation */
  1284. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1285. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1286. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1287. DP_CONNECTION, 0);
  1288. /* set HDMI mode */
  1289. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1290. HDMI_CONNECTION, 1);
  1291. if (sad_count)
  1292. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1293. SPEAKER_ALLOCATION, sadb[0]);
  1294. else
  1295. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1296. SPEAKER_ALLOCATION, 5); /* stereo */
  1297. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1298. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1299. kfree(sadb);
  1300. }
  1301. static void dce_v11_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1302. {
  1303. struct amdgpu_device *adev = encoder->dev->dev_private;
  1304. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1305. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1306. struct drm_connector *connector;
  1307. struct amdgpu_connector *amdgpu_connector = NULL;
  1308. struct cea_sad *sads;
  1309. int i, sad_count;
  1310. static const u16 eld_reg_to_type[][2] = {
  1311. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1312. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1313. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1314. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1315. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1316. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1317. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1318. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1319. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1320. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1321. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1322. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1323. };
  1324. if (!dig || !dig->afmt || !dig->afmt->pin)
  1325. return;
  1326. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1327. if (connector->encoder == encoder) {
  1328. amdgpu_connector = to_amdgpu_connector(connector);
  1329. break;
  1330. }
  1331. }
  1332. if (!amdgpu_connector) {
  1333. DRM_ERROR("Couldn't find encoder's connector\n");
  1334. return;
  1335. }
  1336. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1337. if (sad_count <= 0) {
  1338. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1339. return;
  1340. }
  1341. BUG_ON(!sads);
  1342. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1343. u32 tmp = 0;
  1344. u8 stereo_freqs = 0;
  1345. int max_channels = -1;
  1346. int j;
  1347. for (j = 0; j < sad_count; j++) {
  1348. struct cea_sad *sad = &sads[j];
  1349. if (sad->format == eld_reg_to_type[i][1]) {
  1350. if (sad->channels > max_channels) {
  1351. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1352. MAX_CHANNELS, sad->channels);
  1353. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1354. DESCRIPTOR_BYTE_2, sad->byte2);
  1355. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1356. SUPPORTED_FREQUENCIES, sad->freq);
  1357. max_channels = sad->channels;
  1358. }
  1359. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1360. stereo_freqs |= sad->freq;
  1361. else
  1362. break;
  1363. }
  1364. }
  1365. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1366. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1367. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1368. }
  1369. kfree(sads);
  1370. }
  1371. static void dce_v11_0_audio_enable(struct amdgpu_device *adev,
  1372. struct amdgpu_audio_pin *pin,
  1373. bool enable)
  1374. {
  1375. if (!pin)
  1376. return;
  1377. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1378. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1379. }
  1380. static const u32 pin_offsets[] =
  1381. {
  1382. AUD0_REGISTER_OFFSET,
  1383. AUD1_REGISTER_OFFSET,
  1384. AUD2_REGISTER_OFFSET,
  1385. AUD3_REGISTER_OFFSET,
  1386. AUD4_REGISTER_OFFSET,
  1387. AUD5_REGISTER_OFFSET,
  1388. AUD6_REGISTER_OFFSET,
  1389. AUD7_REGISTER_OFFSET,
  1390. };
  1391. static int dce_v11_0_audio_init(struct amdgpu_device *adev)
  1392. {
  1393. int i;
  1394. if (!amdgpu_audio)
  1395. return 0;
  1396. adev->mode_info.audio.enabled = true;
  1397. switch (adev->asic_type) {
  1398. case CHIP_CARRIZO:
  1399. case CHIP_STONEY:
  1400. adev->mode_info.audio.num_pins = 7;
  1401. break;
  1402. case CHIP_POLARIS10:
  1403. adev->mode_info.audio.num_pins = 8;
  1404. break;
  1405. case CHIP_POLARIS11:
  1406. adev->mode_info.audio.num_pins = 6;
  1407. break;
  1408. default:
  1409. return -EINVAL;
  1410. }
  1411. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1412. adev->mode_info.audio.pin[i].channels = -1;
  1413. adev->mode_info.audio.pin[i].rate = -1;
  1414. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1415. adev->mode_info.audio.pin[i].status_bits = 0;
  1416. adev->mode_info.audio.pin[i].category_code = 0;
  1417. adev->mode_info.audio.pin[i].connected = false;
  1418. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1419. adev->mode_info.audio.pin[i].id = i;
  1420. /* disable audio. it will be set up later */
  1421. /* XXX remove once we switch to ip funcs */
  1422. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1423. }
  1424. return 0;
  1425. }
  1426. static void dce_v11_0_audio_fini(struct amdgpu_device *adev)
  1427. {
  1428. int i;
  1429. if (!amdgpu_audio)
  1430. return;
  1431. if (!adev->mode_info.audio.enabled)
  1432. return;
  1433. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1434. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1435. adev->mode_info.audio.enabled = false;
  1436. }
  1437. /*
  1438. * update the N and CTS parameters for a given pixel clock rate
  1439. */
  1440. static void dce_v11_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1441. {
  1442. struct drm_device *dev = encoder->dev;
  1443. struct amdgpu_device *adev = dev->dev_private;
  1444. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1445. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1446. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1447. u32 tmp;
  1448. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1449. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1450. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1451. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1452. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1453. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1454. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1455. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1456. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1457. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1458. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1459. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1460. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1461. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1462. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1463. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1464. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1465. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1466. }
  1467. /*
  1468. * build a HDMI Video Info Frame
  1469. */
  1470. static void dce_v11_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1471. void *buffer, size_t size)
  1472. {
  1473. struct drm_device *dev = encoder->dev;
  1474. struct amdgpu_device *adev = dev->dev_private;
  1475. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1476. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1477. uint8_t *frame = buffer + 3;
  1478. uint8_t *header = buffer;
  1479. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1480. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1481. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1482. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1483. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1484. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1485. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1486. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1487. }
  1488. static void dce_v11_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1489. {
  1490. struct drm_device *dev = encoder->dev;
  1491. struct amdgpu_device *adev = dev->dev_private;
  1492. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1493. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1494. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1495. u32 dto_phase = 24 * 1000;
  1496. u32 dto_modulo = clock;
  1497. u32 tmp;
  1498. if (!dig || !dig->afmt)
  1499. return;
  1500. /* XXX two dtos; generally use dto0 for hdmi */
  1501. /* Express [24MHz / target pixel clock] as an exact rational
  1502. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1503. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1504. */
  1505. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1506. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL,
  1507. amdgpu_crtc->crtc_id);
  1508. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1509. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1510. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1511. }
  1512. /*
  1513. * update the info frames with the data from the current display mode
  1514. */
  1515. static void dce_v11_0_afmt_setmode(struct drm_encoder *encoder,
  1516. struct drm_display_mode *mode)
  1517. {
  1518. struct drm_device *dev = encoder->dev;
  1519. struct amdgpu_device *adev = dev->dev_private;
  1520. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1521. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1522. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1523. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1524. struct hdmi_avi_infoframe frame;
  1525. ssize_t err;
  1526. u32 tmp;
  1527. int bpc = 8;
  1528. if (!dig || !dig->afmt)
  1529. return;
  1530. /* Silent, r600_hdmi_enable will raise WARN for us */
  1531. if (!dig->afmt->enabled)
  1532. return;
  1533. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1534. if (encoder->crtc) {
  1535. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1536. bpc = amdgpu_crtc->bpc;
  1537. }
  1538. /* disable audio prior to setting up hw */
  1539. dig->afmt->pin = dce_v11_0_audio_get_pin(adev);
  1540. dce_v11_0_audio_enable(adev, dig->afmt->pin, false);
  1541. dce_v11_0_audio_set_dto(encoder, mode->clock);
  1542. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1543. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1544. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp); /* send null packets when required */
  1545. WREG32(mmAFMT_AUDIO_CRC_CONTROL + dig->afmt->offset, 0x1000);
  1546. tmp = RREG32(mmHDMI_CONTROL + dig->afmt->offset);
  1547. switch (bpc) {
  1548. case 0:
  1549. case 6:
  1550. case 8:
  1551. case 16:
  1552. default:
  1553. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 0);
  1554. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 0);
  1555. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1556. connector->name, bpc);
  1557. break;
  1558. case 10:
  1559. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1560. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 1);
  1561. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1562. connector->name);
  1563. break;
  1564. case 12:
  1565. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1566. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 2);
  1567. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1568. connector->name);
  1569. break;
  1570. }
  1571. WREG32(mmHDMI_CONTROL + dig->afmt->offset, tmp);
  1572. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1573. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1); /* send null packets when required */
  1574. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1); /* send general control packets */
  1575. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1); /* send general control packets every frame */
  1576. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1577. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1578. /* enable audio info frames (frames won't be set until audio is enabled) */
  1579. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1580. /* required for audio info values to be updated */
  1581. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1582. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1583. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1584. /* required for audio info values to be updated */
  1585. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1586. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1587. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1588. /* anything other than 0 */
  1589. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, 2);
  1590. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1591. WREG32(mmHDMI_GC + dig->afmt->offset, 0); /* unset HDMI_GC_AVMUTE */
  1592. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1593. /* set the default audio delay */
  1594. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1595. /* should be suffient for all audio modes and small enough for all hblanks */
  1596. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1597. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1598. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1599. /* allow 60958 channel status fields to be updated */
  1600. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1601. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1602. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1603. if (bpc > 8)
  1604. /* clear SW CTS value */
  1605. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 0);
  1606. else
  1607. /* select SW CTS value */
  1608. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 1);
  1609. /* allow hw to sent ACR packets when required */
  1610. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1611. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1612. dce_v11_0_afmt_update_ACR(encoder, mode->clock);
  1613. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1614. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1615. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1616. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1617. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1618. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1619. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1620. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1621. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1622. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1623. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1624. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1625. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1626. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1627. dce_v11_0_audio_write_speaker_allocation(encoder);
  1628. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset,
  1629. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1630. dce_v11_0_afmt_audio_select_pin(encoder);
  1631. dce_v11_0_audio_write_sad_regs(encoder);
  1632. dce_v11_0_audio_write_latency_fields(encoder, mode);
  1633. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode);
  1634. if (err < 0) {
  1635. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1636. return;
  1637. }
  1638. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1639. if (err < 0) {
  1640. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1641. return;
  1642. }
  1643. dce_v11_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1644. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1645. /* enable AVI info frames */
  1646. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1647. /* required for audio info values to be updated */
  1648. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1649. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1650. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1651. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1652. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1653. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1654. /* send audio packets */
  1655. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1656. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1657. WREG32(mmAFMT_RAMP_CONTROL0 + dig->afmt->offset, 0x00FFFFFF);
  1658. WREG32(mmAFMT_RAMP_CONTROL1 + dig->afmt->offset, 0x007FFFFF);
  1659. WREG32(mmAFMT_RAMP_CONTROL2 + dig->afmt->offset, 0x00000001);
  1660. WREG32(mmAFMT_RAMP_CONTROL3 + dig->afmt->offset, 0x00000001);
  1661. /* enable audio after to setting up hw */
  1662. dce_v11_0_audio_enable(adev, dig->afmt->pin, true);
  1663. }
  1664. static void dce_v11_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1665. {
  1666. struct drm_device *dev = encoder->dev;
  1667. struct amdgpu_device *adev = dev->dev_private;
  1668. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1669. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1670. if (!dig || !dig->afmt)
  1671. return;
  1672. /* Silent, r600_hdmi_enable will raise WARN for us */
  1673. if (enable && dig->afmt->enabled)
  1674. return;
  1675. if (!enable && !dig->afmt->enabled)
  1676. return;
  1677. if (!enable && dig->afmt->pin) {
  1678. dce_v11_0_audio_enable(adev, dig->afmt->pin, false);
  1679. dig->afmt->pin = NULL;
  1680. }
  1681. dig->afmt->enabled = enable;
  1682. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1683. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1684. }
  1685. static int dce_v11_0_afmt_init(struct amdgpu_device *adev)
  1686. {
  1687. int i;
  1688. for (i = 0; i < adev->mode_info.num_dig; i++)
  1689. adev->mode_info.afmt[i] = NULL;
  1690. /* DCE11 has audio blocks tied to DIG encoders */
  1691. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1692. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1693. if (adev->mode_info.afmt[i]) {
  1694. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1695. adev->mode_info.afmt[i]->id = i;
  1696. } else {
  1697. int j;
  1698. for (j = 0; j < i; j++) {
  1699. kfree(adev->mode_info.afmt[j]);
  1700. adev->mode_info.afmt[j] = NULL;
  1701. }
  1702. return -ENOMEM;
  1703. }
  1704. }
  1705. return 0;
  1706. }
  1707. static void dce_v11_0_afmt_fini(struct amdgpu_device *adev)
  1708. {
  1709. int i;
  1710. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1711. kfree(adev->mode_info.afmt[i]);
  1712. adev->mode_info.afmt[i] = NULL;
  1713. }
  1714. }
  1715. static const u32 vga_control_regs[6] =
  1716. {
  1717. mmD1VGA_CONTROL,
  1718. mmD2VGA_CONTROL,
  1719. mmD3VGA_CONTROL,
  1720. mmD4VGA_CONTROL,
  1721. mmD5VGA_CONTROL,
  1722. mmD6VGA_CONTROL,
  1723. };
  1724. static void dce_v11_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1725. {
  1726. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1727. struct drm_device *dev = crtc->dev;
  1728. struct amdgpu_device *adev = dev->dev_private;
  1729. u32 vga_control;
  1730. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1731. if (enable)
  1732. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1733. else
  1734. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1735. }
  1736. static void dce_v11_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1737. {
  1738. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1739. struct drm_device *dev = crtc->dev;
  1740. struct amdgpu_device *adev = dev->dev_private;
  1741. if (enable)
  1742. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1743. else
  1744. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1745. }
  1746. static int dce_v11_0_crtc_do_set_base(struct drm_crtc *crtc,
  1747. struct drm_framebuffer *fb,
  1748. int x, int y, int atomic)
  1749. {
  1750. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1751. struct drm_device *dev = crtc->dev;
  1752. struct amdgpu_device *adev = dev->dev_private;
  1753. struct amdgpu_framebuffer *amdgpu_fb;
  1754. struct drm_framebuffer *target_fb;
  1755. struct drm_gem_object *obj;
  1756. struct amdgpu_bo *abo;
  1757. uint64_t fb_location, tiling_flags;
  1758. uint32_t fb_format, fb_pitch_pixels;
  1759. u32 fb_swap = REG_SET_FIELD(0, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP, ENDIAN_NONE);
  1760. u32 pipe_config;
  1761. u32 tmp, viewport_w, viewport_h;
  1762. int r;
  1763. bool bypass_lut = false;
  1764. struct drm_format_name_buf format_name;
  1765. /* no fb bound */
  1766. if (!atomic && !crtc->primary->fb) {
  1767. DRM_DEBUG_KMS("No FB bound\n");
  1768. return 0;
  1769. }
  1770. if (atomic) {
  1771. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1772. target_fb = fb;
  1773. } else {
  1774. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  1775. target_fb = crtc->primary->fb;
  1776. }
  1777. /* If atomic, assume fb object is pinned & idle & fenced and
  1778. * just update base pointers
  1779. */
  1780. obj = amdgpu_fb->obj;
  1781. abo = gem_to_amdgpu_bo(obj);
  1782. r = amdgpu_bo_reserve(abo, false);
  1783. if (unlikely(r != 0))
  1784. return r;
  1785. if (atomic) {
  1786. fb_location = amdgpu_bo_gpu_offset(abo);
  1787. } else {
  1788. r = amdgpu_bo_pin(abo, AMDGPU_GEM_DOMAIN_VRAM, &fb_location);
  1789. if (unlikely(r != 0)) {
  1790. amdgpu_bo_unreserve(abo);
  1791. return -EINVAL;
  1792. }
  1793. }
  1794. amdgpu_bo_get_tiling_flags(abo, &tiling_flags);
  1795. amdgpu_bo_unreserve(abo);
  1796. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1797. switch (target_fb->pixel_format) {
  1798. case DRM_FORMAT_C8:
  1799. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 0);
  1800. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1801. break;
  1802. case DRM_FORMAT_XRGB4444:
  1803. case DRM_FORMAT_ARGB4444:
  1804. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1805. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2);
  1806. #ifdef __BIG_ENDIAN
  1807. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1808. ENDIAN_8IN16);
  1809. #endif
  1810. break;
  1811. case DRM_FORMAT_XRGB1555:
  1812. case DRM_FORMAT_ARGB1555:
  1813. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1814. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1815. #ifdef __BIG_ENDIAN
  1816. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1817. ENDIAN_8IN16);
  1818. #endif
  1819. break;
  1820. case DRM_FORMAT_BGRX5551:
  1821. case DRM_FORMAT_BGRA5551:
  1822. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1823. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5);
  1824. #ifdef __BIG_ENDIAN
  1825. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1826. ENDIAN_8IN16);
  1827. #endif
  1828. break;
  1829. case DRM_FORMAT_RGB565:
  1830. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1831. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1832. #ifdef __BIG_ENDIAN
  1833. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1834. ENDIAN_8IN16);
  1835. #endif
  1836. break;
  1837. case DRM_FORMAT_XRGB8888:
  1838. case DRM_FORMAT_ARGB8888:
  1839. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1840. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1841. #ifdef __BIG_ENDIAN
  1842. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1843. ENDIAN_8IN32);
  1844. #endif
  1845. break;
  1846. case DRM_FORMAT_XRGB2101010:
  1847. case DRM_FORMAT_ARGB2101010:
  1848. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1849. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1850. #ifdef __BIG_ENDIAN
  1851. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1852. ENDIAN_8IN32);
  1853. #endif
  1854. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1855. bypass_lut = true;
  1856. break;
  1857. case DRM_FORMAT_BGRX1010102:
  1858. case DRM_FORMAT_BGRA1010102:
  1859. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1860. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4);
  1861. #ifdef __BIG_ENDIAN
  1862. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1863. ENDIAN_8IN32);
  1864. #endif
  1865. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1866. bypass_lut = true;
  1867. break;
  1868. default:
  1869. DRM_ERROR("Unsupported screen format %s\n",
  1870. drm_get_format_name(target_fb->pixel_format, &format_name));
  1871. return -EINVAL;
  1872. }
  1873. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1874. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1875. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1876. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1877. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1878. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1879. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1880. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
  1881. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1882. ARRAY_2D_TILED_THIN1);
  1883. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_TILE_SPLIT,
  1884. tile_split);
  1885. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_WIDTH, bankw);
  1886. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh);
  1887. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MACRO_TILE_ASPECT,
  1888. mtaspect);
  1889. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MICRO_TILE_MODE,
  1890. ADDR_SURF_MICRO_TILING_DISPLAY);
  1891. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1892. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1893. ARRAY_1D_TILED_THIN1);
  1894. }
  1895. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_PIPE_CONFIG,
  1896. pipe_config);
  1897. dce_v11_0_vga_enable(crtc, false);
  1898. /* Make sure surface address is updated at vertical blank rather than
  1899. * horizontal blank
  1900. */
  1901. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  1902. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  1903. GRPH_SURFACE_UPDATE_H_RETRACE_EN, 0);
  1904. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1905. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1906. upper_32_bits(fb_location));
  1907. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1908. upper_32_bits(fb_location));
  1909. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1910. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1911. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1912. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1913. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1914. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1915. /*
  1916. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1917. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1918. * retain the full precision throughout the pipeline.
  1919. */
  1920. tmp = RREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset);
  1921. if (bypass_lut)
  1922. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 1);
  1923. else
  1924. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 0);
  1925. WREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset, tmp);
  1926. if (bypass_lut)
  1927. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1928. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1929. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1930. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1931. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1932. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1933. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1934. fb_pitch_pixels = target_fb->pitches[0] / (target_fb->bits_per_pixel / 8);
  1935. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1936. dce_v11_0_grph_enable(crtc, true);
  1937. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1938. target_fb->height);
  1939. x &= ~3;
  1940. y &= ~1;
  1941. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1942. (x << 16) | y);
  1943. viewport_w = crtc->mode.hdisplay;
  1944. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1945. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1946. (viewport_w << 16) | viewport_h);
  1947. /* set pageflip to happen anywhere in vblank interval */
  1948. WREG32(mmCRTC_MASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 0);
  1949. if (!atomic && fb && fb != crtc->primary->fb) {
  1950. amdgpu_fb = to_amdgpu_framebuffer(fb);
  1951. abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1952. r = amdgpu_bo_reserve(abo, false);
  1953. if (unlikely(r != 0))
  1954. return r;
  1955. amdgpu_bo_unpin(abo);
  1956. amdgpu_bo_unreserve(abo);
  1957. }
  1958. /* Bytes per pixel may have changed */
  1959. dce_v11_0_bandwidth_update(adev);
  1960. return 0;
  1961. }
  1962. static void dce_v11_0_set_interleave(struct drm_crtc *crtc,
  1963. struct drm_display_mode *mode)
  1964. {
  1965. struct drm_device *dev = crtc->dev;
  1966. struct amdgpu_device *adev = dev->dev_private;
  1967. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1968. u32 tmp;
  1969. tmp = RREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset);
  1970. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1971. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 1);
  1972. else
  1973. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 0);
  1974. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, tmp);
  1975. }
  1976. static void dce_v11_0_crtc_load_lut(struct drm_crtc *crtc)
  1977. {
  1978. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1979. struct drm_device *dev = crtc->dev;
  1980. struct amdgpu_device *adev = dev->dev_private;
  1981. int i;
  1982. u32 tmp;
  1983. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  1984. tmp = RREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  1985. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_GRPH_MODE, 0);
  1986. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1987. tmp = RREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset);
  1988. tmp = REG_SET_FIELD(tmp, PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, 1);
  1989. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1990. tmp = RREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  1991. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, 0);
  1992. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1993. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1994. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  1995. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  1996. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  1997. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  1998. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  1999. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  2000. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  2001. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  2002. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  2003. for (i = 0; i < 256; i++) {
  2004. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  2005. (amdgpu_crtc->lut_r[i] << 20) |
  2006. (amdgpu_crtc->lut_g[i] << 10) |
  2007. (amdgpu_crtc->lut_b[i] << 0));
  2008. }
  2009. tmp = RREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2010. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, 0);
  2011. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, 0);
  2012. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR2_DEGAMMA_MODE, 0);
  2013. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2014. tmp = RREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset);
  2015. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, 0);
  2016. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2017. tmp = RREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  2018. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, GRPH_REGAMMA_MODE, 0);
  2019. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2020. tmp = RREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  2021. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, 0);
  2022. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2023. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  2024. WREG32(mmDENORM_CONTROL + amdgpu_crtc->crtc_offset, 0);
  2025. /* XXX this only needs to be programmed once per crtc at startup,
  2026. * not sure where the best place for it is
  2027. */
  2028. tmp = RREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset);
  2029. tmp = REG_SET_FIELD(tmp, ALPHA_CONTROL, CURSOR_ALPHA_BLND_ENA, 1);
  2030. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2031. }
  2032. static int dce_v11_0_pick_dig_encoder(struct drm_encoder *encoder)
  2033. {
  2034. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2035. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2036. switch (amdgpu_encoder->encoder_id) {
  2037. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2038. if (dig->linkb)
  2039. return 1;
  2040. else
  2041. return 0;
  2042. break;
  2043. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2044. if (dig->linkb)
  2045. return 3;
  2046. else
  2047. return 2;
  2048. break;
  2049. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2050. if (dig->linkb)
  2051. return 5;
  2052. else
  2053. return 4;
  2054. break;
  2055. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  2056. return 6;
  2057. break;
  2058. default:
  2059. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2060. return 0;
  2061. }
  2062. }
  2063. /**
  2064. * dce_v11_0_pick_pll - Allocate a PPLL for use by the crtc.
  2065. *
  2066. * @crtc: drm crtc
  2067. *
  2068. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  2069. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  2070. * monitors a dedicated PPLL must be used. If a particular board has
  2071. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  2072. * as there is no need to program the PLL itself. If we are not able to
  2073. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  2074. * avoid messing up an existing monitor.
  2075. *
  2076. * Asic specific PLL information
  2077. *
  2078. * DCE 10.x
  2079. * Tonga
  2080. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  2081. * CI
  2082. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  2083. *
  2084. */
  2085. static u32 dce_v11_0_pick_pll(struct drm_crtc *crtc)
  2086. {
  2087. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2088. struct drm_device *dev = crtc->dev;
  2089. struct amdgpu_device *adev = dev->dev_private;
  2090. u32 pll_in_use;
  2091. int pll;
  2092. if ((adev->asic_type == CHIP_POLARIS10) ||
  2093. (adev->asic_type == CHIP_POLARIS11)) {
  2094. struct amdgpu_encoder *amdgpu_encoder =
  2095. to_amdgpu_encoder(amdgpu_crtc->encoder);
  2096. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2097. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2098. return ATOM_DP_DTO;
  2099. switch (amdgpu_encoder->encoder_id) {
  2100. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  2101. if (dig->linkb)
  2102. return ATOM_COMBOPHY_PLL1;
  2103. else
  2104. return ATOM_COMBOPHY_PLL0;
  2105. break;
  2106. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  2107. if (dig->linkb)
  2108. return ATOM_COMBOPHY_PLL3;
  2109. else
  2110. return ATOM_COMBOPHY_PLL2;
  2111. break;
  2112. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  2113. if (dig->linkb)
  2114. return ATOM_COMBOPHY_PLL5;
  2115. else
  2116. return ATOM_COMBOPHY_PLL4;
  2117. break;
  2118. default:
  2119. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  2120. return ATOM_PPLL_INVALID;
  2121. }
  2122. }
  2123. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  2124. if (adev->clock.dp_extclk)
  2125. /* skip PPLL programming if using ext clock */
  2126. return ATOM_PPLL_INVALID;
  2127. else {
  2128. /* use the same PPLL for all DP monitors */
  2129. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  2130. if (pll != ATOM_PPLL_INVALID)
  2131. return pll;
  2132. }
  2133. } else {
  2134. /* use the same PPLL for all monitors with the same clock */
  2135. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  2136. if (pll != ATOM_PPLL_INVALID)
  2137. return pll;
  2138. }
  2139. /* XXX need to determine what plls are available on each DCE11 part */
  2140. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  2141. if (adev->asic_type == CHIP_CARRIZO || adev->asic_type == CHIP_STONEY) {
  2142. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2143. return ATOM_PPLL1;
  2144. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2145. return ATOM_PPLL0;
  2146. DRM_ERROR("unable to allocate a PPLL\n");
  2147. return ATOM_PPLL_INVALID;
  2148. } else {
  2149. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  2150. return ATOM_PPLL2;
  2151. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  2152. return ATOM_PPLL1;
  2153. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  2154. return ATOM_PPLL0;
  2155. DRM_ERROR("unable to allocate a PPLL\n");
  2156. return ATOM_PPLL_INVALID;
  2157. }
  2158. return ATOM_PPLL_INVALID;
  2159. }
  2160. static void dce_v11_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  2161. {
  2162. struct amdgpu_device *adev = crtc->dev->dev_private;
  2163. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2164. uint32_t cur_lock;
  2165. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  2166. if (lock)
  2167. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 1);
  2168. else
  2169. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 0);
  2170. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  2171. }
  2172. static void dce_v11_0_hide_cursor(struct drm_crtc *crtc)
  2173. {
  2174. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2175. struct amdgpu_device *adev = crtc->dev->dev_private;
  2176. u32 tmp;
  2177. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2178. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 0);
  2179. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2180. }
  2181. static void dce_v11_0_show_cursor(struct drm_crtc *crtc)
  2182. {
  2183. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2184. struct amdgpu_device *adev = crtc->dev->dev_private;
  2185. u32 tmp;
  2186. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  2187. upper_32_bits(amdgpu_crtc->cursor_addr));
  2188. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  2189. lower_32_bits(amdgpu_crtc->cursor_addr));
  2190. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2191. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 1);
  2192. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_MODE, 2);
  2193. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2194. }
  2195. static int dce_v11_0_cursor_move_locked(struct drm_crtc *crtc,
  2196. int x, int y)
  2197. {
  2198. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2199. struct amdgpu_device *adev = crtc->dev->dev_private;
  2200. int xorigin = 0, yorigin = 0;
  2201. amdgpu_crtc->cursor_x = x;
  2202. amdgpu_crtc->cursor_y = y;
  2203. /* avivo cursor are offset into the total surface */
  2204. x += crtc->x;
  2205. y += crtc->y;
  2206. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2207. if (x < 0) {
  2208. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2209. x = 0;
  2210. }
  2211. if (y < 0) {
  2212. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2213. y = 0;
  2214. }
  2215. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2216. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2217. return 0;
  2218. }
  2219. static int dce_v11_0_crtc_cursor_move(struct drm_crtc *crtc,
  2220. int x, int y)
  2221. {
  2222. int ret;
  2223. dce_v11_0_lock_cursor(crtc, true);
  2224. ret = dce_v11_0_cursor_move_locked(crtc, x, y);
  2225. dce_v11_0_lock_cursor(crtc, false);
  2226. return ret;
  2227. }
  2228. static int dce_v11_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2229. struct drm_file *file_priv,
  2230. uint32_t handle,
  2231. uint32_t width,
  2232. uint32_t height,
  2233. int32_t hot_x,
  2234. int32_t hot_y)
  2235. {
  2236. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2237. struct amdgpu_device *adev = crtc->dev->dev_private;
  2238. struct drm_gem_object *obj;
  2239. struct amdgpu_bo *aobj;
  2240. int ret;
  2241. if (!handle) {
  2242. /* turn off cursor */
  2243. dce_v11_0_hide_cursor(crtc);
  2244. obj = NULL;
  2245. goto unpin;
  2246. }
  2247. if ((width > amdgpu_crtc->max_cursor_width) ||
  2248. (height > amdgpu_crtc->max_cursor_height)) {
  2249. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2250. return -EINVAL;
  2251. }
  2252. obj = drm_gem_object_lookup(file_priv, handle);
  2253. if (!obj) {
  2254. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2255. return -ENOENT;
  2256. }
  2257. aobj = gem_to_amdgpu_bo(obj);
  2258. ret = amdgpu_bo_reserve(aobj, false);
  2259. if (ret != 0) {
  2260. drm_gem_object_unreference_unlocked(obj);
  2261. return ret;
  2262. }
  2263. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM, &amdgpu_crtc->cursor_addr);
  2264. amdgpu_bo_unreserve(aobj);
  2265. if (ret) {
  2266. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2267. drm_gem_object_unreference_unlocked(obj);
  2268. return ret;
  2269. }
  2270. dce_v11_0_lock_cursor(crtc, true);
  2271. if (hot_x != amdgpu_crtc->cursor_hot_x ||
  2272. hot_y != amdgpu_crtc->cursor_hot_y) {
  2273. int x, y;
  2274. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2275. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2276. dce_v11_0_cursor_move_locked(crtc, x, y);
  2277. amdgpu_crtc->cursor_hot_x = hot_x;
  2278. amdgpu_crtc->cursor_hot_y = hot_y;
  2279. }
  2280. if (width != amdgpu_crtc->cursor_width ||
  2281. height != amdgpu_crtc->cursor_height) {
  2282. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2283. (width - 1) << 16 | (height - 1));
  2284. amdgpu_crtc->cursor_width = width;
  2285. amdgpu_crtc->cursor_height = height;
  2286. }
  2287. dce_v11_0_show_cursor(crtc);
  2288. dce_v11_0_lock_cursor(crtc, false);
  2289. unpin:
  2290. if (amdgpu_crtc->cursor_bo) {
  2291. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2292. ret = amdgpu_bo_reserve(aobj, false);
  2293. if (likely(ret == 0)) {
  2294. amdgpu_bo_unpin(aobj);
  2295. amdgpu_bo_unreserve(aobj);
  2296. }
  2297. drm_gem_object_unreference_unlocked(amdgpu_crtc->cursor_bo);
  2298. }
  2299. amdgpu_crtc->cursor_bo = obj;
  2300. return 0;
  2301. }
  2302. static void dce_v11_0_cursor_reset(struct drm_crtc *crtc)
  2303. {
  2304. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2305. struct amdgpu_device *adev = crtc->dev->dev_private;
  2306. if (amdgpu_crtc->cursor_bo) {
  2307. dce_v11_0_lock_cursor(crtc, true);
  2308. dce_v11_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2309. amdgpu_crtc->cursor_y);
  2310. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2311. (amdgpu_crtc->cursor_width - 1) << 16 |
  2312. (amdgpu_crtc->cursor_height - 1));
  2313. dce_v11_0_show_cursor(crtc);
  2314. dce_v11_0_lock_cursor(crtc, false);
  2315. }
  2316. }
  2317. static int dce_v11_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2318. u16 *blue, uint32_t size)
  2319. {
  2320. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2321. int i;
  2322. /* userspace palettes are always correct as is */
  2323. for (i = 0; i < size; i++) {
  2324. amdgpu_crtc->lut_r[i] = red[i] >> 6;
  2325. amdgpu_crtc->lut_g[i] = green[i] >> 6;
  2326. amdgpu_crtc->lut_b[i] = blue[i] >> 6;
  2327. }
  2328. dce_v11_0_crtc_load_lut(crtc);
  2329. return 0;
  2330. }
  2331. static void dce_v11_0_crtc_destroy(struct drm_crtc *crtc)
  2332. {
  2333. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2334. drm_crtc_cleanup(crtc);
  2335. kfree(amdgpu_crtc);
  2336. }
  2337. static const struct drm_crtc_funcs dce_v11_0_crtc_funcs = {
  2338. .cursor_set2 = dce_v11_0_crtc_cursor_set2,
  2339. .cursor_move = dce_v11_0_crtc_cursor_move,
  2340. .gamma_set = dce_v11_0_crtc_gamma_set,
  2341. .set_config = amdgpu_crtc_set_config,
  2342. .destroy = dce_v11_0_crtc_destroy,
  2343. .page_flip_target = amdgpu_crtc_page_flip_target,
  2344. };
  2345. static void dce_v11_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2346. {
  2347. struct drm_device *dev = crtc->dev;
  2348. struct amdgpu_device *adev = dev->dev_private;
  2349. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2350. unsigned type;
  2351. switch (mode) {
  2352. case DRM_MODE_DPMS_ON:
  2353. amdgpu_crtc->enabled = true;
  2354. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2355. dce_v11_0_vga_enable(crtc, true);
  2356. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2357. dce_v11_0_vga_enable(crtc, false);
  2358. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2359. type = amdgpu_crtc_idx_to_irq_type(adev, amdgpu_crtc->crtc_id);
  2360. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2361. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2362. drm_crtc_vblank_on(crtc);
  2363. dce_v11_0_crtc_load_lut(crtc);
  2364. break;
  2365. case DRM_MODE_DPMS_STANDBY:
  2366. case DRM_MODE_DPMS_SUSPEND:
  2367. case DRM_MODE_DPMS_OFF:
  2368. drm_crtc_vblank_off(crtc);
  2369. if (amdgpu_crtc->enabled) {
  2370. dce_v11_0_vga_enable(crtc, true);
  2371. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2372. dce_v11_0_vga_enable(crtc, false);
  2373. }
  2374. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2375. amdgpu_crtc->enabled = false;
  2376. break;
  2377. }
  2378. /* adjust pm to dpms */
  2379. amdgpu_pm_compute_clocks(adev);
  2380. }
  2381. static void dce_v11_0_crtc_prepare(struct drm_crtc *crtc)
  2382. {
  2383. /* disable crtc pair power gating before programming */
  2384. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2385. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2386. dce_v11_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2387. }
  2388. static void dce_v11_0_crtc_commit(struct drm_crtc *crtc)
  2389. {
  2390. dce_v11_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2391. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2392. }
  2393. static void dce_v11_0_crtc_disable(struct drm_crtc *crtc)
  2394. {
  2395. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2396. struct drm_device *dev = crtc->dev;
  2397. struct amdgpu_device *adev = dev->dev_private;
  2398. struct amdgpu_atom_ss ss;
  2399. int i;
  2400. dce_v11_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2401. if (crtc->primary->fb) {
  2402. int r;
  2403. struct amdgpu_framebuffer *amdgpu_fb;
  2404. struct amdgpu_bo *abo;
  2405. amdgpu_fb = to_amdgpu_framebuffer(crtc->primary->fb);
  2406. abo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  2407. r = amdgpu_bo_reserve(abo, false);
  2408. if (unlikely(r))
  2409. DRM_ERROR("failed to reserve abo before unpin\n");
  2410. else {
  2411. amdgpu_bo_unpin(abo);
  2412. amdgpu_bo_unreserve(abo);
  2413. }
  2414. }
  2415. /* disable the GRPH */
  2416. dce_v11_0_grph_enable(crtc, false);
  2417. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2418. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2419. if (adev->mode_info.crtcs[i] &&
  2420. adev->mode_info.crtcs[i]->enabled &&
  2421. i != amdgpu_crtc->crtc_id &&
  2422. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2423. /* one other crtc is using this pll don't turn
  2424. * off the pll
  2425. */
  2426. goto done;
  2427. }
  2428. }
  2429. switch (amdgpu_crtc->pll_id) {
  2430. case ATOM_PPLL0:
  2431. case ATOM_PPLL1:
  2432. case ATOM_PPLL2:
  2433. /* disable the ppll */
  2434. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2435. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2436. break;
  2437. case ATOM_COMBOPHY_PLL0:
  2438. case ATOM_COMBOPHY_PLL1:
  2439. case ATOM_COMBOPHY_PLL2:
  2440. case ATOM_COMBOPHY_PLL3:
  2441. case ATOM_COMBOPHY_PLL4:
  2442. case ATOM_COMBOPHY_PLL5:
  2443. /* disable the ppll */
  2444. amdgpu_atombios_crtc_program_pll(crtc, ATOM_CRTC_INVALID, amdgpu_crtc->pll_id,
  2445. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2446. break;
  2447. default:
  2448. break;
  2449. }
  2450. done:
  2451. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2452. amdgpu_crtc->adjusted_clock = 0;
  2453. amdgpu_crtc->encoder = NULL;
  2454. amdgpu_crtc->connector = NULL;
  2455. }
  2456. static int dce_v11_0_crtc_mode_set(struct drm_crtc *crtc,
  2457. struct drm_display_mode *mode,
  2458. struct drm_display_mode *adjusted_mode,
  2459. int x, int y, struct drm_framebuffer *old_fb)
  2460. {
  2461. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2462. struct drm_device *dev = crtc->dev;
  2463. struct amdgpu_device *adev = dev->dev_private;
  2464. if (!amdgpu_crtc->adjusted_clock)
  2465. return -EINVAL;
  2466. if ((adev->asic_type == CHIP_POLARIS10) ||
  2467. (adev->asic_type == CHIP_POLARIS11)) {
  2468. struct amdgpu_encoder *amdgpu_encoder =
  2469. to_amdgpu_encoder(amdgpu_crtc->encoder);
  2470. int encoder_mode =
  2471. amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder);
  2472. /* SetPixelClock calculates the plls and ss values now */
  2473. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id,
  2474. amdgpu_crtc->pll_id,
  2475. encoder_mode, amdgpu_encoder->encoder_id,
  2476. adjusted_mode->clock, 0, 0, 0, 0,
  2477. amdgpu_crtc->bpc, amdgpu_crtc->ss_enabled, &amdgpu_crtc->ss);
  2478. } else {
  2479. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2480. }
  2481. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2482. dce_v11_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2483. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2484. amdgpu_atombios_crtc_scaler_setup(crtc);
  2485. dce_v11_0_cursor_reset(crtc);
  2486. /* update the hw version fpr dpm */
  2487. amdgpu_crtc->hw_mode = *adjusted_mode;
  2488. return 0;
  2489. }
  2490. static bool dce_v11_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2491. const struct drm_display_mode *mode,
  2492. struct drm_display_mode *adjusted_mode)
  2493. {
  2494. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2495. struct drm_device *dev = crtc->dev;
  2496. struct drm_encoder *encoder;
  2497. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2498. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2499. if (encoder->crtc == crtc) {
  2500. amdgpu_crtc->encoder = encoder;
  2501. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2502. break;
  2503. }
  2504. }
  2505. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2506. amdgpu_crtc->encoder = NULL;
  2507. amdgpu_crtc->connector = NULL;
  2508. return false;
  2509. }
  2510. if (!amdgpu_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2511. return false;
  2512. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2513. return false;
  2514. /* pick pll */
  2515. amdgpu_crtc->pll_id = dce_v11_0_pick_pll(crtc);
  2516. /* if we can't get a PPLL for a non-DP encoder, fail */
  2517. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2518. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2519. return false;
  2520. return true;
  2521. }
  2522. static int dce_v11_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2523. struct drm_framebuffer *old_fb)
  2524. {
  2525. return dce_v11_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2526. }
  2527. static int dce_v11_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2528. struct drm_framebuffer *fb,
  2529. int x, int y, enum mode_set_atomic state)
  2530. {
  2531. return dce_v11_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2532. }
  2533. static const struct drm_crtc_helper_funcs dce_v11_0_crtc_helper_funcs = {
  2534. .dpms = dce_v11_0_crtc_dpms,
  2535. .mode_fixup = dce_v11_0_crtc_mode_fixup,
  2536. .mode_set = dce_v11_0_crtc_mode_set,
  2537. .mode_set_base = dce_v11_0_crtc_set_base,
  2538. .mode_set_base_atomic = dce_v11_0_crtc_set_base_atomic,
  2539. .prepare = dce_v11_0_crtc_prepare,
  2540. .commit = dce_v11_0_crtc_commit,
  2541. .load_lut = dce_v11_0_crtc_load_lut,
  2542. .disable = dce_v11_0_crtc_disable,
  2543. };
  2544. static int dce_v11_0_crtc_init(struct amdgpu_device *adev, int index)
  2545. {
  2546. struct amdgpu_crtc *amdgpu_crtc;
  2547. int i;
  2548. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2549. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2550. if (amdgpu_crtc == NULL)
  2551. return -ENOMEM;
  2552. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v11_0_crtc_funcs);
  2553. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2554. amdgpu_crtc->crtc_id = index;
  2555. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2556. amdgpu_crtc->max_cursor_width = 128;
  2557. amdgpu_crtc->max_cursor_height = 128;
  2558. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2559. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2560. for (i = 0; i < 256; i++) {
  2561. amdgpu_crtc->lut_r[i] = i << 2;
  2562. amdgpu_crtc->lut_g[i] = i << 2;
  2563. amdgpu_crtc->lut_b[i] = i << 2;
  2564. }
  2565. switch (amdgpu_crtc->crtc_id) {
  2566. case 0:
  2567. default:
  2568. amdgpu_crtc->crtc_offset = CRTC0_REGISTER_OFFSET;
  2569. break;
  2570. case 1:
  2571. amdgpu_crtc->crtc_offset = CRTC1_REGISTER_OFFSET;
  2572. break;
  2573. case 2:
  2574. amdgpu_crtc->crtc_offset = CRTC2_REGISTER_OFFSET;
  2575. break;
  2576. case 3:
  2577. amdgpu_crtc->crtc_offset = CRTC3_REGISTER_OFFSET;
  2578. break;
  2579. case 4:
  2580. amdgpu_crtc->crtc_offset = CRTC4_REGISTER_OFFSET;
  2581. break;
  2582. case 5:
  2583. amdgpu_crtc->crtc_offset = CRTC5_REGISTER_OFFSET;
  2584. break;
  2585. }
  2586. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2587. amdgpu_crtc->adjusted_clock = 0;
  2588. amdgpu_crtc->encoder = NULL;
  2589. amdgpu_crtc->connector = NULL;
  2590. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v11_0_crtc_helper_funcs);
  2591. return 0;
  2592. }
  2593. static int dce_v11_0_early_init(void *handle)
  2594. {
  2595. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2596. adev->audio_endpt_rreg = &dce_v11_0_audio_endpt_rreg;
  2597. adev->audio_endpt_wreg = &dce_v11_0_audio_endpt_wreg;
  2598. dce_v11_0_set_display_funcs(adev);
  2599. dce_v11_0_set_irq_funcs(adev);
  2600. adev->mode_info.num_crtc = dce_v11_0_get_num_crtc(adev);
  2601. switch (adev->asic_type) {
  2602. case CHIP_CARRIZO:
  2603. adev->mode_info.num_hpd = 6;
  2604. adev->mode_info.num_dig = 9;
  2605. break;
  2606. case CHIP_STONEY:
  2607. adev->mode_info.num_hpd = 6;
  2608. adev->mode_info.num_dig = 9;
  2609. break;
  2610. case CHIP_POLARIS10:
  2611. adev->mode_info.num_hpd = 6;
  2612. adev->mode_info.num_dig = 6;
  2613. break;
  2614. case CHIP_POLARIS11:
  2615. adev->mode_info.num_hpd = 5;
  2616. adev->mode_info.num_dig = 5;
  2617. break;
  2618. default:
  2619. /* FIXME: not supported yet */
  2620. return -EINVAL;
  2621. }
  2622. return 0;
  2623. }
  2624. static int dce_v11_0_sw_init(void *handle)
  2625. {
  2626. int r, i;
  2627. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2628. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2629. r = amdgpu_irq_add_id(adev, i + 1, &adev->crtc_irq);
  2630. if (r)
  2631. return r;
  2632. }
  2633. for (i = 8; i < 20; i += 2) {
  2634. r = amdgpu_irq_add_id(adev, i, &adev->pageflip_irq);
  2635. if (r)
  2636. return r;
  2637. }
  2638. /* HPD hotplug */
  2639. r = amdgpu_irq_add_id(adev, 42, &adev->hpd_irq);
  2640. if (r)
  2641. return r;
  2642. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2643. adev->ddev->mode_config.async_page_flip = true;
  2644. adev->ddev->mode_config.max_width = 16384;
  2645. adev->ddev->mode_config.max_height = 16384;
  2646. adev->ddev->mode_config.preferred_depth = 24;
  2647. adev->ddev->mode_config.prefer_shadow = 1;
  2648. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  2649. r = amdgpu_modeset_create_props(adev);
  2650. if (r)
  2651. return r;
  2652. adev->ddev->mode_config.max_width = 16384;
  2653. adev->ddev->mode_config.max_height = 16384;
  2654. /* allocate crtcs */
  2655. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2656. r = dce_v11_0_crtc_init(adev, i);
  2657. if (r)
  2658. return r;
  2659. }
  2660. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2661. amdgpu_print_display_setup(adev->ddev);
  2662. else
  2663. return -EINVAL;
  2664. /* setup afmt */
  2665. r = dce_v11_0_afmt_init(adev);
  2666. if (r)
  2667. return r;
  2668. r = dce_v11_0_audio_init(adev);
  2669. if (r)
  2670. return r;
  2671. drm_kms_helper_poll_init(adev->ddev);
  2672. adev->mode_info.mode_config_initialized = true;
  2673. return 0;
  2674. }
  2675. static int dce_v11_0_sw_fini(void *handle)
  2676. {
  2677. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2678. kfree(adev->mode_info.bios_hardcoded_edid);
  2679. drm_kms_helper_poll_fini(adev->ddev);
  2680. dce_v11_0_audio_fini(adev);
  2681. dce_v11_0_afmt_fini(adev);
  2682. drm_mode_config_cleanup(adev->ddev);
  2683. adev->mode_info.mode_config_initialized = false;
  2684. return 0;
  2685. }
  2686. static int dce_v11_0_hw_init(void *handle)
  2687. {
  2688. int i;
  2689. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2690. dce_v11_0_init_golden_registers(adev);
  2691. /* init dig PHYs, disp eng pll */
  2692. amdgpu_atombios_crtc_powergate_init(adev);
  2693. amdgpu_atombios_encoder_init_dig(adev);
  2694. if ((adev->asic_type == CHIP_POLARIS10) ||
  2695. (adev->asic_type == CHIP_POLARIS11)) {
  2696. amdgpu_atombios_crtc_set_dce_clock(adev, adev->clock.default_dispclk,
  2697. DCE_CLOCK_TYPE_DISPCLK, ATOM_GCK_DFS);
  2698. amdgpu_atombios_crtc_set_dce_clock(adev, 0,
  2699. DCE_CLOCK_TYPE_DPREFCLK, ATOM_GCK_DFS);
  2700. } else {
  2701. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2702. }
  2703. /* initialize hpd */
  2704. dce_v11_0_hpd_init(adev);
  2705. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2706. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2707. }
  2708. dce_v11_0_pageflip_interrupt_init(adev);
  2709. return 0;
  2710. }
  2711. static int dce_v11_0_hw_fini(void *handle)
  2712. {
  2713. int i;
  2714. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2715. dce_v11_0_hpd_fini(adev);
  2716. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2717. dce_v11_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2718. }
  2719. dce_v11_0_pageflip_interrupt_fini(adev);
  2720. return 0;
  2721. }
  2722. static int dce_v11_0_suspend(void *handle)
  2723. {
  2724. return dce_v11_0_hw_fini(handle);
  2725. }
  2726. static int dce_v11_0_resume(void *handle)
  2727. {
  2728. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2729. int ret;
  2730. ret = dce_v11_0_hw_init(handle);
  2731. /* turn on the BL */
  2732. if (adev->mode_info.bl_encoder) {
  2733. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2734. adev->mode_info.bl_encoder);
  2735. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2736. bl_level);
  2737. }
  2738. return ret;
  2739. }
  2740. static bool dce_v11_0_is_idle(void *handle)
  2741. {
  2742. return true;
  2743. }
  2744. static int dce_v11_0_wait_for_idle(void *handle)
  2745. {
  2746. return 0;
  2747. }
  2748. static int dce_v11_0_soft_reset(void *handle)
  2749. {
  2750. u32 srbm_soft_reset = 0, tmp;
  2751. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2752. if (dce_v11_0_is_display_hung(adev))
  2753. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2754. if (srbm_soft_reset) {
  2755. tmp = RREG32(mmSRBM_SOFT_RESET);
  2756. tmp |= srbm_soft_reset;
  2757. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2758. WREG32(mmSRBM_SOFT_RESET, tmp);
  2759. tmp = RREG32(mmSRBM_SOFT_RESET);
  2760. udelay(50);
  2761. tmp &= ~srbm_soft_reset;
  2762. WREG32(mmSRBM_SOFT_RESET, tmp);
  2763. tmp = RREG32(mmSRBM_SOFT_RESET);
  2764. /* Wait a little for things to settle down */
  2765. udelay(50);
  2766. }
  2767. return 0;
  2768. }
  2769. static void dce_v11_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2770. int crtc,
  2771. enum amdgpu_interrupt_state state)
  2772. {
  2773. u32 lb_interrupt_mask;
  2774. if (crtc >= adev->mode_info.num_crtc) {
  2775. DRM_DEBUG("invalid crtc %d\n", crtc);
  2776. return;
  2777. }
  2778. switch (state) {
  2779. case AMDGPU_IRQ_STATE_DISABLE:
  2780. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2781. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2782. VBLANK_INTERRUPT_MASK, 0);
  2783. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2784. break;
  2785. case AMDGPU_IRQ_STATE_ENABLE:
  2786. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2787. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2788. VBLANK_INTERRUPT_MASK, 1);
  2789. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2790. break;
  2791. default:
  2792. break;
  2793. }
  2794. }
  2795. static void dce_v11_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2796. int crtc,
  2797. enum amdgpu_interrupt_state state)
  2798. {
  2799. u32 lb_interrupt_mask;
  2800. if (crtc >= adev->mode_info.num_crtc) {
  2801. DRM_DEBUG("invalid crtc %d\n", crtc);
  2802. return;
  2803. }
  2804. switch (state) {
  2805. case AMDGPU_IRQ_STATE_DISABLE:
  2806. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2807. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2808. VLINE_INTERRUPT_MASK, 0);
  2809. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2810. break;
  2811. case AMDGPU_IRQ_STATE_ENABLE:
  2812. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2813. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2814. VLINE_INTERRUPT_MASK, 1);
  2815. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2816. break;
  2817. default:
  2818. break;
  2819. }
  2820. }
  2821. static int dce_v11_0_set_hpd_irq_state(struct amdgpu_device *adev,
  2822. struct amdgpu_irq_src *source,
  2823. unsigned hpd,
  2824. enum amdgpu_interrupt_state state)
  2825. {
  2826. u32 tmp;
  2827. if (hpd >= adev->mode_info.num_hpd) {
  2828. DRM_DEBUG("invalid hdp %d\n", hpd);
  2829. return 0;
  2830. }
  2831. switch (state) {
  2832. case AMDGPU_IRQ_STATE_DISABLE:
  2833. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2834. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  2835. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2836. break;
  2837. case AMDGPU_IRQ_STATE_ENABLE:
  2838. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2839. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 1);
  2840. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2841. break;
  2842. default:
  2843. break;
  2844. }
  2845. return 0;
  2846. }
  2847. static int dce_v11_0_set_crtc_irq_state(struct amdgpu_device *adev,
  2848. struct amdgpu_irq_src *source,
  2849. unsigned type,
  2850. enum amdgpu_interrupt_state state)
  2851. {
  2852. switch (type) {
  2853. case AMDGPU_CRTC_IRQ_VBLANK1:
  2854. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2855. break;
  2856. case AMDGPU_CRTC_IRQ_VBLANK2:
  2857. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2858. break;
  2859. case AMDGPU_CRTC_IRQ_VBLANK3:
  2860. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2861. break;
  2862. case AMDGPU_CRTC_IRQ_VBLANK4:
  2863. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2864. break;
  2865. case AMDGPU_CRTC_IRQ_VBLANK5:
  2866. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2867. break;
  2868. case AMDGPU_CRTC_IRQ_VBLANK6:
  2869. dce_v11_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2870. break;
  2871. case AMDGPU_CRTC_IRQ_VLINE1:
  2872. dce_v11_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2873. break;
  2874. case AMDGPU_CRTC_IRQ_VLINE2:
  2875. dce_v11_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2876. break;
  2877. case AMDGPU_CRTC_IRQ_VLINE3:
  2878. dce_v11_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2879. break;
  2880. case AMDGPU_CRTC_IRQ_VLINE4:
  2881. dce_v11_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2882. break;
  2883. case AMDGPU_CRTC_IRQ_VLINE5:
  2884. dce_v11_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2885. break;
  2886. case AMDGPU_CRTC_IRQ_VLINE6:
  2887. dce_v11_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2888. break;
  2889. default:
  2890. break;
  2891. }
  2892. return 0;
  2893. }
  2894. static int dce_v11_0_set_pageflip_irq_state(struct amdgpu_device *adev,
  2895. struct amdgpu_irq_src *src,
  2896. unsigned type,
  2897. enum amdgpu_interrupt_state state)
  2898. {
  2899. u32 reg;
  2900. if (type >= adev->mode_info.num_crtc) {
  2901. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2902. return -EINVAL;
  2903. }
  2904. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2905. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2906. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2907. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2908. else
  2909. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2910. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2911. return 0;
  2912. }
  2913. static int dce_v11_0_pageflip_irq(struct amdgpu_device *adev,
  2914. struct amdgpu_irq_src *source,
  2915. struct amdgpu_iv_entry *entry)
  2916. {
  2917. unsigned long flags;
  2918. unsigned crtc_id;
  2919. struct amdgpu_crtc *amdgpu_crtc;
  2920. struct amdgpu_flip_work *works;
  2921. crtc_id = (entry->src_id - 8) >> 1;
  2922. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2923. if (crtc_id >= adev->mode_info.num_crtc) {
  2924. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2925. return -EINVAL;
  2926. }
  2927. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2928. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2929. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2930. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2931. /* IRQ could occur when in initial stage */
  2932. if(amdgpu_crtc == NULL)
  2933. return 0;
  2934. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2935. works = amdgpu_crtc->pflip_works;
  2936. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  2937. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2938. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2939. amdgpu_crtc->pflip_status,
  2940. AMDGPU_FLIP_SUBMITTED);
  2941. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2942. return 0;
  2943. }
  2944. /* page flip completed. clean up */
  2945. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2946. amdgpu_crtc->pflip_works = NULL;
  2947. /* wakeup usersapce */
  2948. if(works->event)
  2949. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  2950. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2951. drm_crtc_vblank_put(&amdgpu_crtc->base);
  2952. schedule_work(&works->unpin_work);
  2953. return 0;
  2954. }
  2955. static void dce_v11_0_hpd_int_ack(struct amdgpu_device *adev,
  2956. int hpd)
  2957. {
  2958. u32 tmp;
  2959. if (hpd >= adev->mode_info.num_hpd) {
  2960. DRM_DEBUG("invalid hdp %d\n", hpd);
  2961. return;
  2962. }
  2963. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2964. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_ACK, 1);
  2965. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2966. }
  2967. static void dce_v11_0_crtc_vblank_int_ack(struct amdgpu_device *adev,
  2968. int crtc)
  2969. {
  2970. u32 tmp;
  2971. if (crtc < 0 || crtc >= adev->mode_info.num_crtc) {
  2972. DRM_DEBUG("invalid crtc %d\n", crtc);
  2973. return;
  2974. }
  2975. tmp = RREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc]);
  2976. tmp = REG_SET_FIELD(tmp, LB_VBLANK_STATUS, VBLANK_ACK, 1);
  2977. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], tmp);
  2978. }
  2979. static void dce_v11_0_crtc_vline_int_ack(struct amdgpu_device *adev,
  2980. int crtc)
  2981. {
  2982. u32 tmp;
  2983. if (crtc < 0 || crtc >= adev->mode_info.num_crtc) {
  2984. DRM_DEBUG("invalid crtc %d\n", crtc);
  2985. return;
  2986. }
  2987. tmp = RREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc]);
  2988. tmp = REG_SET_FIELD(tmp, LB_VLINE_STATUS, VLINE_ACK, 1);
  2989. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], tmp);
  2990. }
  2991. static int dce_v11_0_crtc_irq(struct amdgpu_device *adev,
  2992. struct amdgpu_irq_src *source,
  2993. struct amdgpu_iv_entry *entry)
  2994. {
  2995. unsigned crtc = entry->src_id - 1;
  2996. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2997. unsigned irq_type = amdgpu_crtc_idx_to_irq_type(adev, crtc);
  2998. switch (entry->src_data) {
  2999. case 0: /* vblank */
  3000. if (disp_int & interrupt_status_offsets[crtc].vblank)
  3001. dce_v11_0_crtc_vblank_int_ack(adev, crtc);
  3002. else
  3003. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  3004. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  3005. drm_handle_vblank(adev->ddev, crtc);
  3006. }
  3007. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  3008. break;
  3009. case 1: /* vline */
  3010. if (disp_int & interrupt_status_offsets[crtc].vline)
  3011. dce_v11_0_crtc_vline_int_ack(adev, crtc);
  3012. else
  3013. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  3014. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  3015. break;
  3016. default:
  3017. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  3018. break;
  3019. }
  3020. return 0;
  3021. }
  3022. static int dce_v11_0_hpd_irq(struct amdgpu_device *adev,
  3023. struct amdgpu_irq_src *source,
  3024. struct amdgpu_iv_entry *entry)
  3025. {
  3026. uint32_t disp_int, mask;
  3027. unsigned hpd;
  3028. if (entry->src_data >= adev->mode_info.num_hpd) {
  3029. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data);
  3030. return 0;
  3031. }
  3032. hpd = entry->src_data;
  3033. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  3034. mask = interrupt_status_offsets[hpd].hpd;
  3035. if (disp_int & mask) {
  3036. dce_v11_0_hpd_int_ack(adev, hpd);
  3037. schedule_work(&adev->hotplug_work);
  3038. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  3039. }
  3040. return 0;
  3041. }
  3042. static int dce_v11_0_set_clockgating_state(void *handle,
  3043. enum amd_clockgating_state state)
  3044. {
  3045. return 0;
  3046. }
  3047. static int dce_v11_0_set_powergating_state(void *handle,
  3048. enum amd_powergating_state state)
  3049. {
  3050. return 0;
  3051. }
  3052. static const struct amd_ip_funcs dce_v11_0_ip_funcs = {
  3053. .name = "dce_v11_0",
  3054. .early_init = dce_v11_0_early_init,
  3055. .late_init = NULL,
  3056. .sw_init = dce_v11_0_sw_init,
  3057. .sw_fini = dce_v11_0_sw_fini,
  3058. .hw_init = dce_v11_0_hw_init,
  3059. .hw_fini = dce_v11_0_hw_fini,
  3060. .suspend = dce_v11_0_suspend,
  3061. .resume = dce_v11_0_resume,
  3062. .is_idle = dce_v11_0_is_idle,
  3063. .wait_for_idle = dce_v11_0_wait_for_idle,
  3064. .soft_reset = dce_v11_0_soft_reset,
  3065. .set_clockgating_state = dce_v11_0_set_clockgating_state,
  3066. .set_powergating_state = dce_v11_0_set_powergating_state,
  3067. };
  3068. static void
  3069. dce_v11_0_encoder_mode_set(struct drm_encoder *encoder,
  3070. struct drm_display_mode *mode,
  3071. struct drm_display_mode *adjusted_mode)
  3072. {
  3073. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3074. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  3075. /* need to call this here rather than in prepare() since we need some crtc info */
  3076. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3077. /* set scaler clears this on some chips */
  3078. dce_v11_0_set_interleave(encoder->crtc, mode);
  3079. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  3080. dce_v11_0_afmt_enable(encoder, true);
  3081. dce_v11_0_afmt_setmode(encoder, adjusted_mode);
  3082. }
  3083. }
  3084. static void dce_v11_0_encoder_prepare(struct drm_encoder *encoder)
  3085. {
  3086. struct amdgpu_device *adev = encoder->dev->dev_private;
  3087. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3088. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  3089. if ((amdgpu_encoder->active_device &
  3090. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  3091. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  3092. ENCODER_OBJECT_ID_NONE)) {
  3093. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  3094. if (dig) {
  3095. dig->dig_encoder = dce_v11_0_pick_dig_encoder(encoder);
  3096. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  3097. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  3098. }
  3099. }
  3100. amdgpu_atombios_scratch_regs_lock(adev, true);
  3101. if (connector) {
  3102. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  3103. /* select the clock/data port if it uses a router */
  3104. if (amdgpu_connector->router.cd_valid)
  3105. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  3106. /* turn eDP panel on for mode set */
  3107. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  3108. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  3109. ATOM_TRANSMITTER_ACTION_POWER_ON);
  3110. }
  3111. /* this is needed for the pll/ss setup to work correctly in some cases */
  3112. amdgpu_atombios_encoder_set_crtc_source(encoder);
  3113. /* set up the FMT blocks */
  3114. dce_v11_0_program_fmt(encoder);
  3115. }
  3116. static void dce_v11_0_encoder_commit(struct drm_encoder *encoder)
  3117. {
  3118. struct drm_device *dev = encoder->dev;
  3119. struct amdgpu_device *adev = dev->dev_private;
  3120. /* need to call this here as we need the crtc set up */
  3121. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  3122. amdgpu_atombios_scratch_regs_lock(adev, false);
  3123. }
  3124. static void dce_v11_0_encoder_disable(struct drm_encoder *encoder)
  3125. {
  3126. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3127. struct amdgpu_encoder_atom_dig *dig;
  3128. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  3129. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  3130. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  3131. dce_v11_0_afmt_enable(encoder, false);
  3132. dig = amdgpu_encoder->enc_priv;
  3133. dig->dig_encoder = -1;
  3134. }
  3135. amdgpu_encoder->active_device = 0;
  3136. }
  3137. /* these are handled by the primary encoders */
  3138. static void dce_v11_0_ext_prepare(struct drm_encoder *encoder)
  3139. {
  3140. }
  3141. static void dce_v11_0_ext_commit(struct drm_encoder *encoder)
  3142. {
  3143. }
  3144. static void
  3145. dce_v11_0_ext_mode_set(struct drm_encoder *encoder,
  3146. struct drm_display_mode *mode,
  3147. struct drm_display_mode *adjusted_mode)
  3148. {
  3149. }
  3150. static void dce_v11_0_ext_disable(struct drm_encoder *encoder)
  3151. {
  3152. }
  3153. static void
  3154. dce_v11_0_ext_dpms(struct drm_encoder *encoder, int mode)
  3155. {
  3156. }
  3157. static const struct drm_encoder_helper_funcs dce_v11_0_ext_helper_funcs = {
  3158. .dpms = dce_v11_0_ext_dpms,
  3159. .prepare = dce_v11_0_ext_prepare,
  3160. .mode_set = dce_v11_0_ext_mode_set,
  3161. .commit = dce_v11_0_ext_commit,
  3162. .disable = dce_v11_0_ext_disable,
  3163. /* no detect for TMDS/LVDS yet */
  3164. };
  3165. static const struct drm_encoder_helper_funcs dce_v11_0_dig_helper_funcs = {
  3166. .dpms = amdgpu_atombios_encoder_dpms,
  3167. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3168. .prepare = dce_v11_0_encoder_prepare,
  3169. .mode_set = dce_v11_0_encoder_mode_set,
  3170. .commit = dce_v11_0_encoder_commit,
  3171. .disable = dce_v11_0_encoder_disable,
  3172. .detect = amdgpu_atombios_encoder_dig_detect,
  3173. };
  3174. static const struct drm_encoder_helper_funcs dce_v11_0_dac_helper_funcs = {
  3175. .dpms = amdgpu_atombios_encoder_dpms,
  3176. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  3177. .prepare = dce_v11_0_encoder_prepare,
  3178. .mode_set = dce_v11_0_encoder_mode_set,
  3179. .commit = dce_v11_0_encoder_commit,
  3180. .detect = amdgpu_atombios_encoder_dac_detect,
  3181. };
  3182. static void dce_v11_0_encoder_destroy(struct drm_encoder *encoder)
  3183. {
  3184. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  3185. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3186. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  3187. kfree(amdgpu_encoder->enc_priv);
  3188. drm_encoder_cleanup(encoder);
  3189. kfree(amdgpu_encoder);
  3190. }
  3191. static const struct drm_encoder_funcs dce_v11_0_encoder_funcs = {
  3192. .destroy = dce_v11_0_encoder_destroy,
  3193. };
  3194. static void dce_v11_0_encoder_add(struct amdgpu_device *adev,
  3195. uint32_t encoder_enum,
  3196. uint32_t supported_device,
  3197. u16 caps)
  3198. {
  3199. struct drm_device *dev = adev->ddev;
  3200. struct drm_encoder *encoder;
  3201. struct amdgpu_encoder *amdgpu_encoder;
  3202. /* see if we already added it */
  3203. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  3204. amdgpu_encoder = to_amdgpu_encoder(encoder);
  3205. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  3206. amdgpu_encoder->devices |= supported_device;
  3207. return;
  3208. }
  3209. }
  3210. /* add a new one */
  3211. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  3212. if (!amdgpu_encoder)
  3213. return;
  3214. encoder = &amdgpu_encoder->base;
  3215. switch (adev->mode_info.num_crtc) {
  3216. case 1:
  3217. encoder->possible_crtcs = 0x1;
  3218. break;
  3219. case 2:
  3220. default:
  3221. encoder->possible_crtcs = 0x3;
  3222. break;
  3223. case 4:
  3224. encoder->possible_crtcs = 0xf;
  3225. break;
  3226. case 6:
  3227. encoder->possible_crtcs = 0x3f;
  3228. break;
  3229. }
  3230. amdgpu_encoder->enc_priv = NULL;
  3231. amdgpu_encoder->encoder_enum = encoder_enum;
  3232. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  3233. amdgpu_encoder->devices = supported_device;
  3234. amdgpu_encoder->rmx_type = RMX_OFF;
  3235. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  3236. amdgpu_encoder->is_ext_encoder = false;
  3237. amdgpu_encoder->caps = caps;
  3238. switch (amdgpu_encoder->encoder_id) {
  3239. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  3240. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  3241. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3242. DRM_MODE_ENCODER_DAC, NULL);
  3243. drm_encoder_helper_add(encoder, &dce_v11_0_dac_helper_funcs);
  3244. break;
  3245. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3246. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3247. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3248. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3249. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3250. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3251. amdgpu_encoder->rmx_type = RMX_FULL;
  3252. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3253. DRM_MODE_ENCODER_LVDS, NULL);
  3254. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3255. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3256. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3257. DRM_MODE_ENCODER_DAC, NULL);
  3258. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3259. } else {
  3260. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3261. DRM_MODE_ENCODER_TMDS, NULL);
  3262. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3263. }
  3264. drm_encoder_helper_add(encoder, &dce_v11_0_dig_helper_funcs);
  3265. break;
  3266. case ENCODER_OBJECT_ID_SI170B:
  3267. case ENCODER_OBJECT_ID_CH7303:
  3268. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3269. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3270. case ENCODER_OBJECT_ID_TITFP513:
  3271. case ENCODER_OBJECT_ID_VT1623:
  3272. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3273. case ENCODER_OBJECT_ID_TRAVIS:
  3274. case ENCODER_OBJECT_ID_NUTMEG:
  3275. /* these are handled by the primary encoders */
  3276. amdgpu_encoder->is_ext_encoder = true;
  3277. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3278. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3279. DRM_MODE_ENCODER_LVDS, NULL);
  3280. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3281. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3282. DRM_MODE_ENCODER_DAC, NULL);
  3283. else
  3284. drm_encoder_init(dev, encoder, &dce_v11_0_encoder_funcs,
  3285. DRM_MODE_ENCODER_TMDS, NULL);
  3286. drm_encoder_helper_add(encoder, &dce_v11_0_ext_helper_funcs);
  3287. break;
  3288. }
  3289. }
  3290. static const struct amdgpu_display_funcs dce_v11_0_display_funcs = {
  3291. .set_vga_render_state = &dce_v11_0_set_vga_render_state,
  3292. .bandwidth_update = &dce_v11_0_bandwidth_update,
  3293. .vblank_get_counter = &dce_v11_0_vblank_get_counter,
  3294. .vblank_wait = &dce_v11_0_vblank_wait,
  3295. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3296. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3297. .hpd_sense = &dce_v11_0_hpd_sense,
  3298. .hpd_set_polarity = &dce_v11_0_hpd_set_polarity,
  3299. .hpd_get_gpio_reg = &dce_v11_0_hpd_get_gpio_reg,
  3300. .page_flip = &dce_v11_0_page_flip,
  3301. .page_flip_get_scanoutpos = &dce_v11_0_crtc_get_scanoutpos,
  3302. .add_encoder = &dce_v11_0_encoder_add,
  3303. .add_connector = &amdgpu_connector_add,
  3304. .stop_mc_access = &dce_v11_0_stop_mc_access,
  3305. .resume_mc_access = &dce_v11_0_resume_mc_access,
  3306. };
  3307. static void dce_v11_0_set_display_funcs(struct amdgpu_device *adev)
  3308. {
  3309. if (adev->mode_info.funcs == NULL)
  3310. adev->mode_info.funcs = &dce_v11_0_display_funcs;
  3311. }
  3312. static const struct amdgpu_irq_src_funcs dce_v11_0_crtc_irq_funcs = {
  3313. .set = dce_v11_0_set_crtc_irq_state,
  3314. .process = dce_v11_0_crtc_irq,
  3315. };
  3316. static const struct amdgpu_irq_src_funcs dce_v11_0_pageflip_irq_funcs = {
  3317. .set = dce_v11_0_set_pageflip_irq_state,
  3318. .process = dce_v11_0_pageflip_irq,
  3319. };
  3320. static const struct amdgpu_irq_src_funcs dce_v11_0_hpd_irq_funcs = {
  3321. .set = dce_v11_0_set_hpd_irq_state,
  3322. .process = dce_v11_0_hpd_irq,
  3323. };
  3324. static void dce_v11_0_set_irq_funcs(struct amdgpu_device *adev)
  3325. {
  3326. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_LAST;
  3327. adev->crtc_irq.funcs = &dce_v11_0_crtc_irq_funcs;
  3328. adev->pageflip_irq.num_types = AMDGPU_PAGEFLIP_IRQ_LAST;
  3329. adev->pageflip_irq.funcs = &dce_v11_0_pageflip_irq_funcs;
  3330. adev->hpd_irq.num_types = AMDGPU_HPD_LAST;
  3331. adev->hpd_irq.funcs = &dce_v11_0_hpd_irq_funcs;
  3332. }
  3333. const struct amdgpu_ip_block_version dce_v11_0_ip_block =
  3334. {
  3335. .type = AMD_IP_BLOCK_TYPE_DCE,
  3336. .major = 11,
  3337. .minor = 0,
  3338. .rev = 0,
  3339. .funcs = &dce_v11_0_ip_funcs,
  3340. };
  3341. const struct amdgpu_ip_block_version dce_v11_2_ip_block =
  3342. {
  3343. .type = AMD_IP_BLOCK_TYPE_DCE,
  3344. .major = 11,
  3345. .minor = 2,
  3346. .rev = 0,
  3347. .funcs = &dce_v11_0_ip_funcs,
  3348. };