amdgpu.h 59 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __AMDGPU_H__
  29. #define __AMDGPU_H__
  30. #include <linux/atomic.h>
  31. #include <linux/wait.h>
  32. #include <linux/list.h>
  33. #include <linux/kref.h>
  34. #include <linux/rbtree.h>
  35. #include <linux/hashtable.h>
  36. #include <linux/dma-fence.h>
  37. #include <drm/ttm/ttm_bo_api.h>
  38. #include <drm/ttm/ttm_bo_driver.h>
  39. #include <drm/ttm/ttm_placement.h>
  40. #include <drm/ttm/ttm_module.h>
  41. #include <drm/ttm/ttm_execbuf_util.h>
  42. #include <drm/drmP.h>
  43. #include <drm/drm_gem.h>
  44. #include <drm/amdgpu_drm.h>
  45. #include <kgd_kfd_interface.h>
  46. #include "amd_shared.h"
  47. #include "amdgpu_mode.h"
  48. #include "amdgpu_ih.h"
  49. #include "amdgpu_irq.h"
  50. #include "amdgpu_ucode.h"
  51. #include "amdgpu_ttm.h"
  52. #include "amdgpu_psp.h"
  53. #include "amdgpu_gds.h"
  54. #include "amdgpu_sync.h"
  55. #include "amdgpu_ring.h"
  56. #include "amdgpu_vm.h"
  57. #include "amd_powerplay.h"
  58. #include "amdgpu_dpm.h"
  59. #include "amdgpu_acp.h"
  60. #include "amdgpu_uvd.h"
  61. #include "amdgpu_vce.h"
  62. #include "amdgpu_vcn.h"
  63. #include "gpu_scheduler.h"
  64. #include "amdgpu_virt.h"
  65. #include "amdgpu_gart.h"
  66. /*
  67. * Modules parameters.
  68. */
  69. extern int amdgpu_modeset;
  70. extern int amdgpu_vram_limit;
  71. extern int amdgpu_vis_vram_limit;
  72. extern unsigned amdgpu_gart_size;
  73. extern int amdgpu_gtt_size;
  74. extern int amdgpu_moverate;
  75. extern int amdgpu_benchmarking;
  76. extern int amdgpu_testing;
  77. extern int amdgpu_audio;
  78. extern int amdgpu_disp_priority;
  79. extern int amdgpu_hw_i2c;
  80. extern int amdgpu_pcie_gen2;
  81. extern int amdgpu_msi;
  82. extern int amdgpu_lockup_timeout;
  83. extern int amdgpu_dpm;
  84. extern int amdgpu_fw_load_type;
  85. extern int amdgpu_aspm;
  86. extern int amdgpu_runtime_pm;
  87. extern unsigned amdgpu_ip_block_mask;
  88. extern int amdgpu_bapm;
  89. extern int amdgpu_deep_color;
  90. extern int amdgpu_vm_size;
  91. extern int amdgpu_vm_block_size;
  92. extern int amdgpu_vm_fault_stop;
  93. extern int amdgpu_vm_debug;
  94. extern int amdgpu_vm_update_mode;
  95. extern int amdgpu_sched_jobs;
  96. extern int amdgpu_sched_hw_submission;
  97. extern int amdgpu_no_evict;
  98. extern int amdgpu_direct_gma_size;
  99. extern unsigned amdgpu_pcie_gen_cap;
  100. extern unsigned amdgpu_pcie_lane_cap;
  101. extern unsigned amdgpu_cg_mask;
  102. extern unsigned amdgpu_pg_mask;
  103. extern unsigned amdgpu_sdma_phase_quantum;
  104. extern char *amdgpu_disable_cu;
  105. extern char *amdgpu_virtual_display;
  106. extern unsigned amdgpu_pp_feature_mask;
  107. extern int amdgpu_vram_page_split;
  108. extern int amdgpu_ngg;
  109. extern int amdgpu_prim_buf_per_se;
  110. extern int amdgpu_pos_buf_per_se;
  111. extern int amdgpu_cntl_sb_buf_per_se;
  112. extern int amdgpu_param_buf_per_se;
  113. extern int amdgpu_job_hang_limit;
  114. extern int amdgpu_lbpw;
  115. #ifdef CONFIG_DRM_AMDGPU_SI
  116. extern int amdgpu_si_support;
  117. #endif
  118. #ifdef CONFIG_DRM_AMDGPU_CIK
  119. extern int amdgpu_cik_support;
  120. #endif
  121. #define AMDGPU_DEFAULT_GTT_SIZE_MB 3072ULL /* 3GB by default */
  122. #define AMDGPU_WAIT_IDLE_TIMEOUT_IN_MS 3000
  123. #define AMDGPU_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  124. #define AMDGPU_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  125. /* AMDGPU_IB_POOL_SIZE must be a power of 2 */
  126. #define AMDGPU_IB_POOL_SIZE 16
  127. #define AMDGPU_DEBUGFS_MAX_COMPONENTS 32
  128. #define AMDGPUFB_CONN_LIMIT 4
  129. #define AMDGPU_BIOS_NUM_SCRATCH 16
  130. /* max number of IP instances */
  131. #define AMDGPU_MAX_SDMA_INSTANCES 2
  132. /* hard reset data */
  133. #define AMDGPU_ASIC_RESET_DATA 0x39d5e86b
  134. /* reset flags */
  135. #define AMDGPU_RESET_GFX (1 << 0)
  136. #define AMDGPU_RESET_COMPUTE (1 << 1)
  137. #define AMDGPU_RESET_DMA (1 << 2)
  138. #define AMDGPU_RESET_CP (1 << 3)
  139. #define AMDGPU_RESET_GRBM (1 << 4)
  140. #define AMDGPU_RESET_DMA1 (1 << 5)
  141. #define AMDGPU_RESET_RLC (1 << 6)
  142. #define AMDGPU_RESET_SEM (1 << 7)
  143. #define AMDGPU_RESET_IH (1 << 8)
  144. #define AMDGPU_RESET_VMC (1 << 9)
  145. #define AMDGPU_RESET_MC (1 << 10)
  146. #define AMDGPU_RESET_DISPLAY (1 << 11)
  147. #define AMDGPU_RESET_UVD (1 << 12)
  148. #define AMDGPU_RESET_VCE (1 << 13)
  149. #define AMDGPU_RESET_VCE1 (1 << 14)
  150. /* GFX current status */
  151. #define AMDGPU_GFX_NORMAL_MODE 0x00000000L
  152. #define AMDGPU_GFX_SAFE_MODE 0x00000001L
  153. #define AMDGPU_GFX_PG_DISABLED_MODE 0x00000002L
  154. #define AMDGPU_GFX_CG_DISABLED_MODE 0x00000004L
  155. #define AMDGPU_GFX_LBPW_DISABLED_MODE 0x00000008L
  156. /* max cursor sizes (in pixels) */
  157. #define CIK_CURSOR_WIDTH 128
  158. #define CIK_CURSOR_HEIGHT 128
  159. struct amdgpu_device;
  160. struct amdgpu_ib;
  161. struct amdgpu_cs_parser;
  162. struct amdgpu_job;
  163. struct amdgpu_irq_src;
  164. struct amdgpu_fpriv;
  165. enum amdgpu_cp_irq {
  166. AMDGPU_CP_IRQ_GFX_EOP = 0,
  167. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP,
  168. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP,
  169. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP,
  170. AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP,
  171. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP,
  172. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP,
  173. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP,
  174. AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP,
  175. AMDGPU_CP_IRQ_LAST
  176. };
  177. enum amdgpu_sdma_irq {
  178. AMDGPU_SDMA_IRQ_TRAP0 = 0,
  179. AMDGPU_SDMA_IRQ_TRAP1,
  180. AMDGPU_SDMA_IRQ_LAST
  181. };
  182. enum amdgpu_thermal_irq {
  183. AMDGPU_THERMAL_IRQ_LOW_TO_HIGH = 0,
  184. AMDGPU_THERMAL_IRQ_HIGH_TO_LOW,
  185. AMDGPU_THERMAL_IRQ_LAST
  186. };
  187. enum amdgpu_kiq_irq {
  188. AMDGPU_CP_KIQ_IRQ_DRIVER0 = 0,
  189. AMDGPU_CP_KIQ_IRQ_LAST
  190. };
  191. int amdgpu_set_clockgating_state(struct amdgpu_device *adev,
  192. enum amd_ip_block_type block_type,
  193. enum amd_clockgating_state state);
  194. int amdgpu_set_powergating_state(struct amdgpu_device *adev,
  195. enum amd_ip_block_type block_type,
  196. enum amd_powergating_state state);
  197. void amdgpu_get_clockgating_state(struct amdgpu_device *adev, u32 *flags);
  198. int amdgpu_wait_for_idle(struct amdgpu_device *adev,
  199. enum amd_ip_block_type block_type);
  200. bool amdgpu_is_idle(struct amdgpu_device *adev,
  201. enum amd_ip_block_type block_type);
  202. #define AMDGPU_MAX_IP_NUM 16
  203. struct amdgpu_ip_block_status {
  204. bool valid;
  205. bool sw;
  206. bool hw;
  207. bool late_initialized;
  208. bool hang;
  209. };
  210. struct amdgpu_ip_block_version {
  211. const enum amd_ip_block_type type;
  212. const u32 major;
  213. const u32 minor;
  214. const u32 rev;
  215. const struct amd_ip_funcs *funcs;
  216. };
  217. struct amdgpu_ip_block {
  218. struct amdgpu_ip_block_status status;
  219. const struct amdgpu_ip_block_version *version;
  220. };
  221. int amdgpu_ip_block_version_cmp(struct amdgpu_device *adev,
  222. enum amd_ip_block_type type,
  223. u32 major, u32 minor);
  224. struct amdgpu_ip_block * amdgpu_get_ip_block(struct amdgpu_device *adev,
  225. enum amd_ip_block_type type);
  226. int amdgpu_ip_block_add(struct amdgpu_device *adev,
  227. const struct amdgpu_ip_block_version *ip_block_version);
  228. /* provided by hw blocks that can move/clear data. e.g., gfx or sdma */
  229. struct amdgpu_buffer_funcs {
  230. /* maximum bytes in a single operation */
  231. uint32_t copy_max_bytes;
  232. /* number of dw to reserve per operation */
  233. unsigned copy_num_dw;
  234. /* used for buffer migration */
  235. void (*emit_copy_buffer)(struct amdgpu_ib *ib,
  236. /* src addr in bytes */
  237. uint64_t src_offset,
  238. /* dst addr in bytes */
  239. uint64_t dst_offset,
  240. /* number of byte to transfer */
  241. uint32_t byte_count);
  242. /* maximum bytes in a single operation */
  243. uint32_t fill_max_bytes;
  244. /* number of dw to reserve per operation */
  245. unsigned fill_num_dw;
  246. /* used for buffer clearing */
  247. void (*emit_fill_buffer)(struct amdgpu_ib *ib,
  248. /* value to write to memory */
  249. uint32_t src_data,
  250. /* dst addr in bytes */
  251. uint64_t dst_offset,
  252. /* number of byte to fill */
  253. uint32_t byte_count);
  254. };
  255. /* provided by hw blocks that can write ptes, e.g., sdma */
  256. struct amdgpu_vm_pte_funcs {
  257. /* copy pte entries from GART */
  258. void (*copy_pte)(struct amdgpu_ib *ib,
  259. uint64_t pe, uint64_t src,
  260. unsigned count);
  261. /* write pte one entry at a time with addr mapping */
  262. void (*write_pte)(struct amdgpu_ib *ib, uint64_t pe,
  263. uint64_t value, unsigned count,
  264. uint32_t incr);
  265. /* for linear pte/pde updates without addr mapping */
  266. void (*set_pte_pde)(struct amdgpu_ib *ib,
  267. uint64_t pe,
  268. uint64_t addr, unsigned count,
  269. uint32_t incr, uint64_t flags);
  270. };
  271. /* provided by the gmc block */
  272. struct amdgpu_gart_funcs {
  273. /* flush the vm tlb via mmio */
  274. void (*flush_gpu_tlb)(struct amdgpu_device *adev,
  275. uint32_t vmid);
  276. /* write pte/pde updates using the cpu */
  277. int (*set_pte_pde)(struct amdgpu_device *adev,
  278. void *cpu_pt_addr, /* cpu addr of page table */
  279. uint32_t gpu_page_idx, /* pte/pde to update */
  280. uint64_t addr, /* addr to write into pte/pde */
  281. uint64_t flags); /* access flags */
  282. /* enable/disable PRT support */
  283. void (*set_prt)(struct amdgpu_device *adev, bool enable);
  284. /* set pte flags based per asic */
  285. uint64_t (*get_vm_pte_flags)(struct amdgpu_device *adev,
  286. uint32_t flags);
  287. /* get the pde for a given mc addr */
  288. u64 (*get_vm_pde)(struct amdgpu_device *adev, u64 addr);
  289. uint32_t (*get_invalidate_req)(unsigned int vm_id);
  290. };
  291. /* provided by the ih block */
  292. struct amdgpu_ih_funcs {
  293. /* ring read/write ptr handling, called from interrupt context */
  294. u32 (*get_wptr)(struct amdgpu_device *adev);
  295. void (*decode_iv)(struct amdgpu_device *adev,
  296. struct amdgpu_iv_entry *entry);
  297. void (*set_rptr)(struct amdgpu_device *adev);
  298. };
  299. /*
  300. * BIOS.
  301. */
  302. bool amdgpu_get_bios(struct amdgpu_device *adev);
  303. bool amdgpu_read_bios(struct amdgpu_device *adev);
  304. /*
  305. * Dummy page
  306. */
  307. struct amdgpu_dummy_page {
  308. struct page *page;
  309. dma_addr_t addr;
  310. };
  311. int amdgpu_dummy_page_init(struct amdgpu_device *adev);
  312. void amdgpu_dummy_page_fini(struct amdgpu_device *adev);
  313. /*
  314. * Clocks
  315. */
  316. #define AMDGPU_MAX_PPLL 3
  317. struct amdgpu_clock {
  318. struct amdgpu_pll ppll[AMDGPU_MAX_PPLL];
  319. struct amdgpu_pll spll;
  320. struct amdgpu_pll mpll;
  321. /* 10 Khz units */
  322. uint32_t default_mclk;
  323. uint32_t default_sclk;
  324. uint32_t default_dispclk;
  325. uint32_t current_dispclk;
  326. uint32_t dp_extclk;
  327. uint32_t max_pixel_clock;
  328. };
  329. /*
  330. * GEM.
  331. */
  332. #define AMDGPU_GEM_DOMAIN_MAX 0x3
  333. #define gem_to_amdgpu_bo(gobj) container_of((gobj), struct amdgpu_bo, gem_base)
  334. void amdgpu_gem_object_free(struct drm_gem_object *obj);
  335. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  336. struct drm_file *file_priv);
  337. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  338. struct drm_file *file_priv);
  339. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns);
  340. struct sg_table *amdgpu_gem_prime_get_sg_table(struct drm_gem_object *obj);
  341. struct drm_gem_object *
  342. amdgpu_gem_prime_import_sg_table(struct drm_device *dev,
  343. struct dma_buf_attachment *attach,
  344. struct sg_table *sg);
  345. struct dma_buf *amdgpu_gem_prime_export(struct drm_device *dev,
  346. struct drm_gem_object *gobj,
  347. int flags);
  348. int amdgpu_gem_prime_pin(struct drm_gem_object *obj);
  349. void amdgpu_gem_prime_unpin(struct drm_gem_object *obj);
  350. struct reservation_object *amdgpu_gem_prime_res_obj(struct drm_gem_object *);
  351. void *amdgpu_gem_prime_vmap(struct drm_gem_object *obj);
  352. void amdgpu_gem_prime_vunmap(struct drm_gem_object *obj, void *vaddr);
  353. int amdgpu_gem_debugfs_init(struct amdgpu_device *adev);
  354. /* sub-allocation manager, it has to be protected by another lock.
  355. * By conception this is an helper for other part of the driver
  356. * like the indirect buffer or semaphore, which both have their
  357. * locking.
  358. *
  359. * Principe is simple, we keep a list of sub allocation in offset
  360. * order (first entry has offset == 0, last entry has the highest
  361. * offset).
  362. *
  363. * When allocating new object we first check if there is room at
  364. * the end total_size - (last_object_offset + last_object_size) >=
  365. * alloc_size. If so we allocate new object there.
  366. *
  367. * When there is not enough room at the end, we start waiting for
  368. * each sub object until we reach object_offset+object_size >=
  369. * alloc_size, this object then become the sub object we return.
  370. *
  371. * Alignment can't be bigger than page size.
  372. *
  373. * Hole are not considered for allocation to keep things simple.
  374. * Assumption is that there won't be hole (all object on same
  375. * alignment).
  376. */
  377. #define AMDGPU_SA_NUM_FENCE_LISTS 32
  378. struct amdgpu_sa_manager {
  379. wait_queue_head_t wq;
  380. struct amdgpu_bo *bo;
  381. struct list_head *hole;
  382. struct list_head flist[AMDGPU_SA_NUM_FENCE_LISTS];
  383. struct list_head olist;
  384. unsigned size;
  385. uint64_t gpu_addr;
  386. void *cpu_ptr;
  387. uint32_t domain;
  388. uint32_t align;
  389. };
  390. /* sub-allocation buffer */
  391. struct amdgpu_sa_bo {
  392. struct list_head olist;
  393. struct list_head flist;
  394. struct amdgpu_sa_manager *manager;
  395. unsigned soffset;
  396. unsigned eoffset;
  397. struct dma_fence *fence;
  398. };
  399. /*
  400. * GEM objects.
  401. */
  402. void amdgpu_gem_force_release(struct amdgpu_device *adev);
  403. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  404. int alignment, u32 initial_domain,
  405. u64 flags, bool kernel,
  406. struct drm_gem_object **obj);
  407. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  408. struct drm_device *dev,
  409. struct drm_mode_create_dumb *args);
  410. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  411. struct drm_device *dev,
  412. uint32_t handle, uint64_t *offset_p);
  413. int amdgpu_fence_slab_init(void);
  414. void amdgpu_fence_slab_fini(void);
  415. /*
  416. * VMHUB structures, functions & helpers
  417. */
  418. struct amdgpu_vmhub {
  419. uint32_t ctx0_ptb_addr_lo32;
  420. uint32_t ctx0_ptb_addr_hi32;
  421. uint32_t vm_inv_eng0_req;
  422. uint32_t vm_inv_eng0_ack;
  423. uint32_t vm_context0_cntl;
  424. uint32_t vm_l2_pro_fault_status;
  425. uint32_t vm_l2_pro_fault_cntl;
  426. };
  427. /*
  428. * GPU MC structures, functions & helpers
  429. */
  430. struct amdgpu_mc {
  431. resource_size_t aper_size;
  432. resource_size_t aper_base;
  433. resource_size_t agp_base;
  434. /* for some chips with <= 32MB we need to lie
  435. * about vram size near mc fb location */
  436. u64 mc_vram_size;
  437. u64 visible_vram_size;
  438. u64 gart_size;
  439. u64 gart_start;
  440. u64 gart_end;
  441. u64 vram_start;
  442. u64 vram_end;
  443. unsigned vram_width;
  444. u64 real_vram_size;
  445. int vram_mtrr;
  446. u64 mc_mask;
  447. const struct firmware *fw; /* MC firmware */
  448. uint32_t fw_version;
  449. struct amdgpu_irq_src vm_fault;
  450. uint32_t vram_type;
  451. uint32_t srbm_soft_reset;
  452. bool prt_warning;
  453. uint64_t stolen_size;
  454. /* apertures */
  455. u64 shared_aperture_start;
  456. u64 shared_aperture_end;
  457. u64 private_aperture_start;
  458. u64 private_aperture_end;
  459. /* protects concurrent invalidation */
  460. spinlock_t invalidate_lock;
  461. };
  462. /*
  463. * GPU doorbell structures, functions & helpers
  464. */
  465. typedef enum _AMDGPU_DOORBELL_ASSIGNMENT
  466. {
  467. AMDGPU_DOORBELL_KIQ = 0x000,
  468. AMDGPU_DOORBELL_HIQ = 0x001,
  469. AMDGPU_DOORBELL_DIQ = 0x002,
  470. AMDGPU_DOORBELL_MEC_RING0 = 0x010,
  471. AMDGPU_DOORBELL_MEC_RING1 = 0x011,
  472. AMDGPU_DOORBELL_MEC_RING2 = 0x012,
  473. AMDGPU_DOORBELL_MEC_RING3 = 0x013,
  474. AMDGPU_DOORBELL_MEC_RING4 = 0x014,
  475. AMDGPU_DOORBELL_MEC_RING5 = 0x015,
  476. AMDGPU_DOORBELL_MEC_RING6 = 0x016,
  477. AMDGPU_DOORBELL_MEC_RING7 = 0x017,
  478. AMDGPU_DOORBELL_GFX_RING0 = 0x020,
  479. AMDGPU_DOORBELL_sDMA_ENGINE0 = 0x1E0,
  480. AMDGPU_DOORBELL_sDMA_ENGINE1 = 0x1E1,
  481. AMDGPU_DOORBELL_IH = 0x1E8,
  482. AMDGPU_DOORBELL_MAX_ASSIGNMENT = 0x3FF,
  483. AMDGPU_DOORBELL_INVALID = 0xFFFF
  484. } AMDGPU_DOORBELL_ASSIGNMENT;
  485. struct amdgpu_doorbell {
  486. /* doorbell mmio */
  487. resource_size_t base;
  488. resource_size_t size;
  489. u32 __iomem *ptr;
  490. u32 num_doorbells; /* Number of doorbells actually reserved for amdgpu. */
  491. };
  492. /*
  493. * 64bit doorbell, offset are in QWORD, occupy 2KB doorbell space
  494. */
  495. typedef enum _AMDGPU_DOORBELL64_ASSIGNMENT
  496. {
  497. /*
  498. * All compute related doorbells: kiq, hiq, diq, traditional compute queue, user queue, should locate in
  499. * a continues range so that programming CP_MEC_DOORBELL_RANGE_LOWER/UPPER can cover this range.
  500. * Compute related doorbells are allocated from 0x00 to 0x8a
  501. */
  502. /* kernel scheduling */
  503. AMDGPU_DOORBELL64_KIQ = 0x00,
  504. /* HSA interface queue and debug queue */
  505. AMDGPU_DOORBELL64_HIQ = 0x01,
  506. AMDGPU_DOORBELL64_DIQ = 0x02,
  507. /* Compute engines */
  508. AMDGPU_DOORBELL64_MEC_RING0 = 0x03,
  509. AMDGPU_DOORBELL64_MEC_RING1 = 0x04,
  510. AMDGPU_DOORBELL64_MEC_RING2 = 0x05,
  511. AMDGPU_DOORBELL64_MEC_RING3 = 0x06,
  512. AMDGPU_DOORBELL64_MEC_RING4 = 0x07,
  513. AMDGPU_DOORBELL64_MEC_RING5 = 0x08,
  514. AMDGPU_DOORBELL64_MEC_RING6 = 0x09,
  515. AMDGPU_DOORBELL64_MEC_RING7 = 0x0a,
  516. /* User queue doorbell range (128 doorbells) */
  517. AMDGPU_DOORBELL64_USERQUEUE_START = 0x0b,
  518. AMDGPU_DOORBELL64_USERQUEUE_END = 0x8a,
  519. /* Graphics engine */
  520. AMDGPU_DOORBELL64_GFX_RING0 = 0x8b,
  521. /*
  522. * Other graphics doorbells can be allocated here: from 0x8c to 0xef
  523. * Graphics voltage island aperture 1
  524. * default non-graphics QWORD index is 0xF0 - 0xFF inclusive
  525. */
  526. /* sDMA engines */
  527. AMDGPU_DOORBELL64_sDMA_ENGINE0 = 0xF0,
  528. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE0 = 0xF1,
  529. AMDGPU_DOORBELL64_sDMA_ENGINE1 = 0xF2,
  530. AMDGPU_DOORBELL64_sDMA_HI_PRI_ENGINE1 = 0xF3,
  531. /* Interrupt handler */
  532. AMDGPU_DOORBELL64_IH = 0xF4, /* For legacy interrupt ring buffer */
  533. AMDGPU_DOORBELL64_IH_RING1 = 0xF5, /* For page migration request log */
  534. AMDGPU_DOORBELL64_IH_RING2 = 0xF6, /* For page migration translation/invalidation log */
  535. /* VCN engine use 32 bits doorbell */
  536. AMDGPU_DOORBELL64_VCN0_1 = 0xF8, /* lower 32 bits for VNC0 and upper 32 bits for VNC1 */
  537. AMDGPU_DOORBELL64_VCN2_3 = 0xF9,
  538. AMDGPU_DOORBELL64_VCN4_5 = 0xFA,
  539. AMDGPU_DOORBELL64_VCN6_7 = 0xFB,
  540. /* overlap the doorbell assignment with VCN as they are mutually exclusive
  541. * VCE engine's doorbell is 32 bit and two VCE ring share one QWORD
  542. */
  543. AMDGPU_DOORBELL64_UVD_RING0_1 = 0xF8,
  544. AMDGPU_DOORBELL64_UVD_RING2_3 = 0xF9,
  545. AMDGPU_DOORBELL64_UVD_RING4_5 = 0xFA,
  546. AMDGPU_DOORBELL64_UVD_RING6_7 = 0xFB,
  547. AMDGPU_DOORBELL64_VCE_RING0_1 = 0xFC,
  548. AMDGPU_DOORBELL64_VCE_RING2_3 = 0xFD,
  549. AMDGPU_DOORBELL64_VCE_RING4_5 = 0xFE,
  550. AMDGPU_DOORBELL64_VCE_RING6_7 = 0xFF,
  551. AMDGPU_DOORBELL64_MAX_ASSIGNMENT = 0xFF,
  552. AMDGPU_DOORBELL64_INVALID = 0xFFFF
  553. } AMDGPU_DOORBELL64_ASSIGNMENT;
  554. void amdgpu_doorbell_get_kfd_info(struct amdgpu_device *adev,
  555. phys_addr_t *aperture_base,
  556. size_t *aperture_size,
  557. size_t *start_offset);
  558. /*
  559. * IRQS.
  560. */
  561. struct amdgpu_flip_work {
  562. struct delayed_work flip_work;
  563. struct work_struct unpin_work;
  564. struct amdgpu_device *adev;
  565. int crtc_id;
  566. u32 target_vblank;
  567. uint64_t base;
  568. struct drm_pending_vblank_event *event;
  569. struct amdgpu_bo *old_abo;
  570. struct dma_fence *excl;
  571. unsigned shared_count;
  572. struct dma_fence **shared;
  573. struct dma_fence_cb cb;
  574. bool async;
  575. };
  576. /*
  577. * CP & rings.
  578. */
  579. struct amdgpu_ib {
  580. struct amdgpu_sa_bo *sa_bo;
  581. uint32_t length_dw;
  582. uint64_t gpu_addr;
  583. uint32_t *ptr;
  584. uint32_t flags;
  585. };
  586. extern const struct amd_sched_backend_ops amdgpu_sched_ops;
  587. int amdgpu_job_alloc(struct amdgpu_device *adev, unsigned num_ibs,
  588. struct amdgpu_job **job, struct amdgpu_vm *vm);
  589. int amdgpu_job_alloc_with_ib(struct amdgpu_device *adev, unsigned size,
  590. struct amdgpu_job **job);
  591. void amdgpu_job_free_resources(struct amdgpu_job *job);
  592. void amdgpu_job_free(struct amdgpu_job *job);
  593. int amdgpu_job_submit(struct amdgpu_job *job, struct amdgpu_ring *ring,
  594. struct amd_sched_entity *entity, void *owner,
  595. struct dma_fence **f);
  596. /*
  597. * Queue manager
  598. */
  599. struct amdgpu_queue_mapper {
  600. int hw_ip;
  601. struct mutex lock;
  602. /* protected by lock */
  603. struct amdgpu_ring *queue_map[AMDGPU_MAX_RINGS];
  604. };
  605. struct amdgpu_queue_mgr {
  606. struct amdgpu_queue_mapper mapper[AMDGPU_MAX_IP_NUM];
  607. };
  608. int amdgpu_queue_mgr_init(struct amdgpu_device *adev,
  609. struct amdgpu_queue_mgr *mgr);
  610. int amdgpu_queue_mgr_fini(struct amdgpu_device *adev,
  611. struct amdgpu_queue_mgr *mgr);
  612. int amdgpu_queue_mgr_map(struct amdgpu_device *adev,
  613. struct amdgpu_queue_mgr *mgr,
  614. int hw_ip, int instance, int ring,
  615. struct amdgpu_ring **out_ring);
  616. /*
  617. * context related structures
  618. */
  619. struct amdgpu_ctx_ring {
  620. uint64_t sequence;
  621. struct dma_fence **fences;
  622. struct amd_sched_entity entity;
  623. };
  624. struct amdgpu_ctx {
  625. struct kref refcount;
  626. struct amdgpu_device *adev;
  627. struct amdgpu_queue_mgr queue_mgr;
  628. unsigned reset_counter;
  629. spinlock_t ring_lock;
  630. struct dma_fence **fences;
  631. struct amdgpu_ctx_ring rings[AMDGPU_MAX_RINGS];
  632. bool preamble_presented;
  633. };
  634. struct amdgpu_ctx_mgr {
  635. struct amdgpu_device *adev;
  636. struct mutex lock;
  637. /* protected by lock */
  638. struct idr ctx_handles;
  639. };
  640. struct amdgpu_ctx *amdgpu_ctx_get(struct amdgpu_fpriv *fpriv, uint32_t id);
  641. int amdgpu_ctx_put(struct amdgpu_ctx *ctx);
  642. uint64_t amdgpu_ctx_add_fence(struct amdgpu_ctx *ctx, struct amdgpu_ring *ring,
  643. struct dma_fence *fence);
  644. struct dma_fence *amdgpu_ctx_get_fence(struct amdgpu_ctx *ctx,
  645. struct amdgpu_ring *ring, uint64_t seq);
  646. int amdgpu_ctx_ioctl(struct drm_device *dev, void *data,
  647. struct drm_file *filp);
  648. void amdgpu_ctx_mgr_init(struct amdgpu_ctx_mgr *mgr);
  649. void amdgpu_ctx_mgr_fini(struct amdgpu_ctx_mgr *mgr);
  650. /*
  651. * file private structure
  652. */
  653. struct amdgpu_fpriv {
  654. struct amdgpu_vm vm;
  655. struct amdgpu_bo_va *prt_va;
  656. struct mutex bo_list_lock;
  657. struct idr bo_list_handles;
  658. struct amdgpu_ctx_mgr ctx_mgr;
  659. u32 vram_lost_counter;
  660. };
  661. /*
  662. * residency list
  663. */
  664. struct amdgpu_bo_list_entry {
  665. struct amdgpu_bo *robj;
  666. struct ttm_validate_buffer tv;
  667. struct amdgpu_bo_va *bo_va;
  668. uint32_t priority;
  669. struct page **user_pages;
  670. int user_invalidated;
  671. };
  672. struct amdgpu_bo_list {
  673. struct mutex lock;
  674. struct rcu_head rhead;
  675. struct kref refcount;
  676. struct amdgpu_bo *gds_obj;
  677. struct amdgpu_bo *gws_obj;
  678. struct amdgpu_bo *oa_obj;
  679. unsigned first_userptr;
  680. unsigned num_entries;
  681. struct amdgpu_bo_list_entry *array;
  682. };
  683. struct amdgpu_bo_list *
  684. amdgpu_bo_list_get(struct amdgpu_fpriv *fpriv, int id);
  685. void amdgpu_bo_list_get_list(struct amdgpu_bo_list *list,
  686. struct list_head *validated);
  687. void amdgpu_bo_list_put(struct amdgpu_bo_list *list);
  688. void amdgpu_bo_list_free(struct amdgpu_bo_list *list);
  689. /*
  690. * GFX stuff
  691. */
  692. #include "clearstate_defs.h"
  693. struct amdgpu_rlc_funcs {
  694. void (*enter_safe_mode)(struct amdgpu_device *adev);
  695. void (*exit_safe_mode)(struct amdgpu_device *adev);
  696. };
  697. struct amdgpu_rlc {
  698. /* for power gating */
  699. struct amdgpu_bo *save_restore_obj;
  700. uint64_t save_restore_gpu_addr;
  701. volatile uint32_t *sr_ptr;
  702. const u32 *reg_list;
  703. u32 reg_list_size;
  704. /* for clear state */
  705. struct amdgpu_bo *clear_state_obj;
  706. uint64_t clear_state_gpu_addr;
  707. volatile uint32_t *cs_ptr;
  708. const struct cs_section_def *cs_data;
  709. u32 clear_state_size;
  710. /* for cp tables */
  711. struct amdgpu_bo *cp_table_obj;
  712. uint64_t cp_table_gpu_addr;
  713. volatile uint32_t *cp_table_ptr;
  714. u32 cp_table_size;
  715. /* safe mode for updating CG/PG state */
  716. bool in_safe_mode;
  717. const struct amdgpu_rlc_funcs *funcs;
  718. /* for firmware data */
  719. u32 save_and_restore_offset;
  720. u32 clear_state_descriptor_offset;
  721. u32 avail_scratch_ram_locations;
  722. u32 reg_restore_list_size;
  723. u32 reg_list_format_start;
  724. u32 reg_list_format_separate_start;
  725. u32 starting_offsets_start;
  726. u32 reg_list_format_size_bytes;
  727. u32 reg_list_size_bytes;
  728. u32 *register_list_format;
  729. u32 *register_restore;
  730. };
  731. #define AMDGPU_MAX_COMPUTE_QUEUES KGD_MAX_QUEUES
  732. struct amdgpu_mec {
  733. struct amdgpu_bo *hpd_eop_obj;
  734. u64 hpd_eop_gpu_addr;
  735. struct amdgpu_bo *mec_fw_obj;
  736. u64 mec_fw_gpu_addr;
  737. u32 num_mec;
  738. u32 num_pipe_per_mec;
  739. u32 num_queue_per_pipe;
  740. void *mqd_backup[AMDGPU_MAX_COMPUTE_RINGS + 1];
  741. /* These are the resources for which amdgpu takes ownership */
  742. DECLARE_BITMAP(queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  743. };
  744. struct amdgpu_kiq {
  745. u64 eop_gpu_addr;
  746. struct amdgpu_bo *eop_obj;
  747. struct mutex ring_mutex;
  748. struct amdgpu_ring ring;
  749. struct amdgpu_irq_src irq;
  750. };
  751. /*
  752. * GPU scratch registers structures, functions & helpers
  753. */
  754. struct amdgpu_scratch {
  755. unsigned num_reg;
  756. uint32_t reg_base;
  757. uint32_t free_mask;
  758. };
  759. /*
  760. * GFX configurations
  761. */
  762. #define AMDGPU_GFX_MAX_SE 4
  763. #define AMDGPU_GFX_MAX_SH_PER_SE 2
  764. struct amdgpu_rb_config {
  765. uint32_t rb_backend_disable;
  766. uint32_t user_rb_backend_disable;
  767. uint32_t raster_config;
  768. uint32_t raster_config_1;
  769. };
  770. struct gb_addr_config {
  771. uint16_t pipe_interleave_size;
  772. uint8_t num_pipes;
  773. uint8_t max_compress_frags;
  774. uint8_t num_banks;
  775. uint8_t num_se;
  776. uint8_t num_rb_per_se;
  777. };
  778. struct amdgpu_gfx_config {
  779. unsigned max_shader_engines;
  780. unsigned max_tile_pipes;
  781. unsigned max_cu_per_sh;
  782. unsigned max_sh_per_se;
  783. unsigned max_backends_per_se;
  784. unsigned max_texture_channel_caches;
  785. unsigned max_gprs;
  786. unsigned max_gs_threads;
  787. unsigned max_hw_contexts;
  788. unsigned sc_prim_fifo_size_frontend;
  789. unsigned sc_prim_fifo_size_backend;
  790. unsigned sc_hiz_tile_fifo_size;
  791. unsigned sc_earlyz_tile_fifo_size;
  792. unsigned num_tile_pipes;
  793. unsigned backend_enable_mask;
  794. unsigned mem_max_burst_length_bytes;
  795. unsigned mem_row_size_in_kb;
  796. unsigned shader_engine_tile_size;
  797. unsigned num_gpus;
  798. unsigned multi_gpu_tile_size;
  799. unsigned mc_arb_ramcfg;
  800. unsigned gb_addr_config;
  801. unsigned num_rbs;
  802. unsigned gs_vgt_table_depth;
  803. unsigned gs_prim_buffer_depth;
  804. uint32_t tile_mode_array[32];
  805. uint32_t macrotile_mode_array[16];
  806. struct gb_addr_config gb_addr_config_fields;
  807. struct amdgpu_rb_config rb_config[AMDGPU_GFX_MAX_SE][AMDGPU_GFX_MAX_SH_PER_SE];
  808. /* gfx configure feature */
  809. uint32_t double_offchip_lds_buf;
  810. };
  811. struct amdgpu_cu_info {
  812. uint32_t max_waves_per_simd;
  813. uint32_t wave_front_size;
  814. uint32_t max_scratch_slots_per_cu;
  815. uint32_t lds_size;
  816. /* total active CU number */
  817. uint32_t number;
  818. uint32_t ao_cu_mask;
  819. uint32_t ao_cu_bitmap[4][4];
  820. uint32_t bitmap[4][4];
  821. };
  822. struct amdgpu_gfx_funcs {
  823. /* get the gpu clock counter */
  824. uint64_t (*get_gpu_clock_counter)(struct amdgpu_device *adev);
  825. void (*select_se_sh)(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  826. void (*read_wave_data)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields);
  827. void (*read_wave_vgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t thread, uint32_t start, uint32_t size, uint32_t *dst);
  828. void (*read_wave_sgprs)(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t start, uint32_t size, uint32_t *dst);
  829. };
  830. struct amdgpu_ngg_buf {
  831. struct amdgpu_bo *bo;
  832. uint64_t gpu_addr;
  833. uint32_t size;
  834. uint32_t bo_size;
  835. };
  836. enum {
  837. NGG_PRIM = 0,
  838. NGG_POS,
  839. NGG_CNTL,
  840. NGG_PARAM,
  841. NGG_BUF_MAX
  842. };
  843. struct amdgpu_ngg {
  844. struct amdgpu_ngg_buf buf[NGG_BUF_MAX];
  845. uint32_t gds_reserve_addr;
  846. uint32_t gds_reserve_size;
  847. bool init;
  848. };
  849. struct amdgpu_gfx {
  850. struct mutex gpu_clock_mutex;
  851. struct amdgpu_gfx_config config;
  852. struct amdgpu_rlc rlc;
  853. struct amdgpu_mec mec;
  854. struct amdgpu_kiq kiq;
  855. struct amdgpu_scratch scratch;
  856. const struct firmware *me_fw; /* ME firmware */
  857. uint32_t me_fw_version;
  858. const struct firmware *pfp_fw; /* PFP firmware */
  859. uint32_t pfp_fw_version;
  860. const struct firmware *ce_fw; /* CE firmware */
  861. uint32_t ce_fw_version;
  862. const struct firmware *rlc_fw; /* RLC firmware */
  863. uint32_t rlc_fw_version;
  864. const struct firmware *mec_fw; /* MEC firmware */
  865. uint32_t mec_fw_version;
  866. const struct firmware *mec2_fw; /* MEC2 firmware */
  867. uint32_t mec2_fw_version;
  868. uint32_t me_feature_version;
  869. uint32_t ce_feature_version;
  870. uint32_t pfp_feature_version;
  871. uint32_t rlc_feature_version;
  872. uint32_t mec_feature_version;
  873. uint32_t mec2_feature_version;
  874. struct amdgpu_ring gfx_ring[AMDGPU_MAX_GFX_RINGS];
  875. unsigned num_gfx_rings;
  876. struct amdgpu_ring compute_ring[AMDGPU_MAX_COMPUTE_RINGS];
  877. unsigned num_compute_rings;
  878. struct amdgpu_irq_src eop_irq;
  879. struct amdgpu_irq_src priv_reg_irq;
  880. struct amdgpu_irq_src priv_inst_irq;
  881. /* gfx status */
  882. uint32_t gfx_current_status;
  883. /* ce ram size*/
  884. unsigned ce_ram_size;
  885. struct amdgpu_cu_info cu_info;
  886. const struct amdgpu_gfx_funcs *funcs;
  887. /* reset mask */
  888. uint32_t grbm_soft_reset;
  889. uint32_t srbm_soft_reset;
  890. bool in_reset;
  891. /* s3/s4 mask */
  892. bool in_suspend;
  893. /* NGG */
  894. struct amdgpu_ngg ngg;
  895. };
  896. int amdgpu_ib_get(struct amdgpu_device *adev, struct amdgpu_vm *vm,
  897. unsigned size, struct amdgpu_ib *ib);
  898. void amdgpu_ib_free(struct amdgpu_device *adev, struct amdgpu_ib *ib,
  899. struct dma_fence *f);
  900. int amdgpu_ib_schedule(struct amdgpu_ring *ring, unsigned num_ibs,
  901. struct amdgpu_ib *ibs, struct amdgpu_job *job,
  902. struct dma_fence **f);
  903. int amdgpu_ib_pool_init(struct amdgpu_device *adev);
  904. void amdgpu_ib_pool_fini(struct amdgpu_device *adev);
  905. int amdgpu_ib_ring_tests(struct amdgpu_device *adev);
  906. /*
  907. * CS.
  908. */
  909. struct amdgpu_cs_chunk {
  910. uint32_t chunk_id;
  911. uint32_t length_dw;
  912. void *kdata;
  913. };
  914. struct amdgpu_cs_parser {
  915. struct amdgpu_device *adev;
  916. struct drm_file *filp;
  917. struct amdgpu_ctx *ctx;
  918. /* chunks */
  919. unsigned nchunks;
  920. struct amdgpu_cs_chunk *chunks;
  921. /* scheduler job object */
  922. struct amdgpu_job *job;
  923. /* buffer objects */
  924. struct ww_acquire_ctx ticket;
  925. struct amdgpu_bo_list *bo_list;
  926. struct amdgpu_bo_list_entry vm_pd;
  927. struct list_head validated;
  928. struct dma_fence *fence;
  929. uint64_t bytes_moved_threshold;
  930. uint64_t bytes_moved_vis_threshold;
  931. uint64_t bytes_moved;
  932. uint64_t bytes_moved_vis;
  933. struct amdgpu_bo_list_entry *evictable;
  934. /* user fence */
  935. struct amdgpu_bo_list_entry uf_entry;
  936. unsigned num_post_dep_syncobjs;
  937. struct drm_syncobj **post_dep_syncobjs;
  938. };
  939. #define AMDGPU_PREAMBLE_IB_PRESENT (1 << 0) /* bit set means command submit involves a preamble IB */
  940. #define AMDGPU_PREAMBLE_IB_PRESENT_FIRST (1 << 1) /* bit set means preamble IB is first presented in belonging context */
  941. #define AMDGPU_HAVE_CTX_SWITCH (1 << 2) /* bit set means context switch occured */
  942. struct amdgpu_job {
  943. struct amd_sched_job base;
  944. struct amdgpu_device *adev;
  945. struct amdgpu_vm *vm;
  946. struct amdgpu_ring *ring;
  947. struct amdgpu_sync sync;
  948. struct amdgpu_sync dep_sync;
  949. struct amdgpu_sync sched_sync;
  950. struct amdgpu_ib *ibs;
  951. struct dma_fence *fence; /* the hw fence */
  952. uint32_t preamble_status;
  953. uint32_t num_ibs;
  954. void *owner;
  955. uint64_t fence_ctx; /* the fence_context this job uses */
  956. bool vm_needs_flush;
  957. unsigned vm_id;
  958. uint64_t vm_pd_addr;
  959. uint32_t gds_base, gds_size;
  960. uint32_t gws_base, gws_size;
  961. uint32_t oa_base, oa_size;
  962. /* user fence handling */
  963. uint64_t uf_addr;
  964. uint64_t uf_sequence;
  965. };
  966. #define to_amdgpu_job(sched_job) \
  967. container_of((sched_job), struct amdgpu_job, base)
  968. static inline u32 amdgpu_get_ib_value(struct amdgpu_cs_parser *p,
  969. uint32_t ib_idx, int idx)
  970. {
  971. return p->job->ibs[ib_idx].ptr[idx];
  972. }
  973. static inline void amdgpu_set_ib_value(struct amdgpu_cs_parser *p,
  974. uint32_t ib_idx, int idx,
  975. uint32_t value)
  976. {
  977. p->job->ibs[ib_idx].ptr[idx] = value;
  978. }
  979. /*
  980. * Writeback
  981. */
  982. #define AMDGPU_MAX_WB 1024 /* Reserve at most 1024 WB slots for amdgpu-owned rings. */
  983. struct amdgpu_wb {
  984. struct amdgpu_bo *wb_obj;
  985. volatile uint32_t *wb;
  986. uint64_t gpu_addr;
  987. u32 num_wb; /* Number of wb slots actually reserved for amdgpu. */
  988. unsigned long used[DIV_ROUND_UP(AMDGPU_MAX_WB, BITS_PER_LONG)];
  989. };
  990. int amdgpu_wb_get(struct amdgpu_device *adev, u32 *wb);
  991. void amdgpu_wb_free(struct amdgpu_device *adev, u32 wb);
  992. int amdgpu_wb_get_64bit(struct amdgpu_device *adev, u32 *wb);
  993. int amdgpu_wb_get_256bit(struct amdgpu_device *adev, u32 *wb);
  994. void amdgpu_wb_free_64bit(struct amdgpu_device *adev, u32 wb);
  995. void amdgpu_wb_free_256bit(struct amdgpu_device *adev, u32 wb);
  996. void amdgpu_get_pcie_info(struct amdgpu_device *adev);
  997. /*
  998. * SDMA
  999. */
  1000. struct amdgpu_sdma_instance {
  1001. /* SDMA firmware */
  1002. const struct firmware *fw;
  1003. uint32_t fw_version;
  1004. uint32_t feature_version;
  1005. struct amdgpu_ring ring;
  1006. bool burst_nop;
  1007. };
  1008. struct amdgpu_sdma {
  1009. struct amdgpu_sdma_instance instance[AMDGPU_MAX_SDMA_INSTANCES];
  1010. #ifdef CONFIG_DRM_AMDGPU_SI
  1011. //SI DMA has a difference trap irq number for the second engine
  1012. struct amdgpu_irq_src trap_irq_1;
  1013. #endif
  1014. struct amdgpu_irq_src trap_irq;
  1015. struct amdgpu_irq_src illegal_inst_irq;
  1016. int num_instances;
  1017. uint32_t srbm_soft_reset;
  1018. };
  1019. /*
  1020. * Firmware
  1021. */
  1022. enum amdgpu_firmware_load_type {
  1023. AMDGPU_FW_LOAD_DIRECT = 0,
  1024. AMDGPU_FW_LOAD_SMU,
  1025. AMDGPU_FW_LOAD_PSP,
  1026. };
  1027. struct amdgpu_firmware {
  1028. struct amdgpu_firmware_info ucode[AMDGPU_UCODE_ID_MAXIMUM];
  1029. enum amdgpu_firmware_load_type load_type;
  1030. struct amdgpu_bo *fw_buf;
  1031. unsigned int fw_size;
  1032. unsigned int max_ucodes;
  1033. /* firmwares are loaded by psp instead of smu from vega10 */
  1034. const struct amdgpu_psp_funcs *funcs;
  1035. struct amdgpu_bo *rbuf;
  1036. struct mutex mutex;
  1037. /* gpu info firmware data pointer */
  1038. const struct firmware *gpu_info_fw;
  1039. };
  1040. /*
  1041. * Benchmarking
  1042. */
  1043. void amdgpu_benchmark(struct amdgpu_device *adev, int test_number);
  1044. /*
  1045. * Testing
  1046. */
  1047. void amdgpu_test_moves(struct amdgpu_device *adev);
  1048. /*
  1049. * MMU Notifier
  1050. */
  1051. #if defined(CONFIG_MMU_NOTIFIER)
  1052. int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr);
  1053. void amdgpu_mn_unregister(struct amdgpu_bo *bo);
  1054. #else
  1055. static inline int amdgpu_mn_register(struct amdgpu_bo *bo, unsigned long addr)
  1056. {
  1057. return -ENODEV;
  1058. }
  1059. static inline void amdgpu_mn_unregister(struct amdgpu_bo *bo) {}
  1060. #endif
  1061. /*
  1062. * Debugfs
  1063. */
  1064. struct amdgpu_debugfs {
  1065. const struct drm_info_list *files;
  1066. unsigned num_files;
  1067. };
  1068. int amdgpu_debugfs_add_files(struct amdgpu_device *adev,
  1069. const struct drm_info_list *files,
  1070. unsigned nfiles);
  1071. int amdgpu_debugfs_fence_init(struct amdgpu_device *adev);
  1072. #if defined(CONFIG_DEBUG_FS)
  1073. int amdgpu_debugfs_init(struct drm_minor *minor);
  1074. #endif
  1075. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev);
  1076. /*
  1077. * amdgpu smumgr functions
  1078. */
  1079. struct amdgpu_smumgr_funcs {
  1080. int (*check_fw_load_finish)(struct amdgpu_device *adev, uint32_t fwtype);
  1081. int (*request_smu_load_fw)(struct amdgpu_device *adev);
  1082. int (*request_smu_specific_fw)(struct amdgpu_device *adev, uint32_t fwtype);
  1083. };
  1084. /*
  1085. * amdgpu smumgr
  1086. */
  1087. struct amdgpu_smumgr {
  1088. struct amdgpu_bo *toc_buf;
  1089. struct amdgpu_bo *smu_buf;
  1090. /* asic priv smu data */
  1091. void *priv;
  1092. spinlock_t smu_lock;
  1093. /* smumgr functions */
  1094. const struct amdgpu_smumgr_funcs *smumgr_funcs;
  1095. /* ucode loading complete flag */
  1096. uint32_t fw_flags;
  1097. };
  1098. /*
  1099. * ASIC specific register table accessible by UMD
  1100. */
  1101. struct amdgpu_allowed_register_entry {
  1102. uint32_t reg_offset;
  1103. bool grbm_indexed;
  1104. };
  1105. /*
  1106. * ASIC specific functions.
  1107. */
  1108. struct amdgpu_asic_funcs {
  1109. bool (*read_disabled_bios)(struct amdgpu_device *adev);
  1110. bool (*read_bios_from_rom)(struct amdgpu_device *adev,
  1111. u8 *bios, u32 length_bytes);
  1112. int (*read_register)(struct amdgpu_device *adev, u32 se_num,
  1113. u32 sh_num, u32 reg_offset, u32 *value);
  1114. void (*set_vga_state)(struct amdgpu_device *adev, bool state);
  1115. int (*reset)(struct amdgpu_device *adev);
  1116. /* get the reference clock */
  1117. u32 (*get_xclk)(struct amdgpu_device *adev);
  1118. /* MM block clocks */
  1119. int (*set_uvd_clocks)(struct amdgpu_device *adev, u32 vclk, u32 dclk);
  1120. int (*set_vce_clocks)(struct amdgpu_device *adev, u32 evclk, u32 ecclk);
  1121. /* static power management */
  1122. int (*get_pcie_lanes)(struct amdgpu_device *adev);
  1123. void (*set_pcie_lanes)(struct amdgpu_device *adev, int lanes);
  1124. /* get config memsize register */
  1125. u32 (*get_config_memsize)(struct amdgpu_device *adev);
  1126. };
  1127. /*
  1128. * IOCTL.
  1129. */
  1130. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  1131. struct drm_file *filp);
  1132. int amdgpu_bo_list_ioctl(struct drm_device *dev, void *data,
  1133. struct drm_file *filp);
  1134. int amdgpu_gem_info_ioctl(struct drm_device *dev, void *data,
  1135. struct drm_file *filp);
  1136. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  1137. struct drm_file *filp);
  1138. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  1139. struct drm_file *filp);
  1140. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  1141. struct drm_file *filp);
  1142. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  1143. struct drm_file *filp);
  1144. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  1145. struct drm_file *filp);
  1146. int amdgpu_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1147. int amdgpu_cs_wait_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  1148. int amdgpu_cs_wait_fences_ioctl(struct drm_device *dev, void *data,
  1149. struct drm_file *filp);
  1150. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  1151. struct drm_file *filp);
  1152. /* VRAM scratch page for HDP bug, default vram page */
  1153. struct amdgpu_vram_scratch {
  1154. struct amdgpu_bo *robj;
  1155. volatile uint32_t *ptr;
  1156. u64 gpu_addr;
  1157. };
  1158. /*
  1159. * ACPI
  1160. */
  1161. struct amdgpu_atif_notification_cfg {
  1162. bool enabled;
  1163. int command_code;
  1164. };
  1165. struct amdgpu_atif_notifications {
  1166. bool display_switch;
  1167. bool expansion_mode_change;
  1168. bool thermal_state;
  1169. bool forced_power_state;
  1170. bool system_power_state;
  1171. bool display_conf_change;
  1172. bool px_gfx_switch;
  1173. bool brightness_change;
  1174. bool dgpu_display_event;
  1175. };
  1176. struct amdgpu_atif_functions {
  1177. bool system_params;
  1178. bool sbios_requests;
  1179. bool select_active_disp;
  1180. bool lid_state;
  1181. bool get_tv_standard;
  1182. bool set_tv_standard;
  1183. bool get_panel_expansion_mode;
  1184. bool set_panel_expansion_mode;
  1185. bool temperature_change;
  1186. bool graphics_device_types;
  1187. };
  1188. struct amdgpu_atif {
  1189. struct amdgpu_atif_notifications notifications;
  1190. struct amdgpu_atif_functions functions;
  1191. struct amdgpu_atif_notification_cfg notification_cfg;
  1192. struct amdgpu_encoder *encoder_for_bl;
  1193. };
  1194. struct amdgpu_atcs_functions {
  1195. bool get_ext_state;
  1196. bool pcie_perf_req;
  1197. bool pcie_dev_rdy;
  1198. bool pcie_bus_width;
  1199. };
  1200. struct amdgpu_atcs {
  1201. struct amdgpu_atcs_functions functions;
  1202. };
  1203. /*
  1204. * CGS
  1205. */
  1206. struct cgs_device *amdgpu_cgs_create_device(struct amdgpu_device *adev);
  1207. void amdgpu_cgs_destroy_device(struct cgs_device *cgs_device);
  1208. /*
  1209. * Core structure, functions and helpers.
  1210. */
  1211. typedef uint32_t (*amdgpu_rreg_t)(struct amdgpu_device*, uint32_t);
  1212. typedef void (*amdgpu_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1213. typedef uint32_t (*amdgpu_block_rreg_t)(struct amdgpu_device*, uint32_t, uint32_t);
  1214. typedef void (*amdgpu_block_wreg_t)(struct amdgpu_device*, uint32_t, uint32_t, uint32_t);
  1215. #define AMDGPU_RESET_MAGIC_NUM 64
  1216. struct amdgpu_device {
  1217. struct device *dev;
  1218. struct drm_device *ddev;
  1219. struct pci_dev *pdev;
  1220. #ifdef CONFIG_DRM_AMD_ACP
  1221. struct amdgpu_acp acp;
  1222. #endif
  1223. /* ASIC */
  1224. enum amd_asic_type asic_type;
  1225. uint32_t family;
  1226. uint32_t rev_id;
  1227. uint32_t external_rev_id;
  1228. unsigned long flags;
  1229. int usec_timeout;
  1230. const struct amdgpu_asic_funcs *asic_funcs;
  1231. bool shutdown;
  1232. bool need_dma32;
  1233. bool accel_working;
  1234. struct work_struct reset_work;
  1235. struct notifier_block acpi_nb;
  1236. struct amdgpu_i2c_chan *i2c_bus[AMDGPU_MAX_I2C_BUS];
  1237. struct amdgpu_debugfs debugfs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1238. unsigned debugfs_count;
  1239. #if defined(CONFIG_DEBUG_FS)
  1240. struct dentry *debugfs_regs[AMDGPU_DEBUGFS_MAX_COMPONENTS];
  1241. #endif
  1242. struct amdgpu_atif atif;
  1243. struct amdgpu_atcs atcs;
  1244. struct mutex srbm_mutex;
  1245. /* GRBM index mutex. Protects concurrent access to GRBM index */
  1246. struct mutex grbm_idx_mutex;
  1247. struct dev_pm_domain vga_pm_domain;
  1248. bool have_disp_power_ref;
  1249. /* BIOS */
  1250. bool is_atom_fw;
  1251. uint8_t *bios;
  1252. uint32_t bios_size;
  1253. struct amdgpu_bo *stollen_vga_memory;
  1254. uint32_t bios_scratch_reg_offset;
  1255. uint32_t bios_scratch[AMDGPU_BIOS_NUM_SCRATCH];
  1256. /* Register/doorbell mmio */
  1257. resource_size_t rmmio_base;
  1258. resource_size_t rmmio_size;
  1259. void __iomem *rmmio;
  1260. /* protects concurrent MM_INDEX/DATA based register access */
  1261. spinlock_t mmio_idx_lock;
  1262. /* protects concurrent SMC based register access */
  1263. spinlock_t smc_idx_lock;
  1264. amdgpu_rreg_t smc_rreg;
  1265. amdgpu_wreg_t smc_wreg;
  1266. /* protects concurrent PCIE register access */
  1267. spinlock_t pcie_idx_lock;
  1268. amdgpu_rreg_t pcie_rreg;
  1269. amdgpu_wreg_t pcie_wreg;
  1270. amdgpu_rreg_t pciep_rreg;
  1271. amdgpu_wreg_t pciep_wreg;
  1272. /* protects concurrent UVD register access */
  1273. spinlock_t uvd_ctx_idx_lock;
  1274. amdgpu_rreg_t uvd_ctx_rreg;
  1275. amdgpu_wreg_t uvd_ctx_wreg;
  1276. /* protects concurrent DIDT register access */
  1277. spinlock_t didt_idx_lock;
  1278. amdgpu_rreg_t didt_rreg;
  1279. amdgpu_wreg_t didt_wreg;
  1280. /* protects concurrent gc_cac register access */
  1281. spinlock_t gc_cac_idx_lock;
  1282. amdgpu_rreg_t gc_cac_rreg;
  1283. amdgpu_wreg_t gc_cac_wreg;
  1284. /* protects concurrent se_cac register access */
  1285. spinlock_t se_cac_idx_lock;
  1286. amdgpu_rreg_t se_cac_rreg;
  1287. amdgpu_wreg_t se_cac_wreg;
  1288. /* protects concurrent ENDPOINT (audio) register access */
  1289. spinlock_t audio_endpt_idx_lock;
  1290. amdgpu_block_rreg_t audio_endpt_rreg;
  1291. amdgpu_block_wreg_t audio_endpt_wreg;
  1292. void __iomem *rio_mem;
  1293. resource_size_t rio_mem_size;
  1294. struct amdgpu_doorbell doorbell;
  1295. /* clock/pll info */
  1296. struct amdgpu_clock clock;
  1297. /* MC */
  1298. struct amdgpu_mc mc;
  1299. struct amdgpu_gart gart;
  1300. struct amdgpu_dummy_page dummy_page;
  1301. struct amdgpu_vm_manager vm_manager;
  1302. struct amdgpu_vmhub vmhub[AMDGPU_MAX_VMHUBS];
  1303. /* memory management */
  1304. struct amdgpu_mman mman;
  1305. struct amdgpu_vram_scratch vram_scratch;
  1306. struct amdgpu_wb wb;
  1307. atomic64_t vram_usage;
  1308. atomic64_t vram_vis_usage;
  1309. atomic64_t gtt_usage;
  1310. atomic64_t num_bytes_moved;
  1311. atomic64_t num_evictions;
  1312. atomic64_t num_vram_cpu_page_faults;
  1313. atomic_t gpu_reset_counter;
  1314. atomic_t vram_lost_counter;
  1315. /* data for buffer migration throttling */
  1316. struct {
  1317. spinlock_t lock;
  1318. s64 last_update_us;
  1319. s64 accum_us; /* accumulated microseconds */
  1320. s64 accum_us_vis; /* for visible VRAM */
  1321. u32 log2_max_MBps;
  1322. } mm_stats;
  1323. /* display */
  1324. bool enable_virtual_display;
  1325. struct amdgpu_mode_info mode_info;
  1326. struct work_struct hotplug_work;
  1327. struct amdgpu_irq_src crtc_irq;
  1328. struct amdgpu_irq_src pageflip_irq;
  1329. struct amdgpu_irq_src hpd_irq;
  1330. /* rings */
  1331. u64 fence_context;
  1332. unsigned num_rings;
  1333. struct amdgpu_ring *rings[AMDGPU_MAX_RINGS];
  1334. bool ib_pool_ready;
  1335. struct amdgpu_sa_manager ring_tmp_bo;
  1336. /* interrupts */
  1337. struct amdgpu_irq irq;
  1338. /* powerplay */
  1339. struct amd_powerplay powerplay;
  1340. bool pp_enabled;
  1341. bool pp_force_state_enabled;
  1342. /* dpm */
  1343. struct amdgpu_pm pm;
  1344. u32 cg_flags;
  1345. u32 pg_flags;
  1346. /* amdgpu smumgr */
  1347. struct amdgpu_smumgr smu;
  1348. /* gfx */
  1349. struct amdgpu_gfx gfx;
  1350. /* sdma */
  1351. struct amdgpu_sdma sdma;
  1352. union {
  1353. struct {
  1354. /* uvd */
  1355. struct amdgpu_uvd uvd;
  1356. /* vce */
  1357. struct amdgpu_vce vce;
  1358. };
  1359. /* vcn */
  1360. struct amdgpu_vcn vcn;
  1361. };
  1362. /* firmwares */
  1363. struct amdgpu_firmware firmware;
  1364. /* PSP */
  1365. struct psp_context psp;
  1366. /* GDS */
  1367. struct amdgpu_gds gds;
  1368. struct amdgpu_ip_block ip_blocks[AMDGPU_MAX_IP_NUM];
  1369. int num_ip_blocks;
  1370. struct mutex mn_lock;
  1371. DECLARE_HASHTABLE(mn_hash, 7);
  1372. /* tracking pinned memory */
  1373. u64 vram_pin_size;
  1374. u64 invisible_pin_size;
  1375. u64 gart_pin_size;
  1376. /* amdkfd interface */
  1377. struct kfd_dev *kfd;
  1378. /* delayed work_func for deferring clockgating during resume */
  1379. struct delayed_work late_init_work;
  1380. struct amdgpu_virt virt;
  1381. /* link all shadow bo */
  1382. struct list_head shadow_list;
  1383. struct mutex shadow_list_lock;
  1384. /* link all gtt */
  1385. spinlock_t gtt_list_lock;
  1386. struct list_head gtt_list;
  1387. /* keep an lru list of rings by HW IP */
  1388. struct list_head ring_lru_list;
  1389. spinlock_t ring_lru_list_lock;
  1390. /* record hw reset is performed */
  1391. bool has_hw_reset;
  1392. u8 reset_magic[AMDGPU_RESET_MAGIC_NUM];
  1393. /* record last mm index being written through WREG32*/
  1394. unsigned long last_mm_index;
  1395. };
  1396. static inline struct amdgpu_device *amdgpu_ttm_adev(struct ttm_bo_device *bdev)
  1397. {
  1398. return container_of(bdev, struct amdgpu_device, mman.bdev);
  1399. }
  1400. int amdgpu_device_init(struct amdgpu_device *adev,
  1401. struct drm_device *ddev,
  1402. struct pci_dev *pdev,
  1403. uint32_t flags);
  1404. void amdgpu_device_fini(struct amdgpu_device *adev);
  1405. int amdgpu_gpu_wait_for_idle(struct amdgpu_device *adev);
  1406. uint32_t amdgpu_mm_rreg(struct amdgpu_device *adev, uint32_t reg,
  1407. uint32_t acc_flags);
  1408. void amdgpu_mm_wreg(struct amdgpu_device *adev, uint32_t reg, uint32_t v,
  1409. uint32_t acc_flags);
  1410. u32 amdgpu_io_rreg(struct amdgpu_device *adev, u32 reg);
  1411. void amdgpu_io_wreg(struct amdgpu_device *adev, u32 reg, u32 v);
  1412. u32 amdgpu_mm_rdoorbell(struct amdgpu_device *adev, u32 index);
  1413. void amdgpu_mm_wdoorbell(struct amdgpu_device *adev, u32 index, u32 v);
  1414. u64 amdgpu_mm_rdoorbell64(struct amdgpu_device *adev, u32 index);
  1415. void amdgpu_mm_wdoorbell64(struct amdgpu_device *adev, u32 index, u64 v);
  1416. /*
  1417. * Registers read & write functions.
  1418. */
  1419. #define AMDGPU_REGS_IDX (1<<0)
  1420. #define AMDGPU_REGS_NO_KIQ (1<<1)
  1421. #define RREG32_NO_KIQ(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_NO_KIQ)
  1422. #define WREG32_NO_KIQ(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_NO_KIQ)
  1423. #define RREG32(reg) amdgpu_mm_rreg(adev, (reg), 0)
  1424. #define RREG32_IDX(reg) amdgpu_mm_rreg(adev, (reg), AMDGPU_REGS_IDX)
  1425. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", amdgpu_mm_rreg(adev, (reg), 0))
  1426. #define WREG32(reg, v) amdgpu_mm_wreg(adev, (reg), (v), 0)
  1427. #define WREG32_IDX(reg, v) amdgpu_mm_wreg(adev, (reg), (v), AMDGPU_REGS_IDX)
  1428. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1429. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1430. #define RREG32_PCIE(reg) adev->pcie_rreg(adev, (reg))
  1431. #define WREG32_PCIE(reg, v) adev->pcie_wreg(adev, (reg), (v))
  1432. #define RREG32_PCIE_PORT(reg) adev->pciep_rreg(adev, (reg))
  1433. #define WREG32_PCIE_PORT(reg, v) adev->pciep_wreg(adev, (reg), (v))
  1434. #define RREG32_SMC(reg) adev->smc_rreg(adev, (reg))
  1435. #define WREG32_SMC(reg, v) adev->smc_wreg(adev, (reg), (v))
  1436. #define RREG32_UVD_CTX(reg) adev->uvd_ctx_rreg(adev, (reg))
  1437. #define WREG32_UVD_CTX(reg, v) adev->uvd_ctx_wreg(adev, (reg), (v))
  1438. #define RREG32_DIDT(reg) adev->didt_rreg(adev, (reg))
  1439. #define WREG32_DIDT(reg, v) adev->didt_wreg(adev, (reg), (v))
  1440. #define RREG32_GC_CAC(reg) adev->gc_cac_rreg(adev, (reg))
  1441. #define WREG32_GC_CAC(reg, v) adev->gc_cac_wreg(adev, (reg), (v))
  1442. #define RREG32_SE_CAC(reg) adev->se_cac_rreg(adev, (reg))
  1443. #define WREG32_SE_CAC(reg, v) adev->se_cac_wreg(adev, (reg), (v))
  1444. #define RREG32_AUDIO_ENDPT(block, reg) adev->audio_endpt_rreg(adev, (block), (reg))
  1445. #define WREG32_AUDIO_ENDPT(block, reg, v) adev->audio_endpt_wreg(adev, (block), (reg), (v))
  1446. #define WREG32_P(reg, val, mask) \
  1447. do { \
  1448. uint32_t tmp_ = RREG32(reg); \
  1449. tmp_ &= (mask); \
  1450. tmp_ |= ((val) & ~(mask)); \
  1451. WREG32(reg, tmp_); \
  1452. } while (0)
  1453. #define WREG32_AND(reg, and) WREG32_P(reg, 0, and)
  1454. #define WREG32_OR(reg, or) WREG32_P(reg, or, ~(or))
  1455. #define WREG32_PLL_P(reg, val, mask) \
  1456. do { \
  1457. uint32_t tmp_ = RREG32_PLL(reg); \
  1458. tmp_ &= (mask); \
  1459. tmp_ |= ((val) & ~(mask)); \
  1460. WREG32_PLL(reg, tmp_); \
  1461. } while (0)
  1462. #define DREG32_SYS(sqf, adev, reg) seq_printf((sqf), #reg " : 0x%08X\n", amdgpu_mm_rreg((adev), (reg), false))
  1463. #define RREG32_IO(reg) amdgpu_io_rreg(adev, (reg))
  1464. #define WREG32_IO(reg, v) amdgpu_io_wreg(adev, (reg), (v))
  1465. #define RDOORBELL32(index) amdgpu_mm_rdoorbell(adev, (index))
  1466. #define WDOORBELL32(index, v) amdgpu_mm_wdoorbell(adev, (index), (v))
  1467. #define RDOORBELL64(index) amdgpu_mm_rdoorbell64(adev, (index))
  1468. #define WDOORBELL64(index, v) amdgpu_mm_wdoorbell64(adev, (index), (v))
  1469. #define REG_FIELD_SHIFT(reg, field) reg##__##field##__SHIFT
  1470. #define REG_FIELD_MASK(reg, field) reg##__##field##_MASK
  1471. #define REG_SET_FIELD(orig_val, reg, field, field_val) \
  1472. (((orig_val) & ~REG_FIELD_MASK(reg, field)) | \
  1473. (REG_FIELD_MASK(reg, field) & ((field_val) << REG_FIELD_SHIFT(reg, field))))
  1474. #define REG_GET_FIELD(value, reg, field) \
  1475. (((value) & REG_FIELD_MASK(reg, field)) >> REG_FIELD_SHIFT(reg, field))
  1476. #define WREG32_FIELD(reg, field, val) \
  1477. WREG32(mm##reg, (RREG32(mm##reg) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1478. #define WREG32_FIELD_OFFSET(reg, offset, field, val) \
  1479. WREG32(mm##reg + offset, (RREG32(mm##reg + offset) & ~REG_FIELD_MASK(reg, field)) | (val) << REG_FIELD_SHIFT(reg, field))
  1480. /*
  1481. * BIOS helpers.
  1482. */
  1483. #define RBIOS8(i) (adev->bios[i])
  1484. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1485. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1486. static inline struct amdgpu_sdma_instance *
  1487. amdgpu_get_sdma_instance(struct amdgpu_ring *ring)
  1488. {
  1489. struct amdgpu_device *adev = ring->adev;
  1490. int i;
  1491. for (i = 0; i < adev->sdma.num_instances; i++)
  1492. if (&adev->sdma.instance[i].ring == ring)
  1493. break;
  1494. if (i < AMDGPU_MAX_SDMA_INSTANCES)
  1495. return &adev->sdma.instance[i];
  1496. else
  1497. return NULL;
  1498. }
  1499. /*
  1500. * ASICs macro.
  1501. */
  1502. #define amdgpu_asic_set_vga_state(adev, state) (adev)->asic_funcs->set_vga_state((adev), (state))
  1503. #define amdgpu_asic_reset(adev) (adev)->asic_funcs->reset((adev))
  1504. #define amdgpu_asic_get_xclk(adev) (adev)->asic_funcs->get_xclk((adev))
  1505. #define amdgpu_asic_set_uvd_clocks(adev, v, d) (adev)->asic_funcs->set_uvd_clocks((adev), (v), (d))
  1506. #define amdgpu_asic_set_vce_clocks(adev, ev, ec) (adev)->asic_funcs->set_vce_clocks((adev), (ev), (ec))
  1507. #define amdgpu_get_pcie_lanes(adev) (adev)->asic_funcs->get_pcie_lanes((adev))
  1508. #define amdgpu_set_pcie_lanes(adev, l) (adev)->asic_funcs->set_pcie_lanes((adev), (l))
  1509. #define amdgpu_asic_get_gpu_clock_counter(adev) (adev)->asic_funcs->get_gpu_clock_counter((adev))
  1510. #define amdgpu_asic_read_disabled_bios(adev) (adev)->asic_funcs->read_disabled_bios((adev))
  1511. #define amdgpu_asic_read_bios_from_rom(adev, b, l) (adev)->asic_funcs->read_bios_from_rom((adev), (b), (l))
  1512. #define amdgpu_asic_read_register(adev, se, sh, offset, v)((adev)->asic_funcs->read_register((adev), (se), (sh), (offset), (v)))
  1513. #define amdgpu_asic_get_config_memsize(adev) (adev)->asic_funcs->get_config_memsize((adev))
  1514. #define amdgpu_gart_flush_gpu_tlb(adev, vmid) (adev)->gart.gart_funcs->flush_gpu_tlb((adev), (vmid))
  1515. #define amdgpu_gart_set_pte_pde(adev, pt, idx, addr, flags) (adev)->gart.gart_funcs->set_pte_pde((adev), (pt), (idx), (addr), (flags))
  1516. #define amdgpu_gart_get_vm_pde(adev, addr) (adev)->gart.gart_funcs->get_vm_pde((adev), (addr))
  1517. #define amdgpu_vm_copy_pte(adev, ib, pe, src, count) ((adev)->vm_manager.vm_pte_funcs->copy_pte((ib), (pe), (src), (count)))
  1518. #define amdgpu_vm_write_pte(adev, ib, pe, value, count, incr) ((adev)->vm_manager.vm_pte_funcs->write_pte((ib), (pe), (value), (count), (incr)))
  1519. #define amdgpu_vm_set_pte_pde(adev, ib, pe, addr, count, incr, flags) ((adev)->vm_manager.vm_pte_funcs->set_pte_pde((ib), (pe), (addr), (count), (incr), (flags)))
  1520. #define amdgpu_vm_get_pte_flags(adev, flags) (adev)->gart.gart_funcs->get_vm_pte_flags((adev),(flags))
  1521. #define amdgpu_ring_parse_cs(r, p, ib) ((r)->funcs->parse_cs((p), (ib)))
  1522. #define amdgpu_ring_test_ring(r) (r)->funcs->test_ring((r))
  1523. #define amdgpu_ring_test_ib(r, t) (r)->funcs->test_ib((r), (t))
  1524. #define amdgpu_ring_get_rptr(r) (r)->funcs->get_rptr((r))
  1525. #define amdgpu_ring_get_wptr(r) (r)->funcs->get_wptr((r))
  1526. #define amdgpu_ring_set_wptr(r) (r)->funcs->set_wptr((r))
  1527. #define amdgpu_ring_emit_ib(r, ib, vm_id, c) (r)->funcs->emit_ib((r), (ib), (vm_id), (c))
  1528. #define amdgpu_ring_emit_pipeline_sync(r) (r)->funcs->emit_pipeline_sync((r))
  1529. #define amdgpu_ring_emit_vm_flush(r, vmid, addr) (r)->funcs->emit_vm_flush((r), (vmid), (addr))
  1530. #define amdgpu_ring_emit_fence(r, addr, seq, flags) (r)->funcs->emit_fence((r), (addr), (seq), (flags))
  1531. #define amdgpu_ring_emit_gds_switch(r, v, db, ds, wb, ws, ab, as) (r)->funcs->emit_gds_switch((r), (v), (db), (ds), (wb), (ws), (ab), (as))
  1532. #define amdgpu_ring_emit_hdp_flush(r) (r)->funcs->emit_hdp_flush((r))
  1533. #define amdgpu_ring_emit_hdp_invalidate(r) (r)->funcs->emit_hdp_invalidate((r))
  1534. #define amdgpu_ring_emit_switch_buffer(r) (r)->funcs->emit_switch_buffer((r))
  1535. #define amdgpu_ring_emit_cntxcntl(r, d) (r)->funcs->emit_cntxcntl((r), (d))
  1536. #define amdgpu_ring_emit_rreg(r, d) (r)->funcs->emit_rreg((r), (d))
  1537. #define amdgpu_ring_emit_wreg(r, d, v) (r)->funcs->emit_wreg((r), (d), (v))
  1538. #define amdgpu_ring_emit_tmz(r, b) (r)->funcs->emit_tmz((r), (b))
  1539. #define amdgpu_ring_pad_ib(r, ib) ((r)->funcs->pad_ib((r), (ib)))
  1540. #define amdgpu_ring_init_cond_exec(r) (r)->funcs->init_cond_exec((r))
  1541. #define amdgpu_ring_patch_cond_exec(r,o) (r)->funcs->patch_cond_exec((r),(o))
  1542. #define amdgpu_ih_get_wptr(adev) (adev)->irq.ih_funcs->get_wptr((adev))
  1543. #define amdgpu_ih_decode_iv(adev, iv) (adev)->irq.ih_funcs->decode_iv((adev), (iv))
  1544. #define amdgpu_ih_set_rptr(adev) (adev)->irq.ih_funcs->set_rptr((adev))
  1545. #define amdgpu_display_vblank_get_counter(adev, crtc) (adev)->mode_info.funcs->vblank_get_counter((adev), (crtc))
  1546. #define amdgpu_display_vblank_wait(adev, crtc) (adev)->mode_info.funcs->vblank_wait((adev), (crtc))
  1547. #define amdgpu_display_backlight_set_level(adev, e, l) (adev)->mode_info.funcs->backlight_set_level((e), (l))
  1548. #define amdgpu_display_backlight_get_level(adev, e) (adev)->mode_info.funcs->backlight_get_level((e))
  1549. #define amdgpu_display_hpd_sense(adev, h) (adev)->mode_info.funcs->hpd_sense((adev), (h))
  1550. #define amdgpu_display_hpd_set_polarity(adev, h) (adev)->mode_info.funcs->hpd_set_polarity((adev), (h))
  1551. #define amdgpu_display_hpd_get_gpio_reg(adev) (adev)->mode_info.funcs->hpd_get_gpio_reg((adev))
  1552. #define amdgpu_display_bandwidth_update(adev) (adev)->mode_info.funcs->bandwidth_update((adev))
  1553. #define amdgpu_display_page_flip(adev, crtc, base, async) (adev)->mode_info.funcs->page_flip((adev), (crtc), (base), (async))
  1554. #define amdgpu_display_page_flip_get_scanoutpos(adev, crtc, vbl, pos) (adev)->mode_info.funcs->page_flip_get_scanoutpos((adev), (crtc), (vbl), (pos))
  1555. #define amdgpu_display_add_encoder(adev, e, s, c) (adev)->mode_info.funcs->add_encoder((adev), (e), (s), (c))
  1556. #define amdgpu_display_add_connector(adev, ci, sd, ct, ib, coi, h, r) (adev)->mode_info.funcs->add_connector((adev), (ci), (sd), (ct), (ib), (coi), (h), (r))
  1557. #define amdgpu_emit_copy_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_copy_buffer((ib), (s), (d), (b))
  1558. #define amdgpu_emit_fill_buffer(adev, ib, s, d, b) (adev)->mman.buffer_funcs->emit_fill_buffer((ib), (s), (d), (b))
  1559. #define amdgpu_gfx_get_gpu_clock_counter(adev) (adev)->gfx.funcs->get_gpu_clock_counter((adev))
  1560. #define amdgpu_gfx_select_se_sh(adev, se, sh, instance) (adev)->gfx.funcs->select_se_sh((adev), (se), (sh), (instance))
  1561. #define amdgpu_gds_switch(adev, r, v, d, w, a) (adev)->gds.funcs->patch_gds_switch((r), (v), (d), (w), (a))
  1562. #define amdgpu_psp_check_fw_loading_status(adev, i) (adev)->firmware.funcs->check_fw_loading_status((adev), (i))
  1563. /* Common functions */
  1564. int amdgpu_gpu_reset(struct amdgpu_device *adev);
  1565. bool amdgpu_need_backup(struct amdgpu_device *adev);
  1566. void amdgpu_pci_config_reset(struct amdgpu_device *adev);
  1567. bool amdgpu_need_post(struct amdgpu_device *adev);
  1568. void amdgpu_update_display_priority(struct amdgpu_device *adev);
  1569. void amdgpu_cs_report_moved_bytes(struct amdgpu_device *adev, u64 num_bytes,
  1570. u64 num_vis_bytes);
  1571. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain);
  1572. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo);
  1573. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages);
  1574. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1575. uint32_t flags);
  1576. bool amdgpu_ttm_tt_has_userptr(struct ttm_tt *ttm);
  1577. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm);
  1578. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  1579. unsigned long end);
  1580. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  1581. int *last_invalidated);
  1582. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm);
  1583. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1584. struct ttm_mem_reg *mem);
  1585. void amdgpu_vram_location(struct amdgpu_device *adev, struct amdgpu_mc *mc, u64 base);
  1586. void amdgpu_gart_location(struct amdgpu_device *adev, struct amdgpu_mc *mc);
  1587. void amdgpu_ttm_set_active_vram_size(struct amdgpu_device *adev, u64 size);
  1588. int amdgpu_ttm_init(struct amdgpu_device *adev);
  1589. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  1590. void amdgpu_program_register_sequence(struct amdgpu_device *adev,
  1591. const u32 *registers,
  1592. const u32 array_size);
  1593. bool amdgpu_device_is_px(struct drm_device *dev);
  1594. /* atpx handler */
  1595. #if defined(CONFIG_VGA_SWITCHEROO)
  1596. void amdgpu_register_atpx_handler(void);
  1597. void amdgpu_unregister_atpx_handler(void);
  1598. bool amdgpu_has_atpx_dgpu_power_cntl(void);
  1599. bool amdgpu_is_atpx_hybrid(void);
  1600. bool amdgpu_atpx_dgpu_req_power_for_displays(void);
  1601. bool amdgpu_has_atpx(void);
  1602. #else
  1603. static inline void amdgpu_register_atpx_handler(void) {}
  1604. static inline void amdgpu_unregister_atpx_handler(void) {}
  1605. static inline bool amdgpu_has_atpx_dgpu_power_cntl(void) { return false; }
  1606. static inline bool amdgpu_is_atpx_hybrid(void) { return false; }
  1607. static inline bool amdgpu_atpx_dgpu_req_power_for_displays(void) { return false; }
  1608. static inline bool amdgpu_has_atpx(void) { return false; }
  1609. #endif
  1610. /*
  1611. * KMS
  1612. */
  1613. extern const struct drm_ioctl_desc amdgpu_ioctls_kms[];
  1614. extern const int amdgpu_max_kms_ioctl;
  1615. bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
  1616. struct amdgpu_fpriv *fpriv);
  1617. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags);
  1618. void amdgpu_driver_unload_kms(struct drm_device *dev);
  1619. void amdgpu_driver_lastclose_kms(struct drm_device *dev);
  1620. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv);
  1621. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  1622. struct drm_file *file_priv);
  1623. int amdgpu_suspend(struct amdgpu_device *adev);
  1624. int amdgpu_device_suspend(struct drm_device *dev, bool suspend, bool fbcon);
  1625. int amdgpu_device_resume(struct drm_device *dev, bool resume, bool fbcon);
  1626. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe);
  1627. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1628. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe);
  1629. long amdgpu_kms_compat_ioctl(struct file *filp, unsigned int cmd,
  1630. unsigned long arg);
  1631. /*
  1632. * functions used by amdgpu_encoder.c
  1633. */
  1634. struct amdgpu_afmt_acr {
  1635. u32 clock;
  1636. int n_32khz;
  1637. int cts_32khz;
  1638. int n_44_1khz;
  1639. int cts_44_1khz;
  1640. int n_48khz;
  1641. int cts_48khz;
  1642. };
  1643. struct amdgpu_afmt_acr amdgpu_afmt_acr(uint32_t clock);
  1644. /* amdgpu_acpi.c */
  1645. #if defined(CONFIG_ACPI)
  1646. int amdgpu_acpi_init(struct amdgpu_device *adev);
  1647. void amdgpu_acpi_fini(struct amdgpu_device *adev);
  1648. bool amdgpu_acpi_is_pcie_performance_request_supported(struct amdgpu_device *adev);
  1649. int amdgpu_acpi_pcie_performance_request(struct amdgpu_device *adev,
  1650. u8 perf_req, bool advertise);
  1651. int amdgpu_acpi_pcie_notify_device_ready(struct amdgpu_device *adev);
  1652. #else
  1653. static inline int amdgpu_acpi_init(struct amdgpu_device *adev) { return 0; }
  1654. static inline void amdgpu_acpi_fini(struct amdgpu_device *adev) { }
  1655. #endif
  1656. struct amdgpu_bo_va_mapping *
  1657. amdgpu_cs_find_mapping(struct amdgpu_cs_parser *parser,
  1658. uint64_t addr, struct amdgpu_bo **bo);
  1659. int amdgpu_cs_sysvm_access_required(struct amdgpu_cs_parser *parser);
  1660. #include "amdgpu_object.h"
  1661. #endif