main.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996
  1. /* QLogic qedr NIC Driver
  2. * Copyright (c) 2015-2016 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_verbs.h>
  34. #include <rdma/ib_addr.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include <rdma/iw_cm.h>
  37. #include <rdma/ib_mad.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/iommu.h>
  40. #include <linux/pci.h>
  41. #include <net/addrconf.h>
  42. #include <linux/idr.h>
  43. #include <linux/qed/qed_chain.h>
  44. #include <linux/qed/qed_if.h>
  45. #include "qedr.h"
  46. #include "verbs.h"
  47. #include <rdma/qedr-abi.h>
  48. #include "qedr_iw_cm.h"
  49. MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver");
  50. MODULE_AUTHOR("QLogic Corporation");
  51. MODULE_LICENSE("Dual BSD/GPL");
  52. #define QEDR_WQ_MULTIPLIER_DFT (3)
  53. static void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num,
  54. enum ib_event_type type)
  55. {
  56. struct ib_event ibev;
  57. ibev.device = &dev->ibdev;
  58. ibev.element.port_num = port_num;
  59. ibev.event = type;
  60. ib_dispatch_event(&ibev);
  61. }
  62. static enum rdma_link_layer qedr_link_layer(struct ib_device *device,
  63. u8 port_num)
  64. {
  65. return IB_LINK_LAYER_ETHERNET;
  66. }
  67. static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str)
  68. {
  69. struct qedr_dev *qedr = get_qedr_dev(ibdev);
  70. u32 fw_ver = (u32)qedr->attr.fw_ver;
  71. snprintf(str, IB_FW_VERSION_NAME_MAX, "%d. %d. %d. %d",
  72. (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF,
  73. (fw_ver >> 8) & 0xFF, fw_ver & 0xFF);
  74. }
  75. static struct net_device *qedr_get_netdev(struct ib_device *dev, u8 port_num)
  76. {
  77. struct qedr_dev *qdev;
  78. qdev = get_qedr_dev(dev);
  79. dev_hold(qdev->ndev);
  80. /* The HW vendor's device driver must guarantee
  81. * that this function returns NULL before the net device has finished
  82. * NETDEV_UNREGISTER state.
  83. */
  84. return qdev->ndev;
  85. }
  86. static int qedr_roce_port_immutable(struct ib_device *ibdev, u8 port_num,
  87. struct ib_port_immutable *immutable)
  88. {
  89. struct ib_port_attr attr;
  90. int err;
  91. err = qedr_query_port(ibdev, port_num, &attr);
  92. if (err)
  93. return err;
  94. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  95. immutable->gid_tbl_len = attr.gid_tbl_len;
  96. immutable->core_cap_flags = RDMA_CORE_PORT_IBA_ROCE |
  97. RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  98. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  99. return 0;
  100. }
  101. static int qedr_iw_port_immutable(struct ib_device *ibdev, u8 port_num,
  102. struct ib_port_immutable *immutable)
  103. {
  104. struct ib_port_attr attr;
  105. int err;
  106. err = qedr_query_port(ibdev, port_num, &attr);
  107. if (err)
  108. return err;
  109. immutable->pkey_tbl_len = 1;
  110. immutable->gid_tbl_len = 1;
  111. immutable->core_cap_flags = RDMA_CORE_PORT_IWARP;
  112. immutable->max_mad_size = 0;
  113. return 0;
  114. }
  115. static int qedr_iw_register_device(struct qedr_dev *dev)
  116. {
  117. dev->ibdev.node_type = RDMA_NODE_RNIC;
  118. dev->ibdev.query_gid = qedr_iw_query_gid;
  119. dev->ibdev.get_port_immutable = qedr_iw_port_immutable;
  120. dev->ibdev.iwcm = kzalloc(sizeof(*dev->ibdev.iwcm), GFP_KERNEL);
  121. if (!dev->ibdev.iwcm)
  122. return -ENOMEM;
  123. dev->ibdev.iwcm->connect = qedr_iw_connect;
  124. dev->ibdev.iwcm->accept = qedr_iw_accept;
  125. dev->ibdev.iwcm->reject = qedr_iw_reject;
  126. dev->ibdev.iwcm->create_listen = qedr_iw_create_listen;
  127. dev->ibdev.iwcm->destroy_listen = qedr_iw_destroy_listen;
  128. dev->ibdev.iwcm->add_ref = qedr_iw_qp_add_ref;
  129. dev->ibdev.iwcm->rem_ref = qedr_iw_qp_rem_ref;
  130. dev->ibdev.iwcm->get_qp = qedr_iw_get_qp;
  131. memcpy(dev->ibdev.iwcm->ifname,
  132. dev->ndev->name, sizeof(dev->ibdev.iwcm->ifname));
  133. return 0;
  134. }
  135. static void qedr_roce_register_device(struct qedr_dev *dev)
  136. {
  137. dev->ibdev.node_type = RDMA_NODE_IB_CA;
  138. dev->ibdev.get_port_immutable = qedr_roce_port_immutable;
  139. }
  140. static int qedr_register_device(struct qedr_dev *dev)
  141. {
  142. int rc;
  143. strlcpy(dev->ibdev.name, "qedr%d", IB_DEVICE_NAME_MAX);
  144. dev->ibdev.node_guid = dev->attr.node_guid;
  145. memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC));
  146. dev->ibdev.owner = THIS_MODULE;
  147. dev->ibdev.uverbs_abi_ver = QEDR_ABI_VERSION;
  148. dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) |
  149. QEDR_UVERBS(QUERY_DEVICE) |
  150. QEDR_UVERBS(QUERY_PORT) |
  151. QEDR_UVERBS(ALLOC_PD) |
  152. QEDR_UVERBS(DEALLOC_PD) |
  153. QEDR_UVERBS(CREATE_COMP_CHANNEL) |
  154. QEDR_UVERBS(CREATE_CQ) |
  155. QEDR_UVERBS(RESIZE_CQ) |
  156. QEDR_UVERBS(DESTROY_CQ) |
  157. QEDR_UVERBS(REQ_NOTIFY_CQ) |
  158. QEDR_UVERBS(CREATE_QP) |
  159. QEDR_UVERBS(MODIFY_QP) |
  160. QEDR_UVERBS(QUERY_QP) |
  161. QEDR_UVERBS(DESTROY_QP) |
  162. QEDR_UVERBS(REG_MR) |
  163. QEDR_UVERBS(DEREG_MR) |
  164. QEDR_UVERBS(POLL_CQ) |
  165. QEDR_UVERBS(POST_SEND) |
  166. QEDR_UVERBS(POST_RECV);
  167. if (IS_IWARP(dev)) {
  168. rc = qedr_iw_register_device(dev);
  169. if (rc)
  170. return rc;
  171. } else {
  172. qedr_roce_register_device(dev);
  173. }
  174. dev->ibdev.phys_port_cnt = 1;
  175. dev->ibdev.num_comp_vectors = dev->num_cnq;
  176. dev->ibdev.query_device = qedr_query_device;
  177. dev->ibdev.query_port = qedr_query_port;
  178. dev->ibdev.modify_port = qedr_modify_port;
  179. dev->ibdev.alloc_ucontext = qedr_alloc_ucontext;
  180. dev->ibdev.dealloc_ucontext = qedr_dealloc_ucontext;
  181. dev->ibdev.mmap = qedr_mmap;
  182. dev->ibdev.alloc_pd = qedr_alloc_pd;
  183. dev->ibdev.dealloc_pd = qedr_dealloc_pd;
  184. dev->ibdev.create_cq = qedr_create_cq;
  185. dev->ibdev.destroy_cq = qedr_destroy_cq;
  186. dev->ibdev.resize_cq = qedr_resize_cq;
  187. dev->ibdev.req_notify_cq = qedr_arm_cq;
  188. dev->ibdev.create_qp = qedr_create_qp;
  189. dev->ibdev.modify_qp = qedr_modify_qp;
  190. dev->ibdev.query_qp = qedr_query_qp;
  191. dev->ibdev.destroy_qp = qedr_destroy_qp;
  192. dev->ibdev.create_srq = qedr_create_srq;
  193. dev->ibdev.destroy_srq = qedr_destroy_srq;
  194. dev->ibdev.modify_srq = qedr_modify_srq;
  195. dev->ibdev.query_srq = qedr_query_srq;
  196. dev->ibdev.post_srq_recv = qedr_post_srq_recv;
  197. dev->ibdev.query_pkey = qedr_query_pkey;
  198. dev->ibdev.create_ah = qedr_create_ah;
  199. dev->ibdev.destroy_ah = qedr_destroy_ah;
  200. dev->ibdev.get_dma_mr = qedr_get_dma_mr;
  201. dev->ibdev.dereg_mr = qedr_dereg_mr;
  202. dev->ibdev.reg_user_mr = qedr_reg_user_mr;
  203. dev->ibdev.alloc_mr = qedr_alloc_mr;
  204. dev->ibdev.map_mr_sg = qedr_map_mr_sg;
  205. dev->ibdev.poll_cq = qedr_poll_cq;
  206. dev->ibdev.post_send = qedr_post_send;
  207. dev->ibdev.post_recv = qedr_post_recv;
  208. dev->ibdev.process_mad = qedr_process_mad;
  209. dev->ibdev.get_netdev = qedr_get_netdev;
  210. dev->ibdev.dev.parent = &dev->pdev->dev;
  211. dev->ibdev.get_link_layer = qedr_link_layer;
  212. dev->ibdev.get_dev_fw_str = qedr_get_dev_fw_str;
  213. dev->ibdev.driver_id = RDMA_DRIVER_QEDR;
  214. return ib_register_device(&dev->ibdev, NULL);
  215. }
  216. /* This function allocates fast-path status block memory */
  217. static int qedr_alloc_mem_sb(struct qedr_dev *dev,
  218. struct qed_sb_info *sb_info, u16 sb_id)
  219. {
  220. struct status_block_e4 *sb_virt;
  221. dma_addr_t sb_phys;
  222. int rc;
  223. sb_virt = dma_alloc_coherent(&dev->pdev->dev,
  224. sizeof(*sb_virt), &sb_phys, GFP_KERNEL);
  225. if (!sb_virt)
  226. return -ENOMEM;
  227. rc = dev->ops->common->sb_init(dev->cdev, sb_info,
  228. sb_virt, sb_phys, sb_id,
  229. QED_SB_TYPE_CNQ);
  230. if (rc) {
  231. pr_err("Status block initialization failed\n");
  232. dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt),
  233. sb_virt, sb_phys);
  234. return rc;
  235. }
  236. return 0;
  237. }
  238. static void qedr_free_mem_sb(struct qedr_dev *dev,
  239. struct qed_sb_info *sb_info, int sb_id)
  240. {
  241. if (sb_info->sb_virt) {
  242. dev->ops->common->sb_release(dev->cdev, sb_info, sb_id);
  243. dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt),
  244. (void *)sb_info->sb_virt, sb_info->sb_phys);
  245. }
  246. }
  247. static void qedr_free_resources(struct qedr_dev *dev)
  248. {
  249. int i;
  250. if (IS_IWARP(dev))
  251. destroy_workqueue(dev->iwarp_wq);
  252. for (i = 0; i < dev->num_cnq; i++) {
  253. qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
  254. dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
  255. }
  256. kfree(dev->cnq_array);
  257. kfree(dev->sb_array);
  258. kfree(dev->sgid_tbl);
  259. }
  260. static int qedr_alloc_resources(struct qedr_dev *dev)
  261. {
  262. struct qedr_cnq *cnq;
  263. __le16 *cons_pi;
  264. u16 n_entries;
  265. int i, rc;
  266. dev->sgid_tbl = kcalloc(QEDR_MAX_SGID, sizeof(union ib_gid),
  267. GFP_KERNEL);
  268. if (!dev->sgid_tbl)
  269. return -ENOMEM;
  270. spin_lock_init(&dev->sgid_lock);
  271. if (IS_IWARP(dev)) {
  272. spin_lock_init(&dev->qpidr.idr_lock);
  273. idr_init(&dev->qpidr.idr);
  274. dev->iwarp_wq = create_singlethread_workqueue("qedr_iwarpq");
  275. }
  276. /* Allocate Status blocks for CNQ */
  277. dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array),
  278. GFP_KERNEL);
  279. if (!dev->sb_array) {
  280. rc = -ENOMEM;
  281. goto err1;
  282. }
  283. dev->cnq_array = kcalloc(dev->num_cnq,
  284. sizeof(*dev->cnq_array), GFP_KERNEL);
  285. if (!dev->cnq_array) {
  286. rc = -ENOMEM;
  287. goto err2;
  288. }
  289. dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev);
  290. /* Allocate CNQ PBLs */
  291. n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE);
  292. for (i = 0; i < dev->num_cnq; i++) {
  293. cnq = &dev->cnq_array[i];
  294. rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i],
  295. dev->sb_start + i);
  296. if (rc)
  297. goto err3;
  298. rc = dev->ops->common->chain_alloc(dev->cdev,
  299. QED_CHAIN_USE_TO_CONSUME,
  300. QED_CHAIN_MODE_PBL,
  301. QED_CHAIN_CNT_TYPE_U16,
  302. n_entries,
  303. sizeof(struct regpair *),
  304. &cnq->pbl, NULL);
  305. if (rc)
  306. goto err4;
  307. cnq->dev = dev;
  308. cnq->sb = &dev->sb_array[i];
  309. cons_pi = dev->sb_array[i].sb_virt->pi_array;
  310. cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX];
  311. cnq->index = i;
  312. sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev));
  313. DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n",
  314. i, qed_chain_get_cons_idx(&cnq->pbl));
  315. }
  316. return 0;
  317. err4:
  318. qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
  319. err3:
  320. for (--i; i >= 0; i--) {
  321. dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
  322. qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
  323. }
  324. kfree(dev->cnq_array);
  325. err2:
  326. kfree(dev->sb_array);
  327. err1:
  328. kfree(dev->sgid_tbl);
  329. return rc;
  330. }
  331. /* QEDR sysfs interface */
  332. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  333. char *buf)
  334. {
  335. struct qedr_dev *dev = dev_get_drvdata(device);
  336. return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor);
  337. }
  338. static ssize_t show_hca_type(struct device *device,
  339. struct device_attribute *attr, char *buf)
  340. {
  341. return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET");
  342. }
  343. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  344. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca_type, NULL);
  345. static struct device_attribute *qedr_attributes[] = {
  346. &dev_attr_hw_rev,
  347. &dev_attr_hca_type
  348. };
  349. static void qedr_remove_sysfiles(struct qedr_dev *dev)
  350. {
  351. int i;
  352. for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
  353. device_remove_file(&dev->ibdev.dev, qedr_attributes[i]);
  354. }
  355. static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev)
  356. {
  357. int rc = pci_enable_atomic_ops_to_root(pdev,
  358. PCI_EXP_DEVCAP2_ATOMIC_COMP64);
  359. if (rc) {
  360. dev->atomic_cap = IB_ATOMIC_NONE;
  361. DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability disabled\n");
  362. } else {
  363. dev->atomic_cap = IB_ATOMIC_GLOB;
  364. DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability enabled\n");
  365. }
  366. }
  367. static const struct qed_rdma_ops *qed_ops;
  368. #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
  369. static irqreturn_t qedr_irq_handler(int irq, void *handle)
  370. {
  371. u16 hw_comp_cons, sw_comp_cons;
  372. struct qedr_cnq *cnq = handle;
  373. struct regpair *cq_handle;
  374. struct qedr_cq *cq;
  375. qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0);
  376. qed_sb_update_sb_idx(cnq->sb);
  377. hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr);
  378. sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
  379. /* Align protocol-index and chain reads */
  380. rmb();
  381. while (sw_comp_cons != hw_comp_cons) {
  382. cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl);
  383. cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi,
  384. cq_handle->lo);
  385. if (cq == NULL) {
  386. DP_ERR(cnq->dev,
  387. "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n",
  388. cq_handle->hi, cq_handle->lo, sw_comp_cons,
  389. hw_comp_cons);
  390. break;
  391. }
  392. if (cq->sig != QEDR_CQ_MAGIC_NUMBER) {
  393. DP_ERR(cnq->dev,
  394. "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n",
  395. cq_handle->hi, cq_handle->lo, cq);
  396. break;
  397. }
  398. cq->arm_flags = 0;
  399. if (!cq->destroyed && cq->ibcq.comp_handler)
  400. (*cq->ibcq.comp_handler)
  401. (&cq->ibcq, cq->ibcq.cq_context);
  402. /* The CQ's CNQ notification counter is checked before
  403. * destroying the CQ in a busy-wait loop that waits for all of
  404. * the CQ's CNQ interrupts to be processed. It is increased
  405. * here, only after the completion handler, to ensure that the
  406. * the handler is not running when the CQ is destroyed.
  407. */
  408. cq->cnq_notif++;
  409. sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
  410. cnq->n_comp++;
  411. }
  412. qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index,
  413. sw_comp_cons);
  414. qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1);
  415. return IRQ_HANDLED;
  416. }
  417. static void qedr_sync_free_irqs(struct qedr_dev *dev)
  418. {
  419. u32 vector;
  420. int i;
  421. for (i = 0; i < dev->int_info.used_cnt; i++) {
  422. if (dev->int_info.msix_cnt) {
  423. vector = dev->int_info.msix[i * dev->num_hwfns].vector;
  424. synchronize_irq(vector);
  425. free_irq(vector, &dev->cnq_array[i]);
  426. }
  427. }
  428. dev->int_info.used_cnt = 0;
  429. }
  430. static int qedr_req_msix_irqs(struct qedr_dev *dev)
  431. {
  432. int i, rc = 0;
  433. if (dev->num_cnq > dev->int_info.msix_cnt) {
  434. DP_ERR(dev,
  435. "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n",
  436. dev->num_cnq, dev->int_info.msix_cnt);
  437. return -EINVAL;
  438. }
  439. for (i = 0; i < dev->num_cnq; i++) {
  440. rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector,
  441. qedr_irq_handler, 0, dev->cnq_array[i].name,
  442. &dev->cnq_array[i]);
  443. if (rc) {
  444. DP_ERR(dev, "Request cnq %d irq failed\n", i);
  445. qedr_sync_free_irqs(dev);
  446. } else {
  447. DP_DEBUG(dev, QEDR_MSG_INIT,
  448. "Requested cnq irq for %s [entry %d]. Cookie is at %p\n",
  449. dev->cnq_array[i].name, i,
  450. &dev->cnq_array[i]);
  451. dev->int_info.used_cnt++;
  452. }
  453. }
  454. return rc;
  455. }
  456. static int qedr_setup_irqs(struct qedr_dev *dev)
  457. {
  458. int rc;
  459. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n");
  460. /* Learn Interrupt configuration */
  461. rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq);
  462. if (rc < 0)
  463. return rc;
  464. rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info);
  465. if (rc) {
  466. DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n");
  467. return rc;
  468. }
  469. if (dev->int_info.msix_cnt) {
  470. DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n",
  471. dev->int_info.msix_cnt);
  472. rc = qedr_req_msix_irqs(dev);
  473. if (rc)
  474. return rc;
  475. }
  476. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n");
  477. return 0;
  478. }
  479. static int qedr_set_device_attr(struct qedr_dev *dev)
  480. {
  481. struct qed_rdma_device *qed_attr;
  482. struct qedr_device_attr *attr;
  483. u32 page_size;
  484. /* Part 1 - query core capabilities */
  485. qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx);
  486. /* Part 2 - check capabilities */
  487. page_size = ~dev->attr.page_size_caps + 1;
  488. if (page_size > PAGE_SIZE) {
  489. DP_ERR(dev,
  490. "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n",
  491. PAGE_SIZE, page_size);
  492. return -ENODEV;
  493. }
  494. /* Part 3 - copy and update capabilities */
  495. attr = &dev->attr;
  496. attr->vendor_id = qed_attr->vendor_id;
  497. attr->vendor_part_id = qed_attr->vendor_part_id;
  498. attr->hw_ver = qed_attr->hw_ver;
  499. attr->fw_ver = qed_attr->fw_ver;
  500. attr->node_guid = qed_attr->node_guid;
  501. attr->sys_image_guid = qed_attr->sys_image_guid;
  502. attr->max_cnq = qed_attr->max_cnq;
  503. attr->max_sge = qed_attr->max_sge;
  504. attr->max_inline = qed_attr->max_inline;
  505. attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE);
  506. attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE);
  507. attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc;
  508. attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc;
  509. attr->max_dev_resp_rd_atomic_resc =
  510. qed_attr->max_dev_resp_rd_atomic_resc;
  511. attr->max_cq = qed_attr->max_cq;
  512. attr->max_qp = qed_attr->max_qp;
  513. attr->max_mr = qed_attr->max_mr;
  514. attr->max_mr_size = qed_attr->max_mr_size;
  515. attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES);
  516. attr->max_mw = qed_attr->max_mw;
  517. attr->max_fmr = qed_attr->max_fmr;
  518. attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl;
  519. attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size;
  520. attr->max_pd = qed_attr->max_pd;
  521. attr->max_ah = qed_attr->max_ah;
  522. attr->max_pkey = qed_attr->max_pkey;
  523. attr->max_srq = qed_attr->max_srq;
  524. attr->max_srq_wr = qed_attr->max_srq_wr;
  525. attr->dev_caps = qed_attr->dev_caps;
  526. attr->page_size_caps = qed_attr->page_size_caps;
  527. attr->dev_ack_delay = qed_attr->dev_ack_delay;
  528. attr->reserved_lkey = qed_attr->reserved_lkey;
  529. attr->bad_pkey_counter = qed_attr->bad_pkey_counter;
  530. attr->max_stats_queues = qed_attr->max_stats_queues;
  531. return 0;
  532. }
  533. static void qedr_unaffiliated_event(void *context, u8 event_code)
  534. {
  535. pr_err("unaffiliated event not implemented yet\n");
  536. }
  537. static void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle)
  538. {
  539. #define EVENT_TYPE_NOT_DEFINED 0
  540. #define EVENT_TYPE_CQ 1
  541. #define EVENT_TYPE_QP 2
  542. struct qedr_dev *dev = (struct qedr_dev *)context;
  543. struct regpair *async_handle = (struct regpair *)fw_handle;
  544. u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo;
  545. u8 event_type = EVENT_TYPE_NOT_DEFINED;
  546. struct ib_event event;
  547. struct ib_cq *ibcq;
  548. struct ib_qp *ibqp;
  549. struct qedr_cq *cq;
  550. struct qedr_qp *qp;
  551. switch (e_code) {
  552. case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR:
  553. event.event = IB_EVENT_CQ_ERR;
  554. event_type = EVENT_TYPE_CQ;
  555. break;
  556. case ROCE_ASYNC_EVENT_SQ_DRAINED:
  557. event.event = IB_EVENT_SQ_DRAINED;
  558. event_type = EVENT_TYPE_QP;
  559. break;
  560. case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR:
  561. event.event = IB_EVENT_QP_FATAL;
  562. event_type = EVENT_TYPE_QP;
  563. break;
  564. case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR:
  565. event.event = IB_EVENT_QP_REQ_ERR;
  566. event_type = EVENT_TYPE_QP;
  567. break;
  568. case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR:
  569. event.event = IB_EVENT_QP_ACCESS_ERR;
  570. event_type = EVENT_TYPE_QP;
  571. break;
  572. default:
  573. DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code,
  574. roce_handle64);
  575. }
  576. switch (event_type) {
  577. case EVENT_TYPE_CQ:
  578. cq = (struct qedr_cq *)(uintptr_t)roce_handle64;
  579. if (cq) {
  580. ibcq = &cq->ibcq;
  581. if (ibcq->event_handler) {
  582. event.device = ibcq->device;
  583. event.element.cq = ibcq;
  584. ibcq->event_handler(&event, ibcq->cq_context);
  585. }
  586. } else {
  587. WARN(1,
  588. "Error: CQ event with NULL pointer ibcq. Handle=%llx\n",
  589. roce_handle64);
  590. }
  591. DP_ERR(dev, "CQ event %d on handle %p\n", e_code, cq);
  592. break;
  593. case EVENT_TYPE_QP:
  594. qp = (struct qedr_qp *)(uintptr_t)roce_handle64;
  595. if (qp) {
  596. ibqp = &qp->ibqp;
  597. if (ibqp->event_handler) {
  598. event.device = ibqp->device;
  599. event.element.qp = ibqp;
  600. ibqp->event_handler(&event, ibqp->qp_context);
  601. }
  602. } else {
  603. WARN(1,
  604. "Error: QP event with NULL pointer ibqp. Handle=%llx\n",
  605. roce_handle64);
  606. }
  607. DP_ERR(dev, "QP event %d on handle %p\n", e_code, qp);
  608. break;
  609. default:
  610. break;
  611. }
  612. }
  613. static int qedr_init_hw(struct qedr_dev *dev)
  614. {
  615. struct qed_rdma_add_user_out_params out_params;
  616. struct qed_rdma_start_in_params *in_params;
  617. struct qed_rdma_cnq_params *cur_pbl;
  618. struct qed_rdma_events events;
  619. dma_addr_t p_phys_table;
  620. u32 page_cnt;
  621. int rc = 0;
  622. int i;
  623. in_params = kzalloc(sizeof(*in_params), GFP_KERNEL);
  624. if (!in_params) {
  625. rc = -ENOMEM;
  626. goto out;
  627. }
  628. in_params->desired_cnq = dev->num_cnq;
  629. for (i = 0; i < dev->num_cnq; i++) {
  630. cur_pbl = &in_params->cnq_pbl_list[i];
  631. page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl);
  632. cur_pbl->num_pbl_pages = page_cnt;
  633. p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl);
  634. cur_pbl->pbl_ptr = (u64)p_phys_table;
  635. }
  636. events.affiliated_event = qedr_affiliated_event;
  637. events.unaffiliated_event = qedr_unaffiliated_event;
  638. events.context = dev;
  639. in_params->events = &events;
  640. in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS;
  641. in_params->max_mtu = dev->ndev->mtu;
  642. dev->iwarp_max_mtu = dev->ndev->mtu;
  643. ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr);
  644. rc = dev->ops->rdma_init(dev->cdev, in_params);
  645. if (rc)
  646. goto out;
  647. rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params);
  648. if (rc)
  649. goto out;
  650. dev->db_addr = (void __iomem *)(uintptr_t)out_params.dpi_addr;
  651. dev->db_phys_addr = out_params.dpi_phys_addr;
  652. dev->db_size = out_params.dpi_size;
  653. dev->dpi = out_params.dpi;
  654. rc = qedr_set_device_attr(dev);
  655. out:
  656. kfree(in_params);
  657. if (rc)
  658. DP_ERR(dev, "Init HW Failed rc = %d\n", rc);
  659. return rc;
  660. }
  661. static void qedr_stop_hw(struct qedr_dev *dev)
  662. {
  663. dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi);
  664. dev->ops->rdma_stop(dev->rdma_ctx);
  665. }
  666. static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev,
  667. struct net_device *ndev)
  668. {
  669. struct qed_dev_rdma_info dev_info;
  670. struct qedr_dev *dev;
  671. int rc = 0, i;
  672. dev = (struct qedr_dev *)ib_alloc_device(sizeof(*dev));
  673. if (!dev) {
  674. pr_err("Unable to allocate ib device\n");
  675. return NULL;
  676. }
  677. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n");
  678. dev->pdev = pdev;
  679. dev->ndev = ndev;
  680. dev->cdev = cdev;
  681. qed_ops = qed_get_rdma_ops();
  682. if (!qed_ops) {
  683. DP_ERR(dev, "Failed to get qed roce operations\n");
  684. goto init_err;
  685. }
  686. dev->ops = qed_ops;
  687. rc = qed_ops->fill_dev_info(cdev, &dev_info);
  688. if (rc)
  689. goto init_err;
  690. dev->user_dpm_enabled = dev_info.user_dpm_enabled;
  691. dev->rdma_type = dev_info.rdma_type;
  692. dev->num_hwfns = dev_info.common.num_hwfns;
  693. dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev);
  694. dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev);
  695. if (!dev->num_cnq) {
  696. DP_ERR(dev, "Failed. At least one CNQ is required.\n");
  697. rc = -ENOMEM;
  698. goto init_err;
  699. }
  700. dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT;
  701. qedr_pci_set_atomic(dev, pdev);
  702. rc = qedr_alloc_resources(dev);
  703. if (rc)
  704. goto init_err;
  705. rc = qedr_init_hw(dev);
  706. if (rc)
  707. goto alloc_err;
  708. rc = qedr_setup_irqs(dev);
  709. if (rc)
  710. goto irq_err;
  711. rc = qedr_register_device(dev);
  712. if (rc) {
  713. DP_ERR(dev, "Unable to allocate register device\n");
  714. goto reg_err;
  715. }
  716. for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
  717. if (device_create_file(&dev->ibdev.dev, qedr_attributes[i]))
  718. goto sysfs_err;
  719. if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
  720. qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
  721. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n");
  722. return dev;
  723. sysfs_err:
  724. ib_unregister_device(&dev->ibdev);
  725. reg_err:
  726. qedr_sync_free_irqs(dev);
  727. irq_err:
  728. qedr_stop_hw(dev);
  729. alloc_err:
  730. qedr_free_resources(dev);
  731. init_err:
  732. ib_dealloc_device(&dev->ibdev);
  733. DP_ERR(dev, "qedr driver load failed rc=%d\n", rc);
  734. return NULL;
  735. }
  736. static void qedr_remove(struct qedr_dev *dev)
  737. {
  738. /* First unregister with stack to stop all the active traffic
  739. * of the registered clients.
  740. */
  741. qedr_remove_sysfiles(dev);
  742. ib_unregister_device(&dev->ibdev);
  743. qedr_stop_hw(dev);
  744. qedr_sync_free_irqs(dev);
  745. qedr_free_resources(dev);
  746. ib_dealloc_device(&dev->ibdev);
  747. }
  748. static void qedr_close(struct qedr_dev *dev)
  749. {
  750. if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
  751. qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR);
  752. }
  753. static void qedr_shutdown(struct qedr_dev *dev)
  754. {
  755. qedr_close(dev);
  756. qedr_remove(dev);
  757. }
  758. static void qedr_open(struct qedr_dev *dev)
  759. {
  760. if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
  761. qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
  762. }
  763. static void qedr_mac_address_change(struct qedr_dev *dev)
  764. {
  765. union ib_gid *sgid = &dev->sgid_tbl[0];
  766. u8 guid[8], mac_addr[6];
  767. int rc;
  768. /* Update SGID */
  769. ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr);
  770. guid[0] = mac_addr[0] ^ 2;
  771. guid[1] = mac_addr[1];
  772. guid[2] = mac_addr[2];
  773. guid[3] = 0xff;
  774. guid[4] = 0xfe;
  775. guid[5] = mac_addr[3];
  776. guid[6] = mac_addr[4];
  777. guid[7] = mac_addr[5];
  778. sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL);
  779. memcpy(&sgid->raw[8], guid, sizeof(guid));
  780. /* Update LL2 */
  781. rc = dev->ops->ll2_set_mac_filter(dev->cdev,
  782. dev->gsi_ll2_mac_address,
  783. dev->ndev->dev_addr);
  784. ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
  785. qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE);
  786. if (rc)
  787. DP_ERR(dev, "Error updating mac filter\n");
  788. }
  789. /* event handling via NIC driver ensures that all the NIC specific
  790. * initialization done before RoCE driver notifies
  791. * event to stack.
  792. */
  793. static void qedr_notify(struct qedr_dev *dev, enum qede_rdma_event event)
  794. {
  795. switch (event) {
  796. case QEDE_UP:
  797. qedr_open(dev);
  798. break;
  799. case QEDE_DOWN:
  800. qedr_close(dev);
  801. break;
  802. case QEDE_CLOSE:
  803. qedr_shutdown(dev);
  804. break;
  805. case QEDE_CHANGE_ADDR:
  806. qedr_mac_address_change(dev);
  807. break;
  808. default:
  809. pr_err("Event not supported\n");
  810. }
  811. }
  812. static struct qedr_driver qedr_drv = {
  813. .name = "qedr_driver",
  814. .add = qedr_add,
  815. .remove = qedr_remove,
  816. .notify = qedr_notify,
  817. };
  818. static int __init qedr_init_module(void)
  819. {
  820. return qede_rdma_register_driver(&qedr_drv);
  821. }
  822. static void __exit qedr_exit_module(void)
  823. {
  824. qede_rdma_unregister_driver(&qedr_drv);
  825. }
  826. module_init(qedr_init_module);
  827. module_exit(qedr_exit_module);