amdgpu_gem.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <linux/pagemap.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  34. {
  35. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  36. if (robj) {
  37. amdgpu_mn_unregister(robj);
  38. amdgpu_bo_unref(&robj);
  39. }
  40. }
  41. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  42. int alignment, u32 initial_domain,
  43. u64 flags, enum ttm_bo_type type,
  44. struct reservation_object *resv,
  45. struct drm_gem_object **obj)
  46. {
  47. struct amdgpu_bo *bo;
  48. int r;
  49. *obj = NULL;
  50. /* At least align on page size */
  51. if (alignment < PAGE_SIZE) {
  52. alignment = PAGE_SIZE;
  53. }
  54. r = amdgpu_bo_create(adev, size, alignment, initial_domain,
  55. flags, type, resv, &bo);
  56. if (r) {
  57. DRM_DEBUG("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  58. size, initial_domain, alignment, r);
  59. return r;
  60. }
  61. *obj = &bo->gem_base;
  62. return 0;
  63. }
  64. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  65. {
  66. struct drm_device *ddev = adev->ddev;
  67. struct drm_file *file;
  68. mutex_lock(&ddev->filelist_mutex);
  69. list_for_each_entry(file, &ddev->filelist, lhead) {
  70. struct drm_gem_object *gobj;
  71. int handle;
  72. WARN_ONCE(1, "Still active user space clients!\n");
  73. spin_lock(&file->table_lock);
  74. idr_for_each_entry(&file->object_idr, gobj, handle) {
  75. WARN_ONCE(1, "And also active allocations!\n");
  76. drm_gem_object_put_unlocked(gobj);
  77. }
  78. idr_destroy(&file->object_idr);
  79. spin_unlock(&file->table_lock);
  80. }
  81. mutex_unlock(&ddev->filelist_mutex);
  82. }
  83. /*
  84. * Call from drm_gem_handle_create which appear in both new and open ioctl
  85. * case.
  86. */
  87. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  88. struct drm_file *file_priv)
  89. {
  90. struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
  91. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  92. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  93. struct amdgpu_vm *vm = &fpriv->vm;
  94. struct amdgpu_bo_va *bo_va;
  95. struct mm_struct *mm;
  96. int r;
  97. mm = amdgpu_ttm_tt_get_usermm(abo->tbo.ttm);
  98. if (mm && mm != current->mm)
  99. return -EPERM;
  100. if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID &&
  101. abo->tbo.resv != vm->root.base.bo->tbo.resv)
  102. return -EPERM;
  103. r = amdgpu_bo_reserve(abo, false);
  104. if (r)
  105. return r;
  106. bo_va = amdgpu_vm_bo_find(vm, abo);
  107. if (!bo_va) {
  108. bo_va = amdgpu_vm_bo_add(adev, vm, abo);
  109. } else {
  110. ++bo_va->ref_count;
  111. }
  112. amdgpu_bo_unreserve(abo);
  113. return 0;
  114. }
  115. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  116. struct drm_file *file_priv)
  117. {
  118. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  119. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  120. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  121. struct amdgpu_vm *vm = &fpriv->vm;
  122. struct amdgpu_bo_list_entry vm_pd;
  123. struct list_head list, duplicates;
  124. struct ttm_validate_buffer tv;
  125. struct ww_acquire_ctx ticket;
  126. struct amdgpu_bo_va *bo_va;
  127. int r;
  128. INIT_LIST_HEAD(&list);
  129. INIT_LIST_HEAD(&duplicates);
  130. tv.bo = &bo->tbo;
  131. tv.shared = true;
  132. list_add(&tv.head, &list);
  133. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  134. r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
  135. if (r) {
  136. dev_err(adev->dev, "leaking bo va because "
  137. "we fail to reserve bo (%d)\n", r);
  138. return;
  139. }
  140. bo_va = amdgpu_vm_bo_find(vm, bo);
  141. if (bo_va && --bo_va->ref_count == 0) {
  142. amdgpu_vm_bo_rmv(adev, bo_va);
  143. if (amdgpu_vm_ready(vm)) {
  144. struct dma_fence *fence = NULL;
  145. r = amdgpu_vm_clear_freed(adev, vm, &fence);
  146. if (unlikely(r)) {
  147. dev_err(adev->dev, "failed to clear page "
  148. "tables on GEM object close (%d)\n", r);
  149. }
  150. if (fence) {
  151. amdgpu_bo_fence(bo, fence, true);
  152. dma_fence_put(fence);
  153. }
  154. }
  155. }
  156. ttm_eu_backoff_reservation(&ticket, &list);
  157. }
  158. /*
  159. * GEM ioctls.
  160. */
  161. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  162. struct drm_file *filp)
  163. {
  164. struct amdgpu_device *adev = dev->dev_private;
  165. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  166. struct amdgpu_vm *vm = &fpriv->vm;
  167. union drm_amdgpu_gem_create *args = data;
  168. uint64_t flags = args->in.domain_flags;
  169. uint64_t size = args->in.bo_size;
  170. struct reservation_object *resv = NULL;
  171. struct drm_gem_object *gobj;
  172. uint32_t handle;
  173. int r;
  174. /* reject invalid gem flags */
  175. if (flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  176. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  177. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  178. AMDGPU_GEM_CREATE_VRAM_CLEARED |
  179. AMDGPU_GEM_CREATE_VM_ALWAYS_VALID |
  180. AMDGPU_GEM_CREATE_EXPLICIT_SYNC))
  181. return -EINVAL;
  182. /* reject invalid gem domains */
  183. if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
  184. AMDGPU_GEM_DOMAIN_GTT |
  185. AMDGPU_GEM_DOMAIN_VRAM |
  186. AMDGPU_GEM_DOMAIN_GDS |
  187. AMDGPU_GEM_DOMAIN_GWS |
  188. AMDGPU_GEM_DOMAIN_OA))
  189. return -EINVAL;
  190. /* create a gem object to contain this object in */
  191. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  192. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  193. flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
  194. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  195. size = size << AMDGPU_GDS_SHIFT;
  196. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  197. size = size << AMDGPU_GWS_SHIFT;
  198. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  199. size = size << AMDGPU_OA_SHIFT;
  200. else
  201. return -EINVAL;
  202. }
  203. size = roundup(size, PAGE_SIZE);
  204. if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
  205. r = amdgpu_bo_reserve(vm->root.base.bo, false);
  206. if (r)
  207. return r;
  208. resv = vm->root.base.bo->tbo.resv;
  209. }
  210. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  211. (u32)(0xffffffff & args->in.domains),
  212. flags, false, resv, &gobj);
  213. if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
  214. if (!r) {
  215. struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
  216. abo->parent = amdgpu_bo_ref(vm->root.base.bo);
  217. }
  218. amdgpu_bo_unreserve(vm->root.base.bo);
  219. }
  220. if (r)
  221. return r;
  222. r = drm_gem_handle_create(filp, gobj, &handle);
  223. /* drop reference from allocate - handle holds it now */
  224. drm_gem_object_put_unlocked(gobj);
  225. if (r)
  226. return r;
  227. memset(args, 0, sizeof(*args));
  228. args->out.handle = handle;
  229. return 0;
  230. }
  231. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  232. struct drm_file *filp)
  233. {
  234. struct ttm_operation_ctx ctx = { true, false };
  235. struct amdgpu_device *adev = dev->dev_private;
  236. struct drm_amdgpu_gem_userptr *args = data;
  237. struct drm_gem_object *gobj;
  238. struct amdgpu_bo *bo;
  239. uint32_t handle;
  240. int r;
  241. if (offset_in_page(args->addr | args->size))
  242. return -EINVAL;
  243. /* reject unknown flag values */
  244. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  245. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  246. AMDGPU_GEM_USERPTR_REGISTER))
  247. return -EINVAL;
  248. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
  249. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  250. /* if we want to write to it we must install a MMU notifier */
  251. return -EACCES;
  252. }
  253. /* create a gem object to contain this object in */
  254. r = amdgpu_gem_object_create(adev, args->size, 0, AMDGPU_GEM_DOMAIN_CPU,
  255. 0, 0, NULL, &gobj);
  256. if (r)
  257. return r;
  258. bo = gem_to_amdgpu_bo(gobj);
  259. bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
  260. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  261. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  262. if (r)
  263. goto release_object;
  264. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  265. r = amdgpu_mn_register(bo, args->addr);
  266. if (r)
  267. goto release_object;
  268. }
  269. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  270. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  271. bo->tbo.ttm->pages);
  272. if (r)
  273. goto release_object;
  274. r = amdgpu_bo_reserve(bo, true);
  275. if (r)
  276. goto free_pages;
  277. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  278. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  279. amdgpu_bo_unreserve(bo);
  280. if (r)
  281. goto free_pages;
  282. }
  283. r = drm_gem_handle_create(filp, gobj, &handle);
  284. /* drop reference from allocate - handle holds it now */
  285. drm_gem_object_put_unlocked(gobj);
  286. if (r)
  287. return r;
  288. args->handle = handle;
  289. return 0;
  290. free_pages:
  291. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages);
  292. release_object:
  293. drm_gem_object_put_unlocked(gobj);
  294. return r;
  295. }
  296. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  297. struct drm_device *dev,
  298. uint32_t handle, uint64_t *offset_p)
  299. {
  300. struct drm_gem_object *gobj;
  301. struct amdgpu_bo *robj;
  302. gobj = drm_gem_object_lookup(filp, handle);
  303. if (gobj == NULL) {
  304. return -ENOENT;
  305. }
  306. robj = gem_to_amdgpu_bo(gobj);
  307. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  308. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  309. drm_gem_object_put_unlocked(gobj);
  310. return -EPERM;
  311. }
  312. *offset_p = amdgpu_bo_mmap_offset(robj);
  313. drm_gem_object_put_unlocked(gobj);
  314. return 0;
  315. }
  316. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  317. struct drm_file *filp)
  318. {
  319. union drm_amdgpu_gem_mmap *args = data;
  320. uint32_t handle = args->in.handle;
  321. memset(args, 0, sizeof(*args));
  322. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  323. }
  324. /**
  325. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  326. *
  327. * @timeout_ns: timeout in ns
  328. *
  329. * Calculate the timeout in jiffies from an absolute timeout in ns.
  330. */
  331. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  332. {
  333. unsigned long timeout_jiffies;
  334. ktime_t timeout;
  335. /* clamp timeout if it's to large */
  336. if (((int64_t)timeout_ns) < 0)
  337. return MAX_SCHEDULE_TIMEOUT;
  338. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  339. if (ktime_to_ns(timeout) < 0)
  340. return 0;
  341. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  342. /* clamp timeout to avoid unsigned-> signed overflow */
  343. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  344. return MAX_SCHEDULE_TIMEOUT - 1;
  345. return timeout_jiffies;
  346. }
  347. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  348. struct drm_file *filp)
  349. {
  350. union drm_amdgpu_gem_wait_idle *args = data;
  351. struct drm_gem_object *gobj;
  352. struct amdgpu_bo *robj;
  353. uint32_t handle = args->in.handle;
  354. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  355. int r = 0;
  356. long ret;
  357. gobj = drm_gem_object_lookup(filp, handle);
  358. if (gobj == NULL) {
  359. return -ENOENT;
  360. }
  361. robj = gem_to_amdgpu_bo(gobj);
  362. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
  363. timeout);
  364. /* ret == 0 means not signaled,
  365. * ret > 0 means signaled
  366. * ret < 0 means interrupted before timeout
  367. */
  368. if (ret >= 0) {
  369. memset(args, 0, sizeof(*args));
  370. args->out.status = (ret == 0);
  371. } else
  372. r = ret;
  373. drm_gem_object_put_unlocked(gobj);
  374. return r;
  375. }
  376. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  377. struct drm_file *filp)
  378. {
  379. struct drm_amdgpu_gem_metadata *args = data;
  380. struct drm_gem_object *gobj;
  381. struct amdgpu_bo *robj;
  382. int r = -1;
  383. DRM_DEBUG("%d \n", args->handle);
  384. gobj = drm_gem_object_lookup(filp, args->handle);
  385. if (gobj == NULL)
  386. return -ENOENT;
  387. robj = gem_to_amdgpu_bo(gobj);
  388. r = amdgpu_bo_reserve(robj, false);
  389. if (unlikely(r != 0))
  390. goto out;
  391. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  392. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  393. r = amdgpu_bo_get_metadata(robj, args->data.data,
  394. sizeof(args->data.data),
  395. &args->data.data_size_bytes,
  396. &args->data.flags);
  397. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  398. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  399. r = -EINVAL;
  400. goto unreserve;
  401. }
  402. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  403. if (!r)
  404. r = amdgpu_bo_set_metadata(robj, args->data.data,
  405. args->data.data_size_bytes,
  406. args->data.flags);
  407. }
  408. unreserve:
  409. amdgpu_bo_unreserve(robj);
  410. out:
  411. drm_gem_object_put_unlocked(gobj);
  412. return r;
  413. }
  414. /**
  415. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  416. *
  417. * @adev: amdgpu_device pointer
  418. * @vm: vm to update
  419. * @bo_va: bo_va to update
  420. * @list: validation list
  421. * @operation: map, unmap or clear
  422. *
  423. * Update the bo_va directly after setting its address. Errors are not
  424. * vital here, so they are not reported back to userspace.
  425. */
  426. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  427. struct amdgpu_vm *vm,
  428. struct amdgpu_bo_va *bo_va,
  429. struct list_head *list,
  430. uint32_t operation)
  431. {
  432. int r;
  433. if (!amdgpu_vm_ready(vm))
  434. return;
  435. r = amdgpu_vm_clear_freed(adev, vm, NULL);
  436. if (r)
  437. goto error;
  438. if (operation == AMDGPU_VA_OP_MAP ||
  439. operation == AMDGPU_VA_OP_REPLACE) {
  440. r = amdgpu_vm_bo_update(adev, bo_va, false);
  441. if (r)
  442. goto error;
  443. }
  444. r = amdgpu_vm_update_directories(adev, vm);
  445. error:
  446. if (r && r != -ERESTARTSYS)
  447. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  448. }
  449. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  450. struct drm_file *filp)
  451. {
  452. const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
  453. AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
  454. AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
  455. const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
  456. AMDGPU_VM_PAGE_PRT;
  457. struct drm_amdgpu_gem_va *args = data;
  458. struct drm_gem_object *gobj;
  459. struct amdgpu_device *adev = dev->dev_private;
  460. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  461. struct amdgpu_bo *abo;
  462. struct amdgpu_bo_va *bo_va;
  463. struct amdgpu_bo_list_entry vm_pd;
  464. struct ttm_validate_buffer tv;
  465. struct ww_acquire_ctx ticket;
  466. struct list_head list, duplicates;
  467. uint64_t va_flags;
  468. int r = 0;
  469. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  470. dev_dbg(&dev->pdev->dev,
  471. "va_address 0x%LX is in reserved area 0x%LX\n",
  472. args->va_address, AMDGPU_VA_RESERVED_SIZE);
  473. return -EINVAL;
  474. }
  475. if (args->va_address >= AMDGPU_VA_HOLE_START &&
  476. args->va_address < AMDGPU_VA_HOLE_END) {
  477. dev_dbg(&dev->pdev->dev,
  478. "va_address 0x%LX is in VA hole 0x%LX-0x%LX\n",
  479. args->va_address, AMDGPU_VA_HOLE_START,
  480. AMDGPU_VA_HOLE_END);
  481. return -EINVAL;
  482. }
  483. args->va_address &= AMDGPU_VA_HOLE_MASK;
  484. if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
  485. dev_dbg(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
  486. args->flags);
  487. return -EINVAL;
  488. }
  489. switch (args->operation) {
  490. case AMDGPU_VA_OP_MAP:
  491. case AMDGPU_VA_OP_UNMAP:
  492. case AMDGPU_VA_OP_CLEAR:
  493. case AMDGPU_VA_OP_REPLACE:
  494. break;
  495. default:
  496. dev_dbg(&dev->pdev->dev, "unsupported operation %d\n",
  497. args->operation);
  498. return -EINVAL;
  499. }
  500. INIT_LIST_HEAD(&list);
  501. INIT_LIST_HEAD(&duplicates);
  502. if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
  503. !(args->flags & AMDGPU_VM_PAGE_PRT)) {
  504. gobj = drm_gem_object_lookup(filp, args->handle);
  505. if (gobj == NULL)
  506. return -ENOENT;
  507. abo = gem_to_amdgpu_bo(gobj);
  508. tv.bo = &abo->tbo;
  509. tv.shared = false;
  510. list_add(&tv.head, &list);
  511. } else {
  512. gobj = NULL;
  513. abo = NULL;
  514. }
  515. amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
  516. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  517. if (r)
  518. goto error_unref;
  519. if (abo) {
  520. bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
  521. if (!bo_va) {
  522. r = -ENOENT;
  523. goto error_backoff;
  524. }
  525. } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
  526. bo_va = fpriv->prt_va;
  527. } else {
  528. bo_va = NULL;
  529. }
  530. switch (args->operation) {
  531. case AMDGPU_VA_OP_MAP:
  532. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  533. args->map_size);
  534. if (r)
  535. goto error_backoff;
  536. va_flags = amdgpu_gmc_get_pte_flags(adev, args->flags);
  537. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  538. args->offset_in_bo, args->map_size,
  539. va_flags);
  540. break;
  541. case AMDGPU_VA_OP_UNMAP:
  542. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  543. break;
  544. case AMDGPU_VA_OP_CLEAR:
  545. r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
  546. args->va_address,
  547. args->map_size);
  548. break;
  549. case AMDGPU_VA_OP_REPLACE:
  550. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  551. args->map_size);
  552. if (r)
  553. goto error_backoff;
  554. va_flags = amdgpu_gmc_get_pte_flags(adev, args->flags);
  555. r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
  556. args->offset_in_bo, args->map_size,
  557. va_flags);
  558. break;
  559. default:
  560. break;
  561. }
  562. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
  563. amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
  564. args->operation);
  565. error_backoff:
  566. ttm_eu_backoff_reservation(&ticket, &list);
  567. error_unref:
  568. drm_gem_object_put_unlocked(gobj);
  569. return r;
  570. }
  571. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  572. struct drm_file *filp)
  573. {
  574. struct amdgpu_device *adev = dev->dev_private;
  575. struct drm_amdgpu_gem_op *args = data;
  576. struct drm_gem_object *gobj;
  577. struct amdgpu_bo *robj;
  578. int r;
  579. gobj = drm_gem_object_lookup(filp, args->handle);
  580. if (gobj == NULL) {
  581. return -ENOENT;
  582. }
  583. robj = gem_to_amdgpu_bo(gobj);
  584. r = amdgpu_bo_reserve(robj, false);
  585. if (unlikely(r))
  586. goto out;
  587. switch (args->op) {
  588. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  589. struct drm_amdgpu_gem_create_in info;
  590. void __user *out = u64_to_user_ptr(args->value);
  591. info.bo_size = robj->gem_base.size;
  592. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  593. info.domains = robj->preferred_domains;
  594. info.domain_flags = robj->flags;
  595. amdgpu_bo_unreserve(robj);
  596. if (copy_to_user(out, &info, sizeof(info)))
  597. r = -EFAULT;
  598. break;
  599. }
  600. case AMDGPU_GEM_OP_SET_PLACEMENT:
  601. if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
  602. r = -EINVAL;
  603. amdgpu_bo_unreserve(robj);
  604. break;
  605. }
  606. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  607. r = -EPERM;
  608. amdgpu_bo_unreserve(robj);
  609. break;
  610. }
  611. robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  612. AMDGPU_GEM_DOMAIN_GTT |
  613. AMDGPU_GEM_DOMAIN_CPU);
  614. robj->allowed_domains = robj->preferred_domains;
  615. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  616. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  617. if (robj->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
  618. amdgpu_vm_bo_invalidate(adev, robj, true);
  619. amdgpu_bo_unreserve(robj);
  620. break;
  621. default:
  622. amdgpu_bo_unreserve(robj);
  623. r = -EINVAL;
  624. }
  625. out:
  626. drm_gem_object_put_unlocked(gobj);
  627. return r;
  628. }
  629. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  630. struct drm_device *dev,
  631. struct drm_mode_create_dumb *args)
  632. {
  633. struct amdgpu_device *adev = dev->dev_private;
  634. struct drm_gem_object *gobj;
  635. uint32_t handle;
  636. int r;
  637. args->pitch = amdgpu_align_pitch(adev, args->width,
  638. DIV_ROUND_UP(args->bpp, 8), 0);
  639. args->size = (u64)args->pitch * args->height;
  640. args->size = ALIGN(args->size, PAGE_SIZE);
  641. r = amdgpu_gem_object_create(adev, args->size, 0,
  642. AMDGPU_GEM_DOMAIN_VRAM,
  643. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  644. false, NULL, &gobj);
  645. if (r)
  646. return -ENOMEM;
  647. r = drm_gem_handle_create(file_priv, gobj, &handle);
  648. /* drop reference from allocate - handle holds it now */
  649. drm_gem_object_put_unlocked(gobj);
  650. if (r) {
  651. return r;
  652. }
  653. args->handle = handle;
  654. return 0;
  655. }
  656. #if defined(CONFIG_DEBUG_FS)
  657. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  658. {
  659. struct drm_gem_object *gobj = ptr;
  660. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  661. struct seq_file *m = data;
  662. unsigned domain;
  663. const char *placement;
  664. unsigned pin_count;
  665. uint64_t offset;
  666. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  667. switch (domain) {
  668. case AMDGPU_GEM_DOMAIN_VRAM:
  669. placement = "VRAM";
  670. break;
  671. case AMDGPU_GEM_DOMAIN_GTT:
  672. placement = " GTT";
  673. break;
  674. case AMDGPU_GEM_DOMAIN_CPU:
  675. default:
  676. placement = " CPU";
  677. break;
  678. }
  679. seq_printf(m, "\t0x%08x: %12ld byte %s",
  680. id, amdgpu_bo_size(bo), placement);
  681. offset = READ_ONCE(bo->tbo.mem.start);
  682. if (offset != AMDGPU_BO_INVALID_OFFSET)
  683. seq_printf(m, " @ 0x%010Lx", offset);
  684. pin_count = READ_ONCE(bo->pin_count);
  685. if (pin_count)
  686. seq_printf(m, " pin count %d", pin_count);
  687. seq_printf(m, "\n");
  688. return 0;
  689. }
  690. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  691. {
  692. struct drm_info_node *node = (struct drm_info_node *)m->private;
  693. struct drm_device *dev = node->minor->dev;
  694. struct drm_file *file;
  695. int r;
  696. r = mutex_lock_interruptible(&dev->filelist_mutex);
  697. if (r)
  698. return r;
  699. list_for_each_entry(file, &dev->filelist, lhead) {
  700. struct task_struct *task;
  701. /*
  702. * Although we have a valid reference on file->pid, that does
  703. * not guarantee that the task_struct who called get_pid() is
  704. * still alive (e.g. get_pid(current) => fork() => exit()).
  705. * Therefore, we need to protect this ->comm access using RCU.
  706. */
  707. rcu_read_lock();
  708. task = pid_task(file->pid, PIDTYPE_PID);
  709. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  710. task ? task->comm : "<unknown>");
  711. rcu_read_unlock();
  712. spin_lock(&file->table_lock);
  713. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  714. spin_unlock(&file->table_lock);
  715. }
  716. mutex_unlock(&dev->filelist_mutex);
  717. return 0;
  718. }
  719. static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
  720. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  721. };
  722. #endif
  723. int amdgpu_debugfs_gem_init(struct amdgpu_device *adev)
  724. {
  725. #if defined(CONFIG_DEBUG_FS)
  726. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  727. #endif
  728. return 0;
  729. }