main.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488
  1. /*
  2. * Sonics Silicon Backplane
  3. * Subsystem core
  4. *
  5. * Copyright 2005, Broadcom Corporation
  6. * Copyright 2006, 2007, Michael Buesch <m@bues.ch>
  7. *
  8. * Licensed under the GNU/GPL. See COPYING for details.
  9. */
  10. #include "ssb_private.h"
  11. #include <linux/delay.h>
  12. #include <linux/io.h>
  13. #include <linux/module.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/ssb/ssb.h>
  16. #include <linux/ssb/ssb_regs.h>
  17. #include <linux/ssb/ssb_driver_gige.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/pci.h>
  20. #include <linux/mmc/sdio_func.h>
  21. #include <linux/slab.h>
  22. #include <pcmcia/cistpl.h>
  23. #include <pcmcia/ds.h>
  24. MODULE_DESCRIPTION("Sonics Silicon Backplane driver");
  25. MODULE_LICENSE("GPL");
  26. /* Temporary list of yet-to-be-attached buses */
  27. static LIST_HEAD(attach_queue);
  28. /* List if running buses */
  29. static LIST_HEAD(buses);
  30. /* Software ID counter */
  31. static unsigned int next_busnumber;
  32. /* buses_mutes locks the two buslists and the next_busnumber.
  33. * Don't lock this directly, but use ssb_buses_[un]lock() below. */
  34. static DEFINE_MUTEX(buses_mutex);
  35. /* There are differences in the codeflow, if the bus is
  36. * initialized from early boot, as various needed services
  37. * are not available early. This is a mechanism to delay
  38. * these initializations to after early boot has finished.
  39. * It's also used to avoid mutex locking, as that's not
  40. * available and needed early. */
  41. static bool ssb_is_early_boot = 1;
  42. static void ssb_buses_lock(void);
  43. static void ssb_buses_unlock(void);
  44. #ifdef CONFIG_SSB_PCIHOST
  45. struct ssb_bus *ssb_pci_dev_to_bus(struct pci_dev *pdev)
  46. {
  47. struct ssb_bus *bus;
  48. ssb_buses_lock();
  49. list_for_each_entry(bus, &buses, list) {
  50. if (bus->bustype == SSB_BUSTYPE_PCI &&
  51. bus->host_pci == pdev)
  52. goto found;
  53. }
  54. bus = NULL;
  55. found:
  56. ssb_buses_unlock();
  57. return bus;
  58. }
  59. #endif /* CONFIG_SSB_PCIHOST */
  60. #ifdef CONFIG_SSB_PCMCIAHOST
  61. struct ssb_bus *ssb_pcmcia_dev_to_bus(struct pcmcia_device *pdev)
  62. {
  63. struct ssb_bus *bus;
  64. ssb_buses_lock();
  65. list_for_each_entry(bus, &buses, list) {
  66. if (bus->bustype == SSB_BUSTYPE_PCMCIA &&
  67. bus->host_pcmcia == pdev)
  68. goto found;
  69. }
  70. bus = NULL;
  71. found:
  72. ssb_buses_unlock();
  73. return bus;
  74. }
  75. #endif /* CONFIG_SSB_PCMCIAHOST */
  76. int ssb_for_each_bus_call(unsigned long data,
  77. int (*func)(struct ssb_bus *bus, unsigned long data))
  78. {
  79. struct ssb_bus *bus;
  80. int res;
  81. ssb_buses_lock();
  82. list_for_each_entry(bus, &buses, list) {
  83. res = func(bus, data);
  84. if (res >= 0) {
  85. ssb_buses_unlock();
  86. return res;
  87. }
  88. }
  89. ssb_buses_unlock();
  90. return -ENODEV;
  91. }
  92. static struct ssb_device *ssb_device_get(struct ssb_device *dev)
  93. {
  94. if (dev)
  95. get_device(dev->dev);
  96. return dev;
  97. }
  98. static void ssb_device_put(struct ssb_device *dev)
  99. {
  100. if (dev)
  101. put_device(dev->dev);
  102. }
  103. static int ssb_device_resume(struct device *dev)
  104. {
  105. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  106. struct ssb_driver *ssb_drv;
  107. int err = 0;
  108. if (dev->driver) {
  109. ssb_drv = drv_to_ssb_drv(dev->driver);
  110. if (ssb_drv && ssb_drv->resume)
  111. err = ssb_drv->resume(ssb_dev);
  112. if (err)
  113. goto out;
  114. }
  115. out:
  116. return err;
  117. }
  118. static int ssb_device_suspend(struct device *dev, pm_message_t state)
  119. {
  120. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  121. struct ssb_driver *ssb_drv;
  122. int err = 0;
  123. if (dev->driver) {
  124. ssb_drv = drv_to_ssb_drv(dev->driver);
  125. if (ssb_drv && ssb_drv->suspend)
  126. err = ssb_drv->suspend(ssb_dev, state);
  127. if (err)
  128. goto out;
  129. }
  130. out:
  131. return err;
  132. }
  133. int ssb_bus_resume(struct ssb_bus *bus)
  134. {
  135. int err;
  136. /* Reset HW state information in memory, so that HW is
  137. * completely reinitialized. */
  138. bus->mapped_device = NULL;
  139. #ifdef CONFIG_SSB_DRIVER_PCICORE
  140. bus->pcicore.setup_done = 0;
  141. #endif
  142. err = ssb_bus_powerup(bus, 0);
  143. if (err)
  144. return err;
  145. err = ssb_pcmcia_hardware_setup(bus);
  146. if (err) {
  147. ssb_bus_may_powerdown(bus);
  148. return err;
  149. }
  150. ssb_chipco_resume(&bus->chipco);
  151. ssb_bus_may_powerdown(bus);
  152. return 0;
  153. }
  154. EXPORT_SYMBOL(ssb_bus_resume);
  155. int ssb_bus_suspend(struct ssb_bus *bus)
  156. {
  157. ssb_chipco_suspend(&bus->chipco);
  158. ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  159. return 0;
  160. }
  161. EXPORT_SYMBOL(ssb_bus_suspend);
  162. #ifdef CONFIG_SSB_SPROM
  163. /** ssb_devices_freeze - Freeze all devices on the bus.
  164. *
  165. * After freezing no device driver will be handling a device
  166. * on this bus anymore. ssb_devices_thaw() must be called after
  167. * a successful freeze to reactivate the devices.
  168. *
  169. * @bus: The bus.
  170. * @ctx: Context structure. Pass this to ssb_devices_thaw().
  171. */
  172. int ssb_devices_freeze(struct ssb_bus *bus, struct ssb_freeze_context *ctx)
  173. {
  174. struct ssb_device *sdev;
  175. struct ssb_driver *sdrv;
  176. unsigned int i;
  177. memset(ctx, 0, sizeof(*ctx));
  178. ctx->bus = bus;
  179. SSB_WARN_ON(bus->nr_devices > ARRAY_SIZE(ctx->device_frozen));
  180. for (i = 0; i < bus->nr_devices; i++) {
  181. sdev = ssb_device_get(&bus->devices[i]);
  182. if (!sdev->dev || !sdev->dev->driver ||
  183. !device_is_registered(sdev->dev)) {
  184. ssb_device_put(sdev);
  185. continue;
  186. }
  187. sdrv = drv_to_ssb_drv(sdev->dev->driver);
  188. if (SSB_WARN_ON(!sdrv->remove))
  189. continue;
  190. sdrv->remove(sdev);
  191. ctx->device_frozen[i] = 1;
  192. }
  193. return 0;
  194. }
  195. /** ssb_devices_thaw - Unfreeze all devices on the bus.
  196. *
  197. * This will re-attach the device drivers and re-init the devices.
  198. *
  199. * @ctx: The context structure from ssb_devices_freeze()
  200. */
  201. int ssb_devices_thaw(struct ssb_freeze_context *ctx)
  202. {
  203. struct ssb_bus *bus = ctx->bus;
  204. struct ssb_device *sdev;
  205. struct ssb_driver *sdrv;
  206. unsigned int i;
  207. int err, result = 0;
  208. for (i = 0; i < bus->nr_devices; i++) {
  209. if (!ctx->device_frozen[i])
  210. continue;
  211. sdev = &bus->devices[i];
  212. if (SSB_WARN_ON(!sdev->dev || !sdev->dev->driver))
  213. continue;
  214. sdrv = drv_to_ssb_drv(sdev->dev->driver);
  215. if (SSB_WARN_ON(!sdrv || !sdrv->probe))
  216. continue;
  217. err = sdrv->probe(sdev, &sdev->id);
  218. if (err) {
  219. ssb_err("Failed to thaw device %s\n",
  220. dev_name(sdev->dev));
  221. result = err;
  222. }
  223. ssb_device_put(sdev);
  224. }
  225. return result;
  226. }
  227. #endif /* CONFIG_SSB_SPROM */
  228. static void ssb_device_shutdown(struct device *dev)
  229. {
  230. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  231. struct ssb_driver *ssb_drv;
  232. if (!dev->driver)
  233. return;
  234. ssb_drv = drv_to_ssb_drv(dev->driver);
  235. if (ssb_drv && ssb_drv->shutdown)
  236. ssb_drv->shutdown(ssb_dev);
  237. }
  238. static int ssb_device_remove(struct device *dev)
  239. {
  240. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  241. struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
  242. if (ssb_drv && ssb_drv->remove)
  243. ssb_drv->remove(ssb_dev);
  244. ssb_device_put(ssb_dev);
  245. return 0;
  246. }
  247. static int ssb_device_probe(struct device *dev)
  248. {
  249. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  250. struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
  251. int err = 0;
  252. ssb_device_get(ssb_dev);
  253. if (ssb_drv && ssb_drv->probe)
  254. err = ssb_drv->probe(ssb_dev, &ssb_dev->id);
  255. if (err)
  256. ssb_device_put(ssb_dev);
  257. return err;
  258. }
  259. static int ssb_match_devid(const struct ssb_device_id *tabid,
  260. const struct ssb_device_id *devid)
  261. {
  262. if ((tabid->vendor != devid->vendor) &&
  263. tabid->vendor != SSB_ANY_VENDOR)
  264. return 0;
  265. if ((tabid->coreid != devid->coreid) &&
  266. tabid->coreid != SSB_ANY_ID)
  267. return 0;
  268. if ((tabid->revision != devid->revision) &&
  269. tabid->revision != SSB_ANY_REV)
  270. return 0;
  271. return 1;
  272. }
  273. static int ssb_bus_match(struct device *dev, struct device_driver *drv)
  274. {
  275. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  276. struct ssb_driver *ssb_drv = drv_to_ssb_drv(drv);
  277. const struct ssb_device_id *id;
  278. for (id = ssb_drv->id_table;
  279. id->vendor || id->coreid || id->revision;
  280. id++) {
  281. if (ssb_match_devid(id, &ssb_dev->id))
  282. return 1; /* found */
  283. }
  284. return 0;
  285. }
  286. static int ssb_device_uevent(struct device *dev, struct kobj_uevent_env *env)
  287. {
  288. struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
  289. if (!dev)
  290. return -ENODEV;
  291. return add_uevent_var(env,
  292. "MODALIAS=ssb:v%04Xid%04Xrev%02X",
  293. ssb_dev->id.vendor, ssb_dev->id.coreid,
  294. ssb_dev->id.revision);
  295. }
  296. #define ssb_config_attr(attrib, field, format_string) \
  297. static ssize_t \
  298. attrib##_show(struct device *dev, struct device_attribute *attr, char *buf) \
  299. { \
  300. return sprintf(buf, format_string, dev_to_ssb_dev(dev)->field); \
  301. } \
  302. static DEVICE_ATTR_RO(attrib);
  303. ssb_config_attr(core_num, core_index, "%u\n")
  304. ssb_config_attr(coreid, id.coreid, "0x%04x\n")
  305. ssb_config_attr(vendor, id.vendor, "0x%04x\n")
  306. ssb_config_attr(revision, id.revision, "%u\n")
  307. ssb_config_attr(irq, irq, "%u\n")
  308. static ssize_t
  309. name_show(struct device *dev, struct device_attribute *attr, char *buf)
  310. {
  311. return sprintf(buf, "%s\n",
  312. ssb_core_name(dev_to_ssb_dev(dev)->id.coreid));
  313. }
  314. static DEVICE_ATTR_RO(name);
  315. static struct attribute *ssb_device_attrs[] = {
  316. &dev_attr_name.attr,
  317. &dev_attr_core_num.attr,
  318. &dev_attr_coreid.attr,
  319. &dev_attr_vendor.attr,
  320. &dev_attr_revision.attr,
  321. &dev_attr_irq.attr,
  322. NULL,
  323. };
  324. ATTRIBUTE_GROUPS(ssb_device);
  325. static struct bus_type ssb_bustype = {
  326. .name = "ssb",
  327. .match = ssb_bus_match,
  328. .probe = ssb_device_probe,
  329. .remove = ssb_device_remove,
  330. .shutdown = ssb_device_shutdown,
  331. .suspend = ssb_device_suspend,
  332. .resume = ssb_device_resume,
  333. .uevent = ssb_device_uevent,
  334. .dev_groups = ssb_device_groups,
  335. };
  336. static void ssb_buses_lock(void)
  337. {
  338. /* See the comment at the ssb_is_early_boot definition */
  339. if (!ssb_is_early_boot)
  340. mutex_lock(&buses_mutex);
  341. }
  342. static void ssb_buses_unlock(void)
  343. {
  344. /* See the comment at the ssb_is_early_boot definition */
  345. if (!ssb_is_early_boot)
  346. mutex_unlock(&buses_mutex);
  347. }
  348. static void ssb_devices_unregister(struct ssb_bus *bus)
  349. {
  350. struct ssb_device *sdev;
  351. int i;
  352. for (i = bus->nr_devices - 1; i >= 0; i--) {
  353. sdev = &(bus->devices[i]);
  354. if (sdev->dev)
  355. device_unregister(sdev->dev);
  356. }
  357. #ifdef CONFIG_SSB_EMBEDDED
  358. if (bus->bustype == SSB_BUSTYPE_SSB)
  359. platform_device_unregister(bus->watchdog);
  360. #endif
  361. }
  362. void ssb_bus_unregister(struct ssb_bus *bus)
  363. {
  364. int err;
  365. err = ssb_gpio_unregister(bus);
  366. if (err == -EBUSY)
  367. ssb_dbg("Some GPIOs are still in use\n");
  368. else if (err)
  369. ssb_dbg("Can not unregister GPIO driver: %i\n", err);
  370. ssb_buses_lock();
  371. ssb_devices_unregister(bus);
  372. list_del(&bus->list);
  373. ssb_buses_unlock();
  374. ssb_pcmcia_exit(bus);
  375. ssb_pci_exit(bus);
  376. ssb_iounmap(bus);
  377. }
  378. EXPORT_SYMBOL(ssb_bus_unregister);
  379. static void ssb_release_dev(struct device *dev)
  380. {
  381. struct __ssb_dev_wrapper *devwrap;
  382. devwrap = container_of(dev, struct __ssb_dev_wrapper, dev);
  383. kfree(devwrap);
  384. }
  385. static int ssb_devices_register(struct ssb_bus *bus)
  386. {
  387. struct ssb_device *sdev;
  388. struct device *dev;
  389. struct __ssb_dev_wrapper *devwrap;
  390. int i, err = 0;
  391. int dev_idx = 0;
  392. for (i = 0; i < bus->nr_devices; i++) {
  393. sdev = &(bus->devices[i]);
  394. /* We don't register SSB-system devices to the kernel,
  395. * as the drivers for them are built into SSB. */
  396. switch (sdev->id.coreid) {
  397. case SSB_DEV_CHIPCOMMON:
  398. case SSB_DEV_PCI:
  399. case SSB_DEV_PCIE:
  400. case SSB_DEV_PCMCIA:
  401. case SSB_DEV_MIPS:
  402. case SSB_DEV_MIPS_3302:
  403. case SSB_DEV_EXTIF:
  404. continue;
  405. }
  406. devwrap = kzalloc(sizeof(*devwrap), GFP_KERNEL);
  407. if (!devwrap) {
  408. ssb_err("Could not allocate device\n");
  409. err = -ENOMEM;
  410. goto error;
  411. }
  412. dev = &devwrap->dev;
  413. devwrap->sdev = sdev;
  414. dev->release = ssb_release_dev;
  415. dev->bus = &ssb_bustype;
  416. dev_set_name(dev, "ssb%u:%d", bus->busnumber, dev_idx);
  417. switch (bus->bustype) {
  418. case SSB_BUSTYPE_PCI:
  419. #ifdef CONFIG_SSB_PCIHOST
  420. sdev->irq = bus->host_pci->irq;
  421. dev->parent = &bus->host_pci->dev;
  422. sdev->dma_dev = dev->parent;
  423. #endif
  424. break;
  425. case SSB_BUSTYPE_PCMCIA:
  426. #ifdef CONFIG_SSB_PCMCIAHOST
  427. sdev->irq = bus->host_pcmcia->irq;
  428. dev->parent = &bus->host_pcmcia->dev;
  429. #endif
  430. break;
  431. case SSB_BUSTYPE_SDIO:
  432. #ifdef CONFIG_SSB_SDIOHOST
  433. dev->parent = &bus->host_sdio->dev;
  434. #endif
  435. break;
  436. case SSB_BUSTYPE_SSB:
  437. dev->dma_mask = &dev->coherent_dma_mask;
  438. sdev->dma_dev = dev;
  439. break;
  440. }
  441. sdev->dev = dev;
  442. err = device_register(dev);
  443. if (err) {
  444. ssb_err("Could not register %s\n", dev_name(dev));
  445. /* Set dev to NULL to not unregister
  446. * dev on error unwinding. */
  447. sdev->dev = NULL;
  448. kfree(devwrap);
  449. goto error;
  450. }
  451. dev_idx++;
  452. }
  453. #ifdef CONFIG_SSB_DRIVER_MIPS
  454. if (bus->mipscore.pflash.present) {
  455. err = platform_device_register(&ssb_pflash_dev);
  456. if (err)
  457. pr_err("Error registering parallel flash\n");
  458. }
  459. #endif
  460. #ifdef CONFIG_SSB_SFLASH
  461. if (bus->mipscore.sflash.present) {
  462. err = platform_device_register(&ssb_sflash_dev);
  463. if (err)
  464. pr_err("Error registering serial flash\n");
  465. }
  466. #endif
  467. return 0;
  468. error:
  469. /* Unwind the already registered devices. */
  470. ssb_devices_unregister(bus);
  471. return err;
  472. }
  473. /* Needs ssb_buses_lock() */
  474. static int ssb_attach_queued_buses(void)
  475. {
  476. struct ssb_bus *bus, *n;
  477. int err = 0;
  478. int drop_them_all = 0;
  479. list_for_each_entry_safe(bus, n, &attach_queue, list) {
  480. if (drop_them_all) {
  481. list_del(&bus->list);
  482. continue;
  483. }
  484. /* Can't init the PCIcore in ssb_bus_register(), as that
  485. * is too early in boot for embedded systems
  486. * (no udelay() available). So do it here in attach stage.
  487. */
  488. err = ssb_bus_powerup(bus, 0);
  489. if (err)
  490. goto error;
  491. ssb_pcicore_init(&bus->pcicore);
  492. if (bus->bustype == SSB_BUSTYPE_SSB)
  493. ssb_watchdog_register(bus);
  494. err = ssb_gpio_init(bus);
  495. if (err == -ENOTSUPP)
  496. ssb_dbg("GPIO driver not activated\n");
  497. else if (err)
  498. ssb_dbg("Error registering GPIO driver: %i\n", err);
  499. ssb_bus_may_powerdown(bus);
  500. err = ssb_devices_register(bus);
  501. error:
  502. if (err) {
  503. drop_them_all = 1;
  504. list_del(&bus->list);
  505. continue;
  506. }
  507. list_move_tail(&bus->list, &buses);
  508. }
  509. return err;
  510. }
  511. static u8 ssb_ssb_read8(struct ssb_device *dev, u16 offset)
  512. {
  513. struct ssb_bus *bus = dev->bus;
  514. offset += dev->core_index * SSB_CORE_SIZE;
  515. return readb(bus->mmio + offset);
  516. }
  517. static u16 ssb_ssb_read16(struct ssb_device *dev, u16 offset)
  518. {
  519. struct ssb_bus *bus = dev->bus;
  520. offset += dev->core_index * SSB_CORE_SIZE;
  521. return readw(bus->mmio + offset);
  522. }
  523. static u32 ssb_ssb_read32(struct ssb_device *dev, u16 offset)
  524. {
  525. struct ssb_bus *bus = dev->bus;
  526. offset += dev->core_index * SSB_CORE_SIZE;
  527. return readl(bus->mmio + offset);
  528. }
  529. #ifdef CONFIG_SSB_BLOCKIO
  530. static void ssb_ssb_block_read(struct ssb_device *dev, void *buffer,
  531. size_t count, u16 offset, u8 reg_width)
  532. {
  533. struct ssb_bus *bus = dev->bus;
  534. void __iomem *addr;
  535. offset += dev->core_index * SSB_CORE_SIZE;
  536. addr = bus->mmio + offset;
  537. switch (reg_width) {
  538. case sizeof(u8): {
  539. u8 *buf = buffer;
  540. while (count) {
  541. *buf = __raw_readb(addr);
  542. buf++;
  543. count--;
  544. }
  545. break;
  546. }
  547. case sizeof(u16): {
  548. __le16 *buf = buffer;
  549. SSB_WARN_ON(count & 1);
  550. while (count) {
  551. *buf = (__force __le16)__raw_readw(addr);
  552. buf++;
  553. count -= 2;
  554. }
  555. break;
  556. }
  557. case sizeof(u32): {
  558. __le32 *buf = buffer;
  559. SSB_WARN_ON(count & 3);
  560. while (count) {
  561. *buf = (__force __le32)__raw_readl(addr);
  562. buf++;
  563. count -= 4;
  564. }
  565. break;
  566. }
  567. default:
  568. SSB_WARN_ON(1);
  569. }
  570. }
  571. #endif /* CONFIG_SSB_BLOCKIO */
  572. static void ssb_ssb_write8(struct ssb_device *dev, u16 offset, u8 value)
  573. {
  574. struct ssb_bus *bus = dev->bus;
  575. offset += dev->core_index * SSB_CORE_SIZE;
  576. writeb(value, bus->mmio + offset);
  577. }
  578. static void ssb_ssb_write16(struct ssb_device *dev, u16 offset, u16 value)
  579. {
  580. struct ssb_bus *bus = dev->bus;
  581. offset += dev->core_index * SSB_CORE_SIZE;
  582. writew(value, bus->mmio + offset);
  583. }
  584. static void ssb_ssb_write32(struct ssb_device *dev, u16 offset, u32 value)
  585. {
  586. struct ssb_bus *bus = dev->bus;
  587. offset += dev->core_index * SSB_CORE_SIZE;
  588. writel(value, bus->mmio + offset);
  589. }
  590. #ifdef CONFIG_SSB_BLOCKIO
  591. static void ssb_ssb_block_write(struct ssb_device *dev, const void *buffer,
  592. size_t count, u16 offset, u8 reg_width)
  593. {
  594. struct ssb_bus *bus = dev->bus;
  595. void __iomem *addr;
  596. offset += dev->core_index * SSB_CORE_SIZE;
  597. addr = bus->mmio + offset;
  598. switch (reg_width) {
  599. case sizeof(u8): {
  600. const u8 *buf = buffer;
  601. while (count) {
  602. __raw_writeb(*buf, addr);
  603. buf++;
  604. count--;
  605. }
  606. break;
  607. }
  608. case sizeof(u16): {
  609. const __le16 *buf = buffer;
  610. SSB_WARN_ON(count & 1);
  611. while (count) {
  612. __raw_writew((__force u16)(*buf), addr);
  613. buf++;
  614. count -= 2;
  615. }
  616. break;
  617. }
  618. case sizeof(u32): {
  619. const __le32 *buf = buffer;
  620. SSB_WARN_ON(count & 3);
  621. while (count) {
  622. __raw_writel((__force u32)(*buf), addr);
  623. buf++;
  624. count -= 4;
  625. }
  626. break;
  627. }
  628. default:
  629. SSB_WARN_ON(1);
  630. }
  631. }
  632. #endif /* CONFIG_SSB_BLOCKIO */
  633. /* Ops for the plain SSB bus without a host-device (no PCI or PCMCIA). */
  634. static const struct ssb_bus_ops ssb_ssb_ops = {
  635. .read8 = ssb_ssb_read8,
  636. .read16 = ssb_ssb_read16,
  637. .read32 = ssb_ssb_read32,
  638. .write8 = ssb_ssb_write8,
  639. .write16 = ssb_ssb_write16,
  640. .write32 = ssb_ssb_write32,
  641. #ifdef CONFIG_SSB_BLOCKIO
  642. .block_read = ssb_ssb_block_read,
  643. .block_write = ssb_ssb_block_write,
  644. #endif
  645. };
  646. static int ssb_fetch_invariants(struct ssb_bus *bus,
  647. ssb_invariants_func_t get_invariants)
  648. {
  649. struct ssb_init_invariants iv;
  650. int err;
  651. memset(&iv, 0, sizeof(iv));
  652. err = get_invariants(bus, &iv);
  653. if (err)
  654. goto out;
  655. memcpy(&bus->boardinfo, &iv.boardinfo, sizeof(iv.boardinfo));
  656. memcpy(&bus->sprom, &iv.sprom, sizeof(iv.sprom));
  657. bus->has_cardbus_slot = iv.has_cardbus_slot;
  658. out:
  659. return err;
  660. }
  661. static int ssb_bus_register(struct ssb_bus *bus,
  662. ssb_invariants_func_t get_invariants,
  663. unsigned long baseaddr)
  664. {
  665. int err;
  666. spin_lock_init(&bus->bar_lock);
  667. INIT_LIST_HEAD(&bus->list);
  668. #ifdef CONFIG_SSB_EMBEDDED
  669. spin_lock_init(&bus->gpio_lock);
  670. #endif
  671. /* Powerup the bus */
  672. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
  673. if (err)
  674. goto out;
  675. /* Init SDIO-host device (if any), before the scan */
  676. err = ssb_sdio_init(bus);
  677. if (err)
  678. goto err_disable_xtal;
  679. ssb_buses_lock();
  680. bus->busnumber = next_busnumber;
  681. /* Scan for devices (cores) */
  682. err = ssb_bus_scan(bus, baseaddr);
  683. if (err)
  684. goto err_sdio_exit;
  685. /* Init PCI-host device (if any) */
  686. err = ssb_pci_init(bus);
  687. if (err)
  688. goto err_unmap;
  689. /* Init PCMCIA-host device (if any) */
  690. err = ssb_pcmcia_init(bus);
  691. if (err)
  692. goto err_pci_exit;
  693. /* Initialize basic system devices (if available) */
  694. err = ssb_bus_powerup(bus, 0);
  695. if (err)
  696. goto err_pcmcia_exit;
  697. ssb_chipcommon_init(&bus->chipco);
  698. ssb_extif_init(&bus->extif);
  699. ssb_mipscore_init(&bus->mipscore);
  700. err = ssb_fetch_invariants(bus, get_invariants);
  701. if (err) {
  702. ssb_bus_may_powerdown(bus);
  703. goto err_pcmcia_exit;
  704. }
  705. ssb_bus_may_powerdown(bus);
  706. /* Queue it for attach.
  707. * See the comment at the ssb_is_early_boot definition. */
  708. list_add_tail(&bus->list, &attach_queue);
  709. if (!ssb_is_early_boot) {
  710. /* This is not early boot, so we must attach the bus now */
  711. err = ssb_attach_queued_buses();
  712. if (err)
  713. goto err_dequeue;
  714. }
  715. next_busnumber++;
  716. ssb_buses_unlock();
  717. out:
  718. return err;
  719. err_dequeue:
  720. list_del(&bus->list);
  721. err_pcmcia_exit:
  722. ssb_pcmcia_exit(bus);
  723. err_pci_exit:
  724. ssb_pci_exit(bus);
  725. err_unmap:
  726. ssb_iounmap(bus);
  727. err_sdio_exit:
  728. ssb_sdio_exit(bus);
  729. err_disable_xtal:
  730. ssb_buses_unlock();
  731. ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  732. return err;
  733. }
  734. #ifdef CONFIG_SSB_PCIHOST
  735. int ssb_bus_pcibus_register(struct ssb_bus *bus, struct pci_dev *host_pci)
  736. {
  737. int err;
  738. bus->bustype = SSB_BUSTYPE_PCI;
  739. bus->host_pci = host_pci;
  740. bus->ops = &ssb_pci_ops;
  741. err = ssb_bus_register(bus, ssb_pci_get_invariants, 0);
  742. if (!err) {
  743. ssb_info("Sonics Silicon Backplane found on PCI device %s\n",
  744. dev_name(&host_pci->dev));
  745. } else {
  746. ssb_err("Failed to register PCI version of SSB with error %d\n",
  747. err);
  748. }
  749. return err;
  750. }
  751. EXPORT_SYMBOL(ssb_bus_pcibus_register);
  752. #endif /* CONFIG_SSB_PCIHOST */
  753. #ifdef CONFIG_SSB_PCMCIAHOST
  754. int ssb_bus_pcmciabus_register(struct ssb_bus *bus,
  755. struct pcmcia_device *pcmcia_dev,
  756. unsigned long baseaddr)
  757. {
  758. int err;
  759. bus->bustype = SSB_BUSTYPE_PCMCIA;
  760. bus->host_pcmcia = pcmcia_dev;
  761. bus->ops = &ssb_pcmcia_ops;
  762. err = ssb_bus_register(bus, ssb_pcmcia_get_invariants, baseaddr);
  763. if (!err) {
  764. ssb_info("Sonics Silicon Backplane found on PCMCIA device %s\n",
  765. pcmcia_dev->devname);
  766. }
  767. return err;
  768. }
  769. EXPORT_SYMBOL(ssb_bus_pcmciabus_register);
  770. #endif /* CONFIG_SSB_PCMCIAHOST */
  771. #ifdef CONFIG_SSB_SDIOHOST
  772. int ssb_bus_sdiobus_register(struct ssb_bus *bus, struct sdio_func *func,
  773. unsigned int quirks)
  774. {
  775. int err;
  776. bus->bustype = SSB_BUSTYPE_SDIO;
  777. bus->host_sdio = func;
  778. bus->ops = &ssb_sdio_ops;
  779. bus->quirks = quirks;
  780. err = ssb_bus_register(bus, ssb_sdio_get_invariants, ~0);
  781. if (!err) {
  782. ssb_info("Sonics Silicon Backplane found on SDIO device %s\n",
  783. sdio_func_id(func));
  784. }
  785. return err;
  786. }
  787. EXPORT_SYMBOL(ssb_bus_sdiobus_register);
  788. #endif /* CONFIG_SSB_PCMCIAHOST */
  789. int ssb_bus_ssbbus_register(struct ssb_bus *bus, unsigned long baseaddr,
  790. ssb_invariants_func_t get_invariants)
  791. {
  792. int err;
  793. bus->bustype = SSB_BUSTYPE_SSB;
  794. bus->ops = &ssb_ssb_ops;
  795. err = ssb_bus_register(bus, get_invariants, baseaddr);
  796. if (!err) {
  797. ssb_info("Sonics Silicon Backplane found at address 0x%08lX\n",
  798. baseaddr);
  799. }
  800. return err;
  801. }
  802. int __ssb_driver_register(struct ssb_driver *drv, struct module *owner)
  803. {
  804. drv->drv.name = drv->name;
  805. drv->drv.bus = &ssb_bustype;
  806. drv->drv.owner = owner;
  807. return driver_register(&drv->drv);
  808. }
  809. EXPORT_SYMBOL(__ssb_driver_register);
  810. void ssb_driver_unregister(struct ssb_driver *drv)
  811. {
  812. driver_unregister(&drv->drv);
  813. }
  814. EXPORT_SYMBOL(ssb_driver_unregister);
  815. void ssb_set_devtypedata(struct ssb_device *dev, void *data)
  816. {
  817. struct ssb_bus *bus = dev->bus;
  818. struct ssb_device *ent;
  819. int i;
  820. for (i = 0; i < bus->nr_devices; i++) {
  821. ent = &(bus->devices[i]);
  822. if (ent->id.vendor != dev->id.vendor)
  823. continue;
  824. if (ent->id.coreid != dev->id.coreid)
  825. continue;
  826. ent->devtypedata = data;
  827. }
  828. }
  829. EXPORT_SYMBOL(ssb_set_devtypedata);
  830. static u32 clkfactor_f6_resolve(u32 v)
  831. {
  832. /* map the magic values */
  833. switch (v) {
  834. case SSB_CHIPCO_CLK_F6_2:
  835. return 2;
  836. case SSB_CHIPCO_CLK_F6_3:
  837. return 3;
  838. case SSB_CHIPCO_CLK_F6_4:
  839. return 4;
  840. case SSB_CHIPCO_CLK_F6_5:
  841. return 5;
  842. case SSB_CHIPCO_CLK_F6_6:
  843. return 6;
  844. case SSB_CHIPCO_CLK_F6_7:
  845. return 7;
  846. }
  847. return 0;
  848. }
  849. /* Calculate the speed the backplane would run at a given set of clockcontrol values */
  850. u32 ssb_calc_clock_rate(u32 plltype, u32 n, u32 m)
  851. {
  852. u32 n1, n2, clock, m1, m2, m3, mc;
  853. n1 = (n & SSB_CHIPCO_CLK_N1);
  854. n2 = ((n & SSB_CHIPCO_CLK_N2) >> SSB_CHIPCO_CLK_N2_SHIFT);
  855. switch (plltype) {
  856. case SSB_PLLTYPE_6: /* 100/200 or 120/240 only */
  857. if (m & SSB_CHIPCO_CLK_T6_MMASK)
  858. return SSB_CHIPCO_CLK_T6_M1;
  859. return SSB_CHIPCO_CLK_T6_M0;
  860. case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
  861. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  862. case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
  863. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  864. n1 = clkfactor_f6_resolve(n1);
  865. n2 += SSB_CHIPCO_CLK_F5_BIAS;
  866. break;
  867. case SSB_PLLTYPE_2: /* 48Mhz, 4 dividers */
  868. n1 += SSB_CHIPCO_CLK_T2_BIAS;
  869. n2 += SSB_CHIPCO_CLK_T2_BIAS;
  870. SSB_WARN_ON(!((n1 >= 2) && (n1 <= 7)));
  871. SSB_WARN_ON(!((n2 >= 5) && (n2 <= 23)));
  872. break;
  873. case SSB_PLLTYPE_5: /* 25Mhz, 4 dividers */
  874. return 100000000;
  875. default:
  876. SSB_WARN_ON(1);
  877. }
  878. switch (plltype) {
  879. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  880. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  881. clock = SSB_CHIPCO_CLK_BASE2 * n1 * n2;
  882. break;
  883. default:
  884. clock = SSB_CHIPCO_CLK_BASE1 * n1 * n2;
  885. }
  886. if (!clock)
  887. return 0;
  888. m1 = (m & SSB_CHIPCO_CLK_M1);
  889. m2 = ((m & SSB_CHIPCO_CLK_M2) >> SSB_CHIPCO_CLK_M2_SHIFT);
  890. m3 = ((m & SSB_CHIPCO_CLK_M3) >> SSB_CHIPCO_CLK_M3_SHIFT);
  891. mc = ((m & SSB_CHIPCO_CLK_MC) >> SSB_CHIPCO_CLK_MC_SHIFT);
  892. switch (plltype) {
  893. case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
  894. case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
  895. case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
  896. case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
  897. m1 = clkfactor_f6_resolve(m1);
  898. if ((plltype == SSB_PLLTYPE_1) ||
  899. (plltype == SSB_PLLTYPE_3))
  900. m2 += SSB_CHIPCO_CLK_F5_BIAS;
  901. else
  902. m2 = clkfactor_f6_resolve(m2);
  903. m3 = clkfactor_f6_resolve(m3);
  904. switch (mc) {
  905. case SSB_CHIPCO_CLK_MC_BYPASS:
  906. return clock;
  907. case SSB_CHIPCO_CLK_MC_M1:
  908. return (clock / m1);
  909. case SSB_CHIPCO_CLK_MC_M1M2:
  910. return (clock / (m1 * m2));
  911. case SSB_CHIPCO_CLK_MC_M1M2M3:
  912. return (clock / (m1 * m2 * m3));
  913. case SSB_CHIPCO_CLK_MC_M1M3:
  914. return (clock / (m1 * m3));
  915. }
  916. return 0;
  917. case SSB_PLLTYPE_2:
  918. m1 += SSB_CHIPCO_CLK_T2_BIAS;
  919. m2 += SSB_CHIPCO_CLK_T2M2_BIAS;
  920. m3 += SSB_CHIPCO_CLK_T2_BIAS;
  921. SSB_WARN_ON(!((m1 >= 2) && (m1 <= 7)));
  922. SSB_WARN_ON(!((m2 >= 3) && (m2 <= 10)));
  923. SSB_WARN_ON(!((m3 >= 2) && (m3 <= 7)));
  924. if (!(mc & SSB_CHIPCO_CLK_T2MC_M1BYP))
  925. clock /= m1;
  926. if (!(mc & SSB_CHIPCO_CLK_T2MC_M2BYP))
  927. clock /= m2;
  928. if (!(mc & SSB_CHIPCO_CLK_T2MC_M3BYP))
  929. clock /= m3;
  930. return clock;
  931. default:
  932. SSB_WARN_ON(1);
  933. }
  934. return 0;
  935. }
  936. /* Get the current speed the backplane is running at */
  937. u32 ssb_clockspeed(struct ssb_bus *bus)
  938. {
  939. u32 rate;
  940. u32 plltype;
  941. u32 clkctl_n, clkctl_m;
  942. if (bus->chipco.capabilities & SSB_CHIPCO_CAP_PMU)
  943. return ssb_pmu_get_controlclock(&bus->chipco);
  944. if (ssb_extif_available(&bus->extif))
  945. ssb_extif_get_clockcontrol(&bus->extif, &plltype,
  946. &clkctl_n, &clkctl_m);
  947. else if (bus->chipco.dev)
  948. ssb_chipco_get_clockcontrol(&bus->chipco, &plltype,
  949. &clkctl_n, &clkctl_m);
  950. else
  951. return 0;
  952. if (bus->chip_id == 0x5365) {
  953. rate = 100000000;
  954. } else {
  955. rate = ssb_calc_clock_rate(plltype, clkctl_n, clkctl_m);
  956. if (plltype == SSB_PLLTYPE_3) /* 25Mhz, 2 dividers */
  957. rate /= 2;
  958. }
  959. return rate;
  960. }
  961. EXPORT_SYMBOL(ssb_clockspeed);
  962. static u32 ssb_tmslow_reject_bitmask(struct ssb_device *dev)
  963. {
  964. u32 rev = ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_SSBREV;
  965. /* The REJECT bit seems to be different for Backplane rev 2.3 */
  966. switch (rev) {
  967. case SSB_IDLOW_SSBREV_22:
  968. case SSB_IDLOW_SSBREV_24:
  969. case SSB_IDLOW_SSBREV_26:
  970. return SSB_TMSLOW_REJECT;
  971. case SSB_IDLOW_SSBREV_23:
  972. return SSB_TMSLOW_REJECT_23;
  973. case SSB_IDLOW_SSBREV_25: /* TODO - find the proper REJECT bit */
  974. case SSB_IDLOW_SSBREV_27: /* same here */
  975. return SSB_TMSLOW_REJECT; /* this is a guess */
  976. case SSB_IDLOW_SSBREV:
  977. break;
  978. default:
  979. WARN(1, KERN_INFO "ssb: Backplane Revision 0x%.8X\n", rev);
  980. }
  981. return (SSB_TMSLOW_REJECT | SSB_TMSLOW_REJECT_23);
  982. }
  983. int ssb_device_is_enabled(struct ssb_device *dev)
  984. {
  985. u32 val;
  986. u32 reject;
  987. reject = ssb_tmslow_reject_bitmask(dev);
  988. val = ssb_read32(dev, SSB_TMSLOW);
  989. val &= SSB_TMSLOW_CLOCK | SSB_TMSLOW_RESET | reject;
  990. return (val == SSB_TMSLOW_CLOCK);
  991. }
  992. EXPORT_SYMBOL(ssb_device_is_enabled);
  993. static void ssb_flush_tmslow(struct ssb_device *dev)
  994. {
  995. /* Make _really_ sure the device has finished the TMSLOW
  996. * register write transaction, as we risk running into
  997. * a machine check exception otherwise.
  998. * Do this by reading the register back to commit the
  999. * PCI write and delay an additional usec for the device
  1000. * to react to the change. */
  1001. ssb_read32(dev, SSB_TMSLOW);
  1002. udelay(1);
  1003. }
  1004. void ssb_device_enable(struct ssb_device *dev, u32 core_specific_flags)
  1005. {
  1006. u32 val;
  1007. ssb_device_disable(dev, core_specific_flags);
  1008. ssb_write32(dev, SSB_TMSLOW,
  1009. SSB_TMSLOW_RESET | SSB_TMSLOW_CLOCK |
  1010. SSB_TMSLOW_FGC | core_specific_flags);
  1011. ssb_flush_tmslow(dev);
  1012. /* Clear SERR if set. This is a hw bug workaround. */
  1013. if (ssb_read32(dev, SSB_TMSHIGH) & SSB_TMSHIGH_SERR)
  1014. ssb_write32(dev, SSB_TMSHIGH, 0);
  1015. val = ssb_read32(dev, SSB_IMSTATE);
  1016. if (val & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO)) {
  1017. val &= ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO);
  1018. ssb_write32(dev, SSB_IMSTATE, val);
  1019. }
  1020. ssb_write32(dev, SSB_TMSLOW,
  1021. SSB_TMSLOW_CLOCK | SSB_TMSLOW_FGC |
  1022. core_specific_flags);
  1023. ssb_flush_tmslow(dev);
  1024. ssb_write32(dev, SSB_TMSLOW, SSB_TMSLOW_CLOCK |
  1025. core_specific_flags);
  1026. ssb_flush_tmslow(dev);
  1027. }
  1028. EXPORT_SYMBOL(ssb_device_enable);
  1029. /* Wait for bitmask in a register to get set or cleared.
  1030. * timeout is in units of ten-microseconds */
  1031. static int ssb_wait_bits(struct ssb_device *dev, u16 reg, u32 bitmask,
  1032. int timeout, int set)
  1033. {
  1034. int i;
  1035. u32 val;
  1036. for (i = 0; i < timeout; i++) {
  1037. val = ssb_read32(dev, reg);
  1038. if (set) {
  1039. if ((val & bitmask) == bitmask)
  1040. return 0;
  1041. } else {
  1042. if (!(val & bitmask))
  1043. return 0;
  1044. }
  1045. udelay(10);
  1046. }
  1047. printk(KERN_ERR PFX "Timeout waiting for bitmask %08X on "
  1048. "register %04X to %s.\n",
  1049. bitmask, reg, (set ? "set" : "clear"));
  1050. return -ETIMEDOUT;
  1051. }
  1052. void ssb_device_disable(struct ssb_device *dev, u32 core_specific_flags)
  1053. {
  1054. u32 reject, val;
  1055. if (ssb_read32(dev, SSB_TMSLOW) & SSB_TMSLOW_RESET)
  1056. return;
  1057. reject = ssb_tmslow_reject_bitmask(dev);
  1058. if (ssb_read32(dev, SSB_TMSLOW) & SSB_TMSLOW_CLOCK) {
  1059. ssb_write32(dev, SSB_TMSLOW, reject | SSB_TMSLOW_CLOCK);
  1060. ssb_wait_bits(dev, SSB_TMSLOW, reject, 1000, 1);
  1061. ssb_wait_bits(dev, SSB_TMSHIGH, SSB_TMSHIGH_BUSY, 1000, 0);
  1062. if (ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_INITIATOR) {
  1063. val = ssb_read32(dev, SSB_IMSTATE);
  1064. val |= SSB_IMSTATE_REJECT;
  1065. ssb_write32(dev, SSB_IMSTATE, val);
  1066. ssb_wait_bits(dev, SSB_IMSTATE, SSB_IMSTATE_BUSY, 1000,
  1067. 0);
  1068. }
  1069. ssb_write32(dev, SSB_TMSLOW,
  1070. SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
  1071. reject | SSB_TMSLOW_RESET |
  1072. core_specific_flags);
  1073. ssb_flush_tmslow(dev);
  1074. if (ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_INITIATOR) {
  1075. val = ssb_read32(dev, SSB_IMSTATE);
  1076. val &= ~SSB_IMSTATE_REJECT;
  1077. ssb_write32(dev, SSB_IMSTATE, val);
  1078. }
  1079. }
  1080. ssb_write32(dev, SSB_TMSLOW,
  1081. reject | SSB_TMSLOW_RESET |
  1082. core_specific_flags);
  1083. ssb_flush_tmslow(dev);
  1084. }
  1085. EXPORT_SYMBOL(ssb_device_disable);
  1086. /* Some chipsets need routing known for PCIe and 64-bit DMA */
  1087. static bool ssb_dma_translation_special_bit(struct ssb_device *dev)
  1088. {
  1089. u16 chip_id = dev->bus->chip_id;
  1090. if (dev->id.coreid == SSB_DEV_80211) {
  1091. return (chip_id == 0x4322 || chip_id == 43221 ||
  1092. chip_id == 43231 || chip_id == 43222);
  1093. }
  1094. return 0;
  1095. }
  1096. u32 ssb_dma_translation(struct ssb_device *dev)
  1097. {
  1098. switch (dev->bus->bustype) {
  1099. case SSB_BUSTYPE_SSB:
  1100. return 0;
  1101. case SSB_BUSTYPE_PCI:
  1102. if (pci_is_pcie(dev->bus->host_pci) &&
  1103. ssb_read32(dev, SSB_TMSHIGH) & SSB_TMSHIGH_DMA64) {
  1104. return SSB_PCIE_DMA_H32;
  1105. } else {
  1106. if (ssb_dma_translation_special_bit(dev))
  1107. return SSB_PCIE_DMA_H32;
  1108. else
  1109. return SSB_PCI_DMA;
  1110. }
  1111. default:
  1112. __ssb_dma_not_implemented(dev);
  1113. }
  1114. return 0;
  1115. }
  1116. EXPORT_SYMBOL(ssb_dma_translation);
  1117. int ssb_bus_may_powerdown(struct ssb_bus *bus)
  1118. {
  1119. struct ssb_chipcommon *cc;
  1120. int err = 0;
  1121. /* On buses where more than one core may be working
  1122. * at a time, we must not powerdown stuff if there are
  1123. * still cores that may want to run. */
  1124. if (bus->bustype == SSB_BUSTYPE_SSB)
  1125. goto out;
  1126. cc = &bus->chipco;
  1127. if (!cc->dev)
  1128. goto out;
  1129. if (cc->dev->id.revision < 5)
  1130. goto out;
  1131. ssb_chipco_set_clockmode(cc, SSB_CLKMODE_SLOW);
  1132. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
  1133. if (err)
  1134. goto error;
  1135. out:
  1136. #ifdef CONFIG_SSB_DEBUG
  1137. bus->powered_up = 0;
  1138. #endif
  1139. return err;
  1140. error:
  1141. ssb_err("Bus powerdown failed\n");
  1142. goto out;
  1143. }
  1144. EXPORT_SYMBOL(ssb_bus_may_powerdown);
  1145. int ssb_bus_powerup(struct ssb_bus *bus, bool dynamic_pctl)
  1146. {
  1147. int err;
  1148. enum ssb_clkmode mode;
  1149. err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
  1150. if (err)
  1151. goto error;
  1152. #ifdef CONFIG_SSB_DEBUG
  1153. bus->powered_up = 1;
  1154. #endif
  1155. mode = dynamic_pctl ? SSB_CLKMODE_DYNAMIC : SSB_CLKMODE_FAST;
  1156. ssb_chipco_set_clockmode(&bus->chipco, mode);
  1157. return 0;
  1158. error:
  1159. ssb_err("Bus powerup failed\n");
  1160. return err;
  1161. }
  1162. EXPORT_SYMBOL(ssb_bus_powerup);
  1163. static void ssb_broadcast_value(struct ssb_device *dev,
  1164. u32 address, u32 data)
  1165. {
  1166. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1167. /* This is used for both, PCI and ChipCommon core, so be careful. */
  1168. BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
  1169. BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
  1170. #endif
  1171. ssb_write32(dev, SSB_CHIPCO_BCAST_ADDR, address);
  1172. ssb_read32(dev, SSB_CHIPCO_BCAST_ADDR); /* flush */
  1173. ssb_write32(dev, SSB_CHIPCO_BCAST_DATA, data);
  1174. ssb_read32(dev, SSB_CHIPCO_BCAST_DATA); /* flush */
  1175. }
  1176. void ssb_commit_settings(struct ssb_bus *bus)
  1177. {
  1178. struct ssb_device *dev;
  1179. #ifdef CONFIG_SSB_DRIVER_PCICORE
  1180. dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
  1181. #else
  1182. dev = bus->chipco.dev;
  1183. #endif
  1184. if (WARN_ON(!dev))
  1185. return;
  1186. /* This forces an update of the cached registers. */
  1187. ssb_broadcast_value(dev, 0xFD8, 0);
  1188. }
  1189. EXPORT_SYMBOL(ssb_commit_settings);
  1190. u32 ssb_admatch_base(u32 adm)
  1191. {
  1192. u32 base = 0;
  1193. switch (adm & SSB_ADM_TYPE) {
  1194. case SSB_ADM_TYPE0:
  1195. base = (adm & SSB_ADM_BASE0);
  1196. break;
  1197. case SSB_ADM_TYPE1:
  1198. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1199. base = (adm & SSB_ADM_BASE1);
  1200. break;
  1201. case SSB_ADM_TYPE2:
  1202. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1203. base = (adm & SSB_ADM_BASE2);
  1204. break;
  1205. default:
  1206. SSB_WARN_ON(1);
  1207. }
  1208. return base;
  1209. }
  1210. EXPORT_SYMBOL(ssb_admatch_base);
  1211. u32 ssb_admatch_size(u32 adm)
  1212. {
  1213. u32 size = 0;
  1214. switch (adm & SSB_ADM_TYPE) {
  1215. case SSB_ADM_TYPE0:
  1216. size = ((adm & SSB_ADM_SZ0) >> SSB_ADM_SZ0_SHIFT);
  1217. break;
  1218. case SSB_ADM_TYPE1:
  1219. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1220. size = ((adm & SSB_ADM_SZ1) >> SSB_ADM_SZ1_SHIFT);
  1221. break;
  1222. case SSB_ADM_TYPE2:
  1223. SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
  1224. size = ((adm & SSB_ADM_SZ2) >> SSB_ADM_SZ2_SHIFT);
  1225. break;
  1226. default:
  1227. SSB_WARN_ON(1);
  1228. }
  1229. size = (1 << (size + 1));
  1230. return size;
  1231. }
  1232. EXPORT_SYMBOL(ssb_admatch_size);
  1233. static int __init ssb_modinit(void)
  1234. {
  1235. int err;
  1236. /* See the comment at the ssb_is_early_boot definition */
  1237. ssb_is_early_boot = 0;
  1238. err = bus_register(&ssb_bustype);
  1239. if (err)
  1240. return err;
  1241. /* Maybe we already registered some buses at early boot.
  1242. * Check for this and attach them
  1243. */
  1244. ssb_buses_lock();
  1245. err = ssb_attach_queued_buses();
  1246. ssb_buses_unlock();
  1247. if (err) {
  1248. bus_unregister(&ssb_bustype);
  1249. goto out;
  1250. }
  1251. err = b43_pci_ssb_bridge_init();
  1252. if (err) {
  1253. ssb_err("Broadcom 43xx PCI-SSB-bridge initialization failed\n");
  1254. /* don't fail SSB init because of this */
  1255. err = 0;
  1256. }
  1257. err = ssb_gige_init();
  1258. if (err) {
  1259. ssb_err("SSB Broadcom Gigabit Ethernet driver initialization failed\n");
  1260. /* don't fail SSB init because of this */
  1261. err = 0;
  1262. }
  1263. out:
  1264. return err;
  1265. }
  1266. /* ssb must be initialized after PCI but before the ssb drivers.
  1267. * That means we must use some initcall between subsys_initcall
  1268. * and device_initcall. */
  1269. fs_initcall(ssb_modinit);
  1270. static void __exit ssb_modexit(void)
  1271. {
  1272. ssb_gige_exit();
  1273. b43_pci_ssb_bridge_exit();
  1274. bus_unregister(&ssb_bustype);
  1275. }
  1276. module_exit(ssb_modexit)